tg3.c 415 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 120
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "August 18, 2011"
  83. #define RESET_KIND_SHUTDOWN 0
  84. #define RESET_KIND_INIT 1
  85. #define RESET_KIND_SUSPEND 2
  86. #define TG3_DEF_RX_MODE 0
  87. #define TG3_DEF_TX_MODE 0
  88. #define TG3_DEF_MSG_ENABLE \
  89. (NETIF_MSG_DRV | \
  90. NETIF_MSG_PROBE | \
  91. NETIF_MSG_LINK | \
  92. NETIF_MSG_TIMER | \
  93. NETIF_MSG_IFDOWN | \
  94. NETIF_MSG_IFUP | \
  95. NETIF_MSG_RX_ERR | \
  96. NETIF_MSG_TX_ERR)
  97. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  98. /* length of time before we decide the hardware is borked,
  99. * and dev->tx_timeout() should be called to fix the problem
  100. */
  101. #define TG3_TX_TIMEOUT (5 * HZ)
  102. /* hardware minimum and maximum for a single frame's data payload */
  103. #define TG3_MIN_MTU 60
  104. #define TG3_MAX_MTU(tp) \
  105. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  106. /* These numbers seem to be hard coded in the NIC firmware somehow.
  107. * You can't change the ring sizes, but you can change where you place
  108. * them in the NIC onboard memory.
  109. */
  110. #define TG3_RX_STD_RING_SIZE(tp) \
  111. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  112. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  113. #define TG3_DEF_RX_RING_PENDING 200
  114. #define TG3_RX_JMB_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  118. #define TG3_RSS_INDIR_TBL_SIZE 128
  119. /* Do not place this n-ring entries value into the tp struct itself,
  120. * we really want to expose these constants to GCC so that modulo et
  121. * al. operations are done with shifts and masks instead of with
  122. * hw multiply/modulo instructions. Another solution would be to
  123. * replace things like '% foo' with '& (foo - 1)'.
  124. */
  125. #define TG3_TX_RING_SIZE 512
  126. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  127. #define TG3_RX_STD_RING_BYTES(tp) \
  128. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  129. #define TG3_RX_JMB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  131. #define TG3_RX_RCB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  133. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  134. TG3_TX_RING_SIZE)
  135. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  136. #define TG3_DMA_BYTE_ENAB 64
  137. #define TG3_RX_STD_DMA_SZ 1536
  138. #define TG3_RX_JMB_DMA_SZ 9046
  139. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  140. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  141. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  142. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  144. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  146. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  147. * that are at least dword aligned when used in PCIX mode. The driver
  148. * works around this bug by double copying the packet. This workaround
  149. * is built into the normal double copy length check for efficiency.
  150. *
  151. * However, the double copy is only necessary on those architectures
  152. * where unaligned memory accesses are inefficient. For those architectures
  153. * where unaligned memory accesses incur little penalty, we can reintegrate
  154. * the 5701 in the normal rx path. Doing so saves a device structure
  155. * dereference by hardcoding the double copy threshold in place.
  156. */
  157. #define TG3_RX_COPY_THRESHOLD 256
  158. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  159. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  160. #else
  161. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  162. #endif
  163. #if (NET_IP_ALIGN != 0)
  164. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  165. #else
  166. #define TG3_RX_OFFSET(tp) 0
  167. #endif
  168. /* minimum number of free TX descriptors required to wake up TX process */
  169. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  170. #define TG3_TX_BD_DMA_MAX 4096
  171. #define TG3_RAW_IP_ALIGN 2
  172. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  173. #define FIRMWARE_TG3 "tigon/tg3.bin"
  174. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  175. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  176. static char version[] __devinitdata =
  177. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  178. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  179. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  180. MODULE_LICENSE("GPL");
  181. MODULE_VERSION(DRV_MODULE_VERSION);
  182. MODULE_FIRMWARE(FIRMWARE_TG3);
  183. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  184. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  185. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  186. module_param(tg3_debug, int, 0);
  187. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  188. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  269. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  270. {}
  271. };
  272. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  273. static const struct {
  274. const char string[ETH_GSTRING_LEN];
  275. } ethtool_stats_keys[] = {
  276. { "rx_octets" },
  277. { "rx_fragments" },
  278. { "rx_ucast_packets" },
  279. { "rx_mcast_packets" },
  280. { "rx_bcast_packets" },
  281. { "rx_fcs_errors" },
  282. { "rx_align_errors" },
  283. { "rx_xon_pause_rcvd" },
  284. { "rx_xoff_pause_rcvd" },
  285. { "rx_mac_ctrl_rcvd" },
  286. { "rx_xoff_entered" },
  287. { "rx_frame_too_long_errors" },
  288. { "rx_jabbers" },
  289. { "rx_undersize_packets" },
  290. { "rx_in_length_errors" },
  291. { "rx_out_length_errors" },
  292. { "rx_64_or_less_octet_packets" },
  293. { "rx_65_to_127_octet_packets" },
  294. { "rx_128_to_255_octet_packets" },
  295. { "rx_256_to_511_octet_packets" },
  296. { "rx_512_to_1023_octet_packets" },
  297. { "rx_1024_to_1522_octet_packets" },
  298. { "rx_1523_to_2047_octet_packets" },
  299. { "rx_2048_to_4095_octet_packets" },
  300. { "rx_4096_to_8191_octet_packets" },
  301. { "rx_8192_to_9022_octet_packets" },
  302. { "tx_octets" },
  303. { "tx_collisions" },
  304. { "tx_xon_sent" },
  305. { "tx_xoff_sent" },
  306. { "tx_flow_control" },
  307. { "tx_mac_errors" },
  308. { "tx_single_collisions" },
  309. { "tx_mult_collisions" },
  310. { "tx_deferred" },
  311. { "tx_excessive_collisions" },
  312. { "tx_late_collisions" },
  313. { "tx_collide_2times" },
  314. { "tx_collide_3times" },
  315. { "tx_collide_4times" },
  316. { "tx_collide_5times" },
  317. { "tx_collide_6times" },
  318. { "tx_collide_7times" },
  319. { "tx_collide_8times" },
  320. { "tx_collide_9times" },
  321. { "tx_collide_10times" },
  322. { "tx_collide_11times" },
  323. { "tx_collide_12times" },
  324. { "tx_collide_13times" },
  325. { "tx_collide_14times" },
  326. { "tx_collide_15times" },
  327. { "tx_ucast_packets" },
  328. { "tx_mcast_packets" },
  329. { "tx_bcast_packets" },
  330. { "tx_carrier_sense_errors" },
  331. { "tx_discards" },
  332. { "tx_errors" },
  333. { "dma_writeq_full" },
  334. { "dma_write_prioq_full" },
  335. { "rxbds_empty" },
  336. { "rx_discards" },
  337. { "rx_errors" },
  338. { "rx_threshold_hit" },
  339. { "dma_readq_full" },
  340. { "dma_read_prioq_full" },
  341. { "tx_comp_queue_full" },
  342. { "ring_set_send_prod_index" },
  343. { "ring_status_update" },
  344. { "nic_irqs" },
  345. { "nic_avoided_irqs" },
  346. { "nic_tx_threshold_hit" },
  347. { "mbuf_lwm_thresh_hit" },
  348. };
  349. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  350. static const struct {
  351. const char string[ETH_GSTRING_LEN];
  352. } ethtool_test_keys[] = {
  353. { "nvram test (online) " },
  354. { "link test (online) " },
  355. { "register test (offline)" },
  356. { "memory test (offline)" },
  357. { "mac loopback test (offline)" },
  358. { "phy loopback test (offline)" },
  359. { "ext loopback test (offline)" },
  360. { "interrupt test (offline)" },
  361. };
  362. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  363. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  364. {
  365. writel(val, tp->regs + off);
  366. }
  367. static u32 tg3_read32(struct tg3 *tp, u32 off)
  368. {
  369. return readl(tp->regs + off);
  370. }
  371. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  372. {
  373. writel(val, tp->aperegs + off);
  374. }
  375. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  376. {
  377. return readl(tp->aperegs + off);
  378. }
  379. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  380. {
  381. unsigned long flags;
  382. spin_lock_irqsave(&tp->indirect_lock, flags);
  383. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  385. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  386. }
  387. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  388. {
  389. writel(val, tp->regs + off);
  390. readl(tp->regs + off);
  391. }
  392. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  393. {
  394. unsigned long flags;
  395. u32 val;
  396. spin_lock_irqsave(&tp->indirect_lock, flags);
  397. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  398. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  399. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  400. return val;
  401. }
  402. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. unsigned long flags;
  405. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  406. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  407. TG3_64BIT_REG_LOW, val);
  408. return;
  409. }
  410. if (off == TG3_RX_STD_PROD_IDX_REG) {
  411. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  412. TG3_64BIT_REG_LOW, val);
  413. return;
  414. }
  415. spin_lock_irqsave(&tp->indirect_lock, flags);
  416. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  417. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  418. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  419. /* In indirect mode when disabling interrupts, we also need
  420. * to clear the interrupt bit in the GRC local ctrl register.
  421. */
  422. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  423. (val == 0x1)) {
  424. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  425. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  426. }
  427. }
  428. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  429. {
  430. unsigned long flags;
  431. u32 val;
  432. spin_lock_irqsave(&tp->indirect_lock, flags);
  433. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  434. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  435. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  436. return val;
  437. }
  438. /* usec_wait specifies the wait time in usec when writing to certain registers
  439. * where it is unsafe to read back the register without some delay.
  440. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  441. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  442. */
  443. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  444. {
  445. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  446. /* Non-posted methods */
  447. tp->write32(tp, off, val);
  448. else {
  449. /* Posted method */
  450. tg3_write32(tp, off, val);
  451. if (usec_wait)
  452. udelay(usec_wait);
  453. tp->read32(tp, off);
  454. }
  455. /* Wait again after the read for the posted method to guarantee that
  456. * the wait time is met.
  457. */
  458. if (usec_wait)
  459. udelay(usec_wait);
  460. }
  461. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  462. {
  463. tp->write32_mbox(tp, off, val);
  464. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  465. tp->read32_mbox(tp, off);
  466. }
  467. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  468. {
  469. void __iomem *mbox = tp->regs + off;
  470. writel(val, mbox);
  471. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  472. writel(val, mbox);
  473. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  474. readl(mbox);
  475. }
  476. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  477. {
  478. return readl(tp->regs + off + GRCMBOX_BASE);
  479. }
  480. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  481. {
  482. writel(val, tp->regs + off + GRCMBOX_BASE);
  483. }
  484. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  485. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  486. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  487. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  488. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  489. #define tw32(reg, val) tp->write32(tp, reg, val)
  490. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  491. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  492. #define tr32(reg) tp->read32(tp, reg)
  493. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  494. {
  495. unsigned long flags;
  496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  497. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  498. return;
  499. spin_lock_irqsave(&tp->indirect_lock, flags);
  500. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  501. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  502. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  503. /* Always leave this as zero. */
  504. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  505. } else {
  506. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  507. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  508. /* Always leave this as zero. */
  509. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  510. }
  511. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  512. }
  513. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  514. {
  515. unsigned long flags;
  516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  517. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  518. *val = 0;
  519. return;
  520. }
  521. spin_lock_irqsave(&tp->indirect_lock, flags);
  522. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  523. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  524. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  525. /* Always leave this as zero. */
  526. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  527. } else {
  528. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  529. *val = tr32(TG3PCI_MEM_WIN_DATA);
  530. /* Always leave this as zero. */
  531. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  532. }
  533. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  534. }
  535. static void tg3_ape_lock_init(struct tg3 *tp)
  536. {
  537. int i;
  538. u32 regbase, bit;
  539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  540. regbase = TG3_APE_LOCK_GRANT;
  541. else
  542. regbase = TG3_APE_PER_LOCK_GRANT;
  543. /* Make sure the driver hasn't any stale locks. */
  544. for (i = 0; i < 8; i++) {
  545. if (i == TG3_APE_LOCK_GPIO)
  546. continue;
  547. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  548. }
  549. /* Clear the correct bit of the GPIO lock too. */
  550. if (!tp->pci_fn)
  551. bit = APE_LOCK_GRANT_DRIVER;
  552. else
  553. bit = 1 << tp->pci_fn;
  554. tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
  555. }
  556. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  557. {
  558. int i, off;
  559. int ret = 0;
  560. u32 status, req, gnt, bit;
  561. if (!tg3_flag(tp, ENABLE_APE))
  562. return 0;
  563. switch (locknum) {
  564. case TG3_APE_LOCK_GPIO:
  565. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  566. return 0;
  567. case TG3_APE_LOCK_GRC:
  568. case TG3_APE_LOCK_MEM:
  569. break;
  570. default:
  571. return -EINVAL;
  572. }
  573. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  574. req = TG3_APE_LOCK_REQ;
  575. gnt = TG3_APE_LOCK_GRANT;
  576. } else {
  577. req = TG3_APE_PER_LOCK_REQ;
  578. gnt = TG3_APE_PER_LOCK_GRANT;
  579. }
  580. off = 4 * locknum;
  581. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  582. bit = APE_LOCK_REQ_DRIVER;
  583. else
  584. bit = 1 << tp->pci_fn;
  585. tg3_ape_write32(tp, req + off, bit);
  586. /* Wait for up to 1 millisecond to acquire lock. */
  587. for (i = 0; i < 100; i++) {
  588. status = tg3_ape_read32(tp, gnt + off);
  589. if (status == bit)
  590. break;
  591. udelay(10);
  592. }
  593. if (status != bit) {
  594. /* Revoke the lock request. */
  595. tg3_ape_write32(tp, gnt + off, bit);
  596. ret = -EBUSY;
  597. }
  598. return ret;
  599. }
  600. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  601. {
  602. u32 gnt, bit;
  603. if (!tg3_flag(tp, ENABLE_APE))
  604. return;
  605. switch (locknum) {
  606. case TG3_APE_LOCK_GPIO:
  607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  608. return;
  609. case TG3_APE_LOCK_GRC:
  610. case TG3_APE_LOCK_MEM:
  611. break;
  612. default:
  613. return;
  614. }
  615. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  616. gnt = TG3_APE_LOCK_GRANT;
  617. else
  618. gnt = TG3_APE_PER_LOCK_GRANT;
  619. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  620. bit = APE_LOCK_GRANT_DRIVER;
  621. else
  622. bit = 1 << tp->pci_fn;
  623. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  624. }
  625. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  626. {
  627. int i;
  628. u32 apedata;
  629. /* NCSI does not support APE events */
  630. if (tg3_flag(tp, APE_HAS_NCSI))
  631. return;
  632. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  633. if (apedata != APE_SEG_SIG_MAGIC)
  634. return;
  635. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  636. if (!(apedata & APE_FW_STATUS_READY))
  637. return;
  638. /* Wait for up to 1 millisecond for APE to service previous event. */
  639. for (i = 0; i < 10; i++) {
  640. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  641. return;
  642. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  643. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  644. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  645. event | APE_EVENT_STATUS_EVENT_PENDING);
  646. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  647. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  648. break;
  649. udelay(100);
  650. }
  651. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  652. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  653. }
  654. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  655. {
  656. u32 event;
  657. u32 apedata;
  658. if (!tg3_flag(tp, ENABLE_APE))
  659. return;
  660. switch (kind) {
  661. case RESET_KIND_INIT:
  662. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  663. APE_HOST_SEG_SIG_MAGIC);
  664. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  665. APE_HOST_SEG_LEN_MAGIC);
  666. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  667. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  668. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  669. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  670. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  671. APE_HOST_BEHAV_NO_PHYLOCK);
  672. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  673. TG3_APE_HOST_DRVR_STATE_START);
  674. event = APE_EVENT_STATUS_STATE_START;
  675. break;
  676. case RESET_KIND_SHUTDOWN:
  677. /* With the interface we are currently using,
  678. * APE does not track driver state. Wiping
  679. * out the HOST SEGMENT SIGNATURE forces
  680. * the APE to assume OS absent status.
  681. */
  682. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  683. if (device_may_wakeup(&tp->pdev->dev) &&
  684. tg3_flag(tp, WOL_ENABLE)) {
  685. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  686. TG3_APE_HOST_WOL_SPEED_AUTO);
  687. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  688. } else
  689. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  690. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  691. event = APE_EVENT_STATUS_STATE_UNLOAD;
  692. break;
  693. case RESET_KIND_SUSPEND:
  694. event = APE_EVENT_STATUS_STATE_SUSPEND;
  695. break;
  696. default:
  697. return;
  698. }
  699. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  700. tg3_ape_send_event(tp, event);
  701. }
  702. static void tg3_disable_ints(struct tg3 *tp)
  703. {
  704. int i;
  705. tw32(TG3PCI_MISC_HOST_CTRL,
  706. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  707. for (i = 0; i < tp->irq_max; i++)
  708. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  709. }
  710. static void tg3_enable_ints(struct tg3 *tp)
  711. {
  712. int i;
  713. tp->irq_sync = 0;
  714. wmb();
  715. tw32(TG3PCI_MISC_HOST_CTRL,
  716. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  717. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  718. for (i = 0; i < tp->irq_cnt; i++) {
  719. struct tg3_napi *tnapi = &tp->napi[i];
  720. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  721. if (tg3_flag(tp, 1SHOT_MSI))
  722. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  723. tp->coal_now |= tnapi->coal_now;
  724. }
  725. /* Force an initial interrupt */
  726. if (!tg3_flag(tp, TAGGED_STATUS) &&
  727. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  728. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  729. else
  730. tw32(HOSTCC_MODE, tp->coal_now);
  731. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  732. }
  733. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  734. {
  735. struct tg3 *tp = tnapi->tp;
  736. struct tg3_hw_status *sblk = tnapi->hw_status;
  737. unsigned int work_exists = 0;
  738. /* check for phy events */
  739. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  740. if (sblk->status & SD_STATUS_LINK_CHG)
  741. work_exists = 1;
  742. }
  743. /* check for RX/TX work to do */
  744. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  745. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  746. work_exists = 1;
  747. return work_exists;
  748. }
  749. /* tg3_int_reenable
  750. * similar to tg3_enable_ints, but it accurately determines whether there
  751. * is new work pending and can return without flushing the PIO write
  752. * which reenables interrupts
  753. */
  754. static void tg3_int_reenable(struct tg3_napi *tnapi)
  755. {
  756. struct tg3 *tp = tnapi->tp;
  757. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  758. mmiowb();
  759. /* When doing tagged status, this work check is unnecessary.
  760. * The last_tag we write above tells the chip which piece of
  761. * work we've completed.
  762. */
  763. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  764. tw32(HOSTCC_MODE, tp->coalesce_mode |
  765. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  766. }
  767. static void tg3_switch_clocks(struct tg3 *tp)
  768. {
  769. u32 clock_ctrl;
  770. u32 orig_clock_ctrl;
  771. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  772. return;
  773. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  774. orig_clock_ctrl = clock_ctrl;
  775. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  776. CLOCK_CTRL_CLKRUN_OENABLE |
  777. 0x1f);
  778. tp->pci_clock_ctrl = clock_ctrl;
  779. if (tg3_flag(tp, 5705_PLUS)) {
  780. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  781. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  782. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  783. }
  784. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  785. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  786. clock_ctrl |
  787. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  788. 40);
  789. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  790. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  791. 40);
  792. }
  793. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  794. }
  795. #define PHY_BUSY_LOOPS 5000
  796. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  797. {
  798. u32 frame_val;
  799. unsigned int loops;
  800. int ret;
  801. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  802. tw32_f(MAC_MI_MODE,
  803. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  804. udelay(80);
  805. }
  806. *val = 0x0;
  807. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  808. MI_COM_PHY_ADDR_MASK);
  809. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  810. MI_COM_REG_ADDR_MASK);
  811. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  812. tw32_f(MAC_MI_COM, frame_val);
  813. loops = PHY_BUSY_LOOPS;
  814. while (loops != 0) {
  815. udelay(10);
  816. frame_val = tr32(MAC_MI_COM);
  817. if ((frame_val & MI_COM_BUSY) == 0) {
  818. udelay(5);
  819. frame_val = tr32(MAC_MI_COM);
  820. break;
  821. }
  822. loops -= 1;
  823. }
  824. ret = -EBUSY;
  825. if (loops != 0) {
  826. *val = frame_val & MI_COM_DATA_MASK;
  827. ret = 0;
  828. }
  829. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  830. tw32_f(MAC_MI_MODE, tp->mi_mode);
  831. udelay(80);
  832. }
  833. return ret;
  834. }
  835. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  836. {
  837. u32 frame_val;
  838. unsigned int loops;
  839. int ret;
  840. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  841. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  842. return 0;
  843. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  844. tw32_f(MAC_MI_MODE,
  845. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  846. udelay(80);
  847. }
  848. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  849. MI_COM_PHY_ADDR_MASK);
  850. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  851. MI_COM_REG_ADDR_MASK);
  852. frame_val |= (val & MI_COM_DATA_MASK);
  853. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  854. tw32_f(MAC_MI_COM, frame_val);
  855. loops = PHY_BUSY_LOOPS;
  856. while (loops != 0) {
  857. udelay(10);
  858. frame_val = tr32(MAC_MI_COM);
  859. if ((frame_val & MI_COM_BUSY) == 0) {
  860. udelay(5);
  861. frame_val = tr32(MAC_MI_COM);
  862. break;
  863. }
  864. loops -= 1;
  865. }
  866. ret = -EBUSY;
  867. if (loops != 0)
  868. ret = 0;
  869. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  870. tw32_f(MAC_MI_MODE, tp->mi_mode);
  871. udelay(80);
  872. }
  873. return ret;
  874. }
  875. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  876. {
  877. int err;
  878. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  879. if (err)
  880. goto done;
  881. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  882. if (err)
  883. goto done;
  884. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  885. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  886. if (err)
  887. goto done;
  888. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  889. done:
  890. return err;
  891. }
  892. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  893. {
  894. int err;
  895. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  896. if (err)
  897. goto done;
  898. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  899. if (err)
  900. goto done;
  901. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  902. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  903. if (err)
  904. goto done;
  905. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  906. done:
  907. return err;
  908. }
  909. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  910. {
  911. int err;
  912. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  913. if (!err)
  914. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  915. return err;
  916. }
  917. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  918. {
  919. int err;
  920. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  921. if (!err)
  922. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  923. return err;
  924. }
  925. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  926. {
  927. int err;
  928. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  929. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  930. MII_TG3_AUXCTL_SHDWSEL_MISC);
  931. if (!err)
  932. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  933. return err;
  934. }
  935. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  936. {
  937. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  938. set |= MII_TG3_AUXCTL_MISC_WREN;
  939. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  940. }
  941. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  942. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  943. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  944. MII_TG3_AUXCTL_ACTL_TX_6DB)
  945. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  946. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  947. MII_TG3_AUXCTL_ACTL_TX_6DB);
  948. static int tg3_bmcr_reset(struct tg3 *tp)
  949. {
  950. u32 phy_control;
  951. int limit, err;
  952. /* OK, reset it, and poll the BMCR_RESET bit until it
  953. * clears or we time out.
  954. */
  955. phy_control = BMCR_RESET;
  956. err = tg3_writephy(tp, MII_BMCR, phy_control);
  957. if (err != 0)
  958. return -EBUSY;
  959. limit = 5000;
  960. while (limit--) {
  961. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  962. if (err != 0)
  963. return -EBUSY;
  964. if ((phy_control & BMCR_RESET) == 0) {
  965. udelay(40);
  966. break;
  967. }
  968. udelay(10);
  969. }
  970. if (limit < 0)
  971. return -EBUSY;
  972. return 0;
  973. }
  974. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  975. {
  976. struct tg3 *tp = bp->priv;
  977. u32 val;
  978. spin_lock_bh(&tp->lock);
  979. if (tg3_readphy(tp, reg, &val))
  980. val = -EIO;
  981. spin_unlock_bh(&tp->lock);
  982. return val;
  983. }
  984. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  985. {
  986. struct tg3 *tp = bp->priv;
  987. u32 ret = 0;
  988. spin_lock_bh(&tp->lock);
  989. if (tg3_writephy(tp, reg, val))
  990. ret = -EIO;
  991. spin_unlock_bh(&tp->lock);
  992. return ret;
  993. }
  994. static int tg3_mdio_reset(struct mii_bus *bp)
  995. {
  996. return 0;
  997. }
  998. static void tg3_mdio_config_5785(struct tg3 *tp)
  999. {
  1000. u32 val;
  1001. struct phy_device *phydev;
  1002. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1003. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1004. case PHY_ID_BCM50610:
  1005. case PHY_ID_BCM50610M:
  1006. val = MAC_PHYCFG2_50610_LED_MODES;
  1007. break;
  1008. case PHY_ID_BCMAC131:
  1009. val = MAC_PHYCFG2_AC131_LED_MODES;
  1010. break;
  1011. case PHY_ID_RTL8211C:
  1012. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1013. break;
  1014. case PHY_ID_RTL8201E:
  1015. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1016. break;
  1017. default:
  1018. return;
  1019. }
  1020. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1021. tw32(MAC_PHYCFG2, val);
  1022. val = tr32(MAC_PHYCFG1);
  1023. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1024. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1025. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1026. tw32(MAC_PHYCFG1, val);
  1027. return;
  1028. }
  1029. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1030. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1031. MAC_PHYCFG2_FMODE_MASK_MASK |
  1032. MAC_PHYCFG2_GMODE_MASK_MASK |
  1033. MAC_PHYCFG2_ACT_MASK_MASK |
  1034. MAC_PHYCFG2_QUAL_MASK_MASK |
  1035. MAC_PHYCFG2_INBAND_ENABLE;
  1036. tw32(MAC_PHYCFG2, val);
  1037. val = tr32(MAC_PHYCFG1);
  1038. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1039. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1040. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1041. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1042. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1043. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1044. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1045. }
  1046. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1047. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1048. tw32(MAC_PHYCFG1, val);
  1049. val = tr32(MAC_EXT_RGMII_MODE);
  1050. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1051. MAC_RGMII_MODE_RX_QUALITY |
  1052. MAC_RGMII_MODE_RX_ACTIVITY |
  1053. MAC_RGMII_MODE_RX_ENG_DET |
  1054. MAC_RGMII_MODE_TX_ENABLE |
  1055. MAC_RGMII_MODE_TX_LOWPWR |
  1056. MAC_RGMII_MODE_TX_RESET);
  1057. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1058. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1059. val |= MAC_RGMII_MODE_RX_INT_B |
  1060. MAC_RGMII_MODE_RX_QUALITY |
  1061. MAC_RGMII_MODE_RX_ACTIVITY |
  1062. MAC_RGMII_MODE_RX_ENG_DET;
  1063. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1064. val |= MAC_RGMII_MODE_TX_ENABLE |
  1065. MAC_RGMII_MODE_TX_LOWPWR |
  1066. MAC_RGMII_MODE_TX_RESET;
  1067. }
  1068. tw32(MAC_EXT_RGMII_MODE, val);
  1069. }
  1070. static void tg3_mdio_start(struct tg3 *tp)
  1071. {
  1072. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1073. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1074. udelay(80);
  1075. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1076. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1077. tg3_mdio_config_5785(tp);
  1078. }
  1079. static int tg3_mdio_init(struct tg3 *tp)
  1080. {
  1081. int i;
  1082. u32 reg;
  1083. struct phy_device *phydev;
  1084. if (tg3_flag(tp, 5717_PLUS)) {
  1085. u32 is_serdes;
  1086. tp->phy_addr = tp->pci_fn + 1;
  1087. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1088. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1089. else
  1090. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1091. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1092. if (is_serdes)
  1093. tp->phy_addr += 7;
  1094. } else
  1095. tp->phy_addr = TG3_PHY_MII_ADDR;
  1096. tg3_mdio_start(tp);
  1097. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1098. return 0;
  1099. tp->mdio_bus = mdiobus_alloc();
  1100. if (tp->mdio_bus == NULL)
  1101. return -ENOMEM;
  1102. tp->mdio_bus->name = "tg3 mdio bus";
  1103. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1104. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1105. tp->mdio_bus->priv = tp;
  1106. tp->mdio_bus->parent = &tp->pdev->dev;
  1107. tp->mdio_bus->read = &tg3_mdio_read;
  1108. tp->mdio_bus->write = &tg3_mdio_write;
  1109. tp->mdio_bus->reset = &tg3_mdio_reset;
  1110. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1111. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1112. for (i = 0; i < PHY_MAX_ADDR; i++)
  1113. tp->mdio_bus->irq[i] = PHY_POLL;
  1114. /* The bus registration will look for all the PHYs on the mdio bus.
  1115. * Unfortunately, it does not ensure the PHY is powered up before
  1116. * accessing the PHY ID registers. A chip reset is the
  1117. * quickest way to bring the device back to an operational state..
  1118. */
  1119. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1120. tg3_bmcr_reset(tp);
  1121. i = mdiobus_register(tp->mdio_bus);
  1122. if (i) {
  1123. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1124. mdiobus_free(tp->mdio_bus);
  1125. return i;
  1126. }
  1127. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1128. if (!phydev || !phydev->drv) {
  1129. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1130. mdiobus_unregister(tp->mdio_bus);
  1131. mdiobus_free(tp->mdio_bus);
  1132. return -ENODEV;
  1133. }
  1134. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1135. case PHY_ID_BCM57780:
  1136. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1137. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1138. break;
  1139. case PHY_ID_BCM50610:
  1140. case PHY_ID_BCM50610M:
  1141. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1142. PHY_BRCM_RX_REFCLK_UNUSED |
  1143. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1144. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1145. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1146. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1147. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1148. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1149. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1150. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1151. /* fallthru */
  1152. case PHY_ID_RTL8211C:
  1153. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1154. break;
  1155. case PHY_ID_RTL8201E:
  1156. case PHY_ID_BCMAC131:
  1157. phydev->interface = PHY_INTERFACE_MODE_MII;
  1158. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1159. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1160. break;
  1161. }
  1162. tg3_flag_set(tp, MDIOBUS_INITED);
  1163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1164. tg3_mdio_config_5785(tp);
  1165. return 0;
  1166. }
  1167. static void tg3_mdio_fini(struct tg3 *tp)
  1168. {
  1169. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1170. tg3_flag_clear(tp, MDIOBUS_INITED);
  1171. mdiobus_unregister(tp->mdio_bus);
  1172. mdiobus_free(tp->mdio_bus);
  1173. }
  1174. }
  1175. /* tp->lock is held. */
  1176. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1177. {
  1178. u32 val;
  1179. val = tr32(GRC_RX_CPU_EVENT);
  1180. val |= GRC_RX_CPU_DRIVER_EVENT;
  1181. tw32_f(GRC_RX_CPU_EVENT, val);
  1182. tp->last_event_jiffies = jiffies;
  1183. }
  1184. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1185. /* tp->lock is held. */
  1186. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1187. {
  1188. int i;
  1189. unsigned int delay_cnt;
  1190. long time_remain;
  1191. /* If enough time has passed, no wait is necessary. */
  1192. time_remain = (long)(tp->last_event_jiffies + 1 +
  1193. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1194. (long)jiffies;
  1195. if (time_remain < 0)
  1196. return;
  1197. /* Check if we can shorten the wait time. */
  1198. delay_cnt = jiffies_to_usecs(time_remain);
  1199. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1200. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1201. delay_cnt = (delay_cnt >> 3) + 1;
  1202. for (i = 0; i < delay_cnt; i++) {
  1203. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1204. break;
  1205. udelay(8);
  1206. }
  1207. }
  1208. /* tp->lock is held. */
  1209. static void tg3_ump_link_report(struct tg3 *tp)
  1210. {
  1211. u32 reg;
  1212. u32 val;
  1213. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1214. return;
  1215. tg3_wait_for_event_ack(tp);
  1216. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1217. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1218. val = 0;
  1219. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1220. val = reg << 16;
  1221. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1222. val |= (reg & 0xffff);
  1223. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1224. val = 0;
  1225. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1226. val = reg << 16;
  1227. if (!tg3_readphy(tp, MII_LPA, &reg))
  1228. val |= (reg & 0xffff);
  1229. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1230. val = 0;
  1231. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1232. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1233. val = reg << 16;
  1234. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1235. val |= (reg & 0xffff);
  1236. }
  1237. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1238. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1239. val = reg << 16;
  1240. else
  1241. val = 0;
  1242. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1243. tg3_generate_fw_event(tp);
  1244. }
  1245. /* tp->lock is held. */
  1246. static void tg3_stop_fw(struct tg3 *tp)
  1247. {
  1248. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1249. /* Wait for RX cpu to ACK the previous event. */
  1250. tg3_wait_for_event_ack(tp);
  1251. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1252. tg3_generate_fw_event(tp);
  1253. /* Wait for RX cpu to ACK this event. */
  1254. tg3_wait_for_event_ack(tp);
  1255. }
  1256. }
  1257. /* tp->lock is held. */
  1258. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1259. {
  1260. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1261. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1262. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1263. switch (kind) {
  1264. case RESET_KIND_INIT:
  1265. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1266. DRV_STATE_START);
  1267. break;
  1268. case RESET_KIND_SHUTDOWN:
  1269. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1270. DRV_STATE_UNLOAD);
  1271. break;
  1272. case RESET_KIND_SUSPEND:
  1273. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1274. DRV_STATE_SUSPEND);
  1275. break;
  1276. default:
  1277. break;
  1278. }
  1279. }
  1280. if (kind == RESET_KIND_INIT ||
  1281. kind == RESET_KIND_SUSPEND)
  1282. tg3_ape_driver_state_change(tp, kind);
  1283. }
  1284. /* tp->lock is held. */
  1285. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1286. {
  1287. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1288. switch (kind) {
  1289. case RESET_KIND_INIT:
  1290. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1291. DRV_STATE_START_DONE);
  1292. break;
  1293. case RESET_KIND_SHUTDOWN:
  1294. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1295. DRV_STATE_UNLOAD_DONE);
  1296. break;
  1297. default:
  1298. break;
  1299. }
  1300. }
  1301. if (kind == RESET_KIND_SHUTDOWN)
  1302. tg3_ape_driver_state_change(tp, kind);
  1303. }
  1304. /* tp->lock is held. */
  1305. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1306. {
  1307. if (tg3_flag(tp, ENABLE_ASF)) {
  1308. switch (kind) {
  1309. case RESET_KIND_INIT:
  1310. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1311. DRV_STATE_START);
  1312. break;
  1313. case RESET_KIND_SHUTDOWN:
  1314. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1315. DRV_STATE_UNLOAD);
  1316. break;
  1317. case RESET_KIND_SUSPEND:
  1318. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1319. DRV_STATE_SUSPEND);
  1320. break;
  1321. default:
  1322. break;
  1323. }
  1324. }
  1325. }
  1326. static int tg3_poll_fw(struct tg3 *tp)
  1327. {
  1328. int i;
  1329. u32 val;
  1330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1331. /* Wait up to 20ms for init done. */
  1332. for (i = 0; i < 200; i++) {
  1333. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1334. return 0;
  1335. udelay(100);
  1336. }
  1337. return -ENODEV;
  1338. }
  1339. /* Wait for firmware initialization to complete. */
  1340. for (i = 0; i < 100000; i++) {
  1341. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1342. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1343. break;
  1344. udelay(10);
  1345. }
  1346. /* Chip might not be fitted with firmware. Some Sun onboard
  1347. * parts are configured like that. So don't signal the timeout
  1348. * of the above loop as an error, but do report the lack of
  1349. * running firmware once.
  1350. */
  1351. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1352. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1353. netdev_info(tp->dev, "No firmware running\n");
  1354. }
  1355. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1356. /* The 57765 A0 needs a little more
  1357. * time to do some important work.
  1358. */
  1359. mdelay(10);
  1360. }
  1361. return 0;
  1362. }
  1363. static void tg3_link_report(struct tg3 *tp)
  1364. {
  1365. if (!netif_carrier_ok(tp->dev)) {
  1366. netif_info(tp, link, tp->dev, "Link is down\n");
  1367. tg3_ump_link_report(tp);
  1368. } else if (netif_msg_link(tp)) {
  1369. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1370. (tp->link_config.active_speed == SPEED_1000 ?
  1371. 1000 :
  1372. (tp->link_config.active_speed == SPEED_100 ?
  1373. 100 : 10)),
  1374. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1375. "full" : "half"));
  1376. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1377. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1378. "on" : "off",
  1379. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1380. "on" : "off");
  1381. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1382. netdev_info(tp->dev, "EEE is %s\n",
  1383. tp->setlpicnt ? "enabled" : "disabled");
  1384. tg3_ump_link_report(tp);
  1385. }
  1386. }
  1387. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1388. {
  1389. u16 miireg;
  1390. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1391. miireg = ADVERTISE_PAUSE_CAP;
  1392. else if (flow_ctrl & FLOW_CTRL_TX)
  1393. miireg = ADVERTISE_PAUSE_ASYM;
  1394. else if (flow_ctrl & FLOW_CTRL_RX)
  1395. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1396. else
  1397. miireg = 0;
  1398. return miireg;
  1399. }
  1400. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1401. {
  1402. u16 miireg;
  1403. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1404. miireg = ADVERTISE_1000XPAUSE;
  1405. else if (flow_ctrl & FLOW_CTRL_TX)
  1406. miireg = ADVERTISE_1000XPSE_ASYM;
  1407. else if (flow_ctrl & FLOW_CTRL_RX)
  1408. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1409. else
  1410. miireg = 0;
  1411. return miireg;
  1412. }
  1413. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1414. {
  1415. u8 cap = 0;
  1416. if (lcladv & ADVERTISE_1000XPAUSE) {
  1417. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1418. if (rmtadv & LPA_1000XPAUSE)
  1419. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1420. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1421. cap = FLOW_CTRL_RX;
  1422. } else {
  1423. if (rmtadv & LPA_1000XPAUSE)
  1424. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1425. }
  1426. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1427. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1428. cap = FLOW_CTRL_TX;
  1429. }
  1430. return cap;
  1431. }
  1432. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1433. {
  1434. u8 autoneg;
  1435. u8 flowctrl = 0;
  1436. u32 old_rx_mode = tp->rx_mode;
  1437. u32 old_tx_mode = tp->tx_mode;
  1438. if (tg3_flag(tp, USE_PHYLIB))
  1439. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1440. else
  1441. autoneg = tp->link_config.autoneg;
  1442. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1443. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1444. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1445. else
  1446. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1447. } else
  1448. flowctrl = tp->link_config.flowctrl;
  1449. tp->link_config.active_flowctrl = flowctrl;
  1450. if (flowctrl & FLOW_CTRL_RX)
  1451. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1452. else
  1453. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1454. if (old_rx_mode != tp->rx_mode)
  1455. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1456. if (flowctrl & FLOW_CTRL_TX)
  1457. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1458. else
  1459. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1460. if (old_tx_mode != tp->tx_mode)
  1461. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1462. }
  1463. static void tg3_adjust_link(struct net_device *dev)
  1464. {
  1465. u8 oldflowctrl, linkmesg = 0;
  1466. u32 mac_mode, lcl_adv, rmt_adv;
  1467. struct tg3 *tp = netdev_priv(dev);
  1468. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1469. spin_lock_bh(&tp->lock);
  1470. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1471. MAC_MODE_HALF_DUPLEX);
  1472. oldflowctrl = tp->link_config.active_flowctrl;
  1473. if (phydev->link) {
  1474. lcl_adv = 0;
  1475. rmt_adv = 0;
  1476. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1477. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1478. else if (phydev->speed == SPEED_1000 ||
  1479. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1480. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1481. else
  1482. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1483. if (phydev->duplex == DUPLEX_HALF)
  1484. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1485. else {
  1486. lcl_adv = tg3_advert_flowctrl_1000T(
  1487. tp->link_config.flowctrl);
  1488. if (phydev->pause)
  1489. rmt_adv = LPA_PAUSE_CAP;
  1490. if (phydev->asym_pause)
  1491. rmt_adv |= LPA_PAUSE_ASYM;
  1492. }
  1493. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1494. } else
  1495. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1496. if (mac_mode != tp->mac_mode) {
  1497. tp->mac_mode = mac_mode;
  1498. tw32_f(MAC_MODE, tp->mac_mode);
  1499. udelay(40);
  1500. }
  1501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1502. if (phydev->speed == SPEED_10)
  1503. tw32(MAC_MI_STAT,
  1504. MAC_MI_STAT_10MBPS_MODE |
  1505. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1506. else
  1507. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1508. }
  1509. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1510. tw32(MAC_TX_LENGTHS,
  1511. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1512. (6 << TX_LENGTHS_IPG_SHIFT) |
  1513. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1514. else
  1515. tw32(MAC_TX_LENGTHS,
  1516. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1517. (6 << TX_LENGTHS_IPG_SHIFT) |
  1518. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1519. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1520. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1521. phydev->speed != tp->link_config.active_speed ||
  1522. phydev->duplex != tp->link_config.active_duplex ||
  1523. oldflowctrl != tp->link_config.active_flowctrl)
  1524. linkmesg = 1;
  1525. tp->link_config.active_speed = phydev->speed;
  1526. tp->link_config.active_duplex = phydev->duplex;
  1527. spin_unlock_bh(&tp->lock);
  1528. if (linkmesg)
  1529. tg3_link_report(tp);
  1530. }
  1531. static int tg3_phy_init(struct tg3 *tp)
  1532. {
  1533. struct phy_device *phydev;
  1534. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1535. return 0;
  1536. /* Bring the PHY back to a known state. */
  1537. tg3_bmcr_reset(tp);
  1538. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1539. /* Attach the MAC to the PHY. */
  1540. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1541. phydev->dev_flags, phydev->interface);
  1542. if (IS_ERR(phydev)) {
  1543. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1544. return PTR_ERR(phydev);
  1545. }
  1546. /* Mask with MAC supported features. */
  1547. switch (phydev->interface) {
  1548. case PHY_INTERFACE_MODE_GMII:
  1549. case PHY_INTERFACE_MODE_RGMII:
  1550. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1551. phydev->supported &= (PHY_GBIT_FEATURES |
  1552. SUPPORTED_Pause |
  1553. SUPPORTED_Asym_Pause);
  1554. break;
  1555. }
  1556. /* fallthru */
  1557. case PHY_INTERFACE_MODE_MII:
  1558. phydev->supported &= (PHY_BASIC_FEATURES |
  1559. SUPPORTED_Pause |
  1560. SUPPORTED_Asym_Pause);
  1561. break;
  1562. default:
  1563. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1564. return -EINVAL;
  1565. }
  1566. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1567. phydev->advertising = phydev->supported;
  1568. return 0;
  1569. }
  1570. static void tg3_phy_start(struct tg3 *tp)
  1571. {
  1572. struct phy_device *phydev;
  1573. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1574. return;
  1575. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1576. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1577. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1578. phydev->speed = tp->link_config.orig_speed;
  1579. phydev->duplex = tp->link_config.orig_duplex;
  1580. phydev->autoneg = tp->link_config.orig_autoneg;
  1581. phydev->advertising = tp->link_config.orig_advertising;
  1582. }
  1583. phy_start(phydev);
  1584. phy_start_aneg(phydev);
  1585. }
  1586. static void tg3_phy_stop(struct tg3 *tp)
  1587. {
  1588. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1589. return;
  1590. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1591. }
  1592. static void tg3_phy_fini(struct tg3 *tp)
  1593. {
  1594. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1595. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1596. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1597. }
  1598. }
  1599. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1600. {
  1601. int err;
  1602. u32 val;
  1603. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1604. return 0;
  1605. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1606. /* Cannot do read-modify-write on 5401 */
  1607. err = tg3_phy_auxctl_write(tp,
  1608. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1609. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1610. 0x4c20);
  1611. goto done;
  1612. }
  1613. err = tg3_phy_auxctl_read(tp,
  1614. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1615. if (err)
  1616. return err;
  1617. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1618. err = tg3_phy_auxctl_write(tp,
  1619. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1620. done:
  1621. return err;
  1622. }
  1623. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1624. {
  1625. u32 phytest;
  1626. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1627. u32 phy;
  1628. tg3_writephy(tp, MII_TG3_FET_TEST,
  1629. phytest | MII_TG3_FET_SHADOW_EN);
  1630. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1631. if (enable)
  1632. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1633. else
  1634. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1635. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1636. }
  1637. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1638. }
  1639. }
  1640. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1641. {
  1642. u32 reg;
  1643. if (!tg3_flag(tp, 5705_PLUS) ||
  1644. (tg3_flag(tp, 5717_PLUS) &&
  1645. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1646. return;
  1647. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1648. tg3_phy_fet_toggle_apd(tp, enable);
  1649. return;
  1650. }
  1651. reg = MII_TG3_MISC_SHDW_WREN |
  1652. MII_TG3_MISC_SHDW_SCR5_SEL |
  1653. MII_TG3_MISC_SHDW_SCR5_LPED |
  1654. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1655. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1656. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1657. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1658. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1659. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1660. reg = MII_TG3_MISC_SHDW_WREN |
  1661. MII_TG3_MISC_SHDW_APD_SEL |
  1662. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1663. if (enable)
  1664. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1665. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1666. }
  1667. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1668. {
  1669. u32 phy;
  1670. if (!tg3_flag(tp, 5705_PLUS) ||
  1671. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1672. return;
  1673. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1674. u32 ephy;
  1675. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1676. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1677. tg3_writephy(tp, MII_TG3_FET_TEST,
  1678. ephy | MII_TG3_FET_SHADOW_EN);
  1679. if (!tg3_readphy(tp, reg, &phy)) {
  1680. if (enable)
  1681. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1682. else
  1683. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1684. tg3_writephy(tp, reg, phy);
  1685. }
  1686. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1687. }
  1688. } else {
  1689. int ret;
  1690. ret = tg3_phy_auxctl_read(tp,
  1691. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1692. if (!ret) {
  1693. if (enable)
  1694. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1695. else
  1696. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1697. tg3_phy_auxctl_write(tp,
  1698. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1699. }
  1700. }
  1701. }
  1702. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1703. {
  1704. int ret;
  1705. u32 val;
  1706. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1707. return;
  1708. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1709. if (!ret)
  1710. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1711. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1712. }
  1713. static void tg3_phy_apply_otp(struct tg3 *tp)
  1714. {
  1715. u32 otp, phy;
  1716. if (!tp->phy_otp)
  1717. return;
  1718. otp = tp->phy_otp;
  1719. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1720. return;
  1721. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1722. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1723. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1724. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1725. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1726. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1727. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1728. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1729. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1730. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1731. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1732. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1733. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1734. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1735. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1736. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1737. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1738. }
  1739. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1740. {
  1741. u32 val;
  1742. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1743. return;
  1744. tp->setlpicnt = 0;
  1745. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1746. current_link_up == 1 &&
  1747. tp->link_config.active_duplex == DUPLEX_FULL &&
  1748. (tp->link_config.active_speed == SPEED_100 ||
  1749. tp->link_config.active_speed == SPEED_1000)) {
  1750. u32 eeectl;
  1751. if (tp->link_config.active_speed == SPEED_1000)
  1752. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1753. else
  1754. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1755. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1756. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1757. TG3_CL45_D7_EEERES_STAT, &val);
  1758. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1759. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1760. tp->setlpicnt = 2;
  1761. }
  1762. if (!tp->setlpicnt) {
  1763. if (current_link_up == 1 &&
  1764. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1765. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1766. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1767. }
  1768. val = tr32(TG3_CPMU_EEE_MODE);
  1769. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1770. }
  1771. }
  1772. static void tg3_phy_eee_enable(struct tg3 *tp)
  1773. {
  1774. u32 val;
  1775. if (tp->link_config.active_speed == SPEED_1000 &&
  1776. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1777. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1779. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1780. val = MII_TG3_DSP_TAP26_ALNOKO |
  1781. MII_TG3_DSP_TAP26_RMRXSTO;
  1782. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1783. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1784. }
  1785. val = tr32(TG3_CPMU_EEE_MODE);
  1786. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1787. }
  1788. static int tg3_wait_macro_done(struct tg3 *tp)
  1789. {
  1790. int limit = 100;
  1791. while (limit--) {
  1792. u32 tmp32;
  1793. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1794. if ((tmp32 & 0x1000) == 0)
  1795. break;
  1796. }
  1797. }
  1798. if (limit < 0)
  1799. return -EBUSY;
  1800. return 0;
  1801. }
  1802. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1803. {
  1804. static const u32 test_pat[4][6] = {
  1805. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1806. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1807. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1808. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1809. };
  1810. int chan;
  1811. for (chan = 0; chan < 4; chan++) {
  1812. int i;
  1813. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1814. (chan * 0x2000) | 0x0200);
  1815. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1816. for (i = 0; i < 6; i++)
  1817. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1818. test_pat[chan][i]);
  1819. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1820. if (tg3_wait_macro_done(tp)) {
  1821. *resetp = 1;
  1822. return -EBUSY;
  1823. }
  1824. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1825. (chan * 0x2000) | 0x0200);
  1826. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1827. if (tg3_wait_macro_done(tp)) {
  1828. *resetp = 1;
  1829. return -EBUSY;
  1830. }
  1831. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1832. if (tg3_wait_macro_done(tp)) {
  1833. *resetp = 1;
  1834. return -EBUSY;
  1835. }
  1836. for (i = 0; i < 6; i += 2) {
  1837. u32 low, high;
  1838. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1839. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1840. tg3_wait_macro_done(tp)) {
  1841. *resetp = 1;
  1842. return -EBUSY;
  1843. }
  1844. low &= 0x7fff;
  1845. high &= 0x000f;
  1846. if (low != test_pat[chan][i] ||
  1847. high != test_pat[chan][i+1]) {
  1848. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1849. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1850. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1851. return -EBUSY;
  1852. }
  1853. }
  1854. }
  1855. return 0;
  1856. }
  1857. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1858. {
  1859. int chan;
  1860. for (chan = 0; chan < 4; chan++) {
  1861. int i;
  1862. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1863. (chan * 0x2000) | 0x0200);
  1864. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1865. for (i = 0; i < 6; i++)
  1866. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1867. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1868. if (tg3_wait_macro_done(tp))
  1869. return -EBUSY;
  1870. }
  1871. return 0;
  1872. }
  1873. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1874. {
  1875. u32 reg32, phy9_orig;
  1876. int retries, do_phy_reset, err;
  1877. retries = 10;
  1878. do_phy_reset = 1;
  1879. do {
  1880. if (do_phy_reset) {
  1881. err = tg3_bmcr_reset(tp);
  1882. if (err)
  1883. return err;
  1884. do_phy_reset = 0;
  1885. }
  1886. /* Disable transmitter and interrupt. */
  1887. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1888. continue;
  1889. reg32 |= 0x3000;
  1890. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1891. /* Set full-duplex, 1000 mbps. */
  1892. tg3_writephy(tp, MII_BMCR,
  1893. BMCR_FULLDPLX | BMCR_SPEED1000);
  1894. /* Set to master mode. */
  1895. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1896. continue;
  1897. tg3_writephy(tp, MII_CTRL1000,
  1898. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1899. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1900. if (err)
  1901. return err;
  1902. /* Block the PHY control access. */
  1903. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1904. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1905. if (!err)
  1906. break;
  1907. } while (--retries);
  1908. err = tg3_phy_reset_chanpat(tp);
  1909. if (err)
  1910. return err;
  1911. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1912. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1913. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1914. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1915. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1916. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1917. reg32 &= ~0x3000;
  1918. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1919. } else if (!err)
  1920. err = -EBUSY;
  1921. return err;
  1922. }
  1923. /* This will reset the tigon3 PHY if there is no valid
  1924. * link unless the FORCE argument is non-zero.
  1925. */
  1926. static int tg3_phy_reset(struct tg3 *tp)
  1927. {
  1928. u32 val, cpmuctrl;
  1929. int err;
  1930. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1931. val = tr32(GRC_MISC_CFG);
  1932. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1933. udelay(40);
  1934. }
  1935. err = tg3_readphy(tp, MII_BMSR, &val);
  1936. err |= tg3_readphy(tp, MII_BMSR, &val);
  1937. if (err != 0)
  1938. return -EBUSY;
  1939. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1940. netif_carrier_off(tp->dev);
  1941. tg3_link_report(tp);
  1942. }
  1943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1944. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1945. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1946. err = tg3_phy_reset_5703_4_5(tp);
  1947. if (err)
  1948. return err;
  1949. goto out;
  1950. }
  1951. cpmuctrl = 0;
  1952. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1953. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1954. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1955. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1956. tw32(TG3_CPMU_CTRL,
  1957. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1958. }
  1959. err = tg3_bmcr_reset(tp);
  1960. if (err)
  1961. return err;
  1962. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1963. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1964. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1965. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1966. }
  1967. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1968. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1969. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1970. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1971. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1972. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1973. udelay(40);
  1974. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1975. }
  1976. }
  1977. if (tg3_flag(tp, 5717_PLUS) &&
  1978. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1979. return 0;
  1980. tg3_phy_apply_otp(tp);
  1981. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1982. tg3_phy_toggle_apd(tp, true);
  1983. else
  1984. tg3_phy_toggle_apd(tp, false);
  1985. out:
  1986. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1987. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1988. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1989. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1990. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1991. }
  1992. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1993. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1994. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1995. }
  1996. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1997. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1998. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1999. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2000. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2001. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2002. }
  2003. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2004. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2005. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2006. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2007. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2008. tg3_writephy(tp, MII_TG3_TEST1,
  2009. MII_TG3_TEST1_TRIM_EN | 0x4);
  2010. } else
  2011. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2012. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2013. }
  2014. }
  2015. /* Set Extended packet length bit (bit 14) on all chips that */
  2016. /* support jumbo frames */
  2017. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2018. /* Cannot do read-modify-write on 5401 */
  2019. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2020. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2021. /* Set bit 14 with read-modify-write to preserve other bits */
  2022. err = tg3_phy_auxctl_read(tp,
  2023. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2024. if (!err)
  2025. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2026. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2027. }
  2028. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2029. * jumbo frames transmission.
  2030. */
  2031. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2032. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2033. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2034. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2035. }
  2036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2037. /* adjust output voltage */
  2038. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2039. }
  2040. tg3_phy_toggle_automdix(tp, 1);
  2041. tg3_phy_set_wirespeed(tp);
  2042. return 0;
  2043. }
  2044. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2045. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2046. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2047. TG3_GPIO_MSG_NEED_VAUX)
  2048. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2049. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2050. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2051. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2052. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2053. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2054. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2055. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2056. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2057. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2058. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2059. {
  2060. u32 status, shift;
  2061. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2062. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2063. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2064. else
  2065. status = tr32(TG3_CPMU_DRV_STATUS);
  2066. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2067. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2068. status |= (newstat << shift);
  2069. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2070. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2071. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2072. else
  2073. tw32(TG3_CPMU_DRV_STATUS, status);
  2074. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2075. }
  2076. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2077. {
  2078. if (!tg3_flag(tp, IS_NIC))
  2079. return 0;
  2080. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2081. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2082. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2083. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2084. return -EIO;
  2085. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2086. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2087. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2088. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2089. } else {
  2090. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2091. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2092. }
  2093. return 0;
  2094. }
  2095. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2096. {
  2097. u32 grc_local_ctrl;
  2098. if (!tg3_flag(tp, IS_NIC) ||
  2099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2101. return;
  2102. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2103. tw32_wait_f(GRC_LOCAL_CTRL,
  2104. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2105. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2106. tw32_wait_f(GRC_LOCAL_CTRL,
  2107. grc_local_ctrl,
  2108. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2109. tw32_wait_f(GRC_LOCAL_CTRL,
  2110. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2111. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2112. }
  2113. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2114. {
  2115. if (!tg3_flag(tp, IS_NIC))
  2116. return;
  2117. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2118. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2119. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2120. (GRC_LCLCTRL_GPIO_OE0 |
  2121. GRC_LCLCTRL_GPIO_OE1 |
  2122. GRC_LCLCTRL_GPIO_OE2 |
  2123. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2124. GRC_LCLCTRL_GPIO_OUTPUT1),
  2125. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2126. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2127. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2128. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2129. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2130. GRC_LCLCTRL_GPIO_OE1 |
  2131. GRC_LCLCTRL_GPIO_OE2 |
  2132. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2133. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2134. tp->grc_local_ctrl;
  2135. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2136. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2137. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2138. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2139. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2140. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2141. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2142. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2143. } else {
  2144. u32 no_gpio2;
  2145. u32 grc_local_ctrl = 0;
  2146. /* Workaround to prevent overdrawing Amps. */
  2147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2148. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2149. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2150. grc_local_ctrl,
  2151. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2152. }
  2153. /* On 5753 and variants, GPIO2 cannot be used. */
  2154. no_gpio2 = tp->nic_sram_data_cfg &
  2155. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2156. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2157. GRC_LCLCTRL_GPIO_OE1 |
  2158. GRC_LCLCTRL_GPIO_OE2 |
  2159. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2160. GRC_LCLCTRL_GPIO_OUTPUT2;
  2161. if (no_gpio2) {
  2162. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2163. GRC_LCLCTRL_GPIO_OUTPUT2);
  2164. }
  2165. tw32_wait_f(GRC_LOCAL_CTRL,
  2166. tp->grc_local_ctrl | grc_local_ctrl,
  2167. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2168. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2169. tw32_wait_f(GRC_LOCAL_CTRL,
  2170. tp->grc_local_ctrl | grc_local_ctrl,
  2171. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2172. if (!no_gpio2) {
  2173. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2174. tw32_wait_f(GRC_LOCAL_CTRL,
  2175. tp->grc_local_ctrl | grc_local_ctrl,
  2176. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2177. }
  2178. }
  2179. }
  2180. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2181. {
  2182. u32 msg = 0;
  2183. /* Serialize power state transitions */
  2184. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2185. return;
  2186. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2187. msg = TG3_GPIO_MSG_NEED_VAUX;
  2188. msg = tg3_set_function_status(tp, msg);
  2189. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2190. goto done;
  2191. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2192. tg3_pwrsrc_switch_to_vaux(tp);
  2193. else
  2194. tg3_pwrsrc_die_with_vmain(tp);
  2195. done:
  2196. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2197. }
  2198. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2199. {
  2200. bool need_vaux = false;
  2201. /* The GPIOs do something completely different on 57765. */
  2202. if (!tg3_flag(tp, IS_NIC) ||
  2203. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  2204. return;
  2205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2207. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2208. tg3_frob_aux_power_5717(tp, include_wol ?
  2209. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2210. return;
  2211. }
  2212. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2213. struct net_device *dev_peer;
  2214. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2215. /* remove_one() may have been run on the peer. */
  2216. if (dev_peer) {
  2217. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2218. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2219. return;
  2220. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2221. tg3_flag(tp_peer, ENABLE_ASF))
  2222. need_vaux = true;
  2223. }
  2224. }
  2225. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2226. tg3_flag(tp, ENABLE_ASF))
  2227. need_vaux = true;
  2228. if (need_vaux)
  2229. tg3_pwrsrc_switch_to_vaux(tp);
  2230. else
  2231. tg3_pwrsrc_die_with_vmain(tp);
  2232. }
  2233. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2234. {
  2235. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2236. return 1;
  2237. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2238. if (speed != SPEED_10)
  2239. return 1;
  2240. } else if (speed == SPEED_10)
  2241. return 1;
  2242. return 0;
  2243. }
  2244. static int tg3_setup_phy(struct tg3 *, int);
  2245. static int tg3_halt_cpu(struct tg3 *, u32);
  2246. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2247. {
  2248. u32 val;
  2249. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2250. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2251. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2252. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2253. sg_dig_ctrl |=
  2254. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2255. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2256. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2257. }
  2258. return;
  2259. }
  2260. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2261. tg3_bmcr_reset(tp);
  2262. val = tr32(GRC_MISC_CFG);
  2263. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2264. udelay(40);
  2265. return;
  2266. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2267. u32 phytest;
  2268. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2269. u32 phy;
  2270. tg3_writephy(tp, MII_ADVERTISE, 0);
  2271. tg3_writephy(tp, MII_BMCR,
  2272. BMCR_ANENABLE | BMCR_ANRESTART);
  2273. tg3_writephy(tp, MII_TG3_FET_TEST,
  2274. phytest | MII_TG3_FET_SHADOW_EN);
  2275. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2276. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2277. tg3_writephy(tp,
  2278. MII_TG3_FET_SHDW_AUXMODE4,
  2279. phy);
  2280. }
  2281. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2282. }
  2283. return;
  2284. } else if (do_low_power) {
  2285. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2286. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2287. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2288. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2289. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2290. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2291. }
  2292. /* The PHY should not be powered down on some chips because
  2293. * of bugs.
  2294. */
  2295. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2296. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2297. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2298. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2299. return;
  2300. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2301. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2302. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2303. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2304. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2305. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2306. }
  2307. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2308. }
  2309. /* tp->lock is held. */
  2310. static int tg3_nvram_lock(struct tg3 *tp)
  2311. {
  2312. if (tg3_flag(tp, NVRAM)) {
  2313. int i;
  2314. if (tp->nvram_lock_cnt == 0) {
  2315. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2316. for (i = 0; i < 8000; i++) {
  2317. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2318. break;
  2319. udelay(20);
  2320. }
  2321. if (i == 8000) {
  2322. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2323. return -ENODEV;
  2324. }
  2325. }
  2326. tp->nvram_lock_cnt++;
  2327. }
  2328. return 0;
  2329. }
  2330. /* tp->lock is held. */
  2331. static void tg3_nvram_unlock(struct tg3 *tp)
  2332. {
  2333. if (tg3_flag(tp, NVRAM)) {
  2334. if (tp->nvram_lock_cnt > 0)
  2335. tp->nvram_lock_cnt--;
  2336. if (tp->nvram_lock_cnt == 0)
  2337. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2338. }
  2339. }
  2340. /* tp->lock is held. */
  2341. static void tg3_enable_nvram_access(struct tg3 *tp)
  2342. {
  2343. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2344. u32 nvaccess = tr32(NVRAM_ACCESS);
  2345. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2346. }
  2347. }
  2348. /* tp->lock is held. */
  2349. static void tg3_disable_nvram_access(struct tg3 *tp)
  2350. {
  2351. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2352. u32 nvaccess = tr32(NVRAM_ACCESS);
  2353. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2354. }
  2355. }
  2356. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2357. u32 offset, u32 *val)
  2358. {
  2359. u32 tmp;
  2360. int i;
  2361. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2362. return -EINVAL;
  2363. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2364. EEPROM_ADDR_DEVID_MASK |
  2365. EEPROM_ADDR_READ);
  2366. tw32(GRC_EEPROM_ADDR,
  2367. tmp |
  2368. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2369. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2370. EEPROM_ADDR_ADDR_MASK) |
  2371. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2372. for (i = 0; i < 1000; i++) {
  2373. tmp = tr32(GRC_EEPROM_ADDR);
  2374. if (tmp & EEPROM_ADDR_COMPLETE)
  2375. break;
  2376. msleep(1);
  2377. }
  2378. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2379. return -EBUSY;
  2380. tmp = tr32(GRC_EEPROM_DATA);
  2381. /*
  2382. * The data will always be opposite the native endian
  2383. * format. Perform a blind byteswap to compensate.
  2384. */
  2385. *val = swab32(tmp);
  2386. return 0;
  2387. }
  2388. #define NVRAM_CMD_TIMEOUT 10000
  2389. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2390. {
  2391. int i;
  2392. tw32(NVRAM_CMD, nvram_cmd);
  2393. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2394. udelay(10);
  2395. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2396. udelay(10);
  2397. break;
  2398. }
  2399. }
  2400. if (i == NVRAM_CMD_TIMEOUT)
  2401. return -EBUSY;
  2402. return 0;
  2403. }
  2404. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2405. {
  2406. if (tg3_flag(tp, NVRAM) &&
  2407. tg3_flag(tp, NVRAM_BUFFERED) &&
  2408. tg3_flag(tp, FLASH) &&
  2409. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2410. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2411. addr = ((addr / tp->nvram_pagesize) <<
  2412. ATMEL_AT45DB0X1B_PAGE_POS) +
  2413. (addr % tp->nvram_pagesize);
  2414. return addr;
  2415. }
  2416. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2417. {
  2418. if (tg3_flag(tp, NVRAM) &&
  2419. tg3_flag(tp, NVRAM_BUFFERED) &&
  2420. tg3_flag(tp, FLASH) &&
  2421. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2422. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2423. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2424. tp->nvram_pagesize) +
  2425. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2426. return addr;
  2427. }
  2428. /* NOTE: Data read in from NVRAM is byteswapped according to
  2429. * the byteswapping settings for all other register accesses.
  2430. * tg3 devices are BE devices, so on a BE machine, the data
  2431. * returned will be exactly as it is seen in NVRAM. On a LE
  2432. * machine, the 32-bit value will be byteswapped.
  2433. */
  2434. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2435. {
  2436. int ret;
  2437. if (!tg3_flag(tp, NVRAM))
  2438. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2439. offset = tg3_nvram_phys_addr(tp, offset);
  2440. if (offset > NVRAM_ADDR_MSK)
  2441. return -EINVAL;
  2442. ret = tg3_nvram_lock(tp);
  2443. if (ret)
  2444. return ret;
  2445. tg3_enable_nvram_access(tp);
  2446. tw32(NVRAM_ADDR, offset);
  2447. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2448. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2449. if (ret == 0)
  2450. *val = tr32(NVRAM_RDDATA);
  2451. tg3_disable_nvram_access(tp);
  2452. tg3_nvram_unlock(tp);
  2453. return ret;
  2454. }
  2455. /* Ensures NVRAM data is in bytestream format. */
  2456. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2457. {
  2458. u32 v;
  2459. int res = tg3_nvram_read(tp, offset, &v);
  2460. if (!res)
  2461. *val = cpu_to_be32(v);
  2462. return res;
  2463. }
  2464. #define RX_CPU_SCRATCH_BASE 0x30000
  2465. #define RX_CPU_SCRATCH_SIZE 0x04000
  2466. #define TX_CPU_SCRATCH_BASE 0x34000
  2467. #define TX_CPU_SCRATCH_SIZE 0x04000
  2468. /* tp->lock is held. */
  2469. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2470. {
  2471. int i;
  2472. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2473. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2474. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2475. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2476. return 0;
  2477. }
  2478. if (offset == RX_CPU_BASE) {
  2479. for (i = 0; i < 10000; i++) {
  2480. tw32(offset + CPU_STATE, 0xffffffff);
  2481. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2482. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2483. break;
  2484. }
  2485. tw32(offset + CPU_STATE, 0xffffffff);
  2486. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2487. udelay(10);
  2488. } else {
  2489. for (i = 0; i < 10000; i++) {
  2490. tw32(offset + CPU_STATE, 0xffffffff);
  2491. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2492. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2493. break;
  2494. }
  2495. }
  2496. if (i >= 10000) {
  2497. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2498. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2499. return -ENODEV;
  2500. }
  2501. /* Clear firmware's nvram arbitration. */
  2502. if (tg3_flag(tp, NVRAM))
  2503. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2504. return 0;
  2505. }
  2506. struct fw_info {
  2507. unsigned int fw_base;
  2508. unsigned int fw_len;
  2509. const __be32 *fw_data;
  2510. };
  2511. /* tp->lock is held. */
  2512. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2513. u32 cpu_scratch_base, int cpu_scratch_size,
  2514. struct fw_info *info)
  2515. {
  2516. int err, lock_err, i;
  2517. void (*write_op)(struct tg3 *, u32, u32);
  2518. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2519. netdev_err(tp->dev,
  2520. "%s: Trying to load TX cpu firmware which is 5705\n",
  2521. __func__);
  2522. return -EINVAL;
  2523. }
  2524. if (tg3_flag(tp, 5705_PLUS))
  2525. write_op = tg3_write_mem;
  2526. else
  2527. write_op = tg3_write_indirect_reg32;
  2528. /* It is possible that bootcode is still loading at this point.
  2529. * Get the nvram lock first before halting the cpu.
  2530. */
  2531. lock_err = tg3_nvram_lock(tp);
  2532. err = tg3_halt_cpu(tp, cpu_base);
  2533. if (!lock_err)
  2534. tg3_nvram_unlock(tp);
  2535. if (err)
  2536. goto out;
  2537. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2538. write_op(tp, cpu_scratch_base + i, 0);
  2539. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2540. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2541. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2542. write_op(tp, (cpu_scratch_base +
  2543. (info->fw_base & 0xffff) +
  2544. (i * sizeof(u32))),
  2545. be32_to_cpu(info->fw_data[i]));
  2546. err = 0;
  2547. out:
  2548. return err;
  2549. }
  2550. /* tp->lock is held. */
  2551. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2552. {
  2553. struct fw_info info;
  2554. const __be32 *fw_data;
  2555. int err, i;
  2556. fw_data = (void *)tp->fw->data;
  2557. /* Firmware blob starts with version numbers, followed by
  2558. start address and length. We are setting complete length.
  2559. length = end_address_of_bss - start_address_of_text.
  2560. Remainder is the blob to be loaded contiguously
  2561. from start address. */
  2562. info.fw_base = be32_to_cpu(fw_data[1]);
  2563. info.fw_len = tp->fw->size - 12;
  2564. info.fw_data = &fw_data[3];
  2565. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2566. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2567. &info);
  2568. if (err)
  2569. return err;
  2570. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2571. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2572. &info);
  2573. if (err)
  2574. return err;
  2575. /* Now startup only the RX cpu. */
  2576. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2577. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2578. for (i = 0; i < 5; i++) {
  2579. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2580. break;
  2581. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2582. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2583. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2584. udelay(1000);
  2585. }
  2586. if (i >= 5) {
  2587. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2588. "should be %08x\n", __func__,
  2589. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2590. return -ENODEV;
  2591. }
  2592. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2593. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2594. return 0;
  2595. }
  2596. /* tp->lock is held. */
  2597. static int tg3_load_tso_firmware(struct tg3 *tp)
  2598. {
  2599. struct fw_info info;
  2600. const __be32 *fw_data;
  2601. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2602. int err, i;
  2603. if (tg3_flag(tp, HW_TSO_1) ||
  2604. tg3_flag(tp, HW_TSO_2) ||
  2605. tg3_flag(tp, HW_TSO_3))
  2606. return 0;
  2607. fw_data = (void *)tp->fw->data;
  2608. /* Firmware blob starts with version numbers, followed by
  2609. start address and length. We are setting complete length.
  2610. length = end_address_of_bss - start_address_of_text.
  2611. Remainder is the blob to be loaded contiguously
  2612. from start address. */
  2613. info.fw_base = be32_to_cpu(fw_data[1]);
  2614. cpu_scratch_size = tp->fw_len;
  2615. info.fw_len = tp->fw->size - 12;
  2616. info.fw_data = &fw_data[3];
  2617. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2618. cpu_base = RX_CPU_BASE;
  2619. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2620. } else {
  2621. cpu_base = TX_CPU_BASE;
  2622. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2623. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2624. }
  2625. err = tg3_load_firmware_cpu(tp, cpu_base,
  2626. cpu_scratch_base, cpu_scratch_size,
  2627. &info);
  2628. if (err)
  2629. return err;
  2630. /* Now startup the cpu. */
  2631. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2632. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2633. for (i = 0; i < 5; i++) {
  2634. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2635. break;
  2636. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2637. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2638. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2639. udelay(1000);
  2640. }
  2641. if (i >= 5) {
  2642. netdev_err(tp->dev,
  2643. "%s fails to set CPU PC, is %08x should be %08x\n",
  2644. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2645. return -ENODEV;
  2646. }
  2647. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2648. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2649. return 0;
  2650. }
  2651. /* tp->lock is held. */
  2652. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2653. {
  2654. u32 addr_high, addr_low;
  2655. int i;
  2656. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2657. tp->dev->dev_addr[1]);
  2658. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2659. (tp->dev->dev_addr[3] << 16) |
  2660. (tp->dev->dev_addr[4] << 8) |
  2661. (tp->dev->dev_addr[5] << 0));
  2662. for (i = 0; i < 4; i++) {
  2663. if (i == 1 && skip_mac_1)
  2664. continue;
  2665. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2666. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2667. }
  2668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2669. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2670. for (i = 0; i < 12; i++) {
  2671. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2672. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2673. }
  2674. }
  2675. addr_high = (tp->dev->dev_addr[0] +
  2676. tp->dev->dev_addr[1] +
  2677. tp->dev->dev_addr[2] +
  2678. tp->dev->dev_addr[3] +
  2679. tp->dev->dev_addr[4] +
  2680. tp->dev->dev_addr[5]) &
  2681. TX_BACKOFF_SEED_MASK;
  2682. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2683. }
  2684. static void tg3_enable_register_access(struct tg3 *tp)
  2685. {
  2686. /*
  2687. * Make sure register accesses (indirect or otherwise) will function
  2688. * correctly.
  2689. */
  2690. pci_write_config_dword(tp->pdev,
  2691. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2692. }
  2693. static int tg3_power_up(struct tg3 *tp)
  2694. {
  2695. int err;
  2696. tg3_enable_register_access(tp);
  2697. err = pci_set_power_state(tp->pdev, PCI_D0);
  2698. if (!err) {
  2699. /* Switch out of Vaux if it is a NIC */
  2700. tg3_pwrsrc_switch_to_vmain(tp);
  2701. } else {
  2702. netdev_err(tp->dev, "Transition to D0 failed\n");
  2703. }
  2704. return err;
  2705. }
  2706. static int tg3_power_down_prepare(struct tg3 *tp)
  2707. {
  2708. u32 misc_host_ctrl;
  2709. bool device_should_wake, do_low_power;
  2710. tg3_enable_register_access(tp);
  2711. /* Restore the CLKREQ setting. */
  2712. if (tg3_flag(tp, CLKREQ_BUG)) {
  2713. u16 lnkctl;
  2714. pci_read_config_word(tp->pdev,
  2715. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2716. &lnkctl);
  2717. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2718. pci_write_config_word(tp->pdev,
  2719. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2720. lnkctl);
  2721. }
  2722. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2723. tw32(TG3PCI_MISC_HOST_CTRL,
  2724. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2725. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2726. tg3_flag(tp, WOL_ENABLE);
  2727. if (tg3_flag(tp, USE_PHYLIB)) {
  2728. do_low_power = false;
  2729. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2730. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2731. struct phy_device *phydev;
  2732. u32 phyid, advertising;
  2733. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2734. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2735. tp->link_config.orig_speed = phydev->speed;
  2736. tp->link_config.orig_duplex = phydev->duplex;
  2737. tp->link_config.orig_autoneg = phydev->autoneg;
  2738. tp->link_config.orig_advertising = phydev->advertising;
  2739. advertising = ADVERTISED_TP |
  2740. ADVERTISED_Pause |
  2741. ADVERTISED_Autoneg |
  2742. ADVERTISED_10baseT_Half;
  2743. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2744. if (tg3_flag(tp, WOL_SPEED_100MB))
  2745. advertising |=
  2746. ADVERTISED_100baseT_Half |
  2747. ADVERTISED_100baseT_Full |
  2748. ADVERTISED_10baseT_Full;
  2749. else
  2750. advertising |= ADVERTISED_10baseT_Full;
  2751. }
  2752. phydev->advertising = advertising;
  2753. phy_start_aneg(phydev);
  2754. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2755. if (phyid != PHY_ID_BCMAC131) {
  2756. phyid &= PHY_BCM_OUI_MASK;
  2757. if (phyid == PHY_BCM_OUI_1 ||
  2758. phyid == PHY_BCM_OUI_2 ||
  2759. phyid == PHY_BCM_OUI_3)
  2760. do_low_power = true;
  2761. }
  2762. }
  2763. } else {
  2764. do_low_power = true;
  2765. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2766. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2767. tp->link_config.orig_speed = tp->link_config.speed;
  2768. tp->link_config.orig_duplex = tp->link_config.duplex;
  2769. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2770. }
  2771. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2772. tp->link_config.speed = SPEED_10;
  2773. tp->link_config.duplex = DUPLEX_HALF;
  2774. tp->link_config.autoneg = AUTONEG_ENABLE;
  2775. tg3_setup_phy(tp, 0);
  2776. }
  2777. }
  2778. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2779. u32 val;
  2780. val = tr32(GRC_VCPU_EXT_CTRL);
  2781. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2782. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2783. int i;
  2784. u32 val;
  2785. for (i = 0; i < 200; i++) {
  2786. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2787. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2788. break;
  2789. msleep(1);
  2790. }
  2791. }
  2792. if (tg3_flag(tp, WOL_CAP))
  2793. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2794. WOL_DRV_STATE_SHUTDOWN |
  2795. WOL_DRV_WOL |
  2796. WOL_SET_MAGIC_PKT);
  2797. if (device_should_wake) {
  2798. u32 mac_mode;
  2799. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2800. if (do_low_power &&
  2801. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2802. tg3_phy_auxctl_write(tp,
  2803. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2804. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2805. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2806. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2807. udelay(40);
  2808. }
  2809. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2810. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2811. else
  2812. mac_mode = MAC_MODE_PORT_MODE_MII;
  2813. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2814. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2815. ASIC_REV_5700) {
  2816. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2817. SPEED_100 : SPEED_10;
  2818. if (tg3_5700_link_polarity(tp, speed))
  2819. mac_mode |= MAC_MODE_LINK_POLARITY;
  2820. else
  2821. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2822. }
  2823. } else {
  2824. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2825. }
  2826. if (!tg3_flag(tp, 5750_PLUS))
  2827. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2828. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2829. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2830. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2831. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2832. if (tg3_flag(tp, ENABLE_APE))
  2833. mac_mode |= MAC_MODE_APE_TX_EN |
  2834. MAC_MODE_APE_RX_EN |
  2835. MAC_MODE_TDE_ENABLE;
  2836. tw32_f(MAC_MODE, mac_mode);
  2837. udelay(100);
  2838. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2839. udelay(10);
  2840. }
  2841. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2842. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2844. u32 base_val;
  2845. base_val = tp->pci_clock_ctrl;
  2846. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2847. CLOCK_CTRL_TXCLK_DISABLE);
  2848. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2849. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2850. } else if (tg3_flag(tp, 5780_CLASS) ||
  2851. tg3_flag(tp, CPMU_PRESENT) ||
  2852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2853. /* do nothing */
  2854. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2855. u32 newbits1, newbits2;
  2856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2857. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2858. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2859. CLOCK_CTRL_TXCLK_DISABLE |
  2860. CLOCK_CTRL_ALTCLK);
  2861. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2862. } else if (tg3_flag(tp, 5705_PLUS)) {
  2863. newbits1 = CLOCK_CTRL_625_CORE;
  2864. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2865. } else {
  2866. newbits1 = CLOCK_CTRL_ALTCLK;
  2867. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2868. }
  2869. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2870. 40);
  2871. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2872. 40);
  2873. if (!tg3_flag(tp, 5705_PLUS)) {
  2874. u32 newbits3;
  2875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2876. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2877. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2878. CLOCK_CTRL_TXCLK_DISABLE |
  2879. CLOCK_CTRL_44MHZ_CORE);
  2880. } else {
  2881. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2882. }
  2883. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2884. tp->pci_clock_ctrl | newbits3, 40);
  2885. }
  2886. }
  2887. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2888. tg3_power_down_phy(tp, do_low_power);
  2889. tg3_frob_aux_power(tp, true);
  2890. /* Workaround for unstable PLL clock */
  2891. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2892. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2893. u32 val = tr32(0x7d00);
  2894. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2895. tw32(0x7d00, val);
  2896. if (!tg3_flag(tp, ENABLE_ASF)) {
  2897. int err;
  2898. err = tg3_nvram_lock(tp);
  2899. tg3_halt_cpu(tp, RX_CPU_BASE);
  2900. if (!err)
  2901. tg3_nvram_unlock(tp);
  2902. }
  2903. }
  2904. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2905. return 0;
  2906. }
  2907. static void tg3_power_down(struct tg3 *tp)
  2908. {
  2909. tg3_power_down_prepare(tp);
  2910. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2911. pci_set_power_state(tp->pdev, PCI_D3hot);
  2912. }
  2913. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2914. {
  2915. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2916. case MII_TG3_AUX_STAT_10HALF:
  2917. *speed = SPEED_10;
  2918. *duplex = DUPLEX_HALF;
  2919. break;
  2920. case MII_TG3_AUX_STAT_10FULL:
  2921. *speed = SPEED_10;
  2922. *duplex = DUPLEX_FULL;
  2923. break;
  2924. case MII_TG3_AUX_STAT_100HALF:
  2925. *speed = SPEED_100;
  2926. *duplex = DUPLEX_HALF;
  2927. break;
  2928. case MII_TG3_AUX_STAT_100FULL:
  2929. *speed = SPEED_100;
  2930. *duplex = DUPLEX_FULL;
  2931. break;
  2932. case MII_TG3_AUX_STAT_1000HALF:
  2933. *speed = SPEED_1000;
  2934. *duplex = DUPLEX_HALF;
  2935. break;
  2936. case MII_TG3_AUX_STAT_1000FULL:
  2937. *speed = SPEED_1000;
  2938. *duplex = DUPLEX_FULL;
  2939. break;
  2940. default:
  2941. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2942. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2943. SPEED_10;
  2944. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2945. DUPLEX_HALF;
  2946. break;
  2947. }
  2948. *speed = SPEED_INVALID;
  2949. *duplex = DUPLEX_INVALID;
  2950. break;
  2951. }
  2952. }
  2953. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2954. {
  2955. int err = 0;
  2956. u32 val, new_adv;
  2957. new_adv = ADVERTISE_CSMA;
  2958. if (advertise & ADVERTISED_10baseT_Half)
  2959. new_adv |= ADVERTISE_10HALF;
  2960. if (advertise & ADVERTISED_10baseT_Full)
  2961. new_adv |= ADVERTISE_10FULL;
  2962. if (advertise & ADVERTISED_100baseT_Half)
  2963. new_adv |= ADVERTISE_100HALF;
  2964. if (advertise & ADVERTISED_100baseT_Full)
  2965. new_adv |= ADVERTISE_100FULL;
  2966. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2967. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2968. if (err)
  2969. goto done;
  2970. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2971. goto done;
  2972. new_adv = 0;
  2973. if (advertise & ADVERTISED_1000baseT_Half)
  2974. new_adv |= ADVERTISE_1000HALF;
  2975. if (advertise & ADVERTISED_1000baseT_Full)
  2976. new_adv |= ADVERTISE_1000FULL;
  2977. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2978. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2979. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  2980. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  2981. if (err)
  2982. goto done;
  2983. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2984. goto done;
  2985. tw32(TG3_CPMU_EEE_MODE,
  2986. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2987. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2988. if (!err) {
  2989. u32 err2;
  2990. val = 0;
  2991. /* Advertise 100-BaseTX EEE ability */
  2992. if (advertise & ADVERTISED_100baseT_Full)
  2993. val |= MDIO_AN_EEE_ADV_100TX;
  2994. /* Advertise 1000-BaseT EEE ability */
  2995. if (advertise & ADVERTISED_1000baseT_Full)
  2996. val |= MDIO_AN_EEE_ADV_1000T;
  2997. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2998. if (err)
  2999. val = 0;
  3000. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3001. case ASIC_REV_5717:
  3002. case ASIC_REV_57765:
  3003. case ASIC_REV_5719:
  3004. /* If we advertised any eee advertisements above... */
  3005. if (val)
  3006. val = MII_TG3_DSP_TAP26_ALNOKO |
  3007. MII_TG3_DSP_TAP26_RMRXSTO |
  3008. MII_TG3_DSP_TAP26_OPCSINPT;
  3009. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3010. /* Fall through */
  3011. case ASIC_REV_5720:
  3012. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3013. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3014. MII_TG3_DSP_CH34TP2_HIBW01);
  3015. }
  3016. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3017. if (!err)
  3018. err = err2;
  3019. }
  3020. done:
  3021. return err;
  3022. }
  3023. static void tg3_phy_copper_begin(struct tg3 *tp)
  3024. {
  3025. u32 new_adv;
  3026. int i;
  3027. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3028. new_adv = ADVERTISED_10baseT_Half |
  3029. ADVERTISED_10baseT_Full;
  3030. if (tg3_flag(tp, WOL_SPEED_100MB))
  3031. new_adv |= ADVERTISED_100baseT_Half |
  3032. ADVERTISED_100baseT_Full;
  3033. tg3_phy_autoneg_cfg(tp, new_adv,
  3034. FLOW_CTRL_TX | FLOW_CTRL_RX);
  3035. } else if (tp->link_config.speed == SPEED_INVALID) {
  3036. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3037. tp->link_config.advertising &=
  3038. ~(ADVERTISED_1000baseT_Half |
  3039. ADVERTISED_1000baseT_Full);
  3040. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  3041. tp->link_config.flowctrl);
  3042. } else {
  3043. /* Asking for a specific link mode. */
  3044. if (tp->link_config.speed == SPEED_1000) {
  3045. if (tp->link_config.duplex == DUPLEX_FULL)
  3046. new_adv = ADVERTISED_1000baseT_Full;
  3047. else
  3048. new_adv = ADVERTISED_1000baseT_Half;
  3049. } else if (tp->link_config.speed == SPEED_100) {
  3050. if (tp->link_config.duplex == DUPLEX_FULL)
  3051. new_adv = ADVERTISED_100baseT_Full;
  3052. else
  3053. new_adv = ADVERTISED_100baseT_Half;
  3054. } else {
  3055. if (tp->link_config.duplex == DUPLEX_FULL)
  3056. new_adv = ADVERTISED_10baseT_Full;
  3057. else
  3058. new_adv = ADVERTISED_10baseT_Half;
  3059. }
  3060. tg3_phy_autoneg_cfg(tp, new_adv,
  3061. tp->link_config.flowctrl);
  3062. }
  3063. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  3064. tp->link_config.speed != SPEED_INVALID) {
  3065. u32 bmcr, orig_bmcr;
  3066. tp->link_config.active_speed = tp->link_config.speed;
  3067. tp->link_config.active_duplex = tp->link_config.duplex;
  3068. bmcr = 0;
  3069. switch (tp->link_config.speed) {
  3070. default:
  3071. case SPEED_10:
  3072. break;
  3073. case SPEED_100:
  3074. bmcr |= BMCR_SPEED100;
  3075. break;
  3076. case SPEED_1000:
  3077. bmcr |= BMCR_SPEED1000;
  3078. break;
  3079. }
  3080. if (tp->link_config.duplex == DUPLEX_FULL)
  3081. bmcr |= BMCR_FULLDPLX;
  3082. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3083. (bmcr != orig_bmcr)) {
  3084. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3085. for (i = 0; i < 1500; i++) {
  3086. u32 tmp;
  3087. udelay(10);
  3088. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3089. tg3_readphy(tp, MII_BMSR, &tmp))
  3090. continue;
  3091. if (!(tmp & BMSR_LSTATUS)) {
  3092. udelay(40);
  3093. break;
  3094. }
  3095. }
  3096. tg3_writephy(tp, MII_BMCR, bmcr);
  3097. udelay(40);
  3098. }
  3099. } else {
  3100. tg3_writephy(tp, MII_BMCR,
  3101. BMCR_ANENABLE | BMCR_ANRESTART);
  3102. }
  3103. }
  3104. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3105. {
  3106. int err;
  3107. /* Turn off tap power management. */
  3108. /* Set Extended packet length bit */
  3109. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3110. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3111. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3112. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3113. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3114. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3115. udelay(40);
  3116. return err;
  3117. }
  3118. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  3119. {
  3120. u32 adv_reg, all_mask = 0;
  3121. if (mask & ADVERTISED_10baseT_Half)
  3122. all_mask |= ADVERTISE_10HALF;
  3123. if (mask & ADVERTISED_10baseT_Full)
  3124. all_mask |= ADVERTISE_10FULL;
  3125. if (mask & ADVERTISED_100baseT_Half)
  3126. all_mask |= ADVERTISE_100HALF;
  3127. if (mask & ADVERTISED_100baseT_Full)
  3128. all_mask |= ADVERTISE_100FULL;
  3129. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  3130. return 0;
  3131. if ((adv_reg & ADVERTISE_ALL) != all_mask)
  3132. return 0;
  3133. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3134. u32 tg3_ctrl;
  3135. all_mask = 0;
  3136. if (mask & ADVERTISED_1000baseT_Half)
  3137. all_mask |= ADVERTISE_1000HALF;
  3138. if (mask & ADVERTISED_1000baseT_Full)
  3139. all_mask |= ADVERTISE_1000FULL;
  3140. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3141. return 0;
  3142. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3143. if (tg3_ctrl != all_mask)
  3144. return 0;
  3145. }
  3146. return 1;
  3147. }
  3148. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  3149. {
  3150. u32 curadv, reqadv;
  3151. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3152. return 1;
  3153. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3154. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  3155. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3156. if (curadv != reqadv)
  3157. return 0;
  3158. if (tg3_flag(tp, PAUSE_AUTONEG))
  3159. tg3_readphy(tp, MII_LPA, rmtadv);
  3160. } else {
  3161. /* Reprogram the advertisement register, even if it
  3162. * does not affect the current link. If the link
  3163. * gets renegotiated in the future, we can save an
  3164. * additional renegotiation cycle by advertising
  3165. * it correctly in the first place.
  3166. */
  3167. if (curadv != reqadv) {
  3168. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  3169. ADVERTISE_PAUSE_ASYM);
  3170. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  3171. }
  3172. }
  3173. return 1;
  3174. }
  3175. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3176. {
  3177. int current_link_up;
  3178. u32 bmsr, val;
  3179. u32 lcl_adv, rmt_adv;
  3180. u16 current_speed;
  3181. u8 current_duplex;
  3182. int i, err;
  3183. tw32(MAC_EVENT, 0);
  3184. tw32_f(MAC_STATUS,
  3185. (MAC_STATUS_SYNC_CHANGED |
  3186. MAC_STATUS_CFG_CHANGED |
  3187. MAC_STATUS_MI_COMPLETION |
  3188. MAC_STATUS_LNKSTATE_CHANGED));
  3189. udelay(40);
  3190. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3191. tw32_f(MAC_MI_MODE,
  3192. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3193. udelay(80);
  3194. }
  3195. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3196. /* Some third-party PHYs need to be reset on link going
  3197. * down.
  3198. */
  3199. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3200. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3202. netif_carrier_ok(tp->dev)) {
  3203. tg3_readphy(tp, MII_BMSR, &bmsr);
  3204. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3205. !(bmsr & BMSR_LSTATUS))
  3206. force_reset = 1;
  3207. }
  3208. if (force_reset)
  3209. tg3_phy_reset(tp);
  3210. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3211. tg3_readphy(tp, MII_BMSR, &bmsr);
  3212. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3213. !tg3_flag(tp, INIT_COMPLETE))
  3214. bmsr = 0;
  3215. if (!(bmsr & BMSR_LSTATUS)) {
  3216. err = tg3_init_5401phy_dsp(tp);
  3217. if (err)
  3218. return err;
  3219. tg3_readphy(tp, MII_BMSR, &bmsr);
  3220. for (i = 0; i < 1000; i++) {
  3221. udelay(10);
  3222. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3223. (bmsr & BMSR_LSTATUS)) {
  3224. udelay(40);
  3225. break;
  3226. }
  3227. }
  3228. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3229. TG3_PHY_REV_BCM5401_B0 &&
  3230. !(bmsr & BMSR_LSTATUS) &&
  3231. tp->link_config.active_speed == SPEED_1000) {
  3232. err = tg3_phy_reset(tp);
  3233. if (!err)
  3234. err = tg3_init_5401phy_dsp(tp);
  3235. if (err)
  3236. return err;
  3237. }
  3238. }
  3239. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3240. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3241. /* 5701 {A0,B0} CRC bug workaround */
  3242. tg3_writephy(tp, 0x15, 0x0a75);
  3243. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3244. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3245. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3246. }
  3247. /* Clear pending interrupts... */
  3248. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3249. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3250. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3251. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3252. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3253. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3254. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3255. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3256. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3257. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3258. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3259. else
  3260. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3261. }
  3262. current_link_up = 0;
  3263. current_speed = SPEED_INVALID;
  3264. current_duplex = DUPLEX_INVALID;
  3265. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3266. err = tg3_phy_auxctl_read(tp,
  3267. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3268. &val);
  3269. if (!err && !(val & (1 << 10))) {
  3270. tg3_phy_auxctl_write(tp,
  3271. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3272. val | (1 << 10));
  3273. goto relink;
  3274. }
  3275. }
  3276. bmsr = 0;
  3277. for (i = 0; i < 100; i++) {
  3278. tg3_readphy(tp, MII_BMSR, &bmsr);
  3279. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3280. (bmsr & BMSR_LSTATUS))
  3281. break;
  3282. udelay(40);
  3283. }
  3284. if (bmsr & BMSR_LSTATUS) {
  3285. u32 aux_stat, bmcr;
  3286. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3287. for (i = 0; i < 2000; i++) {
  3288. udelay(10);
  3289. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3290. aux_stat)
  3291. break;
  3292. }
  3293. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3294. &current_speed,
  3295. &current_duplex);
  3296. bmcr = 0;
  3297. for (i = 0; i < 200; i++) {
  3298. tg3_readphy(tp, MII_BMCR, &bmcr);
  3299. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3300. continue;
  3301. if (bmcr && bmcr != 0x7fff)
  3302. break;
  3303. udelay(10);
  3304. }
  3305. lcl_adv = 0;
  3306. rmt_adv = 0;
  3307. tp->link_config.active_speed = current_speed;
  3308. tp->link_config.active_duplex = current_duplex;
  3309. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3310. if ((bmcr & BMCR_ANENABLE) &&
  3311. tg3_copper_is_advertising_all(tp,
  3312. tp->link_config.advertising)) {
  3313. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  3314. &rmt_adv))
  3315. current_link_up = 1;
  3316. }
  3317. } else {
  3318. if (!(bmcr & BMCR_ANENABLE) &&
  3319. tp->link_config.speed == current_speed &&
  3320. tp->link_config.duplex == current_duplex &&
  3321. tp->link_config.flowctrl ==
  3322. tp->link_config.active_flowctrl) {
  3323. current_link_up = 1;
  3324. }
  3325. }
  3326. if (current_link_up == 1 &&
  3327. tp->link_config.active_duplex == DUPLEX_FULL)
  3328. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3329. }
  3330. relink:
  3331. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3332. tg3_phy_copper_begin(tp);
  3333. tg3_readphy(tp, MII_BMSR, &bmsr);
  3334. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3335. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3336. current_link_up = 1;
  3337. }
  3338. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3339. if (current_link_up == 1) {
  3340. if (tp->link_config.active_speed == SPEED_100 ||
  3341. tp->link_config.active_speed == SPEED_10)
  3342. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3343. else
  3344. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3345. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3346. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3347. else
  3348. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3349. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3350. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3351. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3353. if (current_link_up == 1 &&
  3354. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3355. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3356. else
  3357. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3358. }
  3359. /* ??? Without this setting Netgear GA302T PHY does not
  3360. * ??? send/receive packets...
  3361. */
  3362. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3363. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3364. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3365. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3366. udelay(80);
  3367. }
  3368. tw32_f(MAC_MODE, tp->mac_mode);
  3369. udelay(40);
  3370. tg3_phy_eee_adjust(tp, current_link_up);
  3371. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3372. /* Polled via timer. */
  3373. tw32_f(MAC_EVENT, 0);
  3374. } else {
  3375. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3376. }
  3377. udelay(40);
  3378. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3379. current_link_up == 1 &&
  3380. tp->link_config.active_speed == SPEED_1000 &&
  3381. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3382. udelay(120);
  3383. tw32_f(MAC_STATUS,
  3384. (MAC_STATUS_SYNC_CHANGED |
  3385. MAC_STATUS_CFG_CHANGED));
  3386. udelay(40);
  3387. tg3_write_mem(tp,
  3388. NIC_SRAM_FIRMWARE_MBOX,
  3389. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3390. }
  3391. /* Prevent send BD corruption. */
  3392. if (tg3_flag(tp, CLKREQ_BUG)) {
  3393. u16 oldlnkctl, newlnkctl;
  3394. pci_read_config_word(tp->pdev,
  3395. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3396. &oldlnkctl);
  3397. if (tp->link_config.active_speed == SPEED_100 ||
  3398. tp->link_config.active_speed == SPEED_10)
  3399. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3400. else
  3401. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3402. if (newlnkctl != oldlnkctl)
  3403. pci_write_config_word(tp->pdev,
  3404. pci_pcie_cap(tp->pdev) +
  3405. PCI_EXP_LNKCTL, newlnkctl);
  3406. }
  3407. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3408. if (current_link_up)
  3409. netif_carrier_on(tp->dev);
  3410. else
  3411. netif_carrier_off(tp->dev);
  3412. tg3_link_report(tp);
  3413. }
  3414. return 0;
  3415. }
  3416. struct tg3_fiber_aneginfo {
  3417. int state;
  3418. #define ANEG_STATE_UNKNOWN 0
  3419. #define ANEG_STATE_AN_ENABLE 1
  3420. #define ANEG_STATE_RESTART_INIT 2
  3421. #define ANEG_STATE_RESTART 3
  3422. #define ANEG_STATE_DISABLE_LINK_OK 4
  3423. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3424. #define ANEG_STATE_ABILITY_DETECT 6
  3425. #define ANEG_STATE_ACK_DETECT_INIT 7
  3426. #define ANEG_STATE_ACK_DETECT 8
  3427. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3428. #define ANEG_STATE_COMPLETE_ACK 10
  3429. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3430. #define ANEG_STATE_IDLE_DETECT 12
  3431. #define ANEG_STATE_LINK_OK 13
  3432. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3433. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3434. u32 flags;
  3435. #define MR_AN_ENABLE 0x00000001
  3436. #define MR_RESTART_AN 0x00000002
  3437. #define MR_AN_COMPLETE 0x00000004
  3438. #define MR_PAGE_RX 0x00000008
  3439. #define MR_NP_LOADED 0x00000010
  3440. #define MR_TOGGLE_TX 0x00000020
  3441. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3442. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3443. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3444. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3445. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3446. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3447. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3448. #define MR_TOGGLE_RX 0x00002000
  3449. #define MR_NP_RX 0x00004000
  3450. #define MR_LINK_OK 0x80000000
  3451. unsigned long link_time, cur_time;
  3452. u32 ability_match_cfg;
  3453. int ability_match_count;
  3454. char ability_match, idle_match, ack_match;
  3455. u32 txconfig, rxconfig;
  3456. #define ANEG_CFG_NP 0x00000080
  3457. #define ANEG_CFG_ACK 0x00000040
  3458. #define ANEG_CFG_RF2 0x00000020
  3459. #define ANEG_CFG_RF1 0x00000010
  3460. #define ANEG_CFG_PS2 0x00000001
  3461. #define ANEG_CFG_PS1 0x00008000
  3462. #define ANEG_CFG_HD 0x00004000
  3463. #define ANEG_CFG_FD 0x00002000
  3464. #define ANEG_CFG_INVAL 0x00001f06
  3465. };
  3466. #define ANEG_OK 0
  3467. #define ANEG_DONE 1
  3468. #define ANEG_TIMER_ENAB 2
  3469. #define ANEG_FAILED -1
  3470. #define ANEG_STATE_SETTLE_TIME 10000
  3471. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3472. struct tg3_fiber_aneginfo *ap)
  3473. {
  3474. u16 flowctrl;
  3475. unsigned long delta;
  3476. u32 rx_cfg_reg;
  3477. int ret;
  3478. if (ap->state == ANEG_STATE_UNKNOWN) {
  3479. ap->rxconfig = 0;
  3480. ap->link_time = 0;
  3481. ap->cur_time = 0;
  3482. ap->ability_match_cfg = 0;
  3483. ap->ability_match_count = 0;
  3484. ap->ability_match = 0;
  3485. ap->idle_match = 0;
  3486. ap->ack_match = 0;
  3487. }
  3488. ap->cur_time++;
  3489. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3490. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3491. if (rx_cfg_reg != ap->ability_match_cfg) {
  3492. ap->ability_match_cfg = rx_cfg_reg;
  3493. ap->ability_match = 0;
  3494. ap->ability_match_count = 0;
  3495. } else {
  3496. if (++ap->ability_match_count > 1) {
  3497. ap->ability_match = 1;
  3498. ap->ability_match_cfg = rx_cfg_reg;
  3499. }
  3500. }
  3501. if (rx_cfg_reg & ANEG_CFG_ACK)
  3502. ap->ack_match = 1;
  3503. else
  3504. ap->ack_match = 0;
  3505. ap->idle_match = 0;
  3506. } else {
  3507. ap->idle_match = 1;
  3508. ap->ability_match_cfg = 0;
  3509. ap->ability_match_count = 0;
  3510. ap->ability_match = 0;
  3511. ap->ack_match = 0;
  3512. rx_cfg_reg = 0;
  3513. }
  3514. ap->rxconfig = rx_cfg_reg;
  3515. ret = ANEG_OK;
  3516. switch (ap->state) {
  3517. case ANEG_STATE_UNKNOWN:
  3518. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3519. ap->state = ANEG_STATE_AN_ENABLE;
  3520. /* fallthru */
  3521. case ANEG_STATE_AN_ENABLE:
  3522. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3523. if (ap->flags & MR_AN_ENABLE) {
  3524. ap->link_time = 0;
  3525. ap->cur_time = 0;
  3526. ap->ability_match_cfg = 0;
  3527. ap->ability_match_count = 0;
  3528. ap->ability_match = 0;
  3529. ap->idle_match = 0;
  3530. ap->ack_match = 0;
  3531. ap->state = ANEG_STATE_RESTART_INIT;
  3532. } else {
  3533. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3534. }
  3535. break;
  3536. case ANEG_STATE_RESTART_INIT:
  3537. ap->link_time = ap->cur_time;
  3538. ap->flags &= ~(MR_NP_LOADED);
  3539. ap->txconfig = 0;
  3540. tw32(MAC_TX_AUTO_NEG, 0);
  3541. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3542. tw32_f(MAC_MODE, tp->mac_mode);
  3543. udelay(40);
  3544. ret = ANEG_TIMER_ENAB;
  3545. ap->state = ANEG_STATE_RESTART;
  3546. /* fallthru */
  3547. case ANEG_STATE_RESTART:
  3548. delta = ap->cur_time - ap->link_time;
  3549. if (delta > ANEG_STATE_SETTLE_TIME)
  3550. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3551. else
  3552. ret = ANEG_TIMER_ENAB;
  3553. break;
  3554. case ANEG_STATE_DISABLE_LINK_OK:
  3555. ret = ANEG_DONE;
  3556. break;
  3557. case ANEG_STATE_ABILITY_DETECT_INIT:
  3558. ap->flags &= ~(MR_TOGGLE_TX);
  3559. ap->txconfig = ANEG_CFG_FD;
  3560. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3561. if (flowctrl & ADVERTISE_1000XPAUSE)
  3562. ap->txconfig |= ANEG_CFG_PS1;
  3563. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3564. ap->txconfig |= ANEG_CFG_PS2;
  3565. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3566. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3567. tw32_f(MAC_MODE, tp->mac_mode);
  3568. udelay(40);
  3569. ap->state = ANEG_STATE_ABILITY_DETECT;
  3570. break;
  3571. case ANEG_STATE_ABILITY_DETECT:
  3572. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3573. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3574. break;
  3575. case ANEG_STATE_ACK_DETECT_INIT:
  3576. ap->txconfig |= ANEG_CFG_ACK;
  3577. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3578. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3579. tw32_f(MAC_MODE, tp->mac_mode);
  3580. udelay(40);
  3581. ap->state = ANEG_STATE_ACK_DETECT;
  3582. /* fallthru */
  3583. case ANEG_STATE_ACK_DETECT:
  3584. if (ap->ack_match != 0) {
  3585. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3586. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3587. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3588. } else {
  3589. ap->state = ANEG_STATE_AN_ENABLE;
  3590. }
  3591. } else if (ap->ability_match != 0 &&
  3592. ap->rxconfig == 0) {
  3593. ap->state = ANEG_STATE_AN_ENABLE;
  3594. }
  3595. break;
  3596. case ANEG_STATE_COMPLETE_ACK_INIT:
  3597. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3598. ret = ANEG_FAILED;
  3599. break;
  3600. }
  3601. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3602. MR_LP_ADV_HALF_DUPLEX |
  3603. MR_LP_ADV_SYM_PAUSE |
  3604. MR_LP_ADV_ASYM_PAUSE |
  3605. MR_LP_ADV_REMOTE_FAULT1 |
  3606. MR_LP_ADV_REMOTE_FAULT2 |
  3607. MR_LP_ADV_NEXT_PAGE |
  3608. MR_TOGGLE_RX |
  3609. MR_NP_RX);
  3610. if (ap->rxconfig & ANEG_CFG_FD)
  3611. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3612. if (ap->rxconfig & ANEG_CFG_HD)
  3613. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3614. if (ap->rxconfig & ANEG_CFG_PS1)
  3615. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3616. if (ap->rxconfig & ANEG_CFG_PS2)
  3617. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3618. if (ap->rxconfig & ANEG_CFG_RF1)
  3619. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3620. if (ap->rxconfig & ANEG_CFG_RF2)
  3621. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3622. if (ap->rxconfig & ANEG_CFG_NP)
  3623. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3624. ap->link_time = ap->cur_time;
  3625. ap->flags ^= (MR_TOGGLE_TX);
  3626. if (ap->rxconfig & 0x0008)
  3627. ap->flags |= MR_TOGGLE_RX;
  3628. if (ap->rxconfig & ANEG_CFG_NP)
  3629. ap->flags |= MR_NP_RX;
  3630. ap->flags |= MR_PAGE_RX;
  3631. ap->state = ANEG_STATE_COMPLETE_ACK;
  3632. ret = ANEG_TIMER_ENAB;
  3633. break;
  3634. case ANEG_STATE_COMPLETE_ACK:
  3635. if (ap->ability_match != 0 &&
  3636. ap->rxconfig == 0) {
  3637. ap->state = ANEG_STATE_AN_ENABLE;
  3638. break;
  3639. }
  3640. delta = ap->cur_time - ap->link_time;
  3641. if (delta > ANEG_STATE_SETTLE_TIME) {
  3642. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3643. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3644. } else {
  3645. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3646. !(ap->flags & MR_NP_RX)) {
  3647. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3648. } else {
  3649. ret = ANEG_FAILED;
  3650. }
  3651. }
  3652. }
  3653. break;
  3654. case ANEG_STATE_IDLE_DETECT_INIT:
  3655. ap->link_time = ap->cur_time;
  3656. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3657. tw32_f(MAC_MODE, tp->mac_mode);
  3658. udelay(40);
  3659. ap->state = ANEG_STATE_IDLE_DETECT;
  3660. ret = ANEG_TIMER_ENAB;
  3661. break;
  3662. case ANEG_STATE_IDLE_DETECT:
  3663. if (ap->ability_match != 0 &&
  3664. ap->rxconfig == 0) {
  3665. ap->state = ANEG_STATE_AN_ENABLE;
  3666. break;
  3667. }
  3668. delta = ap->cur_time - ap->link_time;
  3669. if (delta > ANEG_STATE_SETTLE_TIME) {
  3670. /* XXX another gem from the Broadcom driver :( */
  3671. ap->state = ANEG_STATE_LINK_OK;
  3672. }
  3673. break;
  3674. case ANEG_STATE_LINK_OK:
  3675. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3676. ret = ANEG_DONE;
  3677. break;
  3678. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3679. /* ??? unimplemented */
  3680. break;
  3681. case ANEG_STATE_NEXT_PAGE_WAIT:
  3682. /* ??? unimplemented */
  3683. break;
  3684. default:
  3685. ret = ANEG_FAILED;
  3686. break;
  3687. }
  3688. return ret;
  3689. }
  3690. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3691. {
  3692. int res = 0;
  3693. struct tg3_fiber_aneginfo aninfo;
  3694. int status = ANEG_FAILED;
  3695. unsigned int tick;
  3696. u32 tmp;
  3697. tw32_f(MAC_TX_AUTO_NEG, 0);
  3698. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3699. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3700. udelay(40);
  3701. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3702. udelay(40);
  3703. memset(&aninfo, 0, sizeof(aninfo));
  3704. aninfo.flags |= MR_AN_ENABLE;
  3705. aninfo.state = ANEG_STATE_UNKNOWN;
  3706. aninfo.cur_time = 0;
  3707. tick = 0;
  3708. while (++tick < 195000) {
  3709. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3710. if (status == ANEG_DONE || status == ANEG_FAILED)
  3711. break;
  3712. udelay(1);
  3713. }
  3714. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3715. tw32_f(MAC_MODE, tp->mac_mode);
  3716. udelay(40);
  3717. *txflags = aninfo.txconfig;
  3718. *rxflags = aninfo.flags;
  3719. if (status == ANEG_DONE &&
  3720. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3721. MR_LP_ADV_FULL_DUPLEX)))
  3722. res = 1;
  3723. return res;
  3724. }
  3725. static void tg3_init_bcm8002(struct tg3 *tp)
  3726. {
  3727. u32 mac_status = tr32(MAC_STATUS);
  3728. int i;
  3729. /* Reset when initting first time or we have a link. */
  3730. if (tg3_flag(tp, INIT_COMPLETE) &&
  3731. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3732. return;
  3733. /* Set PLL lock range. */
  3734. tg3_writephy(tp, 0x16, 0x8007);
  3735. /* SW reset */
  3736. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3737. /* Wait for reset to complete. */
  3738. /* XXX schedule_timeout() ... */
  3739. for (i = 0; i < 500; i++)
  3740. udelay(10);
  3741. /* Config mode; select PMA/Ch 1 regs. */
  3742. tg3_writephy(tp, 0x10, 0x8411);
  3743. /* Enable auto-lock and comdet, select txclk for tx. */
  3744. tg3_writephy(tp, 0x11, 0x0a10);
  3745. tg3_writephy(tp, 0x18, 0x00a0);
  3746. tg3_writephy(tp, 0x16, 0x41ff);
  3747. /* Assert and deassert POR. */
  3748. tg3_writephy(tp, 0x13, 0x0400);
  3749. udelay(40);
  3750. tg3_writephy(tp, 0x13, 0x0000);
  3751. tg3_writephy(tp, 0x11, 0x0a50);
  3752. udelay(40);
  3753. tg3_writephy(tp, 0x11, 0x0a10);
  3754. /* Wait for signal to stabilize */
  3755. /* XXX schedule_timeout() ... */
  3756. for (i = 0; i < 15000; i++)
  3757. udelay(10);
  3758. /* Deselect the channel register so we can read the PHYID
  3759. * later.
  3760. */
  3761. tg3_writephy(tp, 0x10, 0x8011);
  3762. }
  3763. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3764. {
  3765. u16 flowctrl;
  3766. u32 sg_dig_ctrl, sg_dig_status;
  3767. u32 serdes_cfg, expected_sg_dig_ctrl;
  3768. int workaround, port_a;
  3769. int current_link_up;
  3770. serdes_cfg = 0;
  3771. expected_sg_dig_ctrl = 0;
  3772. workaround = 0;
  3773. port_a = 1;
  3774. current_link_up = 0;
  3775. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3776. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3777. workaround = 1;
  3778. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3779. port_a = 0;
  3780. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3781. /* preserve bits 20-23 for voltage regulator */
  3782. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3783. }
  3784. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3785. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3786. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3787. if (workaround) {
  3788. u32 val = serdes_cfg;
  3789. if (port_a)
  3790. val |= 0xc010000;
  3791. else
  3792. val |= 0x4010000;
  3793. tw32_f(MAC_SERDES_CFG, val);
  3794. }
  3795. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3796. }
  3797. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3798. tg3_setup_flow_control(tp, 0, 0);
  3799. current_link_up = 1;
  3800. }
  3801. goto out;
  3802. }
  3803. /* Want auto-negotiation. */
  3804. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3805. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3806. if (flowctrl & ADVERTISE_1000XPAUSE)
  3807. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3808. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3809. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3810. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3811. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3812. tp->serdes_counter &&
  3813. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3814. MAC_STATUS_RCVD_CFG)) ==
  3815. MAC_STATUS_PCS_SYNCED)) {
  3816. tp->serdes_counter--;
  3817. current_link_up = 1;
  3818. goto out;
  3819. }
  3820. restart_autoneg:
  3821. if (workaround)
  3822. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3823. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3824. udelay(5);
  3825. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3826. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3827. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3828. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3829. MAC_STATUS_SIGNAL_DET)) {
  3830. sg_dig_status = tr32(SG_DIG_STATUS);
  3831. mac_status = tr32(MAC_STATUS);
  3832. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3833. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3834. u32 local_adv = 0, remote_adv = 0;
  3835. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3836. local_adv |= ADVERTISE_1000XPAUSE;
  3837. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3838. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3839. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3840. remote_adv |= LPA_1000XPAUSE;
  3841. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3842. remote_adv |= LPA_1000XPAUSE_ASYM;
  3843. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3844. current_link_up = 1;
  3845. tp->serdes_counter = 0;
  3846. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3847. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3848. if (tp->serdes_counter)
  3849. tp->serdes_counter--;
  3850. else {
  3851. if (workaround) {
  3852. u32 val = serdes_cfg;
  3853. if (port_a)
  3854. val |= 0xc010000;
  3855. else
  3856. val |= 0x4010000;
  3857. tw32_f(MAC_SERDES_CFG, val);
  3858. }
  3859. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3860. udelay(40);
  3861. /* Link parallel detection - link is up */
  3862. /* only if we have PCS_SYNC and not */
  3863. /* receiving config code words */
  3864. mac_status = tr32(MAC_STATUS);
  3865. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3866. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3867. tg3_setup_flow_control(tp, 0, 0);
  3868. current_link_up = 1;
  3869. tp->phy_flags |=
  3870. TG3_PHYFLG_PARALLEL_DETECT;
  3871. tp->serdes_counter =
  3872. SERDES_PARALLEL_DET_TIMEOUT;
  3873. } else
  3874. goto restart_autoneg;
  3875. }
  3876. }
  3877. } else {
  3878. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3879. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3880. }
  3881. out:
  3882. return current_link_up;
  3883. }
  3884. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3885. {
  3886. int current_link_up = 0;
  3887. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3888. goto out;
  3889. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3890. u32 txflags, rxflags;
  3891. int i;
  3892. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3893. u32 local_adv = 0, remote_adv = 0;
  3894. if (txflags & ANEG_CFG_PS1)
  3895. local_adv |= ADVERTISE_1000XPAUSE;
  3896. if (txflags & ANEG_CFG_PS2)
  3897. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3898. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3899. remote_adv |= LPA_1000XPAUSE;
  3900. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3901. remote_adv |= LPA_1000XPAUSE_ASYM;
  3902. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3903. current_link_up = 1;
  3904. }
  3905. for (i = 0; i < 30; i++) {
  3906. udelay(20);
  3907. tw32_f(MAC_STATUS,
  3908. (MAC_STATUS_SYNC_CHANGED |
  3909. MAC_STATUS_CFG_CHANGED));
  3910. udelay(40);
  3911. if ((tr32(MAC_STATUS) &
  3912. (MAC_STATUS_SYNC_CHANGED |
  3913. MAC_STATUS_CFG_CHANGED)) == 0)
  3914. break;
  3915. }
  3916. mac_status = tr32(MAC_STATUS);
  3917. if (current_link_up == 0 &&
  3918. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3919. !(mac_status & MAC_STATUS_RCVD_CFG))
  3920. current_link_up = 1;
  3921. } else {
  3922. tg3_setup_flow_control(tp, 0, 0);
  3923. /* Forcing 1000FD link up. */
  3924. current_link_up = 1;
  3925. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3926. udelay(40);
  3927. tw32_f(MAC_MODE, tp->mac_mode);
  3928. udelay(40);
  3929. }
  3930. out:
  3931. return current_link_up;
  3932. }
  3933. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3934. {
  3935. u32 orig_pause_cfg;
  3936. u16 orig_active_speed;
  3937. u8 orig_active_duplex;
  3938. u32 mac_status;
  3939. int current_link_up;
  3940. int i;
  3941. orig_pause_cfg = tp->link_config.active_flowctrl;
  3942. orig_active_speed = tp->link_config.active_speed;
  3943. orig_active_duplex = tp->link_config.active_duplex;
  3944. if (!tg3_flag(tp, HW_AUTONEG) &&
  3945. netif_carrier_ok(tp->dev) &&
  3946. tg3_flag(tp, INIT_COMPLETE)) {
  3947. mac_status = tr32(MAC_STATUS);
  3948. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3949. MAC_STATUS_SIGNAL_DET |
  3950. MAC_STATUS_CFG_CHANGED |
  3951. MAC_STATUS_RCVD_CFG);
  3952. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3953. MAC_STATUS_SIGNAL_DET)) {
  3954. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3955. MAC_STATUS_CFG_CHANGED));
  3956. return 0;
  3957. }
  3958. }
  3959. tw32_f(MAC_TX_AUTO_NEG, 0);
  3960. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3961. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3962. tw32_f(MAC_MODE, tp->mac_mode);
  3963. udelay(40);
  3964. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3965. tg3_init_bcm8002(tp);
  3966. /* Enable link change event even when serdes polling. */
  3967. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3968. udelay(40);
  3969. current_link_up = 0;
  3970. mac_status = tr32(MAC_STATUS);
  3971. if (tg3_flag(tp, HW_AUTONEG))
  3972. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3973. else
  3974. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3975. tp->napi[0].hw_status->status =
  3976. (SD_STATUS_UPDATED |
  3977. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3978. for (i = 0; i < 100; i++) {
  3979. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3980. MAC_STATUS_CFG_CHANGED));
  3981. udelay(5);
  3982. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3983. MAC_STATUS_CFG_CHANGED |
  3984. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3985. break;
  3986. }
  3987. mac_status = tr32(MAC_STATUS);
  3988. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3989. current_link_up = 0;
  3990. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3991. tp->serdes_counter == 0) {
  3992. tw32_f(MAC_MODE, (tp->mac_mode |
  3993. MAC_MODE_SEND_CONFIGS));
  3994. udelay(1);
  3995. tw32_f(MAC_MODE, tp->mac_mode);
  3996. }
  3997. }
  3998. if (current_link_up == 1) {
  3999. tp->link_config.active_speed = SPEED_1000;
  4000. tp->link_config.active_duplex = DUPLEX_FULL;
  4001. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4002. LED_CTRL_LNKLED_OVERRIDE |
  4003. LED_CTRL_1000MBPS_ON));
  4004. } else {
  4005. tp->link_config.active_speed = SPEED_INVALID;
  4006. tp->link_config.active_duplex = DUPLEX_INVALID;
  4007. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4008. LED_CTRL_LNKLED_OVERRIDE |
  4009. LED_CTRL_TRAFFIC_OVERRIDE));
  4010. }
  4011. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4012. if (current_link_up)
  4013. netif_carrier_on(tp->dev);
  4014. else
  4015. netif_carrier_off(tp->dev);
  4016. tg3_link_report(tp);
  4017. } else {
  4018. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4019. if (orig_pause_cfg != now_pause_cfg ||
  4020. orig_active_speed != tp->link_config.active_speed ||
  4021. orig_active_duplex != tp->link_config.active_duplex)
  4022. tg3_link_report(tp);
  4023. }
  4024. return 0;
  4025. }
  4026. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4027. {
  4028. int current_link_up, err = 0;
  4029. u32 bmsr, bmcr;
  4030. u16 current_speed;
  4031. u8 current_duplex;
  4032. u32 local_adv, remote_adv;
  4033. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4034. tw32_f(MAC_MODE, tp->mac_mode);
  4035. udelay(40);
  4036. tw32(MAC_EVENT, 0);
  4037. tw32_f(MAC_STATUS,
  4038. (MAC_STATUS_SYNC_CHANGED |
  4039. MAC_STATUS_CFG_CHANGED |
  4040. MAC_STATUS_MI_COMPLETION |
  4041. MAC_STATUS_LNKSTATE_CHANGED));
  4042. udelay(40);
  4043. if (force_reset)
  4044. tg3_phy_reset(tp);
  4045. current_link_up = 0;
  4046. current_speed = SPEED_INVALID;
  4047. current_duplex = DUPLEX_INVALID;
  4048. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4049. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4051. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4052. bmsr |= BMSR_LSTATUS;
  4053. else
  4054. bmsr &= ~BMSR_LSTATUS;
  4055. }
  4056. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4057. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4058. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4059. /* do nothing, just check for link up at the end */
  4060. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4061. u32 adv, new_adv;
  4062. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4063. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4064. ADVERTISE_1000XPAUSE |
  4065. ADVERTISE_1000XPSE_ASYM |
  4066. ADVERTISE_SLCT);
  4067. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4068. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  4069. new_adv |= ADVERTISE_1000XHALF;
  4070. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  4071. new_adv |= ADVERTISE_1000XFULL;
  4072. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4073. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  4074. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4075. tg3_writephy(tp, MII_BMCR, bmcr);
  4076. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4077. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4078. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4079. return err;
  4080. }
  4081. } else {
  4082. u32 new_bmcr;
  4083. bmcr &= ~BMCR_SPEED1000;
  4084. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4085. if (tp->link_config.duplex == DUPLEX_FULL)
  4086. new_bmcr |= BMCR_FULLDPLX;
  4087. if (new_bmcr != bmcr) {
  4088. /* BMCR_SPEED1000 is a reserved bit that needs
  4089. * to be set on write.
  4090. */
  4091. new_bmcr |= BMCR_SPEED1000;
  4092. /* Force a linkdown */
  4093. if (netif_carrier_ok(tp->dev)) {
  4094. u32 adv;
  4095. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4096. adv &= ~(ADVERTISE_1000XFULL |
  4097. ADVERTISE_1000XHALF |
  4098. ADVERTISE_SLCT);
  4099. tg3_writephy(tp, MII_ADVERTISE, adv);
  4100. tg3_writephy(tp, MII_BMCR, bmcr |
  4101. BMCR_ANRESTART |
  4102. BMCR_ANENABLE);
  4103. udelay(10);
  4104. netif_carrier_off(tp->dev);
  4105. }
  4106. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4107. bmcr = new_bmcr;
  4108. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4109. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4110. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4111. ASIC_REV_5714) {
  4112. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4113. bmsr |= BMSR_LSTATUS;
  4114. else
  4115. bmsr &= ~BMSR_LSTATUS;
  4116. }
  4117. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4118. }
  4119. }
  4120. if (bmsr & BMSR_LSTATUS) {
  4121. current_speed = SPEED_1000;
  4122. current_link_up = 1;
  4123. if (bmcr & BMCR_FULLDPLX)
  4124. current_duplex = DUPLEX_FULL;
  4125. else
  4126. current_duplex = DUPLEX_HALF;
  4127. local_adv = 0;
  4128. remote_adv = 0;
  4129. if (bmcr & BMCR_ANENABLE) {
  4130. u32 common;
  4131. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4132. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4133. common = local_adv & remote_adv;
  4134. if (common & (ADVERTISE_1000XHALF |
  4135. ADVERTISE_1000XFULL)) {
  4136. if (common & ADVERTISE_1000XFULL)
  4137. current_duplex = DUPLEX_FULL;
  4138. else
  4139. current_duplex = DUPLEX_HALF;
  4140. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4141. /* Link is up via parallel detect */
  4142. } else {
  4143. current_link_up = 0;
  4144. }
  4145. }
  4146. }
  4147. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4148. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4149. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4150. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4151. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4152. tw32_f(MAC_MODE, tp->mac_mode);
  4153. udelay(40);
  4154. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4155. tp->link_config.active_speed = current_speed;
  4156. tp->link_config.active_duplex = current_duplex;
  4157. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4158. if (current_link_up)
  4159. netif_carrier_on(tp->dev);
  4160. else {
  4161. netif_carrier_off(tp->dev);
  4162. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4163. }
  4164. tg3_link_report(tp);
  4165. }
  4166. return err;
  4167. }
  4168. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4169. {
  4170. if (tp->serdes_counter) {
  4171. /* Give autoneg time to complete. */
  4172. tp->serdes_counter--;
  4173. return;
  4174. }
  4175. if (!netif_carrier_ok(tp->dev) &&
  4176. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4177. u32 bmcr;
  4178. tg3_readphy(tp, MII_BMCR, &bmcr);
  4179. if (bmcr & BMCR_ANENABLE) {
  4180. u32 phy1, phy2;
  4181. /* Select shadow register 0x1f */
  4182. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4183. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4184. /* Select expansion interrupt status register */
  4185. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4186. MII_TG3_DSP_EXP1_INT_STAT);
  4187. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4188. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4189. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4190. /* We have signal detect and not receiving
  4191. * config code words, link is up by parallel
  4192. * detection.
  4193. */
  4194. bmcr &= ~BMCR_ANENABLE;
  4195. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4196. tg3_writephy(tp, MII_BMCR, bmcr);
  4197. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4198. }
  4199. }
  4200. } else if (netif_carrier_ok(tp->dev) &&
  4201. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4202. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4203. u32 phy2;
  4204. /* Select expansion interrupt status register */
  4205. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4206. MII_TG3_DSP_EXP1_INT_STAT);
  4207. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4208. if (phy2 & 0x20) {
  4209. u32 bmcr;
  4210. /* Config code words received, turn on autoneg. */
  4211. tg3_readphy(tp, MII_BMCR, &bmcr);
  4212. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4213. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4214. }
  4215. }
  4216. }
  4217. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4218. {
  4219. u32 val;
  4220. int err;
  4221. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4222. err = tg3_setup_fiber_phy(tp, force_reset);
  4223. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4224. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4225. else
  4226. err = tg3_setup_copper_phy(tp, force_reset);
  4227. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4228. u32 scale;
  4229. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4230. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4231. scale = 65;
  4232. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4233. scale = 6;
  4234. else
  4235. scale = 12;
  4236. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4237. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4238. tw32(GRC_MISC_CFG, val);
  4239. }
  4240. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4241. (6 << TX_LENGTHS_IPG_SHIFT);
  4242. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4243. val |= tr32(MAC_TX_LENGTHS) &
  4244. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4245. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4246. if (tp->link_config.active_speed == SPEED_1000 &&
  4247. tp->link_config.active_duplex == DUPLEX_HALF)
  4248. tw32(MAC_TX_LENGTHS, val |
  4249. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4250. else
  4251. tw32(MAC_TX_LENGTHS, val |
  4252. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4253. if (!tg3_flag(tp, 5705_PLUS)) {
  4254. if (netif_carrier_ok(tp->dev)) {
  4255. tw32(HOSTCC_STAT_COAL_TICKS,
  4256. tp->coal.stats_block_coalesce_usecs);
  4257. } else {
  4258. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4259. }
  4260. }
  4261. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4262. val = tr32(PCIE_PWR_MGMT_THRESH);
  4263. if (!netif_carrier_ok(tp->dev))
  4264. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4265. tp->pwrmgmt_thresh;
  4266. else
  4267. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4268. tw32(PCIE_PWR_MGMT_THRESH, val);
  4269. }
  4270. return err;
  4271. }
  4272. static inline int tg3_irq_sync(struct tg3 *tp)
  4273. {
  4274. return tp->irq_sync;
  4275. }
  4276. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4277. {
  4278. int i;
  4279. dst = (u32 *)((u8 *)dst + off);
  4280. for (i = 0; i < len; i += sizeof(u32))
  4281. *dst++ = tr32(off + i);
  4282. }
  4283. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4284. {
  4285. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4286. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4287. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4288. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4289. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4290. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4291. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4292. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4293. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4294. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4295. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4296. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4297. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4298. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4299. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4300. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4301. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4302. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4303. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4304. if (tg3_flag(tp, SUPPORT_MSIX))
  4305. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4306. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4307. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4308. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4309. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4310. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4311. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4312. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4313. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4314. if (!tg3_flag(tp, 5705_PLUS)) {
  4315. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4316. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4317. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4318. }
  4319. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4320. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4321. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4322. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4323. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4324. if (tg3_flag(tp, NVRAM))
  4325. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4326. }
  4327. static void tg3_dump_state(struct tg3 *tp)
  4328. {
  4329. int i;
  4330. u32 *regs;
  4331. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4332. if (!regs) {
  4333. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4334. return;
  4335. }
  4336. if (tg3_flag(tp, PCI_EXPRESS)) {
  4337. /* Read up to but not including private PCI registers */
  4338. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4339. regs[i / sizeof(u32)] = tr32(i);
  4340. } else
  4341. tg3_dump_legacy_regs(tp, regs);
  4342. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4343. if (!regs[i + 0] && !regs[i + 1] &&
  4344. !regs[i + 2] && !regs[i + 3])
  4345. continue;
  4346. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4347. i * 4,
  4348. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4349. }
  4350. kfree(regs);
  4351. for (i = 0; i < tp->irq_cnt; i++) {
  4352. struct tg3_napi *tnapi = &tp->napi[i];
  4353. /* SW status block */
  4354. netdev_err(tp->dev,
  4355. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4356. i,
  4357. tnapi->hw_status->status,
  4358. tnapi->hw_status->status_tag,
  4359. tnapi->hw_status->rx_jumbo_consumer,
  4360. tnapi->hw_status->rx_consumer,
  4361. tnapi->hw_status->rx_mini_consumer,
  4362. tnapi->hw_status->idx[0].rx_producer,
  4363. tnapi->hw_status->idx[0].tx_consumer);
  4364. netdev_err(tp->dev,
  4365. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4366. i,
  4367. tnapi->last_tag, tnapi->last_irq_tag,
  4368. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4369. tnapi->rx_rcb_ptr,
  4370. tnapi->prodring.rx_std_prod_idx,
  4371. tnapi->prodring.rx_std_cons_idx,
  4372. tnapi->prodring.rx_jmb_prod_idx,
  4373. tnapi->prodring.rx_jmb_cons_idx);
  4374. }
  4375. }
  4376. /* This is called whenever we suspect that the system chipset is re-
  4377. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4378. * is bogus tx completions. We try to recover by setting the
  4379. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4380. * in the workqueue.
  4381. */
  4382. static void tg3_tx_recover(struct tg3 *tp)
  4383. {
  4384. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4385. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4386. netdev_warn(tp->dev,
  4387. "The system may be re-ordering memory-mapped I/O "
  4388. "cycles to the network device, attempting to recover. "
  4389. "Please report the problem to the driver maintainer "
  4390. "and include system chipset information.\n");
  4391. spin_lock(&tp->lock);
  4392. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4393. spin_unlock(&tp->lock);
  4394. }
  4395. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4396. {
  4397. /* Tell compiler to fetch tx indices from memory. */
  4398. barrier();
  4399. return tnapi->tx_pending -
  4400. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4401. }
  4402. /* Tigon3 never reports partial packet sends. So we do not
  4403. * need special logic to handle SKBs that have not had all
  4404. * of their frags sent yet, like SunGEM does.
  4405. */
  4406. static void tg3_tx(struct tg3_napi *tnapi)
  4407. {
  4408. struct tg3 *tp = tnapi->tp;
  4409. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4410. u32 sw_idx = tnapi->tx_cons;
  4411. struct netdev_queue *txq;
  4412. int index = tnapi - tp->napi;
  4413. if (tg3_flag(tp, ENABLE_TSS))
  4414. index--;
  4415. txq = netdev_get_tx_queue(tp->dev, index);
  4416. while (sw_idx != hw_idx) {
  4417. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4418. struct sk_buff *skb = ri->skb;
  4419. int i, tx_bug = 0;
  4420. if (unlikely(skb == NULL)) {
  4421. tg3_tx_recover(tp);
  4422. return;
  4423. }
  4424. pci_unmap_single(tp->pdev,
  4425. dma_unmap_addr(ri, mapping),
  4426. skb_headlen(skb),
  4427. PCI_DMA_TODEVICE);
  4428. ri->skb = NULL;
  4429. while (ri->fragmented) {
  4430. ri->fragmented = false;
  4431. sw_idx = NEXT_TX(sw_idx);
  4432. ri = &tnapi->tx_buffers[sw_idx];
  4433. }
  4434. sw_idx = NEXT_TX(sw_idx);
  4435. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4436. ri = &tnapi->tx_buffers[sw_idx];
  4437. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4438. tx_bug = 1;
  4439. pci_unmap_page(tp->pdev,
  4440. dma_unmap_addr(ri, mapping),
  4441. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4442. PCI_DMA_TODEVICE);
  4443. while (ri->fragmented) {
  4444. ri->fragmented = false;
  4445. sw_idx = NEXT_TX(sw_idx);
  4446. ri = &tnapi->tx_buffers[sw_idx];
  4447. }
  4448. sw_idx = NEXT_TX(sw_idx);
  4449. }
  4450. dev_kfree_skb(skb);
  4451. if (unlikely(tx_bug)) {
  4452. tg3_tx_recover(tp);
  4453. return;
  4454. }
  4455. }
  4456. tnapi->tx_cons = sw_idx;
  4457. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4458. * before checking for netif_queue_stopped(). Without the
  4459. * memory barrier, there is a small possibility that tg3_start_xmit()
  4460. * will miss it and cause the queue to be stopped forever.
  4461. */
  4462. smp_mb();
  4463. if (unlikely(netif_tx_queue_stopped(txq) &&
  4464. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4465. __netif_tx_lock(txq, smp_processor_id());
  4466. if (netif_tx_queue_stopped(txq) &&
  4467. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4468. netif_tx_wake_queue(txq);
  4469. __netif_tx_unlock(txq);
  4470. }
  4471. }
  4472. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4473. {
  4474. if (!ri->skb)
  4475. return;
  4476. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4477. map_sz, PCI_DMA_FROMDEVICE);
  4478. dev_kfree_skb_any(ri->skb);
  4479. ri->skb = NULL;
  4480. }
  4481. /* Returns size of skb allocated or < 0 on error.
  4482. *
  4483. * We only need to fill in the address because the other members
  4484. * of the RX descriptor are invariant, see tg3_init_rings.
  4485. *
  4486. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4487. * posting buffers we only dirty the first cache line of the RX
  4488. * descriptor (containing the address). Whereas for the RX status
  4489. * buffers the cpu only reads the last cacheline of the RX descriptor
  4490. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4491. */
  4492. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4493. u32 opaque_key, u32 dest_idx_unmasked)
  4494. {
  4495. struct tg3_rx_buffer_desc *desc;
  4496. struct ring_info *map;
  4497. struct sk_buff *skb;
  4498. dma_addr_t mapping;
  4499. int skb_size, dest_idx;
  4500. switch (opaque_key) {
  4501. case RXD_OPAQUE_RING_STD:
  4502. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4503. desc = &tpr->rx_std[dest_idx];
  4504. map = &tpr->rx_std_buffers[dest_idx];
  4505. skb_size = tp->rx_pkt_map_sz;
  4506. break;
  4507. case RXD_OPAQUE_RING_JUMBO:
  4508. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4509. desc = &tpr->rx_jmb[dest_idx].std;
  4510. map = &tpr->rx_jmb_buffers[dest_idx];
  4511. skb_size = TG3_RX_JMB_MAP_SZ;
  4512. break;
  4513. default:
  4514. return -EINVAL;
  4515. }
  4516. /* Do not overwrite any of the map or rp information
  4517. * until we are sure we can commit to a new buffer.
  4518. *
  4519. * Callers depend upon this behavior and assume that
  4520. * we leave everything unchanged if we fail.
  4521. */
  4522. skb = netdev_alloc_skb(tp->dev, skb_size + TG3_RX_OFFSET(tp));
  4523. if (skb == NULL)
  4524. return -ENOMEM;
  4525. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4526. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  4527. PCI_DMA_FROMDEVICE);
  4528. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4529. dev_kfree_skb(skb);
  4530. return -EIO;
  4531. }
  4532. map->skb = skb;
  4533. dma_unmap_addr_set(map, mapping, mapping);
  4534. desc->addr_hi = ((u64)mapping >> 32);
  4535. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4536. return skb_size;
  4537. }
  4538. /* We only need to move over in the address because the other
  4539. * members of the RX descriptor are invariant. See notes above
  4540. * tg3_alloc_rx_skb for full details.
  4541. */
  4542. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4543. struct tg3_rx_prodring_set *dpr,
  4544. u32 opaque_key, int src_idx,
  4545. u32 dest_idx_unmasked)
  4546. {
  4547. struct tg3 *tp = tnapi->tp;
  4548. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4549. struct ring_info *src_map, *dest_map;
  4550. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4551. int dest_idx;
  4552. switch (opaque_key) {
  4553. case RXD_OPAQUE_RING_STD:
  4554. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4555. dest_desc = &dpr->rx_std[dest_idx];
  4556. dest_map = &dpr->rx_std_buffers[dest_idx];
  4557. src_desc = &spr->rx_std[src_idx];
  4558. src_map = &spr->rx_std_buffers[src_idx];
  4559. break;
  4560. case RXD_OPAQUE_RING_JUMBO:
  4561. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4562. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4563. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4564. src_desc = &spr->rx_jmb[src_idx].std;
  4565. src_map = &spr->rx_jmb_buffers[src_idx];
  4566. break;
  4567. default:
  4568. return;
  4569. }
  4570. dest_map->skb = src_map->skb;
  4571. dma_unmap_addr_set(dest_map, mapping,
  4572. dma_unmap_addr(src_map, mapping));
  4573. dest_desc->addr_hi = src_desc->addr_hi;
  4574. dest_desc->addr_lo = src_desc->addr_lo;
  4575. /* Ensure that the update to the skb happens after the physical
  4576. * addresses have been transferred to the new BD location.
  4577. */
  4578. smp_wmb();
  4579. src_map->skb = NULL;
  4580. }
  4581. /* The RX ring scheme is composed of multiple rings which post fresh
  4582. * buffers to the chip, and one special ring the chip uses to report
  4583. * status back to the host.
  4584. *
  4585. * The special ring reports the status of received packets to the
  4586. * host. The chip does not write into the original descriptor the
  4587. * RX buffer was obtained from. The chip simply takes the original
  4588. * descriptor as provided by the host, updates the status and length
  4589. * field, then writes this into the next status ring entry.
  4590. *
  4591. * Each ring the host uses to post buffers to the chip is described
  4592. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4593. * it is first placed into the on-chip ram. When the packet's length
  4594. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4595. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4596. * which is within the range of the new packet's length is chosen.
  4597. *
  4598. * The "separate ring for rx status" scheme may sound queer, but it makes
  4599. * sense from a cache coherency perspective. If only the host writes
  4600. * to the buffer post rings, and only the chip writes to the rx status
  4601. * rings, then cache lines never move beyond shared-modified state.
  4602. * If both the host and chip were to write into the same ring, cache line
  4603. * eviction could occur since both entities want it in an exclusive state.
  4604. */
  4605. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4606. {
  4607. struct tg3 *tp = tnapi->tp;
  4608. u32 work_mask, rx_std_posted = 0;
  4609. u32 std_prod_idx, jmb_prod_idx;
  4610. u32 sw_idx = tnapi->rx_rcb_ptr;
  4611. u16 hw_idx;
  4612. int received;
  4613. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4614. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4615. /*
  4616. * We need to order the read of hw_idx and the read of
  4617. * the opaque cookie.
  4618. */
  4619. rmb();
  4620. work_mask = 0;
  4621. received = 0;
  4622. std_prod_idx = tpr->rx_std_prod_idx;
  4623. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4624. while (sw_idx != hw_idx && budget > 0) {
  4625. struct ring_info *ri;
  4626. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4627. unsigned int len;
  4628. struct sk_buff *skb;
  4629. dma_addr_t dma_addr;
  4630. u32 opaque_key, desc_idx, *post_ptr;
  4631. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4632. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4633. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4634. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4635. dma_addr = dma_unmap_addr(ri, mapping);
  4636. skb = ri->skb;
  4637. post_ptr = &std_prod_idx;
  4638. rx_std_posted++;
  4639. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4640. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4641. dma_addr = dma_unmap_addr(ri, mapping);
  4642. skb = ri->skb;
  4643. post_ptr = &jmb_prod_idx;
  4644. } else
  4645. goto next_pkt_nopost;
  4646. work_mask |= opaque_key;
  4647. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4648. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4649. drop_it:
  4650. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4651. desc_idx, *post_ptr);
  4652. drop_it_no_recycle:
  4653. /* Other statistics kept track of by card. */
  4654. tp->rx_dropped++;
  4655. goto next_pkt;
  4656. }
  4657. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4658. ETH_FCS_LEN;
  4659. if (len > TG3_RX_COPY_THRESH(tp)) {
  4660. int skb_size;
  4661. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4662. *post_ptr);
  4663. if (skb_size < 0)
  4664. goto drop_it;
  4665. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4666. PCI_DMA_FROMDEVICE);
  4667. /* Ensure that the update to the skb happens
  4668. * after the usage of the old DMA mapping.
  4669. */
  4670. smp_wmb();
  4671. ri->skb = NULL;
  4672. skb_put(skb, len);
  4673. } else {
  4674. struct sk_buff *copy_skb;
  4675. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4676. desc_idx, *post_ptr);
  4677. copy_skb = netdev_alloc_skb(tp->dev, len +
  4678. TG3_RAW_IP_ALIGN);
  4679. if (copy_skb == NULL)
  4680. goto drop_it_no_recycle;
  4681. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4682. skb_put(copy_skb, len);
  4683. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4684. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4685. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4686. /* We'll reuse the original ring buffer. */
  4687. skb = copy_skb;
  4688. }
  4689. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4690. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4691. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4692. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4693. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4694. else
  4695. skb_checksum_none_assert(skb);
  4696. skb->protocol = eth_type_trans(skb, tp->dev);
  4697. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4698. skb->protocol != htons(ETH_P_8021Q)) {
  4699. dev_kfree_skb(skb);
  4700. goto drop_it_no_recycle;
  4701. }
  4702. if (desc->type_flags & RXD_FLAG_VLAN &&
  4703. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4704. __vlan_hwaccel_put_tag(skb,
  4705. desc->err_vlan & RXD_VLAN_MASK);
  4706. napi_gro_receive(&tnapi->napi, skb);
  4707. received++;
  4708. budget--;
  4709. next_pkt:
  4710. (*post_ptr)++;
  4711. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4712. tpr->rx_std_prod_idx = std_prod_idx &
  4713. tp->rx_std_ring_mask;
  4714. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4715. tpr->rx_std_prod_idx);
  4716. work_mask &= ~RXD_OPAQUE_RING_STD;
  4717. rx_std_posted = 0;
  4718. }
  4719. next_pkt_nopost:
  4720. sw_idx++;
  4721. sw_idx &= tp->rx_ret_ring_mask;
  4722. /* Refresh hw_idx to see if there is new work */
  4723. if (sw_idx == hw_idx) {
  4724. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4725. rmb();
  4726. }
  4727. }
  4728. /* ACK the status ring. */
  4729. tnapi->rx_rcb_ptr = sw_idx;
  4730. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4731. /* Refill RX ring(s). */
  4732. if (!tg3_flag(tp, ENABLE_RSS)) {
  4733. if (work_mask & RXD_OPAQUE_RING_STD) {
  4734. tpr->rx_std_prod_idx = std_prod_idx &
  4735. tp->rx_std_ring_mask;
  4736. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4737. tpr->rx_std_prod_idx);
  4738. }
  4739. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4740. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4741. tp->rx_jmb_ring_mask;
  4742. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4743. tpr->rx_jmb_prod_idx);
  4744. }
  4745. mmiowb();
  4746. } else if (work_mask) {
  4747. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4748. * updated before the producer indices can be updated.
  4749. */
  4750. smp_wmb();
  4751. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4752. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4753. if (tnapi != &tp->napi[1])
  4754. napi_schedule(&tp->napi[1].napi);
  4755. }
  4756. return received;
  4757. }
  4758. static void tg3_poll_link(struct tg3 *tp)
  4759. {
  4760. /* handle link change and other phy events */
  4761. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4762. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4763. if (sblk->status & SD_STATUS_LINK_CHG) {
  4764. sblk->status = SD_STATUS_UPDATED |
  4765. (sblk->status & ~SD_STATUS_LINK_CHG);
  4766. spin_lock(&tp->lock);
  4767. if (tg3_flag(tp, USE_PHYLIB)) {
  4768. tw32_f(MAC_STATUS,
  4769. (MAC_STATUS_SYNC_CHANGED |
  4770. MAC_STATUS_CFG_CHANGED |
  4771. MAC_STATUS_MI_COMPLETION |
  4772. MAC_STATUS_LNKSTATE_CHANGED));
  4773. udelay(40);
  4774. } else
  4775. tg3_setup_phy(tp, 0);
  4776. spin_unlock(&tp->lock);
  4777. }
  4778. }
  4779. }
  4780. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4781. struct tg3_rx_prodring_set *dpr,
  4782. struct tg3_rx_prodring_set *spr)
  4783. {
  4784. u32 si, di, cpycnt, src_prod_idx;
  4785. int i, err = 0;
  4786. while (1) {
  4787. src_prod_idx = spr->rx_std_prod_idx;
  4788. /* Make sure updates to the rx_std_buffers[] entries and the
  4789. * standard producer index are seen in the correct order.
  4790. */
  4791. smp_rmb();
  4792. if (spr->rx_std_cons_idx == src_prod_idx)
  4793. break;
  4794. if (spr->rx_std_cons_idx < src_prod_idx)
  4795. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4796. else
  4797. cpycnt = tp->rx_std_ring_mask + 1 -
  4798. spr->rx_std_cons_idx;
  4799. cpycnt = min(cpycnt,
  4800. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4801. si = spr->rx_std_cons_idx;
  4802. di = dpr->rx_std_prod_idx;
  4803. for (i = di; i < di + cpycnt; i++) {
  4804. if (dpr->rx_std_buffers[i].skb) {
  4805. cpycnt = i - di;
  4806. err = -ENOSPC;
  4807. break;
  4808. }
  4809. }
  4810. if (!cpycnt)
  4811. break;
  4812. /* Ensure that updates to the rx_std_buffers ring and the
  4813. * shadowed hardware producer ring from tg3_recycle_skb() are
  4814. * ordered correctly WRT the skb check above.
  4815. */
  4816. smp_rmb();
  4817. memcpy(&dpr->rx_std_buffers[di],
  4818. &spr->rx_std_buffers[si],
  4819. cpycnt * sizeof(struct ring_info));
  4820. for (i = 0; i < cpycnt; i++, di++, si++) {
  4821. struct tg3_rx_buffer_desc *sbd, *dbd;
  4822. sbd = &spr->rx_std[si];
  4823. dbd = &dpr->rx_std[di];
  4824. dbd->addr_hi = sbd->addr_hi;
  4825. dbd->addr_lo = sbd->addr_lo;
  4826. }
  4827. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4828. tp->rx_std_ring_mask;
  4829. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4830. tp->rx_std_ring_mask;
  4831. }
  4832. while (1) {
  4833. src_prod_idx = spr->rx_jmb_prod_idx;
  4834. /* Make sure updates to the rx_jmb_buffers[] entries and
  4835. * the jumbo producer index are seen in the correct order.
  4836. */
  4837. smp_rmb();
  4838. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4839. break;
  4840. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4841. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4842. else
  4843. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4844. spr->rx_jmb_cons_idx;
  4845. cpycnt = min(cpycnt,
  4846. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4847. si = spr->rx_jmb_cons_idx;
  4848. di = dpr->rx_jmb_prod_idx;
  4849. for (i = di; i < di + cpycnt; i++) {
  4850. if (dpr->rx_jmb_buffers[i].skb) {
  4851. cpycnt = i - di;
  4852. err = -ENOSPC;
  4853. break;
  4854. }
  4855. }
  4856. if (!cpycnt)
  4857. break;
  4858. /* Ensure that updates to the rx_jmb_buffers ring and the
  4859. * shadowed hardware producer ring from tg3_recycle_skb() are
  4860. * ordered correctly WRT the skb check above.
  4861. */
  4862. smp_rmb();
  4863. memcpy(&dpr->rx_jmb_buffers[di],
  4864. &spr->rx_jmb_buffers[si],
  4865. cpycnt * sizeof(struct ring_info));
  4866. for (i = 0; i < cpycnt; i++, di++, si++) {
  4867. struct tg3_rx_buffer_desc *sbd, *dbd;
  4868. sbd = &spr->rx_jmb[si].std;
  4869. dbd = &dpr->rx_jmb[di].std;
  4870. dbd->addr_hi = sbd->addr_hi;
  4871. dbd->addr_lo = sbd->addr_lo;
  4872. }
  4873. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4874. tp->rx_jmb_ring_mask;
  4875. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4876. tp->rx_jmb_ring_mask;
  4877. }
  4878. return err;
  4879. }
  4880. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4881. {
  4882. struct tg3 *tp = tnapi->tp;
  4883. /* run TX completion thread */
  4884. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4885. tg3_tx(tnapi);
  4886. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4887. return work_done;
  4888. }
  4889. /* run RX thread, within the bounds set by NAPI.
  4890. * All RX "locking" is done by ensuring outside
  4891. * code synchronizes with tg3->napi.poll()
  4892. */
  4893. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4894. work_done += tg3_rx(tnapi, budget - work_done);
  4895. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4896. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4897. int i, err = 0;
  4898. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4899. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4900. for (i = 1; i < tp->irq_cnt; i++)
  4901. err |= tg3_rx_prodring_xfer(tp, dpr,
  4902. &tp->napi[i].prodring);
  4903. wmb();
  4904. if (std_prod_idx != dpr->rx_std_prod_idx)
  4905. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4906. dpr->rx_std_prod_idx);
  4907. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4908. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4909. dpr->rx_jmb_prod_idx);
  4910. mmiowb();
  4911. if (err)
  4912. tw32_f(HOSTCC_MODE, tp->coal_now);
  4913. }
  4914. return work_done;
  4915. }
  4916. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4917. {
  4918. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4919. struct tg3 *tp = tnapi->tp;
  4920. int work_done = 0;
  4921. struct tg3_hw_status *sblk = tnapi->hw_status;
  4922. while (1) {
  4923. work_done = tg3_poll_work(tnapi, work_done, budget);
  4924. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4925. goto tx_recovery;
  4926. if (unlikely(work_done >= budget))
  4927. break;
  4928. /* tp->last_tag is used in tg3_int_reenable() below
  4929. * to tell the hw how much work has been processed,
  4930. * so we must read it before checking for more work.
  4931. */
  4932. tnapi->last_tag = sblk->status_tag;
  4933. tnapi->last_irq_tag = tnapi->last_tag;
  4934. rmb();
  4935. /* check for RX/TX work to do */
  4936. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4937. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4938. napi_complete(napi);
  4939. /* Reenable interrupts. */
  4940. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4941. mmiowb();
  4942. break;
  4943. }
  4944. }
  4945. return work_done;
  4946. tx_recovery:
  4947. /* work_done is guaranteed to be less than budget. */
  4948. napi_complete(napi);
  4949. schedule_work(&tp->reset_task);
  4950. return work_done;
  4951. }
  4952. static void tg3_process_error(struct tg3 *tp)
  4953. {
  4954. u32 val;
  4955. bool real_error = false;
  4956. if (tg3_flag(tp, ERROR_PROCESSED))
  4957. return;
  4958. /* Check Flow Attention register */
  4959. val = tr32(HOSTCC_FLOW_ATTN);
  4960. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4961. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4962. real_error = true;
  4963. }
  4964. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4965. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4966. real_error = true;
  4967. }
  4968. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4969. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4970. real_error = true;
  4971. }
  4972. if (!real_error)
  4973. return;
  4974. tg3_dump_state(tp);
  4975. tg3_flag_set(tp, ERROR_PROCESSED);
  4976. schedule_work(&tp->reset_task);
  4977. }
  4978. static int tg3_poll(struct napi_struct *napi, int budget)
  4979. {
  4980. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4981. struct tg3 *tp = tnapi->tp;
  4982. int work_done = 0;
  4983. struct tg3_hw_status *sblk = tnapi->hw_status;
  4984. while (1) {
  4985. if (sblk->status & SD_STATUS_ERROR)
  4986. tg3_process_error(tp);
  4987. tg3_poll_link(tp);
  4988. work_done = tg3_poll_work(tnapi, work_done, budget);
  4989. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4990. goto tx_recovery;
  4991. if (unlikely(work_done >= budget))
  4992. break;
  4993. if (tg3_flag(tp, TAGGED_STATUS)) {
  4994. /* tp->last_tag is used in tg3_int_reenable() below
  4995. * to tell the hw how much work has been processed,
  4996. * so we must read it before checking for more work.
  4997. */
  4998. tnapi->last_tag = sblk->status_tag;
  4999. tnapi->last_irq_tag = tnapi->last_tag;
  5000. rmb();
  5001. } else
  5002. sblk->status &= ~SD_STATUS_UPDATED;
  5003. if (likely(!tg3_has_work(tnapi))) {
  5004. napi_complete(napi);
  5005. tg3_int_reenable(tnapi);
  5006. break;
  5007. }
  5008. }
  5009. return work_done;
  5010. tx_recovery:
  5011. /* work_done is guaranteed to be less than budget. */
  5012. napi_complete(napi);
  5013. schedule_work(&tp->reset_task);
  5014. return work_done;
  5015. }
  5016. static void tg3_napi_disable(struct tg3 *tp)
  5017. {
  5018. int i;
  5019. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5020. napi_disable(&tp->napi[i].napi);
  5021. }
  5022. static void tg3_napi_enable(struct tg3 *tp)
  5023. {
  5024. int i;
  5025. for (i = 0; i < tp->irq_cnt; i++)
  5026. napi_enable(&tp->napi[i].napi);
  5027. }
  5028. static void tg3_napi_init(struct tg3 *tp)
  5029. {
  5030. int i;
  5031. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5032. for (i = 1; i < tp->irq_cnt; i++)
  5033. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5034. }
  5035. static void tg3_napi_fini(struct tg3 *tp)
  5036. {
  5037. int i;
  5038. for (i = 0; i < tp->irq_cnt; i++)
  5039. netif_napi_del(&tp->napi[i].napi);
  5040. }
  5041. static inline void tg3_netif_stop(struct tg3 *tp)
  5042. {
  5043. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5044. tg3_napi_disable(tp);
  5045. netif_tx_disable(tp->dev);
  5046. }
  5047. static inline void tg3_netif_start(struct tg3 *tp)
  5048. {
  5049. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5050. * appropriate so long as all callers are assured to
  5051. * have free tx slots (such as after tg3_init_hw)
  5052. */
  5053. netif_tx_wake_all_queues(tp->dev);
  5054. tg3_napi_enable(tp);
  5055. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5056. tg3_enable_ints(tp);
  5057. }
  5058. static void tg3_irq_quiesce(struct tg3 *tp)
  5059. {
  5060. int i;
  5061. BUG_ON(tp->irq_sync);
  5062. tp->irq_sync = 1;
  5063. smp_mb();
  5064. for (i = 0; i < tp->irq_cnt; i++)
  5065. synchronize_irq(tp->napi[i].irq_vec);
  5066. }
  5067. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5068. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5069. * with as well. Most of the time, this is not necessary except when
  5070. * shutting down the device.
  5071. */
  5072. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5073. {
  5074. spin_lock_bh(&tp->lock);
  5075. if (irq_sync)
  5076. tg3_irq_quiesce(tp);
  5077. }
  5078. static inline void tg3_full_unlock(struct tg3 *tp)
  5079. {
  5080. spin_unlock_bh(&tp->lock);
  5081. }
  5082. /* One-shot MSI handler - Chip automatically disables interrupt
  5083. * after sending MSI so driver doesn't have to do it.
  5084. */
  5085. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5086. {
  5087. struct tg3_napi *tnapi = dev_id;
  5088. struct tg3 *tp = tnapi->tp;
  5089. prefetch(tnapi->hw_status);
  5090. if (tnapi->rx_rcb)
  5091. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5092. if (likely(!tg3_irq_sync(tp)))
  5093. napi_schedule(&tnapi->napi);
  5094. return IRQ_HANDLED;
  5095. }
  5096. /* MSI ISR - No need to check for interrupt sharing and no need to
  5097. * flush status block and interrupt mailbox. PCI ordering rules
  5098. * guarantee that MSI will arrive after the status block.
  5099. */
  5100. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5101. {
  5102. struct tg3_napi *tnapi = dev_id;
  5103. struct tg3 *tp = tnapi->tp;
  5104. prefetch(tnapi->hw_status);
  5105. if (tnapi->rx_rcb)
  5106. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5107. /*
  5108. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5109. * chip-internal interrupt pending events.
  5110. * Writing non-zero to intr-mbox-0 additional tells the
  5111. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5112. * event coalescing.
  5113. */
  5114. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5115. if (likely(!tg3_irq_sync(tp)))
  5116. napi_schedule(&tnapi->napi);
  5117. return IRQ_RETVAL(1);
  5118. }
  5119. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5120. {
  5121. struct tg3_napi *tnapi = dev_id;
  5122. struct tg3 *tp = tnapi->tp;
  5123. struct tg3_hw_status *sblk = tnapi->hw_status;
  5124. unsigned int handled = 1;
  5125. /* In INTx mode, it is possible for the interrupt to arrive at
  5126. * the CPU before the status block posted prior to the interrupt.
  5127. * Reading the PCI State register will confirm whether the
  5128. * interrupt is ours and will flush the status block.
  5129. */
  5130. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5131. if (tg3_flag(tp, CHIP_RESETTING) ||
  5132. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5133. handled = 0;
  5134. goto out;
  5135. }
  5136. }
  5137. /*
  5138. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5139. * chip-internal interrupt pending events.
  5140. * Writing non-zero to intr-mbox-0 additional tells the
  5141. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5142. * event coalescing.
  5143. *
  5144. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5145. * spurious interrupts. The flush impacts performance but
  5146. * excessive spurious interrupts can be worse in some cases.
  5147. */
  5148. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5149. if (tg3_irq_sync(tp))
  5150. goto out;
  5151. sblk->status &= ~SD_STATUS_UPDATED;
  5152. if (likely(tg3_has_work(tnapi))) {
  5153. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5154. napi_schedule(&tnapi->napi);
  5155. } else {
  5156. /* No work, shared interrupt perhaps? re-enable
  5157. * interrupts, and flush that PCI write
  5158. */
  5159. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5160. 0x00000000);
  5161. }
  5162. out:
  5163. return IRQ_RETVAL(handled);
  5164. }
  5165. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5166. {
  5167. struct tg3_napi *tnapi = dev_id;
  5168. struct tg3 *tp = tnapi->tp;
  5169. struct tg3_hw_status *sblk = tnapi->hw_status;
  5170. unsigned int handled = 1;
  5171. /* In INTx mode, it is possible for the interrupt to arrive at
  5172. * the CPU before the status block posted prior to the interrupt.
  5173. * Reading the PCI State register will confirm whether the
  5174. * interrupt is ours and will flush the status block.
  5175. */
  5176. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5177. if (tg3_flag(tp, CHIP_RESETTING) ||
  5178. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5179. handled = 0;
  5180. goto out;
  5181. }
  5182. }
  5183. /*
  5184. * writing any value to intr-mbox-0 clears PCI INTA# and
  5185. * chip-internal interrupt pending events.
  5186. * writing non-zero to intr-mbox-0 additional tells the
  5187. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5188. * event coalescing.
  5189. *
  5190. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5191. * spurious interrupts. The flush impacts performance but
  5192. * excessive spurious interrupts can be worse in some cases.
  5193. */
  5194. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5195. /*
  5196. * In a shared interrupt configuration, sometimes other devices'
  5197. * interrupts will scream. We record the current status tag here
  5198. * so that the above check can report that the screaming interrupts
  5199. * are unhandled. Eventually they will be silenced.
  5200. */
  5201. tnapi->last_irq_tag = sblk->status_tag;
  5202. if (tg3_irq_sync(tp))
  5203. goto out;
  5204. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5205. napi_schedule(&tnapi->napi);
  5206. out:
  5207. return IRQ_RETVAL(handled);
  5208. }
  5209. /* ISR for interrupt test */
  5210. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5211. {
  5212. struct tg3_napi *tnapi = dev_id;
  5213. struct tg3 *tp = tnapi->tp;
  5214. struct tg3_hw_status *sblk = tnapi->hw_status;
  5215. if ((sblk->status & SD_STATUS_UPDATED) ||
  5216. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5217. tg3_disable_ints(tp);
  5218. return IRQ_RETVAL(1);
  5219. }
  5220. return IRQ_RETVAL(0);
  5221. }
  5222. static int tg3_init_hw(struct tg3 *, int);
  5223. static int tg3_halt(struct tg3 *, int, int);
  5224. /* Restart hardware after configuration changes, self-test, etc.
  5225. * Invoked with tp->lock held.
  5226. */
  5227. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  5228. __releases(tp->lock)
  5229. __acquires(tp->lock)
  5230. {
  5231. int err;
  5232. err = tg3_init_hw(tp, reset_phy);
  5233. if (err) {
  5234. netdev_err(tp->dev,
  5235. "Failed to re-initialize device, aborting\n");
  5236. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5237. tg3_full_unlock(tp);
  5238. del_timer_sync(&tp->timer);
  5239. tp->irq_sync = 0;
  5240. tg3_napi_enable(tp);
  5241. dev_close(tp->dev);
  5242. tg3_full_lock(tp, 0);
  5243. }
  5244. return err;
  5245. }
  5246. #ifdef CONFIG_NET_POLL_CONTROLLER
  5247. static void tg3_poll_controller(struct net_device *dev)
  5248. {
  5249. int i;
  5250. struct tg3 *tp = netdev_priv(dev);
  5251. for (i = 0; i < tp->irq_cnt; i++)
  5252. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5253. }
  5254. #endif
  5255. static void tg3_reset_task(struct work_struct *work)
  5256. {
  5257. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  5258. int err;
  5259. unsigned int restart_timer;
  5260. tg3_full_lock(tp, 0);
  5261. if (!netif_running(tp->dev)) {
  5262. tg3_full_unlock(tp);
  5263. return;
  5264. }
  5265. tg3_full_unlock(tp);
  5266. tg3_phy_stop(tp);
  5267. tg3_netif_stop(tp);
  5268. tg3_full_lock(tp, 1);
  5269. restart_timer = tg3_flag(tp, RESTART_TIMER);
  5270. tg3_flag_clear(tp, RESTART_TIMER);
  5271. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  5272. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  5273. tp->write32_rx_mbox = tg3_write_flush_reg32;
  5274. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  5275. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5276. }
  5277. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  5278. err = tg3_init_hw(tp, 1);
  5279. if (err)
  5280. goto out;
  5281. tg3_netif_start(tp);
  5282. if (restart_timer)
  5283. mod_timer(&tp->timer, jiffies + 1);
  5284. out:
  5285. tg3_full_unlock(tp);
  5286. if (!err)
  5287. tg3_phy_start(tp);
  5288. }
  5289. static void tg3_tx_timeout(struct net_device *dev)
  5290. {
  5291. struct tg3 *tp = netdev_priv(dev);
  5292. if (netif_msg_tx_err(tp)) {
  5293. netdev_err(dev, "transmit timed out, resetting\n");
  5294. tg3_dump_state(tp);
  5295. }
  5296. schedule_work(&tp->reset_task);
  5297. }
  5298. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5299. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5300. {
  5301. u32 base = (u32) mapping & 0xffffffff;
  5302. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5303. }
  5304. /* Test for DMA addresses > 40-bit */
  5305. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5306. int len)
  5307. {
  5308. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5309. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5310. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5311. return 0;
  5312. #else
  5313. return 0;
  5314. #endif
  5315. }
  5316. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5317. dma_addr_t mapping, u32 len, u32 flags,
  5318. u32 mss, u32 vlan)
  5319. {
  5320. txbd->addr_hi = ((u64) mapping >> 32);
  5321. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5322. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5323. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5324. }
  5325. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5326. dma_addr_t map, u32 len, u32 flags,
  5327. u32 mss, u32 vlan)
  5328. {
  5329. struct tg3 *tp = tnapi->tp;
  5330. bool hwbug = false;
  5331. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5332. hwbug = 1;
  5333. if (tg3_4g_overflow_test(map, len))
  5334. hwbug = 1;
  5335. if (tg3_40bit_overflow_test(tp, map, len))
  5336. hwbug = 1;
  5337. if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
  5338. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5339. while (len > TG3_TX_BD_DMA_MAX) {
  5340. u32 frag_len = TG3_TX_BD_DMA_MAX;
  5341. len -= TG3_TX_BD_DMA_MAX;
  5342. if (len) {
  5343. tnapi->tx_buffers[*entry].fragmented = true;
  5344. /* Avoid the 8byte DMA problem */
  5345. if (len <= 8) {
  5346. len += TG3_TX_BD_DMA_MAX / 2;
  5347. frag_len = TG3_TX_BD_DMA_MAX / 2;
  5348. }
  5349. } else
  5350. tmp_flag = flags;
  5351. if (*budget) {
  5352. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5353. frag_len, tmp_flag, mss, vlan);
  5354. (*budget)--;
  5355. *entry = NEXT_TX(*entry);
  5356. } else {
  5357. hwbug = 1;
  5358. break;
  5359. }
  5360. map += frag_len;
  5361. }
  5362. if (len) {
  5363. if (*budget) {
  5364. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5365. len, flags, mss, vlan);
  5366. (*budget)--;
  5367. *entry = NEXT_TX(*entry);
  5368. } else {
  5369. hwbug = 1;
  5370. }
  5371. }
  5372. } else {
  5373. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5374. len, flags, mss, vlan);
  5375. *entry = NEXT_TX(*entry);
  5376. }
  5377. return hwbug;
  5378. }
  5379. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5380. {
  5381. int i;
  5382. struct sk_buff *skb;
  5383. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5384. skb = txb->skb;
  5385. txb->skb = NULL;
  5386. pci_unmap_single(tnapi->tp->pdev,
  5387. dma_unmap_addr(txb, mapping),
  5388. skb_headlen(skb),
  5389. PCI_DMA_TODEVICE);
  5390. while (txb->fragmented) {
  5391. txb->fragmented = false;
  5392. entry = NEXT_TX(entry);
  5393. txb = &tnapi->tx_buffers[entry];
  5394. }
  5395. for (i = 0; i < last; i++) {
  5396. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5397. entry = NEXT_TX(entry);
  5398. txb = &tnapi->tx_buffers[entry];
  5399. pci_unmap_page(tnapi->tp->pdev,
  5400. dma_unmap_addr(txb, mapping),
  5401. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5402. while (txb->fragmented) {
  5403. txb->fragmented = false;
  5404. entry = NEXT_TX(entry);
  5405. txb = &tnapi->tx_buffers[entry];
  5406. }
  5407. }
  5408. }
  5409. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5410. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5411. struct sk_buff *skb,
  5412. u32 *entry, u32 *budget,
  5413. u32 base_flags, u32 mss, u32 vlan)
  5414. {
  5415. struct tg3 *tp = tnapi->tp;
  5416. struct sk_buff *new_skb;
  5417. dma_addr_t new_addr = 0;
  5418. int ret = 0;
  5419. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5420. new_skb = skb_copy(skb, GFP_ATOMIC);
  5421. else {
  5422. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5423. new_skb = skb_copy_expand(skb,
  5424. skb_headroom(skb) + more_headroom,
  5425. skb_tailroom(skb), GFP_ATOMIC);
  5426. }
  5427. if (!new_skb) {
  5428. ret = -1;
  5429. } else {
  5430. /* New SKB is guaranteed to be linear. */
  5431. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5432. PCI_DMA_TODEVICE);
  5433. /* Make sure the mapping succeeded */
  5434. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5435. dev_kfree_skb(new_skb);
  5436. ret = -1;
  5437. } else {
  5438. base_flags |= TXD_FLAG_END;
  5439. tnapi->tx_buffers[*entry].skb = new_skb;
  5440. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5441. mapping, new_addr);
  5442. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5443. new_skb->len, base_flags,
  5444. mss, vlan)) {
  5445. tg3_tx_skb_unmap(tnapi, *entry, 0);
  5446. dev_kfree_skb(new_skb);
  5447. ret = -1;
  5448. }
  5449. }
  5450. }
  5451. dev_kfree_skb(skb);
  5452. return ret;
  5453. }
  5454. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5455. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5456. * TSO header is greater than 80 bytes.
  5457. */
  5458. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5459. {
  5460. struct sk_buff *segs, *nskb;
  5461. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5462. /* Estimate the number of fragments in the worst case */
  5463. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5464. netif_stop_queue(tp->dev);
  5465. /* netif_tx_stop_queue() must be done before checking
  5466. * checking tx index in tg3_tx_avail() below, because in
  5467. * tg3_tx(), we update tx index before checking for
  5468. * netif_tx_queue_stopped().
  5469. */
  5470. smp_mb();
  5471. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5472. return NETDEV_TX_BUSY;
  5473. netif_wake_queue(tp->dev);
  5474. }
  5475. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5476. if (IS_ERR(segs))
  5477. goto tg3_tso_bug_end;
  5478. do {
  5479. nskb = segs;
  5480. segs = segs->next;
  5481. nskb->next = NULL;
  5482. tg3_start_xmit(nskb, tp->dev);
  5483. } while (segs);
  5484. tg3_tso_bug_end:
  5485. dev_kfree_skb(skb);
  5486. return NETDEV_TX_OK;
  5487. }
  5488. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5489. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5490. */
  5491. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5492. {
  5493. struct tg3 *tp = netdev_priv(dev);
  5494. u32 len, entry, base_flags, mss, vlan = 0;
  5495. u32 budget;
  5496. int i = -1, would_hit_hwbug;
  5497. dma_addr_t mapping;
  5498. struct tg3_napi *tnapi;
  5499. struct netdev_queue *txq;
  5500. unsigned int last;
  5501. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5502. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5503. if (tg3_flag(tp, ENABLE_TSS))
  5504. tnapi++;
  5505. budget = tg3_tx_avail(tnapi);
  5506. /* We are running in BH disabled context with netif_tx_lock
  5507. * and TX reclaim runs via tp->napi.poll inside of a software
  5508. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5509. * no IRQ context deadlocks to worry about either. Rejoice!
  5510. */
  5511. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5512. if (!netif_tx_queue_stopped(txq)) {
  5513. netif_tx_stop_queue(txq);
  5514. /* This is a hard error, log it. */
  5515. netdev_err(dev,
  5516. "BUG! Tx Ring full when queue awake!\n");
  5517. }
  5518. return NETDEV_TX_BUSY;
  5519. }
  5520. entry = tnapi->tx_prod;
  5521. base_flags = 0;
  5522. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5523. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5524. mss = skb_shinfo(skb)->gso_size;
  5525. if (mss) {
  5526. struct iphdr *iph;
  5527. u32 tcp_opt_len, hdr_len;
  5528. if (skb_header_cloned(skb) &&
  5529. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5530. dev_kfree_skb(skb);
  5531. goto out_unlock;
  5532. }
  5533. iph = ip_hdr(skb);
  5534. tcp_opt_len = tcp_optlen(skb);
  5535. if (skb_is_gso_v6(skb)) {
  5536. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5537. } else {
  5538. u32 ip_tcp_len;
  5539. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5540. hdr_len = ip_tcp_len + tcp_opt_len;
  5541. iph->check = 0;
  5542. iph->tot_len = htons(mss + hdr_len);
  5543. }
  5544. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5545. tg3_flag(tp, TSO_BUG))
  5546. return tg3_tso_bug(tp, skb);
  5547. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5548. TXD_FLAG_CPU_POST_DMA);
  5549. if (tg3_flag(tp, HW_TSO_1) ||
  5550. tg3_flag(tp, HW_TSO_2) ||
  5551. tg3_flag(tp, HW_TSO_3)) {
  5552. tcp_hdr(skb)->check = 0;
  5553. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5554. } else
  5555. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5556. iph->daddr, 0,
  5557. IPPROTO_TCP,
  5558. 0);
  5559. if (tg3_flag(tp, HW_TSO_3)) {
  5560. mss |= (hdr_len & 0xc) << 12;
  5561. if (hdr_len & 0x10)
  5562. base_flags |= 0x00000010;
  5563. base_flags |= (hdr_len & 0x3e0) << 5;
  5564. } else if (tg3_flag(tp, HW_TSO_2))
  5565. mss |= hdr_len << 9;
  5566. else if (tg3_flag(tp, HW_TSO_1) ||
  5567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5568. if (tcp_opt_len || iph->ihl > 5) {
  5569. int tsflags;
  5570. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5571. mss |= (tsflags << 11);
  5572. }
  5573. } else {
  5574. if (tcp_opt_len || iph->ihl > 5) {
  5575. int tsflags;
  5576. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5577. base_flags |= tsflags << 12;
  5578. }
  5579. }
  5580. }
  5581. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5582. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5583. base_flags |= TXD_FLAG_JMB_PKT;
  5584. if (vlan_tx_tag_present(skb)) {
  5585. base_flags |= TXD_FLAG_VLAN;
  5586. vlan = vlan_tx_tag_get(skb);
  5587. }
  5588. len = skb_headlen(skb);
  5589. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5590. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5591. dev_kfree_skb(skb);
  5592. goto out_unlock;
  5593. }
  5594. tnapi->tx_buffers[entry].skb = skb;
  5595. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5596. would_hit_hwbug = 0;
  5597. if (tg3_flag(tp, 5701_DMA_BUG))
  5598. would_hit_hwbug = 1;
  5599. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5600. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5601. mss, vlan))
  5602. would_hit_hwbug = 1;
  5603. /* Now loop through additional data fragments, and queue them. */
  5604. if (skb_shinfo(skb)->nr_frags > 0) {
  5605. u32 tmp_mss = mss;
  5606. if (!tg3_flag(tp, HW_TSO_1) &&
  5607. !tg3_flag(tp, HW_TSO_2) &&
  5608. !tg3_flag(tp, HW_TSO_3))
  5609. tmp_mss = 0;
  5610. last = skb_shinfo(skb)->nr_frags - 1;
  5611. for (i = 0; i <= last; i++) {
  5612. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5613. len = skb_frag_size(frag);
  5614. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5615. len, DMA_TO_DEVICE);
  5616. tnapi->tx_buffers[entry].skb = NULL;
  5617. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5618. mapping);
  5619. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5620. goto dma_error;
  5621. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5622. len, base_flags |
  5623. ((i == last) ? TXD_FLAG_END : 0),
  5624. tmp_mss, vlan))
  5625. would_hit_hwbug = 1;
  5626. }
  5627. }
  5628. if (would_hit_hwbug) {
  5629. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5630. /* If the workaround fails due to memory/mapping
  5631. * failure, silently drop this packet.
  5632. */
  5633. entry = tnapi->tx_prod;
  5634. budget = tg3_tx_avail(tnapi);
  5635. if (tigon3_dma_hwbug_workaround(tnapi, skb, &entry, &budget,
  5636. base_flags, mss, vlan))
  5637. goto out_unlock;
  5638. }
  5639. skb_tx_timestamp(skb);
  5640. /* Packets are ready, update Tx producer idx local and on card. */
  5641. tw32_tx_mbox(tnapi->prodmbox, entry);
  5642. tnapi->tx_prod = entry;
  5643. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5644. netif_tx_stop_queue(txq);
  5645. /* netif_tx_stop_queue() must be done before checking
  5646. * checking tx index in tg3_tx_avail() below, because in
  5647. * tg3_tx(), we update tx index before checking for
  5648. * netif_tx_queue_stopped().
  5649. */
  5650. smp_mb();
  5651. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5652. netif_tx_wake_queue(txq);
  5653. }
  5654. out_unlock:
  5655. mmiowb();
  5656. return NETDEV_TX_OK;
  5657. dma_error:
  5658. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5659. dev_kfree_skb(skb);
  5660. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5661. return NETDEV_TX_OK;
  5662. }
  5663. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5664. {
  5665. if (enable) {
  5666. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5667. MAC_MODE_PORT_MODE_MASK);
  5668. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5669. if (!tg3_flag(tp, 5705_PLUS))
  5670. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5671. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5672. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5673. else
  5674. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5675. } else {
  5676. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5677. if (tg3_flag(tp, 5705_PLUS) ||
  5678. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5679. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5680. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5681. }
  5682. tw32(MAC_MODE, tp->mac_mode);
  5683. udelay(40);
  5684. }
  5685. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5686. {
  5687. u32 val, bmcr, mac_mode, ptest = 0;
  5688. tg3_phy_toggle_apd(tp, false);
  5689. tg3_phy_toggle_automdix(tp, 0);
  5690. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5691. return -EIO;
  5692. bmcr = BMCR_FULLDPLX;
  5693. switch (speed) {
  5694. case SPEED_10:
  5695. break;
  5696. case SPEED_100:
  5697. bmcr |= BMCR_SPEED100;
  5698. break;
  5699. case SPEED_1000:
  5700. default:
  5701. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5702. speed = SPEED_100;
  5703. bmcr |= BMCR_SPEED100;
  5704. } else {
  5705. speed = SPEED_1000;
  5706. bmcr |= BMCR_SPEED1000;
  5707. }
  5708. }
  5709. if (extlpbk) {
  5710. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5711. tg3_readphy(tp, MII_CTRL1000, &val);
  5712. val |= CTL1000_AS_MASTER |
  5713. CTL1000_ENABLE_MASTER;
  5714. tg3_writephy(tp, MII_CTRL1000, val);
  5715. } else {
  5716. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5717. MII_TG3_FET_PTEST_TRIM_2;
  5718. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5719. }
  5720. } else
  5721. bmcr |= BMCR_LOOPBACK;
  5722. tg3_writephy(tp, MII_BMCR, bmcr);
  5723. /* The write needs to be flushed for the FETs */
  5724. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5725. tg3_readphy(tp, MII_BMCR, &bmcr);
  5726. udelay(40);
  5727. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5728. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5729. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5730. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5731. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5732. /* The write needs to be flushed for the AC131 */
  5733. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5734. }
  5735. /* Reset to prevent losing 1st rx packet intermittently */
  5736. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5737. tg3_flag(tp, 5780_CLASS)) {
  5738. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5739. udelay(10);
  5740. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5741. }
  5742. mac_mode = tp->mac_mode &
  5743. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5744. if (speed == SPEED_1000)
  5745. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5746. else
  5747. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5748. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5749. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5750. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5751. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5752. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5753. mac_mode |= MAC_MODE_LINK_POLARITY;
  5754. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5755. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5756. }
  5757. tw32(MAC_MODE, mac_mode);
  5758. udelay(40);
  5759. return 0;
  5760. }
  5761. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5762. {
  5763. struct tg3 *tp = netdev_priv(dev);
  5764. if (features & NETIF_F_LOOPBACK) {
  5765. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5766. return;
  5767. spin_lock_bh(&tp->lock);
  5768. tg3_mac_loopback(tp, true);
  5769. netif_carrier_on(tp->dev);
  5770. spin_unlock_bh(&tp->lock);
  5771. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5772. } else {
  5773. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5774. return;
  5775. spin_lock_bh(&tp->lock);
  5776. tg3_mac_loopback(tp, false);
  5777. /* Force link status check */
  5778. tg3_setup_phy(tp, 1);
  5779. spin_unlock_bh(&tp->lock);
  5780. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5781. }
  5782. }
  5783. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5784. {
  5785. struct tg3 *tp = netdev_priv(dev);
  5786. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5787. features &= ~NETIF_F_ALL_TSO;
  5788. return features;
  5789. }
  5790. static int tg3_set_features(struct net_device *dev, u32 features)
  5791. {
  5792. u32 changed = dev->features ^ features;
  5793. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5794. tg3_set_loopback(dev, features);
  5795. return 0;
  5796. }
  5797. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5798. int new_mtu)
  5799. {
  5800. dev->mtu = new_mtu;
  5801. if (new_mtu > ETH_DATA_LEN) {
  5802. if (tg3_flag(tp, 5780_CLASS)) {
  5803. netdev_update_features(dev);
  5804. tg3_flag_clear(tp, TSO_CAPABLE);
  5805. } else {
  5806. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5807. }
  5808. } else {
  5809. if (tg3_flag(tp, 5780_CLASS)) {
  5810. tg3_flag_set(tp, TSO_CAPABLE);
  5811. netdev_update_features(dev);
  5812. }
  5813. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5814. }
  5815. }
  5816. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5817. {
  5818. struct tg3 *tp = netdev_priv(dev);
  5819. int err;
  5820. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5821. return -EINVAL;
  5822. if (!netif_running(dev)) {
  5823. /* We'll just catch it later when the
  5824. * device is up'd.
  5825. */
  5826. tg3_set_mtu(dev, tp, new_mtu);
  5827. return 0;
  5828. }
  5829. tg3_phy_stop(tp);
  5830. tg3_netif_stop(tp);
  5831. tg3_full_lock(tp, 1);
  5832. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5833. tg3_set_mtu(dev, tp, new_mtu);
  5834. err = tg3_restart_hw(tp, 0);
  5835. if (!err)
  5836. tg3_netif_start(tp);
  5837. tg3_full_unlock(tp);
  5838. if (!err)
  5839. tg3_phy_start(tp);
  5840. return err;
  5841. }
  5842. static void tg3_rx_prodring_free(struct tg3 *tp,
  5843. struct tg3_rx_prodring_set *tpr)
  5844. {
  5845. int i;
  5846. if (tpr != &tp->napi[0].prodring) {
  5847. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5848. i = (i + 1) & tp->rx_std_ring_mask)
  5849. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5850. tp->rx_pkt_map_sz);
  5851. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5852. for (i = tpr->rx_jmb_cons_idx;
  5853. i != tpr->rx_jmb_prod_idx;
  5854. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5855. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5856. TG3_RX_JMB_MAP_SZ);
  5857. }
  5858. }
  5859. return;
  5860. }
  5861. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5862. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5863. tp->rx_pkt_map_sz);
  5864. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5865. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5866. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5867. TG3_RX_JMB_MAP_SZ);
  5868. }
  5869. }
  5870. /* Initialize rx rings for packet processing.
  5871. *
  5872. * The chip has been shut down and the driver detached from
  5873. * the networking, so no interrupts or new tx packets will
  5874. * end up in the driver. tp->{tx,}lock are held and thus
  5875. * we may not sleep.
  5876. */
  5877. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5878. struct tg3_rx_prodring_set *tpr)
  5879. {
  5880. u32 i, rx_pkt_dma_sz;
  5881. tpr->rx_std_cons_idx = 0;
  5882. tpr->rx_std_prod_idx = 0;
  5883. tpr->rx_jmb_cons_idx = 0;
  5884. tpr->rx_jmb_prod_idx = 0;
  5885. if (tpr != &tp->napi[0].prodring) {
  5886. memset(&tpr->rx_std_buffers[0], 0,
  5887. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5888. if (tpr->rx_jmb_buffers)
  5889. memset(&tpr->rx_jmb_buffers[0], 0,
  5890. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5891. goto done;
  5892. }
  5893. /* Zero out all descriptors. */
  5894. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5895. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5896. if (tg3_flag(tp, 5780_CLASS) &&
  5897. tp->dev->mtu > ETH_DATA_LEN)
  5898. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5899. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5900. /* Initialize invariants of the rings, we only set this
  5901. * stuff once. This works because the card does not
  5902. * write into the rx buffer posting rings.
  5903. */
  5904. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5905. struct tg3_rx_buffer_desc *rxd;
  5906. rxd = &tpr->rx_std[i];
  5907. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5908. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5909. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5910. (i << RXD_OPAQUE_INDEX_SHIFT));
  5911. }
  5912. /* Now allocate fresh SKBs for each rx ring. */
  5913. for (i = 0; i < tp->rx_pending; i++) {
  5914. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5915. netdev_warn(tp->dev,
  5916. "Using a smaller RX standard ring. Only "
  5917. "%d out of %d buffers were allocated "
  5918. "successfully\n", i, tp->rx_pending);
  5919. if (i == 0)
  5920. goto initfail;
  5921. tp->rx_pending = i;
  5922. break;
  5923. }
  5924. }
  5925. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5926. goto done;
  5927. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5928. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5929. goto done;
  5930. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5931. struct tg3_rx_buffer_desc *rxd;
  5932. rxd = &tpr->rx_jmb[i].std;
  5933. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5934. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5935. RXD_FLAG_JUMBO;
  5936. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5937. (i << RXD_OPAQUE_INDEX_SHIFT));
  5938. }
  5939. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5940. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5941. netdev_warn(tp->dev,
  5942. "Using a smaller RX jumbo ring. Only %d "
  5943. "out of %d buffers were allocated "
  5944. "successfully\n", i, tp->rx_jumbo_pending);
  5945. if (i == 0)
  5946. goto initfail;
  5947. tp->rx_jumbo_pending = i;
  5948. break;
  5949. }
  5950. }
  5951. done:
  5952. return 0;
  5953. initfail:
  5954. tg3_rx_prodring_free(tp, tpr);
  5955. return -ENOMEM;
  5956. }
  5957. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5958. struct tg3_rx_prodring_set *tpr)
  5959. {
  5960. kfree(tpr->rx_std_buffers);
  5961. tpr->rx_std_buffers = NULL;
  5962. kfree(tpr->rx_jmb_buffers);
  5963. tpr->rx_jmb_buffers = NULL;
  5964. if (tpr->rx_std) {
  5965. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5966. tpr->rx_std, tpr->rx_std_mapping);
  5967. tpr->rx_std = NULL;
  5968. }
  5969. if (tpr->rx_jmb) {
  5970. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5971. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5972. tpr->rx_jmb = NULL;
  5973. }
  5974. }
  5975. static int tg3_rx_prodring_init(struct tg3 *tp,
  5976. struct tg3_rx_prodring_set *tpr)
  5977. {
  5978. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5979. GFP_KERNEL);
  5980. if (!tpr->rx_std_buffers)
  5981. return -ENOMEM;
  5982. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5983. TG3_RX_STD_RING_BYTES(tp),
  5984. &tpr->rx_std_mapping,
  5985. GFP_KERNEL);
  5986. if (!tpr->rx_std)
  5987. goto err_out;
  5988. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5989. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5990. GFP_KERNEL);
  5991. if (!tpr->rx_jmb_buffers)
  5992. goto err_out;
  5993. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5994. TG3_RX_JMB_RING_BYTES(tp),
  5995. &tpr->rx_jmb_mapping,
  5996. GFP_KERNEL);
  5997. if (!tpr->rx_jmb)
  5998. goto err_out;
  5999. }
  6000. return 0;
  6001. err_out:
  6002. tg3_rx_prodring_fini(tp, tpr);
  6003. return -ENOMEM;
  6004. }
  6005. /* Free up pending packets in all rx/tx rings.
  6006. *
  6007. * The chip has been shut down and the driver detached from
  6008. * the networking, so no interrupts or new tx packets will
  6009. * end up in the driver. tp->{tx,}lock is not held and we are not
  6010. * in an interrupt context and thus may sleep.
  6011. */
  6012. static void tg3_free_rings(struct tg3 *tp)
  6013. {
  6014. int i, j;
  6015. for (j = 0; j < tp->irq_cnt; j++) {
  6016. struct tg3_napi *tnapi = &tp->napi[j];
  6017. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6018. if (!tnapi->tx_buffers)
  6019. continue;
  6020. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6021. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6022. if (!skb)
  6023. continue;
  6024. tg3_tx_skb_unmap(tnapi, i, skb_shinfo(skb)->nr_frags);
  6025. dev_kfree_skb_any(skb);
  6026. }
  6027. }
  6028. }
  6029. /* Initialize tx/rx rings for packet processing.
  6030. *
  6031. * The chip has been shut down and the driver detached from
  6032. * the networking, so no interrupts or new tx packets will
  6033. * end up in the driver. tp->{tx,}lock are held and thus
  6034. * we may not sleep.
  6035. */
  6036. static int tg3_init_rings(struct tg3 *tp)
  6037. {
  6038. int i;
  6039. /* Free up all the SKBs. */
  6040. tg3_free_rings(tp);
  6041. for (i = 0; i < tp->irq_cnt; i++) {
  6042. struct tg3_napi *tnapi = &tp->napi[i];
  6043. tnapi->last_tag = 0;
  6044. tnapi->last_irq_tag = 0;
  6045. tnapi->hw_status->status = 0;
  6046. tnapi->hw_status->status_tag = 0;
  6047. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6048. tnapi->tx_prod = 0;
  6049. tnapi->tx_cons = 0;
  6050. if (tnapi->tx_ring)
  6051. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6052. tnapi->rx_rcb_ptr = 0;
  6053. if (tnapi->rx_rcb)
  6054. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6055. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6056. tg3_free_rings(tp);
  6057. return -ENOMEM;
  6058. }
  6059. }
  6060. return 0;
  6061. }
  6062. /*
  6063. * Must not be invoked with interrupt sources disabled and
  6064. * the hardware shutdown down.
  6065. */
  6066. static void tg3_free_consistent(struct tg3 *tp)
  6067. {
  6068. int i;
  6069. for (i = 0; i < tp->irq_cnt; i++) {
  6070. struct tg3_napi *tnapi = &tp->napi[i];
  6071. if (tnapi->tx_ring) {
  6072. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6073. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6074. tnapi->tx_ring = NULL;
  6075. }
  6076. kfree(tnapi->tx_buffers);
  6077. tnapi->tx_buffers = NULL;
  6078. if (tnapi->rx_rcb) {
  6079. dma_free_coherent(&tp->pdev->dev,
  6080. TG3_RX_RCB_RING_BYTES(tp),
  6081. tnapi->rx_rcb,
  6082. tnapi->rx_rcb_mapping);
  6083. tnapi->rx_rcb = NULL;
  6084. }
  6085. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6086. if (tnapi->hw_status) {
  6087. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6088. tnapi->hw_status,
  6089. tnapi->status_mapping);
  6090. tnapi->hw_status = NULL;
  6091. }
  6092. }
  6093. if (tp->hw_stats) {
  6094. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6095. tp->hw_stats, tp->stats_mapping);
  6096. tp->hw_stats = NULL;
  6097. }
  6098. }
  6099. /*
  6100. * Must not be invoked with interrupt sources disabled and
  6101. * the hardware shutdown down. Can sleep.
  6102. */
  6103. static int tg3_alloc_consistent(struct tg3 *tp)
  6104. {
  6105. int i;
  6106. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6107. sizeof(struct tg3_hw_stats),
  6108. &tp->stats_mapping,
  6109. GFP_KERNEL);
  6110. if (!tp->hw_stats)
  6111. goto err_out;
  6112. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6113. for (i = 0; i < tp->irq_cnt; i++) {
  6114. struct tg3_napi *tnapi = &tp->napi[i];
  6115. struct tg3_hw_status *sblk;
  6116. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6117. TG3_HW_STATUS_SIZE,
  6118. &tnapi->status_mapping,
  6119. GFP_KERNEL);
  6120. if (!tnapi->hw_status)
  6121. goto err_out;
  6122. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6123. sblk = tnapi->hw_status;
  6124. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6125. goto err_out;
  6126. /* If multivector TSS is enabled, vector 0 does not handle
  6127. * tx interrupts. Don't allocate any resources for it.
  6128. */
  6129. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  6130. (i && tg3_flag(tp, ENABLE_TSS))) {
  6131. tnapi->tx_buffers = kzalloc(
  6132. sizeof(struct tg3_tx_ring_info) *
  6133. TG3_TX_RING_SIZE, GFP_KERNEL);
  6134. if (!tnapi->tx_buffers)
  6135. goto err_out;
  6136. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6137. TG3_TX_RING_BYTES,
  6138. &tnapi->tx_desc_mapping,
  6139. GFP_KERNEL);
  6140. if (!tnapi->tx_ring)
  6141. goto err_out;
  6142. }
  6143. /*
  6144. * When RSS is enabled, the status block format changes
  6145. * slightly. The "rx_jumbo_consumer", "reserved",
  6146. * and "rx_mini_consumer" members get mapped to the
  6147. * other three rx return ring producer indexes.
  6148. */
  6149. switch (i) {
  6150. default:
  6151. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6152. break;
  6153. case 2:
  6154. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  6155. break;
  6156. case 3:
  6157. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  6158. break;
  6159. case 4:
  6160. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  6161. break;
  6162. }
  6163. /*
  6164. * If multivector RSS is enabled, vector 0 does not handle
  6165. * rx or tx interrupts. Don't allocate any resources for it.
  6166. */
  6167. if (!i && tg3_flag(tp, ENABLE_RSS))
  6168. continue;
  6169. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6170. TG3_RX_RCB_RING_BYTES(tp),
  6171. &tnapi->rx_rcb_mapping,
  6172. GFP_KERNEL);
  6173. if (!tnapi->rx_rcb)
  6174. goto err_out;
  6175. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6176. }
  6177. return 0;
  6178. err_out:
  6179. tg3_free_consistent(tp);
  6180. return -ENOMEM;
  6181. }
  6182. #define MAX_WAIT_CNT 1000
  6183. /* To stop a block, clear the enable bit and poll till it
  6184. * clears. tp->lock is held.
  6185. */
  6186. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6187. {
  6188. unsigned int i;
  6189. u32 val;
  6190. if (tg3_flag(tp, 5705_PLUS)) {
  6191. switch (ofs) {
  6192. case RCVLSC_MODE:
  6193. case DMAC_MODE:
  6194. case MBFREE_MODE:
  6195. case BUFMGR_MODE:
  6196. case MEMARB_MODE:
  6197. /* We can't enable/disable these bits of the
  6198. * 5705/5750, just say success.
  6199. */
  6200. return 0;
  6201. default:
  6202. break;
  6203. }
  6204. }
  6205. val = tr32(ofs);
  6206. val &= ~enable_bit;
  6207. tw32_f(ofs, val);
  6208. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6209. udelay(100);
  6210. val = tr32(ofs);
  6211. if ((val & enable_bit) == 0)
  6212. break;
  6213. }
  6214. if (i == MAX_WAIT_CNT && !silent) {
  6215. dev_err(&tp->pdev->dev,
  6216. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6217. ofs, enable_bit);
  6218. return -ENODEV;
  6219. }
  6220. return 0;
  6221. }
  6222. /* tp->lock is held. */
  6223. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6224. {
  6225. int i, err;
  6226. tg3_disable_ints(tp);
  6227. tp->rx_mode &= ~RX_MODE_ENABLE;
  6228. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6229. udelay(10);
  6230. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6231. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6232. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6233. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6234. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6235. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6236. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6237. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6238. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6239. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6240. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6241. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6242. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6243. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6244. tw32_f(MAC_MODE, tp->mac_mode);
  6245. udelay(40);
  6246. tp->tx_mode &= ~TX_MODE_ENABLE;
  6247. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6248. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6249. udelay(100);
  6250. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6251. break;
  6252. }
  6253. if (i >= MAX_WAIT_CNT) {
  6254. dev_err(&tp->pdev->dev,
  6255. "%s timed out, TX_MODE_ENABLE will not clear "
  6256. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6257. err |= -ENODEV;
  6258. }
  6259. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6260. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6261. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6262. tw32(FTQ_RESET, 0xffffffff);
  6263. tw32(FTQ_RESET, 0x00000000);
  6264. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6265. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6266. for (i = 0; i < tp->irq_cnt; i++) {
  6267. struct tg3_napi *tnapi = &tp->napi[i];
  6268. if (tnapi->hw_status)
  6269. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6270. }
  6271. if (tp->hw_stats)
  6272. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6273. return err;
  6274. }
  6275. /* Save PCI command register before chip reset */
  6276. static void tg3_save_pci_state(struct tg3 *tp)
  6277. {
  6278. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6279. }
  6280. /* Restore PCI state after chip reset */
  6281. static void tg3_restore_pci_state(struct tg3 *tp)
  6282. {
  6283. u32 val;
  6284. /* Re-enable indirect register accesses. */
  6285. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6286. tp->misc_host_ctrl);
  6287. /* Set MAX PCI retry to zero. */
  6288. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6289. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6290. tg3_flag(tp, PCIX_MODE))
  6291. val |= PCISTATE_RETRY_SAME_DMA;
  6292. /* Allow reads and writes to the APE register and memory space. */
  6293. if (tg3_flag(tp, ENABLE_APE))
  6294. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6295. PCISTATE_ALLOW_APE_SHMEM_WR |
  6296. PCISTATE_ALLOW_APE_PSPACE_WR;
  6297. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6298. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6299. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  6300. if (tg3_flag(tp, PCI_EXPRESS))
  6301. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6302. else {
  6303. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6304. tp->pci_cacheline_sz);
  6305. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6306. tp->pci_lat_timer);
  6307. }
  6308. }
  6309. /* Make sure PCI-X relaxed ordering bit is clear. */
  6310. if (tg3_flag(tp, PCIX_MODE)) {
  6311. u16 pcix_cmd;
  6312. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6313. &pcix_cmd);
  6314. pcix_cmd &= ~PCI_X_CMD_ERO;
  6315. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6316. pcix_cmd);
  6317. }
  6318. if (tg3_flag(tp, 5780_CLASS)) {
  6319. /* Chip reset on 5780 will reset MSI enable bit,
  6320. * so need to restore it.
  6321. */
  6322. if (tg3_flag(tp, USING_MSI)) {
  6323. u16 ctrl;
  6324. pci_read_config_word(tp->pdev,
  6325. tp->msi_cap + PCI_MSI_FLAGS,
  6326. &ctrl);
  6327. pci_write_config_word(tp->pdev,
  6328. tp->msi_cap + PCI_MSI_FLAGS,
  6329. ctrl | PCI_MSI_FLAGS_ENABLE);
  6330. val = tr32(MSGINT_MODE);
  6331. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6332. }
  6333. }
  6334. }
  6335. /* tp->lock is held. */
  6336. static int tg3_chip_reset(struct tg3 *tp)
  6337. {
  6338. u32 val;
  6339. void (*write_op)(struct tg3 *, u32, u32);
  6340. int i, err;
  6341. tg3_nvram_lock(tp);
  6342. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6343. /* No matching tg3_nvram_unlock() after this because
  6344. * chip reset below will undo the nvram lock.
  6345. */
  6346. tp->nvram_lock_cnt = 0;
  6347. /* GRC_MISC_CFG core clock reset will clear the memory
  6348. * enable bit in PCI register 4 and the MSI enable bit
  6349. * on some chips, so we save relevant registers here.
  6350. */
  6351. tg3_save_pci_state(tp);
  6352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6353. tg3_flag(tp, 5755_PLUS))
  6354. tw32(GRC_FASTBOOT_PC, 0);
  6355. /*
  6356. * We must avoid the readl() that normally takes place.
  6357. * It locks machines, causes machine checks, and other
  6358. * fun things. So, temporarily disable the 5701
  6359. * hardware workaround, while we do the reset.
  6360. */
  6361. write_op = tp->write32;
  6362. if (write_op == tg3_write_flush_reg32)
  6363. tp->write32 = tg3_write32;
  6364. /* Prevent the irq handler from reading or writing PCI registers
  6365. * during chip reset when the memory enable bit in the PCI command
  6366. * register may be cleared. The chip does not generate interrupt
  6367. * at this time, but the irq handler may still be called due to irq
  6368. * sharing or irqpoll.
  6369. */
  6370. tg3_flag_set(tp, CHIP_RESETTING);
  6371. for (i = 0; i < tp->irq_cnt; i++) {
  6372. struct tg3_napi *tnapi = &tp->napi[i];
  6373. if (tnapi->hw_status) {
  6374. tnapi->hw_status->status = 0;
  6375. tnapi->hw_status->status_tag = 0;
  6376. }
  6377. tnapi->last_tag = 0;
  6378. tnapi->last_irq_tag = 0;
  6379. }
  6380. smp_mb();
  6381. for (i = 0; i < tp->irq_cnt; i++)
  6382. synchronize_irq(tp->napi[i].irq_vec);
  6383. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6384. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6385. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6386. }
  6387. /* do the reset */
  6388. val = GRC_MISC_CFG_CORECLK_RESET;
  6389. if (tg3_flag(tp, PCI_EXPRESS)) {
  6390. /* Force PCIe 1.0a mode */
  6391. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6392. !tg3_flag(tp, 57765_PLUS) &&
  6393. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6394. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6395. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6396. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6397. tw32(GRC_MISC_CFG, (1 << 29));
  6398. val |= (1 << 29);
  6399. }
  6400. }
  6401. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6402. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6403. tw32(GRC_VCPU_EXT_CTRL,
  6404. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6405. }
  6406. /* Manage gphy power for all CPMU absent PCIe devices. */
  6407. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6408. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6409. tw32(GRC_MISC_CFG, val);
  6410. /* restore 5701 hardware bug workaround write method */
  6411. tp->write32 = write_op;
  6412. /* Unfortunately, we have to delay before the PCI read back.
  6413. * Some 575X chips even will not respond to a PCI cfg access
  6414. * when the reset command is given to the chip.
  6415. *
  6416. * How do these hardware designers expect things to work
  6417. * properly if the PCI write is posted for a long period
  6418. * of time? It is always necessary to have some method by
  6419. * which a register read back can occur to push the write
  6420. * out which does the reset.
  6421. *
  6422. * For most tg3 variants the trick below was working.
  6423. * Ho hum...
  6424. */
  6425. udelay(120);
  6426. /* Flush PCI posted writes. The normal MMIO registers
  6427. * are inaccessible at this time so this is the only
  6428. * way to make this reliably (actually, this is no longer
  6429. * the case, see above). I tried to use indirect
  6430. * register read/write but this upset some 5701 variants.
  6431. */
  6432. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6433. udelay(120);
  6434. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6435. u16 val16;
  6436. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6437. int i;
  6438. u32 cfg_val;
  6439. /* Wait for link training to complete. */
  6440. for (i = 0; i < 5000; i++)
  6441. udelay(100);
  6442. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6443. pci_write_config_dword(tp->pdev, 0xc4,
  6444. cfg_val | (1 << 15));
  6445. }
  6446. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6447. pci_read_config_word(tp->pdev,
  6448. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6449. &val16);
  6450. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6451. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6452. /*
  6453. * Older PCIe devices only support the 128 byte
  6454. * MPS setting. Enforce the restriction.
  6455. */
  6456. if (!tg3_flag(tp, CPMU_PRESENT))
  6457. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6458. pci_write_config_word(tp->pdev,
  6459. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6460. val16);
  6461. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6462. /* Clear error status */
  6463. pci_write_config_word(tp->pdev,
  6464. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6465. PCI_EXP_DEVSTA_CED |
  6466. PCI_EXP_DEVSTA_NFED |
  6467. PCI_EXP_DEVSTA_FED |
  6468. PCI_EXP_DEVSTA_URD);
  6469. }
  6470. tg3_restore_pci_state(tp);
  6471. tg3_flag_clear(tp, CHIP_RESETTING);
  6472. tg3_flag_clear(tp, ERROR_PROCESSED);
  6473. val = 0;
  6474. if (tg3_flag(tp, 5780_CLASS))
  6475. val = tr32(MEMARB_MODE);
  6476. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6477. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6478. tg3_stop_fw(tp);
  6479. tw32(0x5000, 0x400);
  6480. }
  6481. tw32(GRC_MODE, tp->grc_mode);
  6482. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6483. val = tr32(0xc4);
  6484. tw32(0xc4, val | (1 << 15));
  6485. }
  6486. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6488. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6489. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6490. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6491. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6492. }
  6493. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6494. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6495. val = tp->mac_mode;
  6496. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6497. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6498. val = tp->mac_mode;
  6499. } else
  6500. val = 0;
  6501. tw32_f(MAC_MODE, val);
  6502. udelay(40);
  6503. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6504. err = tg3_poll_fw(tp);
  6505. if (err)
  6506. return err;
  6507. tg3_mdio_start(tp);
  6508. if (tg3_flag(tp, PCI_EXPRESS) &&
  6509. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6510. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6511. !tg3_flag(tp, 57765_PLUS)) {
  6512. val = tr32(0x7c00);
  6513. tw32(0x7c00, val | (1 << 25));
  6514. }
  6515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6516. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6517. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6518. }
  6519. /* Reprobe ASF enable state. */
  6520. tg3_flag_clear(tp, ENABLE_ASF);
  6521. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6522. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6523. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6524. u32 nic_cfg;
  6525. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6526. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6527. tg3_flag_set(tp, ENABLE_ASF);
  6528. tp->last_event_jiffies = jiffies;
  6529. if (tg3_flag(tp, 5750_PLUS))
  6530. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6531. }
  6532. }
  6533. return 0;
  6534. }
  6535. /* tp->lock is held. */
  6536. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6537. {
  6538. int err;
  6539. tg3_stop_fw(tp);
  6540. tg3_write_sig_pre_reset(tp, kind);
  6541. tg3_abort_hw(tp, silent);
  6542. err = tg3_chip_reset(tp);
  6543. __tg3_set_mac_addr(tp, 0);
  6544. tg3_write_sig_legacy(tp, kind);
  6545. tg3_write_sig_post_reset(tp, kind);
  6546. if (err)
  6547. return err;
  6548. return 0;
  6549. }
  6550. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6551. {
  6552. struct tg3 *tp = netdev_priv(dev);
  6553. struct sockaddr *addr = p;
  6554. int err = 0, skip_mac_1 = 0;
  6555. if (!is_valid_ether_addr(addr->sa_data))
  6556. return -EINVAL;
  6557. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6558. if (!netif_running(dev))
  6559. return 0;
  6560. if (tg3_flag(tp, ENABLE_ASF)) {
  6561. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6562. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6563. addr0_low = tr32(MAC_ADDR_0_LOW);
  6564. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6565. addr1_low = tr32(MAC_ADDR_1_LOW);
  6566. /* Skip MAC addr 1 if ASF is using it. */
  6567. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6568. !(addr1_high == 0 && addr1_low == 0))
  6569. skip_mac_1 = 1;
  6570. }
  6571. spin_lock_bh(&tp->lock);
  6572. __tg3_set_mac_addr(tp, skip_mac_1);
  6573. spin_unlock_bh(&tp->lock);
  6574. return err;
  6575. }
  6576. /* tp->lock is held. */
  6577. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6578. dma_addr_t mapping, u32 maxlen_flags,
  6579. u32 nic_addr)
  6580. {
  6581. tg3_write_mem(tp,
  6582. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6583. ((u64) mapping >> 32));
  6584. tg3_write_mem(tp,
  6585. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6586. ((u64) mapping & 0xffffffff));
  6587. tg3_write_mem(tp,
  6588. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6589. maxlen_flags);
  6590. if (!tg3_flag(tp, 5705_PLUS))
  6591. tg3_write_mem(tp,
  6592. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6593. nic_addr);
  6594. }
  6595. static void __tg3_set_rx_mode(struct net_device *);
  6596. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6597. {
  6598. int i;
  6599. if (!tg3_flag(tp, ENABLE_TSS)) {
  6600. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6601. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6602. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6603. } else {
  6604. tw32(HOSTCC_TXCOL_TICKS, 0);
  6605. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6606. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6607. }
  6608. if (!tg3_flag(tp, ENABLE_RSS)) {
  6609. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6610. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6611. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6612. } else {
  6613. tw32(HOSTCC_RXCOL_TICKS, 0);
  6614. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6615. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6616. }
  6617. if (!tg3_flag(tp, 5705_PLUS)) {
  6618. u32 val = ec->stats_block_coalesce_usecs;
  6619. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6620. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6621. if (!netif_carrier_ok(tp->dev))
  6622. val = 0;
  6623. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6624. }
  6625. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6626. u32 reg;
  6627. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6628. tw32(reg, ec->rx_coalesce_usecs);
  6629. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6630. tw32(reg, ec->rx_max_coalesced_frames);
  6631. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6632. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6633. if (tg3_flag(tp, ENABLE_TSS)) {
  6634. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6635. tw32(reg, ec->tx_coalesce_usecs);
  6636. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6637. tw32(reg, ec->tx_max_coalesced_frames);
  6638. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6639. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6640. }
  6641. }
  6642. for (; i < tp->irq_max - 1; i++) {
  6643. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6644. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6645. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6646. if (tg3_flag(tp, ENABLE_TSS)) {
  6647. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6648. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6649. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6650. }
  6651. }
  6652. }
  6653. /* tp->lock is held. */
  6654. static void tg3_rings_reset(struct tg3 *tp)
  6655. {
  6656. int i;
  6657. u32 stblk, txrcb, rxrcb, limit;
  6658. struct tg3_napi *tnapi = &tp->napi[0];
  6659. /* Disable all transmit rings but the first. */
  6660. if (!tg3_flag(tp, 5705_PLUS))
  6661. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6662. else if (tg3_flag(tp, 5717_PLUS))
  6663. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6664. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6665. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6666. else
  6667. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6668. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6669. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6670. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6671. BDINFO_FLAGS_DISABLED);
  6672. /* Disable all receive return rings but the first. */
  6673. if (tg3_flag(tp, 5717_PLUS))
  6674. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6675. else if (!tg3_flag(tp, 5705_PLUS))
  6676. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6677. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6678. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6679. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6680. else
  6681. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6682. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6683. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6684. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6685. BDINFO_FLAGS_DISABLED);
  6686. /* Disable interrupts */
  6687. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6688. tp->napi[0].chk_msi_cnt = 0;
  6689. tp->napi[0].last_rx_cons = 0;
  6690. tp->napi[0].last_tx_cons = 0;
  6691. /* Zero mailbox registers. */
  6692. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6693. for (i = 1; i < tp->irq_max; i++) {
  6694. tp->napi[i].tx_prod = 0;
  6695. tp->napi[i].tx_cons = 0;
  6696. if (tg3_flag(tp, ENABLE_TSS))
  6697. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6698. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6699. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6700. tp->napi[i].chk_msi_cnt = 0;
  6701. tp->napi[i].last_rx_cons = 0;
  6702. tp->napi[i].last_tx_cons = 0;
  6703. }
  6704. if (!tg3_flag(tp, ENABLE_TSS))
  6705. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6706. } else {
  6707. tp->napi[0].tx_prod = 0;
  6708. tp->napi[0].tx_cons = 0;
  6709. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6710. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6711. }
  6712. /* Make sure the NIC-based send BD rings are disabled. */
  6713. if (!tg3_flag(tp, 5705_PLUS)) {
  6714. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6715. for (i = 0; i < 16; i++)
  6716. tw32_tx_mbox(mbox + i * 8, 0);
  6717. }
  6718. txrcb = NIC_SRAM_SEND_RCB;
  6719. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6720. /* Clear status block in ram. */
  6721. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6722. /* Set status block DMA address */
  6723. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6724. ((u64) tnapi->status_mapping >> 32));
  6725. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6726. ((u64) tnapi->status_mapping & 0xffffffff));
  6727. if (tnapi->tx_ring) {
  6728. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6729. (TG3_TX_RING_SIZE <<
  6730. BDINFO_FLAGS_MAXLEN_SHIFT),
  6731. NIC_SRAM_TX_BUFFER_DESC);
  6732. txrcb += TG3_BDINFO_SIZE;
  6733. }
  6734. if (tnapi->rx_rcb) {
  6735. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6736. (tp->rx_ret_ring_mask + 1) <<
  6737. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6738. rxrcb += TG3_BDINFO_SIZE;
  6739. }
  6740. stblk = HOSTCC_STATBLCK_RING1;
  6741. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6742. u64 mapping = (u64)tnapi->status_mapping;
  6743. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6744. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6745. /* Clear status block in ram. */
  6746. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6747. if (tnapi->tx_ring) {
  6748. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6749. (TG3_TX_RING_SIZE <<
  6750. BDINFO_FLAGS_MAXLEN_SHIFT),
  6751. NIC_SRAM_TX_BUFFER_DESC);
  6752. txrcb += TG3_BDINFO_SIZE;
  6753. }
  6754. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6755. ((tp->rx_ret_ring_mask + 1) <<
  6756. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6757. stblk += 8;
  6758. rxrcb += TG3_BDINFO_SIZE;
  6759. }
  6760. }
  6761. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6762. {
  6763. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6764. if (!tg3_flag(tp, 5750_PLUS) ||
  6765. tg3_flag(tp, 5780_CLASS) ||
  6766. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6768. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6769. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6771. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6772. else
  6773. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6774. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6775. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6776. val = min(nic_rep_thresh, host_rep_thresh);
  6777. tw32(RCVBDI_STD_THRESH, val);
  6778. if (tg3_flag(tp, 57765_PLUS))
  6779. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6780. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6781. return;
  6782. if (!tg3_flag(tp, 5705_PLUS))
  6783. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6784. else
  6785. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6786. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6787. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6788. tw32(RCVBDI_JUMBO_THRESH, val);
  6789. if (tg3_flag(tp, 57765_PLUS))
  6790. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6791. }
  6792. /* tp->lock is held. */
  6793. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6794. {
  6795. u32 val, rdmac_mode;
  6796. int i, err, limit;
  6797. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6798. tg3_disable_ints(tp);
  6799. tg3_stop_fw(tp);
  6800. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6801. if (tg3_flag(tp, INIT_COMPLETE))
  6802. tg3_abort_hw(tp, 1);
  6803. /* Enable MAC control of LPI */
  6804. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6805. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6806. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6807. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6808. tw32_f(TG3_CPMU_EEE_CTRL,
  6809. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6810. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6811. TG3_CPMU_EEEMD_LPI_IN_TX |
  6812. TG3_CPMU_EEEMD_LPI_IN_RX |
  6813. TG3_CPMU_EEEMD_EEE_ENABLE;
  6814. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6815. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6816. if (tg3_flag(tp, ENABLE_APE))
  6817. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6818. tw32_f(TG3_CPMU_EEE_MODE, val);
  6819. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6820. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6821. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6822. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6823. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6824. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6825. }
  6826. if (reset_phy)
  6827. tg3_phy_reset(tp);
  6828. err = tg3_chip_reset(tp);
  6829. if (err)
  6830. return err;
  6831. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6832. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6833. val = tr32(TG3_CPMU_CTRL);
  6834. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6835. tw32(TG3_CPMU_CTRL, val);
  6836. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6837. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6838. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6839. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6840. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6841. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6842. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6843. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6844. val = tr32(TG3_CPMU_HST_ACC);
  6845. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6846. val |= CPMU_HST_ACC_MACCLK_6_25;
  6847. tw32(TG3_CPMU_HST_ACC, val);
  6848. }
  6849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6850. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6851. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6852. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6853. tw32(PCIE_PWR_MGMT_THRESH, val);
  6854. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6855. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6856. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6857. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6858. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6859. }
  6860. if (tg3_flag(tp, L1PLLPD_EN)) {
  6861. u32 grc_mode = tr32(GRC_MODE);
  6862. /* Access the lower 1K of PL PCIE block registers. */
  6863. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6864. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6865. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6866. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6867. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6868. tw32(GRC_MODE, grc_mode);
  6869. }
  6870. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6871. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6872. u32 grc_mode = tr32(GRC_MODE);
  6873. /* Access the lower 1K of PL PCIE block registers. */
  6874. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6875. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6876. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6877. TG3_PCIE_PL_LO_PHYCTL5);
  6878. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6879. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6880. tw32(GRC_MODE, grc_mode);
  6881. }
  6882. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6883. u32 grc_mode = tr32(GRC_MODE);
  6884. /* Access the lower 1K of DL PCIE block registers. */
  6885. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6886. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6887. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6888. TG3_PCIE_DL_LO_FTSMAX);
  6889. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6890. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6891. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6892. tw32(GRC_MODE, grc_mode);
  6893. }
  6894. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6895. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6896. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6897. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6898. }
  6899. /* This works around an issue with Athlon chipsets on
  6900. * B3 tigon3 silicon. This bit has no effect on any
  6901. * other revision. But do not set this on PCI Express
  6902. * chips and don't even touch the clocks if the CPMU is present.
  6903. */
  6904. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6905. if (!tg3_flag(tp, PCI_EXPRESS))
  6906. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6907. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6908. }
  6909. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6910. tg3_flag(tp, PCIX_MODE)) {
  6911. val = tr32(TG3PCI_PCISTATE);
  6912. val |= PCISTATE_RETRY_SAME_DMA;
  6913. tw32(TG3PCI_PCISTATE, val);
  6914. }
  6915. if (tg3_flag(tp, ENABLE_APE)) {
  6916. /* Allow reads and writes to the
  6917. * APE register and memory space.
  6918. */
  6919. val = tr32(TG3PCI_PCISTATE);
  6920. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6921. PCISTATE_ALLOW_APE_SHMEM_WR |
  6922. PCISTATE_ALLOW_APE_PSPACE_WR;
  6923. tw32(TG3PCI_PCISTATE, val);
  6924. }
  6925. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6926. /* Enable some hw fixes. */
  6927. val = tr32(TG3PCI_MSI_DATA);
  6928. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6929. tw32(TG3PCI_MSI_DATA, val);
  6930. }
  6931. /* Descriptor ring init may make accesses to the
  6932. * NIC SRAM area to setup the TX descriptors, so we
  6933. * can only do this after the hardware has been
  6934. * successfully reset.
  6935. */
  6936. err = tg3_init_rings(tp);
  6937. if (err)
  6938. return err;
  6939. if (tg3_flag(tp, 57765_PLUS)) {
  6940. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6941. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6942. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6943. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6944. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6945. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6946. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6947. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6948. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6949. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6950. /* This value is determined during the probe time DMA
  6951. * engine test, tg3_test_dma.
  6952. */
  6953. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6954. }
  6955. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6956. GRC_MODE_4X_NIC_SEND_RINGS |
  6957. GRC_MODE_NO_TX_PHDR_CSUM |
  6958. GRC_MODE_NO_RX_PHDR_CSUM);
  6959. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6960. /* Pseudo-header checksum is done by hardware logic and not
  6961. * the offload processers, so make the chip do the pseudo-
  6962. * header checksums on receive. For transmit it is more
  6963. * convenient to do the pseudo-header checksum in software
  6964. * as Linux does that on transmit for us in all cases.
  6965. */
  6966. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6967. tw32(GRC_MODE,
  6968. tp->grc_mode |
  6969. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6970. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6971. val = tr32(GRC_MISC_CFG);
  6972. val &= ~0xff;
  6973. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6974. tw32(GRC_MISC_CFG, val);
  6975. /* Initialize MBUF/DESC pool. */
  6976. if (tg3_flag(tp, 5750_PLUS)) {
  6977. /* Do nothing. */
  6978. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6979. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6980. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6981. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6982. else
  6983. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6984. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6985. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6986. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6987. int fw_len;
  6988. fw_len = tp->fw_len;
  6989. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6990. tw32(BUFMGR_MB_POOL_ADDR,
  6991. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6992. tw32(BUFMGR_MB_POOL_SIZE,
  6993. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6994. }
  6995. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6996. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6997. tp->bufmgr_config.mbuf_read_dma_low_water);
  6998. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6999. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7000. tw32(BUFMGR_MB_HIGH_WATER,
  7001. tp->bufmgr_config.mbuf_high_water);
  7002. } else {
  7003. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7004. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7005. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7006. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7007. tw32(BUFMGR_MB_HIGH_WATER,
  7008. tp->bufmgr_config.mbuf_high_water_jumbo);
  7009. }
  7010. tw32(BUFMGR_DMA_LOW_WATER,
  7011. tp->bufmgr_config.dma_low_water);
  7012. tw32(BUFMGR_DMA_HIGH_WATER,
  7013. tp->bufmgr_config.dma_high_water);
  7014. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7015. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7016. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7018. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7019. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7020. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7021. tw32(BUFMGR_MODE, val);
  7022. for (i = 0; i < 2000; i++) {
  7023. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7024. break;
  7025. udelay(10);
  7026. }
  7027. if (i >= 2000) {
  7028. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7029. return -ENODEV;
  7030. }
  7031. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7032. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7033. tg3_setup_rxbd_thresholds(tp);
  7034. /* Initialize TG3_BDINFO's at:
  7035. * RCVDBDI_STD_BD: standard eth size rx ring
  7036. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7037. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7038. *
  7039. * like so:
  7040. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7041. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7042. * ring attribute flags
  7043. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7044. *
  7045. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7046. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7047. *
  7048. * The size of each ring is fixed in the firmware, but the location is
  7049. * configurable.
  7050. */
  7051. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7052. ((u64) tpr->rx_std_mapping >> 32));
  7053. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7054. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7055. if (!tg3_flag(tp, 5717_PLUS))
  7056. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7057. NIC_SRAM_RX_BUFFER_DESC);
  7058. /* Disable the mini ring */
  7059. if (!tg3_flag(tp, 5705_PLUS))
  7060. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7061. BDINFO_FLAGS_DISABLED);
  7062. /* Program the jumbo buffer descriptor ring control
  7063. * blocks on those devices that have them.
  7064. */
  7065. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7066. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7067. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7068. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7069. ((u64) tpr->rx_jmb_mapping >> 32));
  7070. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7071. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7072. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7073. BDINFO_FLAGS_MAXLEN_SHIFT;
  7074. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7075. val | BDINFO_FLAGS_USE_EXT_RECV);
  7076. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7077. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7078. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7079. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7080. } else {
  7081. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7082. BDINFO_FLAGS_DISABLED);
  7083. }
  7084. if (tg3_flag(tp, 57765_PLUS)) {
  7085. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7086. val = TG3_RX_STD_MAX_SIZE_5700;
  7087. else
  7088. val = TG3_RX_STD_MAX_SIZE_5717;
  7089. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7090. val |= (TG3_RX_STD_DMA_SZ << 2);
  7091. } else
  7092. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7093. } else
  7094. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7095. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7096. tpr->rx_std_prod_idx = tp->rx_pending;
  7097. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7098. tpr->rx_jmb_prod_idx =
  7099. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7100. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7101. tg3_rings_reset(tp);
  7102. /* Initialize MAC address and backoff seed. */
  7103. __tg3_set_mac_addr(tp, 0);
  7104. /* MTU + ethernet header + FCS + optional VLAN tag */
  7105. tw32(MAC_RX_MTU_SIZE,
  7106. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7107. /* The slot time is changed by tg3_setup_phy if we
  7108. * run at gigabit with half duplex.
  7109. */
  7110. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7111. (6 << TX_LENGTHS_IPG_SHIFT) |
  7112. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7113. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7114. val |= tr32(MAC_TX_LENGTHS) &
  7115. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7116. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7117. tw32(MAC_TX_LENGTHS, val);
  7118. /* Receive rules. */
  7119. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7120. tw32(RCVLPC_CONFIG, 0x0181);
  7121. /* Calculate RDMAC_MODE setting early, we need it to determine
  7122. * the RCVLPC_STATE_ENABLE mask.
  7123. */
  7124. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7125. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7126. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7127. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7128. RDMAC_MODE_LNGREAD_ENAB);
  7129. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7130. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7134. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7135. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7136. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7137. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7138. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7139. if (tg3_flag(tp, TSO_CAPABLE) &&
  7140. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7141. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7142. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7143. !tg3_flag(tp, IS_5788)) {
  7144. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7145. }
  7146. }
  7147. if (tg3_flag(tp, PCI_EXPRESS))
  7148. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7149. if (tg3_flag(tp, HW_TSO_1) ||
  7150. tg3_flag(tp, HW_TSO_2) ||
  7151. tg3_flag(tp, HW_TSO_3))
  7152. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7153. if (tg3_flag(tp, 57765_PLUS) ||
  7154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7155. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7156. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7158. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7159. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7160. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7161. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7162. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7163. tg3_flag(tp, 57765_PLUS)) {
  7164. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7165. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7167. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7168. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7169. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7170. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7171. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7172. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7173. }
  7174. tw32(TG3_RDMA_RSRVCTRL_REG,
  7175. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7176. }
  7177. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7178. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7179. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7180. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7181. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7182. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7183. }
  7184. /* Receive/send statistics. */
  7185. if (tg3_flag(tp, 5750_PLUS)) {
  7186. val = tr32(RCVLPC_STATS_ENABLE);
  7187. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7188. tw32(RCVLPC_STATS_ENABLE, val);
  7189. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7190. tg3_flag(tp, TSO_CAPABLE)) {
  7191. val = tr32(RCVLPC_STATS_ENABLE);
  7192. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7193. tw32(RCVLPC_STATS_ENABLE, val);
  7194. } else {
  7195. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7196. }
  7197. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7198. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7199. tw32(SNDDATAI_STATSCTRL,
  7200. (SNDDATAI_SCTRL_ENABLE |
  7201. SNDDATAI_SCTRL_FASTUPD));
  7202. /* Setup host coalescing engine. */
  7203. tw32(HOSTCC_MODE, 0);
  7204. for (i = 0; i < 2000; i++) {
  7205. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7206. break;
  7207. udelay(10);
  7208. }
  7209. __tg3_set_coalesce(tp, &tp->coal);
  7210. if (!tg3_flag(tp, 5705_PLUS)) {
  7211. /* Status/statistics block address. See tg3_timer,
  7212. * the tg3_periodic_fetch_stats call there, and
  7213. * tg3_get_stats to see how this works for 5705/5750 chips.
  7214. */
  7215. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7216. ((u64) tp->stats_mapping >> 32));
  7217. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7218. ((u64) tp->stats_mapping & 0xffffffff));
  7219. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7220. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7221. /* Clear statistics and status block memory areas */
  7222. for (i = NIC_SRAM_STATS_BLK;
  7223. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7224. i += sizeof(u32)) {
  7225. tg3_write_mem(tp, i, 0);
  7226. udelay(40);
  7227. }
  7228. }
  7229. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7230. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7231. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7232. if (!tg3_flag(tp, 5705_PLUS))
  7233. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7234. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7235. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7236. /* reset to prevent losing 1st rx packet intermittently */
  7237. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7238. udelay(10);
  7239. }
  7240. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7241. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7242. MAC_MODE_FHDE_ENABLE;
  7243. if (tg3_flag(tp, ENABLE_APE))
  7244. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7245. if (!tg3_flag(tp, 5705_PLUS) &&
  7246. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7247. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7248. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7249. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7250. udelay(40);
  7251. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7252. * If TG3_FLAG_IS_NIC is zero, we should read the
  7253. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7254. * whether used as inputs or outputs, are set by boot code after
  7255. * reset.
  7256. */
  7257. if (!tg3_flag(tp, IS_NIC)) {
  7258. u32 gpio_mask;
  7259. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7260. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7261. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7262. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7263. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7264. GRC_LCLCTRL_GPIO_OUTPUT3;
  7265. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7266. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7267. tp->grc_local_ctrl &= ~gpio_mask;
  7268. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7269. /* GPIO1 must be driven high for eeprom write protect */
  7270. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7271. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7272. GRC_LCLCTRL_GPIO_OUTPUT1);
  7273. }
  7274. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7275. udelay(100);
  7276. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  7277. val = tr32(MSGINT_MODE);
  7278. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7279. if (!tg3_flag(tp, 1SHOT_MSI))
  7280. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7281. tw32(MSGINT_MODE, val);
  7282. }
  7283. if (!tg3_flag(tp, 5705_PLUS)) {
  7284. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7285. udelay(40);
  7286. }
  7287. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7288. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7289. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7290. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7291. WDMAC_MODE_LNGREAD_ENAB);
  7292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7293. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7294. if (tg3_flag(tp, TSO_CAPABLE) &&
  7295. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7296. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7297. /* nothing */
  7298. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7299. !tg3_flag(tp, IS_5788)) {
  7300. val |= WDMAC_MODE_RX_ACCEL;
  7301. }
  7302. }
  7303. /* Enable host coalescing bug fix */
  7304. if (tg3_flag(tp, 5755_PLUS))
  7305. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7306. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7307. val |= WDMAC_MODE_BURST_ALL_DATA;
  7308. tw32_f(WDMAC_MODE, val);
  7309. udelay(40);
  7310. if (tg3_flag(tp, PCIX_MODE)) {
  7311. u16 pcix_cmd;
  7312. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7313. &pcix_cmd);
  7314. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7315. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7316. pcix_cmd |= PCI_X_CMD_READ_2K;
  7317. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7318. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7319. pcix_cmd |= PCI_X_CMD_READ_2K;
  7320. }
  7321. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7322. pcix_cmd);
  7323. }
  7324. tw32_f(RDMAC_MODE, rdmac_mode);
  7325. udelay(40);
  7326. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7327. if (!tg3_flag(tp, 5705_PLUS))
  7328. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7329. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7330. tw32(SNDDATAC_MODE,
  7331. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7332. else
  7333. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7334. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7335. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7336. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7337. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7338. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7339. tw32(RCVDBDI_MODE, val);
  7340. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7341. if (tg3_flag(tp, HW_TSO_1) ||
  7342. tg3_flag(tp, HW_TSO_2) ||
  7343. tg3_flag(tp, HW_TSO_3))
  7344. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7345. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7346. if (tg3_flag(tp, ENABLE_TSS))
  7347. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7348. tw32(SNDBDI_MODE, val);
  7349. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7350. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7351. err = tg3_load_5701_a0_firmware_fix(tp);
  7352. if (err)
  7353. return err;
  7354. }
  7355. if (tg3_flag(tp, TSO_CAPABLE)) {
  7356. err = tg3_load_tso_firmware(tp);
  7357. if (err)
  7358. return err;
  7359. }
  7360. tp->tx_mode = TX_MODE_ENABLE;
  7361. if (tg3_flag(tp, 5755_PLUS) ||
  7362. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7363. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7365. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7366. tp->tx_mode &= ~val;
  7367. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7368. }
  7369. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7370. udelay(100);
  7371. if (tg3_flag(tp, ENABLE_RSS)) {
  7372. int i = 0;
  7373. u32 reg = MAC_RSS_INDIR_TBL_0;
  7374. if (tp->irq_cnt == 2) {
  7375. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
  7376. tw32(reg, 0x0);
  7377. reg += 4;
  7378. }
  7379. } else {
  7380. u32 val;
  7381. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7382. val = i % (tp->irq_cnt - 1);
  7383. i++;
  7384. for (; i % 8; i++) {
  7385. val <<= 4;
  7386. val |= (i % (tp->irq_cnt - 1));
  7387. }
  7388. tw32(reg, val);
  7389. reg += 4;
  7390. }
  7391. }
  7392. /* Setup the "secret" hash key. */
  7393. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7394. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7395. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7396. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7397. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7398. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7399. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7400. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7401. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7402. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7403. }
  7404. tp->rx_mode = RX_MODE_ENABLE;
  7405. if (tg3_flag(tp, 5755_PLUS))
  7406. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7407. if (tg3_flag(tp, ENABLE_RSS))
  7408. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7409. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7410. RX_MODE_RSS_IPV6_HASH_EN |
  7411. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7412. RX_MODE_RSS_IPV4_HASH_EN |
  7413. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7414. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7415. udelay(10);
  7416. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7417. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7418. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7419. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7420. udelay(10);
  7421. }
  7422. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7423. udelay(10);
  7424. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7425. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7426. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7427. /* Set drive transmission level to 1.2V */
  7428. /* only if the signal pre-emphasis bit is not set */
  7429. val = tr32(MAC_SERDES_CFG);
  7430. val &= 0xfffff000;
  7431. val |= 0x880;
  7432. tw32(MAC_SERDES_CFG, val);
  7433. }
  7434. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7435. tw32(MAC_SERDES_CFG, 0x616000);
  7436. }
  7437. /* Prevent chip from dropping frames when flow control
  7438. * is enabled.
  7439. */
  7440. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7441. val = 1;
  7442. else
  7443. val = 2;
  7444. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7445. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7446. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7447. /* Use hardware link auto-negotiation */
  7448. tg3_flag_set(tp, HW_AUTONEG);
  7449. }
  7450. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7451. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7452. u32 tmp;
  7453. tmp = tr32(SERDES_RX_CTRL);
  7454. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7455. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7456. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7457. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7458. }
  7459. if (!tg3_flag(tp, USE_PHYLIB)) {
  7460. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7461. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7462. tp->link_config.speed = tp->link_config.orig_speed;
  7463. tp->link_config.duplex = tp->link_config.orig_duplex;
  7464. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7465. }
  7466. err = tg3_setup_phy(tp, 0);
  7467. if (err)
  7468. return err;
  7469. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7470. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7471. u32 tmp;
  7472. /* Clear CRC stats. */
  7473. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7474. tg3_writephy(tp, MII_TG3_TEST1,
  7475. tmp | MII_TG3_TEST1_CRC_EN);
  7476. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7477. }
  7478. }
  7479. }
  7480. __tg3_set_rx_mode(tp->dev);
  7481. /* Initialize receive rules. */
  7482. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7483. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7484. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7485. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7486. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7487. limit = 8;
  7488. else
  7489. limit = 16;
  7490. if (tg3_flag(tp, ENABLE_ASF))
  7491. limit -= 4;
  7492. switch (limit) {
  7493. case 16:
  7494. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7495. case 15:
  7496. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7497. case 14:
  7498. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7499. case 13:
  7500. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7501. case 12:
  7502. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7503. case 11:
  7504. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7505. case 10:
  7506. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7507. case 9:
  7508. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7509. case 8:
  7510. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7511. case 7:
  7512. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7513. case 6:
  7514. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7515. case 5:
  7516. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7517. case 4:
  7518. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7519. case 3:
  7520. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7521. case 2:
  7522. case 1:
  7523. default:
  7524. break;
  7525. }
  7526. if (tg3_flag(tp, ENABLE_APE))
  7527. /* Write our heartbeat update interval to APE. */
  7528. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7529. APE_HOST_HEARTBEAT_INT_DISABLE);
  7530. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7531. return 0;
  7532. }
  7533. /* Called at device open time to get the chip ready for
  7534. * packet processing. Invoked with tp->lock held.
  7535. */
  7536. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7537. {
  7538. tg3_switch_clocks(tp);
  7539. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7540. return tg3_reset_hw(tp, reset_phy);
  7541. }
  7542. #define TG3_STAT_ADD32(PSTAT, REG) \
  7543. do { u32 __val = tr32(REG); \
  7544. (PSTAT)->low += __val; \
  7545. if ((PSTAT)->low < __val) \
  7546. (PSTAT)->high += 1; \
  7547. } while (0)
  7548. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7549. {
  7550. struct tg3_hw_stats *sp = tp->hw_stats;
  7551. if (!netif_carrier_ok(tp->dev))
  7552. return;
  7553. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7554. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7555. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7556. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7557. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7558. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7559. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7560. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7561. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7562. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7563. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7564. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7565. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7566. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7567. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7568. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7569. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7570. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7571. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7572. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7573. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7574. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7575. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7576. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7577. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7578. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7579. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7580. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7581. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7582. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7583. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7584. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7585. } else {
  7586. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7587. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7588. if (val) {
  7589. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7590. sp->rx_discards.low += val;
  7591. if (sp->rx_discards.low < val)
  7592. sp->rx_discards.high += 1;
  7593. }
  7594. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7595. }
  7596. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7597. }
  7598. static void tg3_chk_missed_msi(struct tg3 *tp)
  7599. {
  7600. u32 i;
  7601. for (i = 0; i < tp->irq_cnt; i++) {
  7602. struct tg3_napi *tnapi = &tp->napi[i];
  7603. if (tg3_has_work(tnapi)) {
  7604. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7605. tnapi->last_tx_cons == tnapi->tx_cons) {
  7606. if (tnapi->chk_msi_cnt < 1) {
  7607. tnapi->chk_msi_cnt++;
  7608. return;
  7609. }
  7610. tg3_msi(0, tnapi);
  7611. }
  7612. }
  7613. tnapi->chk_msi_cnt = 0;
  7614. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7615. tnapi->last_tx_cons = tnapi->tx_cons;
  7616. }
  7617. }
  7618. static void tg3_timer(unsigned long __opaque)
  7619. {
  7620. struct tg3 *tp = (struct tg3 *) __opaque;
  7621. if (tp->irq_sync)
  7622. goto restart_timer;
  7623. spin_lock(&tp->lock);
  7624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7625. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7626. tg3_chk_missed_msi(tp);
  7627. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7628. /* All of this garbage is because when using non-tagged
  7629. * IRQ status the mailbox/status_block protocol the chip
  7630. * uses with the cpu is race prone.
  7631. */
  7632. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7633. tw32(GRC_LOCAL_CTRL,
  7634. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7635. } else {
  7636. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7637. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7638. }
  7639. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7640. tg3_flag_set(tp, RESTART_TIMER);
  7641. spin_unlock(&tp->lock);
  7642. schedule_work(&tp->reset_task);
  7643. return;
  7644. }
  7645. }
  7646. /* This part only runs once per second. */
  7647. if (!--tp->timer_counter) {
  7648. if (tg3_flag(tp, 5705_PLUS))
  7649. tg3_periodic_fetch_stats(tp);
  7650. if (tp->setlpicnt && !--tp->setlpicnt)
  7651. tg3_phy_eee_enable(tp);
  7652. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7653. u32 mac_stat;
  7654. int phy_event;
  7655. mac_stat = tr32(MAC_STATUS);
  7656. phy_event = 0;
  7657. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7658. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7659. phy_event = 1;
  7660. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7661. phy_event = 1;
  7662. if (phy_event)
  7663. tg3_setup_phy(tp, 0);
  7664. } else if (tg3_flag(tp, POLL_SERDES)) {
  7665. u32 mac_stat = tr32(MAC_STATUS);
  7666. int need_setup = 0;
  7667. if (netif_carrier_ok(tp->dev) &&
  7668. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7669. need_setup = 1;
  7670. }
  7671. if (!netif_carrier_ok(tp->dev) &&
  7672. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7673. MAC_STATUS_SIGNAL_DET))) {
  7674. need_setup = 1;
  7675. }
  7676. if (need_setup) {
  7677. if (!tp->serdes_counter) {
  7678. tw32_f(MAC_MODE,
  7679. (tp->mac_mode &
  7680. ~MAC_MODE_PORT_MODE_MASK));
  7681. udelay(40);
  7682. tw32_f(MAC_MODE, tp->mac_mode);
  7683. udelay(40);
  7684. }
  7685. tg3_setup_phy(tp, 0);
  7686. }
  7687. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7688. tg3_flag(tp, 5780_CLASS)) {
  7689. tg3_serdes_parallel_detect(tp);
  7690. }
  7691. tp->timer_counter = tp->timer_multiplier;
  7692. }
  7693. /* Heartbeat is only sent once every 2 seconds.
  7694. *
  7695. * The heartbeat is to tell the ASF firmware that the host
  7696. * driver is still alive. In the event that the OS crashes,
  7697. * ASF needs to reset the hardware to free up the FIFO space
  7698. * that may be filled with rx packets destined for the host.
  7699. * If the FIFO is full, ASF will no longer function properly.
  7700. *
  7701. * Unintended resets have been reported on real time kernels
  7702. * where the timer doesn't run on time. Netpoll will also have
  7703. * same problem.
  7704. *
  7705. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7706. * to check the ring condition when the heartbeat is expiring
  7707. * before doing the reset. This will prevent most unintended
  7708. * resets.
  7709. */
  7710. if (!--tp->asf_counter) {
  7711. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7712. tg3_wait_for_event_ack(tp);
  7713. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7714. FWCMD_NICDRV_ALIVE3);
  7715. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7716. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7717. TG3_FW_UPDATE_TIMEOUT_SEC);
  7718. tg3_generate_fw_event(tp);
  7719. }
  7720. tp->asf_counter = tp->asf_multiplier;
  7721. }
  7722. spin_unlock(&tp->lock);
  7723. restart_timer:
  7724. tp->timer.expires = jiffies + tp->timer_offset;
  7725. add_timer(&tp->timer);
  7726. }
  7727. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7728. {
  7729. irq_handler_t fn;
  7730. unsigned long flags;
  7731. char *name;
  7732. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7733. if (tp->irq_cnt == 1)
  7734. name = tp->dev->name;
  7735. else {
  7736. name = &tnapi->irq_lbl[0];
  7737. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7738. name[IFNAMSIZ-1] = 0;
  7739. }
  7740. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7741. fn = tg3_msi;
  7742. if (tg3_flag(tp, 1SHOT_MSI))
  7743. fn = tg3_msi_1shot;
  7744. flags = 0;
  7745. } else {
  7746. fn = tg3_interrupt;
  7747. if (tg3_flag(tp, TAGGED_STATUS))
  7748. fn = tg3_interrupt_tagged;
  7749. flags = IRQF_SHARED;
  7750. }
  7751. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7752. }
  7753. static int tg3_test_interrupt(struct tg3 *tp)
  7754. {
  7755. struct tg3_napi *tnapi = &tp->napi[0];
  7756. struct net_device *dev = tp->dev;
  7757. int err, i, intr_ok = 0;
  7758. u32 val;
  7759. if (!netif_running(dev))
  7760. return -ENODEV;
  7761. tg3_disable_ints(tp);
  7762. free_irq(tnapi->irq_vec, tnapi);
  7763. /*
  7764. * Turn off MSI one shot mode. Otherwise this test has no
  7765. * observable way to know whether the interrupt was delivered.
  7766. */
  7767. if (tg3_flag(tp, 57765_PLUS)) {
  7768. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7769. tw32(MSGINT_MODE, val);
  7770. }
  7771. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7772. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7773. if (err)
  7774. return err;
  7775. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7776. tg3_enable_ints(tp);
  7777. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7778. tnapi->coal_now);
  7779. for (i = 0; i < 5; i++) {
  7780. u32 int_mbox, misc_host_ctrl;
  7781. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7782. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7783. if ((int_mbox != 0) ||
  7784. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7785. intr_ok = 1;
  7786. break;
  7787. }
  7788. if (tg3_flag(tp, 57765_PLUS) &&
  7789. tnapi->hw_status->status_tag != tnapi->last_tag)
  7790. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  7791. msleep(10);
  7792. }
  7793. tg3_disable_ints(tp);
  7794. free_irq(tnapi->irq_vec, tnapi);
  7795. err = tg3_request_irq(tp, 0);
  7796. if (err)
  7797. return err;
  7798. if (intr_ok) {
  7799. /* Reenable MSI one shot mode. */
  7800. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  7801. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7802. tw32(MSGINT_MODE, val);
  7803. }
  7804. return 0;
  7805. }
  7806. return -EIO;
  7807. }
  7808. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7809. * successfully restored
  7810. */
  7811. static int tg3_test_msi(struct tg3 *tp)
  7812. {
  7813. int err;
  7814. u16 pci_cmd;
  7815. if (!tg3_flag(tp, USING_MSI))
  7816. return 0;
  7817. /* Turn off SERR reporting in case MSI terminates with Master
  7818. * Abort.
  7819. */
  7820. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7821. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7822. pci_cmd & ~PCI_COMMAND_SERR);
  7823. err = tg3_test_interrupt(tp);
  7824. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7825. if (!err)
  7826. return 0;
  7827. /* other failures */
  7828. if (err != -EIO)
  7829. return err;
  7830. /* MSI test failed, go back to INTx mode */
  7831. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7832. "to INTx mode. Please report this failure to the PCI "
  7833. "maintainer and include system chipset information\n");
  7834. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7835. pci_disable_msi(tp->pdev);
  7836. tg3_flag_clear(tp, USING_MSI);
  7837. tp->napi[0].irq_vec = tp->pdev->irq;
  7838. err = tg3_request_irq(tp, 0);
  7839. if (err)
  7840. return err;
  7841. /* Need to reset the chip because the MSI cycle may have terminated
  7842. * with Master Abort.
  7843. */
  7844. tg3_full_lock(tp, 1);
  7845. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7846. err = tg3_init_hw(tp, 1);
  7847. tg3_full_unlock(tp);
  7848. if (err)
  7849. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7850. return err;
  7851. }
  7852. static int tg3_request_firmware(struct tg3 *tp)
  7853. {
  7854. const __be32 *fw_data;
  7855. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7856. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7857. tp->fw_needed);
  7858. return -ENOENT;
  7859. }
  7860. fw_data = (void *)tp->fw->data;
  7861. /* Firmware blob starts with version numbers, followed by
  7862. * start address and _full_ length including BSS sections
  7863. * (which must be longer than the actual data, of course
  7864. */
  7865. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7866. if (tp->fw_len < (tp->fw->size - 12)) {
  7867. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7868. tp->fw_len, tp->fw_needed);
  7869. release_firmware(tp->fw);
  7870. tp->fw = NULL;
  7871. return -EINVAL;
  7872. }
  7873. /* We no longer need firmware; we have it. */
  7874. tp->fw_needed = NULL;
  7875. return 0;
  7876. }
  7877. static bool tg3_enable_msix(struct tg3 *tp)
  7878. {
  7879. int i, rc, cpus = num_online_cpus();
  7880. struct msix_entry msix_ent[tp->irq_max];
  7881. if (cpus == 1)
  7882. /* Just fallback to the simpler MSI mode. */
  7883. return false;
  7884. /*
  7885. * We want as many rx rings enabled as there are cpus.
  7886. * The first MSIX vector only deals with link interrupts, etc,
  7887. * so we add one to the number of vectors we are requesting.
  7888. */
  7889. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7890. for (i = 0; i < tp->irq_max; i++) {
  7891. msix_ent[i].entry = i;
  7892. msix_ent[i].vector = 0;
  7893. }
  7894. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7895. if (rc < 0) {
  7896. return false;
  7897. } else if (rc != 0) {
  7898. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7899. return false;
  7900. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7901. tp->irq_cnt, rc);
  7902. tp->irq_cnt = rc;
  7903. }
  7904. for (i = 0; i < tp->irq_max; i++)
  7905. tp->napi[i].irq_vec = msix_ent[i].vector;
  7906. netif_set_real_num_tx_queues(tp->dev, 1);
  7907. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7908. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7909. pci_disable_msix(tp->pdev);
  7910. return false;
  7911. }
  7912. if (tp->irq_cnt > 1) {
  7913. tg3_flag_set(tp, ENABLE_RSS);
  7914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7915. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7916. tg3_flag_set(tp, ENABLE_TSS);
  7917. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7918. }
  7919. }
  7920. return true;
  7921. }
  7922. static void tg3_ints_init(struct tg3 *tp)
  7923. {
  7924. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7925. !tg3_flag(tp, TAGGED_STATUS)) {
  7926. /* All MSI supporting chips should support tagged
  7927. * status. Assert that this is the case.
  7928. */
  7929. netdev_warn(tp->dev,
  7930. "MSI without TAGGED_STATUS? Not using MSI\n");
  7931. goto defcfg;
  7932. }
  7933. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7934. tg3_flag_set(tp, USING_MSIX);
  7935. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7936. tg3_flag_set(tp, USING_MSI);
  7937. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7938. u32 msi_mode = tr32(MSGINT_MODE);
  7939. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7940. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7941. if (!tg3_flag(tp, 1SHOT_MSI))
  7942. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7943. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7944. }
  7945. defcfg:
  7946. if (!tg3_flag(tp, USING_MSIX)) {
  7947. tp->irq_cnt = 1;
  7948. tp->napi[0].irq_vec = tp->pdev->irq;
  7949. netif_set_real_num_tx_queues(tp->dev, 1);
  7950. netif_set_real_num_rx_queues(tp->dev, 1);
  7951. }
  7952. }
  7953. static void tg3_ints_fini(struct tg3 *tp)
  7954. {
  7955. if (tg3_flag(tp, USING_MSIX))
  7956. pci_disable_msix(tp->pdev);
  7957. else if (tg3_flag(tp, USING_MSI))
  7958. pci_disable_msi(tp->pdev);
  7959. tg3_flag_clear(tp, USING_MSI);
  7960. tg3_flag_clear(tp, USING_MSIX);
  7961. tg3_flag_clear(tp, ENABLE_RSS);
  7962. tg3_flag_clear(tp, ENABLE_TSS);
  7963. }
  7964. static int tg3_open(struct net_device *dev)
  7965. {
  7966. struct tg3 *tp = netdev_priv(dev);
  7967. int i, err;
  7968. if (tp->fw_needed) {
  7969. err = tg3_request_firmware(tp);
  7970. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7971. if (err)
  7972. return err;
  7973. } else if (err) {
  7974. netdev_warn(tp->dev, "TSO capability disabled\n");
  7975. tg3_flag_clear(tp, TSO_CAPABLE);
  7976. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7977. netdev_notice(tp->dev, "TSO capability restored\n");
  7978. tg3_flag_set(tp, TSO_CAPABLE);
  7979. }
  7980. }
  7981. netif_carrier_off(tp->dev);
  7982. err = tg3_power_up(tp);
  7983. if (err)
  7984. return err;
  7985. tg3_full_lock(tp, 0);
  7986. tg3_disable_ints(tp);
  7987. tg3_flag_clear(tp, INIT_COMPLETE);
  7988. tg3_full_unlock(tp);
  7989. /*
  7990. * Setup interrupts first so we know how
  7991. * many NAPI resources to allocate
  7992. */
  7993. tg3_ints_init(tp);
  7994. /* The placement of this call is tied
  7995. * to the setup and use of Host TX descriptors.
  7996. */
  7997. err = tg3_alloc_consistent(tp);
  7998. if (err)
  7999. goto err_out1;
  8000. tg3_napi_init(tp);
  8001. tg3_napi_enable(tp);
  8002. for (i = 0; i < tp->irq_cnt; i++) {
  8003. struct tg3_napi *tnapi = &tp->napi[i];
  8004. err = tg3_request_irq(tp, i);
  8005. if (err) {
  8006. for (i--; i >= 0; i--)
  8007. free_irq(tnapi->irq_vec, tnapi);
  8008. break;
  8009. }
  8010. }
  8011. if (err)
  8012. goto err_out2;
  8013. tg3_full_lock(tp, 0);
  8014. err = tg3_init_hw(tp, 1);
  8015. if (err) {
  8016. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8017. tg3_free_rings(tp);
  8018. } else {
  8019. if (tg3_flag(tp, TAGGED_STATUS) &&
  8020. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8021. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
  8022. tp->timer_offset = HZ;
  8023. else
  8024. tp->timer_offset = HZ / 10;
  8025. BUG_ON(tp->timer_offset > HZ);
  8026. tp->timer_counter = tp->timer_multiplier =
  8027. (HZ / tp->timer_offset);
  8028. tp->asf_counter = tp->asf_multiplier =
  8029. ((HZ / tp->timer_offset) * 2);
  8030. init_timer(&tp->timer);
  8031. tp->timer.expires = jiffies + tp->timer_offset;
  8032. tp->timer.data = (unsigned long) tp;
  8033. tp->timer.function = tg3_timer;
  8034. }
  8035. tg3_full_unlock(tp);
  8036. if (err)
  8037. goto err_out3;
  8038. if (tg3_flag(tp, USING_MSI)) {
  8039. err = tg3_test_msi(tp);
  8040. if (err) {
  8041. tg3_full_lock(tp, 0);
  8042. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8043. tg3_free_rings(tp);
  8044. tg3_full_unlock(tp);
  8045. goto err_out2;
  8046. }
  8047. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8048. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8049. tw32(PCIE_TRANSACTION_CFG,
  8050. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8051. }
  8052. }
  8053. tg3_phy_start(tp);
  8054. tg3_full_lock(tp, 0);
  8055. add_timer(&tp->timer);
  8056. tg3_flag_set(tp, INIT_COMPLETE);
  8057. tg3_enable_ints(tp);
  8058. tg3_full_unlock(tp);
  8059. netif_tx_start_all_queues(dev);
  8060. /*
  8061. * Reset loopback feature if it was turned on while the device was down
  8062. * make sure that it's installed properly now.
  8063. */
  8064. if (dev->features & NETIF_F_LOOPBACK)
  8065. tg3_set_loopback(dev, dev->features);
  8066. return 0;
  8067. err_out3:
  8068. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8069. struct tg3_napi *tnapi = &tp->napi[i];
  8070. free_irq(tnapi->irq_vec, tnapi);
  8071. }
  8072. err_out2:
  8073. tg3_napi_disable(tp);
  8074. tg3_napi_fini(tp);
  8075. tg3_free_consistent(tp);
  8076. err_out1:
  8077. tg3_ints_fini(tp);
  8078. tg3_frob_aux_power(tp, false);
  8079. pci_set_power_state(tp->pdev, PCI_D3hot);
  8080. return err;
  8081. }
  8082. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  8083. struct rtnl_link_stats64 *);
  8084. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  8085. static int tg3_close(struct net_device *dev)
  8086. {
  8087. int i;
  8088. struct tg3 *tp = netdev_priv(dev);
  8089. tg3_napi_disable(tp);
  8090. cancel_work_sync(&tp->reset_task);
  8091. netif_tx_stop_all_queues(dev);
  8092. del_timer_sync(&tp->timer);
  8093. tg3_phy_stop(tp);
  8094. tg3_full_lock(tp, 1);
  8095. tg3_disable_ints(tp);
  8096. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8097. tg3_free_rings(tp);
  8098. tg3_flag_clear(tp, INIT_COMPLETE);
  8099. tg3_full_unlock(tp);
  8100. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8101. struct tg3_napi *tnapi = &tp->napi[i];
  8102. free_irq(tnapi->irq_vec, tnapi);
  8103. }
  8104. tg3_ints_fini(tp);
  8105. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  8106. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  8107. sizeof(tp->estats_prev));
  8108. tg3_napi_fini(tp);
  8109. tg3_free_consistent(tp);
  8110. tg3_power_down(tp);
  8111. netif_carrier_off(tp->dev);
  8112. return 0;
  8113. }
  8114. static inline u64 get_stat64(tg3_stat64_t *val)
  8115. {
  8116. return ((u64)val->high << 32) | ((u64)val->low);
  8117. }
  8118. static u64 calc_crc_errors(struct tg3 *tp)
  8119. {
  8120. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8121. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8122. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8124. u32 val;
  8125. spin_lock_bh(&tp->lock);
  8126. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8127. tg3_writephy(tp, MII_TG3_TEST1,
  8128. val | MII_TG3_TEST1_CRC_EN);
  8129. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8130. } else
  8131. val = 0;
  8132. spin_unlock_bh(&tp->lock);
  8133. tp->phy_crc_errors += val;
  8134. return tp->phy_crc_errors;
  8135. }
  8136. return get_stat64(&hw_stats->rx_fcs_errors);
  8137. }
  8138. #define ESTAT_ADD(member) \
  8139. estats->member = old_estats->member + \
  8140. get_stat64(&hw_stats->member)
  8141. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  8142. {
  8143. struct tg3_ethtool_stats *estats = &tp->estats;
  8144. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8145. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8146. if (!hw_stats)
  8147. return old_estats;
  8148. ESTAT_ADD(rx_octets);
  8149. ESTAT_ADD(rx_fragments);
  8150. ESTAT_ADD(rx_ucast_packets);
  8151. ESTAT_ADD(rx_mcast_packets);
  8152. ESTAT_ADD(rx_bcast_packets);
  8153. ESTAT_ADD(rx_fcs_errors);
  8154. ESTAT_ADD(rx_align_errors);
  8155. ESTAT_ADD(rx_xon_pause_rcvd);
  8156. ESTAT_ADD(rx_xoff_pause_rcvd);
  8157. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8158. ESTAT_ADD(rx_xoff_entered);
  8159. ESTAT_ADD(rx_frame_too_long_errors);
  8160. ESTAT_ADD(rx_jabbers);
  8161. ESTAT_ADD(rx_undersize_packets);
  8162. ESTAT_ADD(rx_in_length_errors);
  8163. ESTAT_ADD(rx_out_length_errors);
  8164. ESTAT_ADD(rx_64_or_less_octet_packets);
  8165. ESTAT_ADD(rx_65_to_127_octet_packets);
  8166. ESTAT_ADD(rx_128_to_255_octet_packets);
  8167. ESTAT_ADD(rx_256_to_511_octet_packets);
  8168. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8169. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8170. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8171. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8172. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8173. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8174. ESTAT_ADD(tx_octets);
  8175. ESTAT_ADD(tx_collisions);
  8176. ESTAT_ADD(tx_xon_sent);
  8177. ESTAT_ADD(tx_xoff_sent);
  8178. ESTAT_ADD(tx_flow_control);
  8179. ESTAT_ADD(tx_mac_errors);
  8180. ESTAT_ADD(tx_single_collisions);
  8181. ESTAT_ADD(tx_mult_collisions);
  8182. ESTAT_ADD(tx_deferred);
  8183. ESTAT_ADD(tx_excessive_collisions);
  8184. ESTAT_ADD(tx_late_collisions);
  8185. ESTAT_ADD(tx_collide_2times);
  8186. ESTAT_ADD(tx_collide_3times);
  8187. ESTAT_ADD(tx_collide_4times);
  8188. ESTAT_ADD(tx_collide_5times);
  8189. ESTAT_ADD(tx_collide_6times);
  8190. ESTAT_ADD(tx_collide_7times);
  8191. ESTAT_ADD(tx_collide_8times);
  8192. ESTAT_ADD(tx_collide_9times);
  8193. ESTAT_ADD(tx_collide_10times);
  8194. ESTAT_ADD(tx_collide_11times);
  8195. ESTAT_ADD(tx_collide_12times);
  8196. ESTAT_ADD(tx_collide_13times);
  8197. ESTAT_ADD(tx_collide_14times);
  8198. ESTAT_ADD(tx_collide_15times);
  8199. ESTAT_ADD(tx_ucast_packets);
  8200. ESTAT_ADD(tx_mcast_packets);
  8201. ESTAT_ADD(tx_bcast_packets);
  8202. ESTAT_ADD(tx_carrier_sense_errors);
  8203. ESTAT_ADD(tx_discards);
  8204. ESTAT_ADD(tx_errors);
  8205. ESTAT_ADD(dma_writeq_full);
  8206. ESTAT_ADD(dma_write_prioq_full);
  8207. ESTAT_ADD(rxbds_empty);
  8208. ESTAT_ADD(rx_discards);
  8209. ESTAT_ADD(rx_errors);
  8210. ESTAT_ADD(rx_threshold_hit);
  8211. ESTAT_ADD(dma_readq_full);
  8212. ESTAT_ADD(dma_read_prioq_full);
  8213. ESTAT_ADD(tx_comp_queue_full);
  8214. ESTAT_ADD(ring_set_send_prod_index);
  8215. ESTAT_ADD(ring_status_update);
  8216. ESTAT_ADD(nic_irqs);
  8217. ESTAT_ADD(nic_avoided_irqs);
  8218. ESTAT_ADD(nic_tx_threshold_hit);
  8219. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8220. return estats;
  8221. }
  8222. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8223. struct rtnl_link_stats64 *stats)
  8224. {
  8225. struct tg3 *tp = netdev_priv(dev);
  8226. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8227. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8228. if (!hw_stats)
  8229. return old_stats;
  8230. stats->rx_packets = old_stats->rx_packets +
  8231. get_stat64(&hw_stats->rx_ucast_packets) +
  8232. get_stat64(&hw_stats->rx_mcast_packets) +
  8233. get_stat64(&hw_stats->rx_bcast_packets);
  8234. stats->tx_packets = old_stats->tx_packets +
  8235. get_stat64(&hw_stats->tx_ucast_packets) +
  8236. get_stat64(&hw_stats->tx_mcast_packets) +
  8237. get_stat64(&hw_stats->tx_bcast_packets);
  8238. stats->rx_bytes = old_stats->rx_bytes +
  8239. get_stat64(&hw_stats->rx_octets);
  8240. stats->tx_bytes = old_stats->tx_bytes +
  8241. get_stat64(&hw_stats->tx_octets);
  8242. stats->rx_errors = old_stats->rx_errors +
  8243. get_stat64(&hw_stats->rx_errors);
  8244. stats->tx_errors = old_stats->tx_errors +
  8245. get_stat64(&hw_stats->tx_errors) +
  8246. get_stat64(&hw_stats->tx_mac_errors) +
  8247. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8248. get_stat64(&hw_stats->tx_discards);
  8249. stats->multicast = old_stats->multicast +
  8250. get_stat64(&hw_stats->rx_mcast_packets);
  8251. stats->collisions = old_stats->collisions +
  8252. get_stat64(&hw_stats->tx_collisions);
  8253. stats->rx_length_errors = old_stats->rx_length_errors +
  8254. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8255. get_stat64(&hw_stats->rx_undersize_packets);
  8256. stats->rx_over_errors = old_stats->rx_over_errors +
  8257. get_stat64(&hw_stats->rxbds_empty);
  8258. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8259. get_stat64(&hw_stats->rx_align_errors);
  8260. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8261. get_stat64(&hw_stats->tx_discards);
  8262. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8263. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8264. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8265. calc_crc_errors(tp);
  8266. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8267. get_stat64(&hw_stats->rx_discards);
  8268. stats->rx_dropped = tp->rx_dropped;
  8269. return stats;
  8270. }
  8271. static inline u32 calc_crc(unsigned char *buf, int len)
  8272. {
  8273. u32 reg;
  8274. u32 tmp;
  8275. int j, k;
  8276. reg = 0xffffffff;
  8277. for (j = 0; j < len; j++) {
  8278. reg ^= buf[j];
  8279. for (k = 0; k < 8; k++) {
  8280. tmp = reg & 0x01;
  8281. reg >>= 1;
  8282. if (tmp)
  8283. reg ^= 0xedb88320;
  8284. }
  8285. }
  8286. return ~reg;
  8287. }
  8288. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8289. {
  8290. /* accept or reject all multicast frames */
  8291. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8292. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8293. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8294. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8295. }
  8296. static void __tg3_set_rx_mode(struct net_device *dev)
  8297. {
  8298. struct tg3 *tp = netdev_priv(dev);
  8299. u32 rx_mode;
  8300. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8301. RX_MODE_KEEP_VLAN_TAG);
  8302. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8303. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8304. * flag clear.
  8305. */
  8306. if (!tg3_flag(tp, ENABLE_ASF))
  8307. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8308. #endif
  8309. if (dev->flags & IFF_PROMISC) {
  8310. /* Promiscuous mode. */
  8311. rx_mode |= RX_MODE_PROMISC;
  8312. } else if (dev->flags & IFF_ALLMULTI) {
  8313. /* Accept all multicast. */
  8314. tg3_set_multi(tp, 1);
  8315. } else if (netdev_mc_empty(dev)) {
  8316. /* Reject all multicast. */
  8317. tg3_set_multi(tp, 0);
  8318. } else {
  8319. /* Accept one or more multicast(s). */
  8320. struct netdev_hw_addr *ha;
  8321. u32 mc_filter[4] = { 0, };
  8322. u32 regidx;
  8323. u32 bit;
  8324. u32 crc;
  8325. netdev_for_each_mc_addr(ha, dev) {
  8326. crc = calc_crc(ha->addr, ETH_ALEN);
  8327. bit = ~crc & 0x7f;
  8328. regidx = (bit & 0x60) >> 5;
  8329. bit &= 0x1f;
  8330. mc_filter[regidx] |= (1 << bit);
  8331. }
  8332. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8333. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8334. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8335. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8336. }
  8337. if (rx_mode != tp->rx_mode) {
  8338. tp->rx_mode = rx_mode;
  8339. tw32_f(MAC_RX_MODE, rx_mode);
  8340. udelay(10);
  8341. }
  8342. }
  8343. static void tg3_set_rx_mode(struct net_device *dev)
  8344. {
  8345. struct tg3 *tp = netdev_priv(dev);
  8346. if (!netif_running(dev))
  8347. return;
  8348. tg3_full_lock(tp, 0);
  8349. __tg3_set_rx_mode(dev);
  8350. tg3_full_unlock(tp);
  8351. }
  8352. static int tg3_get_regs_len(struct net_device *dev)
  8353. {
  8354. return TG3_REG_BLK_SIZE;
  8355. }
  8356. static void tg3_get_regs(struct net_device *dev,
  8357. struct ethtool_regs *regs, void *_p)
  8358. {
  8359. struct tg3 *tp = netdev_priv(dev);
  8360. regs->version = 0;
  8361. memset(_p, 0, TG3_REG_BLK_SIZE);
  8362. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8363. return;
  8364. tg3_full_lock(tp, 0);
  8365. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8366. tg3_full_unlock(tp);
  8367. }
  8368. static int tg3_get_eeprom_len(struct net_device *dev)
  8369. {
  8370. struct tg3 *tp = netdev_priv(dev);
  8371. return tp->nvram_size;
  8372. }
  8373. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8374. {
  8375. struct tg3 *tp = netdev_priv(dev);
  8376. int ret;
  8377. u8 *pd;
  8378. u32 i, offset, len, b_offset, b_count;
  8379. __be32 val;
  8380. if (tg3_flag(tp, NO_NVRAM))
  8381. return -EINVAL;
  8382. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8383. return -EAGAIN;
  8384. offset = eeprom->offset;
  8385. len = eeprom->len;
  8386. eeprom->len = 0;
  8387. eeprom->magic = TG3_EEPROM_MAGIC;
  8388. if (offset & 3) {
  8389. /* adjustments to start on required 4 byte boundary */
  8390. b_offset = offset & 3;
  8391. b_count = 4 - b_offset;
  8392. if (b_count > len) {
  8393. /* i.e. offset=1 len=2 */
  8394. b_count = len;
  8395. }
  8396. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8397. if (ret)
  8398. return ret;
  8399. memcpy(data, ((char *)&val) + b_offset, b_count);
  8400. len -= b_count;
  8401. offset += b_count;
  8402. eeprom->len += b_count;
  8403. }
  8404. /* read bytes up to the last 4 byte boundary */
  8405. pd = &data[eeprom->len];
  8406. for (i = 0; i < (len - (len & 3)); i += 4) {
  8407. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8408. if (ret) {
  8409. eeprom->len += i;
  8410. return ret;
  8411. }
  8412. memcpy(pd + i, &val, 4);
  8413. }
  8414. eeprom->len += i;
  8415. if (len & 3) {
  8416. /* read last bytes not ending on 4 byte boundary */
  8417. pd = &data[eeprom->len];
  8418. b_count = len & 3;
  8419. b_offset = offset + len - b_count;
  8420. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8421. if (ret)
  8422. return ret;
  8423. memcpy(pd, &val, b_count);
  8424. eeprom->len += b_count;
  8425. }
  8426. return 0;
  8427. }
  8428. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8429. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8430. {
  8431. struct tg3 *tp = netdev_priv(dev);
  8432. int ret;
  8433. u32 offset, len, b_offset, odd_len;
  8434. u8 *buf;
  8435. __be32 start, end;
  8436. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8437. return -EAGAIN;
  8438. if (tg3_flag(tp, NO_NVRAM) ||
  8439. eeprom->magic != TG3_EEPROM_MAGIC)
  8440. return -EINVAL;
  8441. offset = eeprom->offset;
  8442. len = eeprom->len;
  8443. if ((b_offset = (offset & 3))) {
  8444. /* adjustments to start on required 4 byte boundary */
  8445. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8446. if (ret)
  8447. return ret;
  8448. len += b_offset;
  8449. offset &= ~3;
  8450. if (len < 4)
  8451. len = 4;
  8452. }
  8453. odd_len = 0;
  8454. if (len & 3) {
  8455. /* adjustments to end on required 4 byte boundary */
  8456. odd_len = 1;
  8457. len = (len + 3) & ~3;
  8458. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8459. if (ret)
  8460. return ret;
  8461. }
  8462. buf = data;
  8463. if (b_offset || odd_len) {
  8464. buf = kmalloc(len, GFP_KERNEL);
  8465. if (!buf)
  8466. return -ENOMEM;
  8467. if (b_offset)
  8468. memcpy(buf, &start, 4);
  8469. if (odd_len)
  8470. memcpy(buf+len-4, &end, 4);
  8471. memcpy(buf + b_offset, data, eeprom->len);
  8472. }
  8473. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8474. if (buf != data)
  8475. kfree(buf);
  8476. return ret;
  8477. }
  8478. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8479. {
  8480. struct tg3 *tp = netdev_priv(dev);
  8481. if (tg3_flag(tp, USE_PHYLIB)) {
  8482. struct phy_device *phydev;
  8483. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8484. return -EAGAIN;
  8485. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8486. return phy_ethtool_gset(phydev, cmd);
  8487. }
  8488. cmd->supported = (SUPPORTED_Autoneg);
  8489. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8490. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8491. SUPPORTED_1000baseT_Full);
  8492. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8493. cmd->supported |= (SUPPORTED_100baseT_Half |
  8494. SUPPORTED_100baseT_Full |
  8495. SUPPORTED_10baseT_Half |
  8496. SUPPORTED_10baseT_Full |
  8497. SUPPORTED_TP);
  8498. cmd->port = PORT_TP;
  8499. } else {
  8500. cmd->supported |= SUPPORTED_FIBRE;
  8501. cmd->port = PORT_FIBRE;
  8502. }
  8503. cmd->advertising = tp->link_config.advertising;
  8504. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8505. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8506. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8507. cmd->advertising |= ADVERTISED_Pause;
  8508. } else {
  8509. cmd->advertising |= ADVERTISED_Pause |
  8510. ADVERTISED_Asym_Pause;
  8511. }
  8512. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8513. cmd->advertising |= ADVERTISED_Asym_Pause;
  8514. }
  8515. }
  8516. if (netif_running(dev)) {
  8517. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8518. cmd->duplex = tp->link_config.active_duplex;
  8519. } else {
  8520. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8521. cmd->duplex = DUPLEX_INVALID;
  8522. }
  8523. cmd->phy_address = tp->phy_addr;
  8524. cmd->transceiver = XCVR_INTERNAL;
  8525. cmd->autoneg = tp->link_config.autoneg;
  8526. cmd->maxtxpkt = 0;
  8527. cmd->maxrxpkt = 0;
  8528. return 0;
  8529. }
  8530. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8531. {
  8532. struct tg3 *tp = netdev_priv(dev);
  8533. u32 speed = ethtool_cmd_speed(cmd);
  8534. if (tg3_flag(tp, USE_PHYLIB)) {
  8535. struct phy_device *phydev;
  8536. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8537. return -EAGAIN;
  8538. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8539. return phy_ethtool_sset(phydev, cmd);
  8540. }
  8541. if (cmd->autoneg != AUTONEG_ENABLE &&
  8542. cmd->autoneg != AUTONEG_DISABLE)
  8543. return -EINVAL;
  8544. if (cmd->autoneg == AUTONEG_DISABLE &&
  8545. cmd->duplex != DUPLEX_FULL &&
  8546. cmd->duplex != DUPLEX_HALF)
  8547. return -EINVAL;
  8548. if (cmd->autoneg == AUTONEG_ENABLE) {
  8549. u32 mask = ADVERTISED_Autoneg |
  8550. ADVERTISED_Pause |
  8551. ADVERTISED_Asym_Pause;
  8552. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8553. mask |= ADVERTISED_1000baseT_Half |
  8554. ADVERTISED_1000baseT_Full;
  8555. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8556. mask |= ADVERTISED_100baseT_Half |
  8557. ADVERTISED_100baseT_Full |
  8558. ADVERTISED_10baseT_Half |
  8559. ADVERTISED_10baseT_Full |
  8560. ADVERTISED_TP;
  8561. else
  8562. mask |= ADVERTISED_FIBRE;
  8563. if (cmd->advertising & ~mask)
  8564. return -EINVAL;
  8565. mask &= (ADVERTISED_1000baseT_Half |
  8566. ADVERTISED_1000baseT_Full |
  8567. ADVERTISED_100baseT_Half |
  8568. ADVERTISED_100baseT_Full |
  8569. ADVERTISED_10baseT_Half |
  8570. ADVERTISED_10baseT_Full);
  8571. cmd->advertising &= mask;
  8572. } else {
  8573. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8574. if (speed != SPEED_1000)
  8575. return -EINVAL;
  8576. if (cmd->duplex != DUPLEX_FULL)
  8577. return -EINVAL;
  8578. } else {
  8579. if (speed != SPEED_100 &&
  8580. speed != SPEED_10)
  8581. return -EINVAL;
  8582. }
  8583. }
  8584. tg3_full_lock(tp, 0);
  8585. tp->link_config.autoneg = cmd->autoneg;
  8586. if (cmd->autoneg == AUTONEG_ENABLE) {
  8587. tp->link_config.advertising = (cmd->advertising |
  8588. ADVERTISED_Autoneg);
  8589. tp->link_config.speed = SPEED_INVALID;
  8590. tp->link_config.duplex = DUPLEX_INVALID;
  8591. } else {
  8592. tp->link_config.advertising = 0;
  8593. tp->link_config.speed = speed;
  8594. tp->link_config.duplex = cmd->duplex;
  8595. }
  8596. tp->link_config.orig_speed = tp->link_config.speed;
  8597. tp->link_config.orig_duplex = tp->link_config.duplex;
  8598. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8599. if (netif_running(dev))
  8600. tg3_setup_phy(tp, 1);
  8601. tg3_full_unlock(tp);
  8602. return 0;
  8603. }
  8604. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8605. {
  8606. struct tg3 *tp = netdev_priv(dev);
  8607. strcpy(info->driver, DRV_MODULE_NAME);
  8608. strcpy(info->version, DRV_MODULE_VERSION);
  8609. strcpy(info->fw_version, tp->fw_ver);
  8610. strcpy(info->bus_info, pci_name(tp->pdev));
  8611. }
  8612. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8613. {
  8614. struct tg3 *tp = netdev_priv(dev);
  8615. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8616. wol->supported = WAKE_MAGIC;
  8617. else
  8618. wol->supported = 0;
  8619. wol->wolopts = 0;
  8620. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8621. wol->wolopts = WAKE_MAGIC;
  8622. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8623. }
  8624. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8625. {
  8626. struct tg3 *tp = netdev_priv(dev);
  8627. struct device *dp = &tp->pdev->dev;
  8628. if (wol->wolopts & ~WAKE_MAGIC)
  8629. return -EINVAL;
  8630. if ((wol->wolopts & WAKE_MAGIC) &&
  8631. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8632. return -EINVAL;
  8633. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8634. spin_lock_bh(&tp->lock);
  8635. if (device_may_wakeup(dp))
  8636. tg3_flag_set(tp, WOL_ENABLE);
  8637. else
  8638. tg3_flag_clear(tp, WOL_ENABLE);
  8639. spin_unlock_bh(&tp->lock);
  8640. return 0;
  8641. }
  8642. static u32 tg3_get_msglevel(struct net_device *dev)
  8643. {
  8644. struct tg3 *tp = netdev_priv(dev);
  8645. return tp->msg_enable;
  8646. }
  8647. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8648. {
  8649. struct tg3 *tp = netdev_priv(dev);
  8650. tp->msg_enable = value;
  8651. }
  8652. static int tg3_nway_reset(struct net_device *dev)
  8653. {
  8654. struct tg3 *tp = netdev_priv(dev);
  8655. int r;
  8656. if (!netif_running(dev))
  8657. return -EAGAIN;
  8658. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8659. return -EINVAL;
  8660. if (tg3_flag(tp, USE_PHYLIB)) {
  8661. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8662. return -EAGAIN;
  8663. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8664. } else {
  8665. u32 bmcr;
  8666. spin_lock_bh(&tp->lock);
  8667. r = -EINVAL;
  8668. tg3_readphy(tp, MII_BMCR, &bmcr);
  8669. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8670. ((bmcr & BMCR_ANENABLE) ||
  8671. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8672. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8673. BMCR_ANENABLE);
  8674. r = 0;
  8675. }
  8676. spin_unlock_bh(&tp->lock);
  8677. }
  8678. return r;
  8679. }
  8680. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8681. {
  8682. struct tg3 *tp = netdev_priv(dev);
  8683. ering->rx_max_pending = tp->rx_std_ring_mask;
  8684. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8685. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8686. else
  8687. ering->rx_jumbo_max_pending = 0;
  8688. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8689. ering->rx_pending = tp->rx_pending;
  8690. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8691. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8692. else
  8693. ering->rx_jumbo_pending = 0;
  8694. ering->tx_pending = tp->napi[0].tx_pending;
  8695. }
  8696. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8697. {
  8698. struct tg3 *tp = netdev_priv(dev);
  8699. int i, irq_sync = 0, err = 0;
  8700. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8701. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8702. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8703. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8704. (tg3_flag(tp, TSO_BUG) &&
  8705. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8706. return -EINVAL;
  8707. if (netif_running(dev)) {
  8708. tg3_phy_stop(tp);
  8709. tg3_netif_stop(tp);
  8710. irq_sync = 1;
  8711. }
  8712. tg3_full_lock(tp, irq_sync);
  8713. tp->rx_pending = ering->rx_pending;
  8714. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8715. tp->rx_pending > 63)
  8716. tp->rx_pending = 63;
  8717. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8718. for (i = 0; i < tp->irq_max; i++)
  8719. tp->napi[i].tx_pending = ering->tx_pending;
  8720. if (netif_running(dev)) {
  8721. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8722. err = tg3_restart_hw(tp, 1);
  8723. if (!err)
  8724. tg3_netif_start(tp);
  8725. }
  8726. tg3_full_unlock(tp);
  8727. if (irq_sync && !err)
  8728. tg3_phy_start(tp);
  8729. return err;
  8730. }
  8731. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8732. {
  8733. struct tg3 *tp = netdev_priv(dev);
  8734. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8735. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8736. epause->rx_pause = 1;
  8737. else
  8738. epause->rx_pause = 0;
  8739. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8740. epause->tx_pause = 1;
  8741. else
  8742. epause->tx_pause = 0;
  8743. }
  8744. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8745. {
  8746. struct tg3 *tp = netdev_priv(dev);
  8747. int err = 0;
  8748. if (tg3_flag(tp, USE_PHYLIB)) {
  8749. u32 newadv;
  8750. struct phy_device *phydev;
  8751. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8752. if (!(phydev->supported & SUPPORTED_Pause) ||
  8753. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8754. (epause->rx_pause != epause->tx_pause)))
  8755. return -EINVAL;
  8756. tp->link_config.flowctrl = 0;
  8757. if (epause->rx_pause) {
  8758. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8759. if (epause->tx_pause) {
  8760. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8761. newadv = ADVERTISED_Pause;
  8762. } else
  8763. newadv = ADVERTISED_Pause |
  8764. ADVERTISED_Asym_Pause;
  8765. } else if (epause->tx_pause) {
  8766. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8767. newadv = ADVERTISED_Asym_Pause;
  8768. } else
  8769. newadv = 0;
  8770. if (epause->autoneg)
  8771. tg3_flag_set(tp, PAUSE_AUTONEG);
  8772. else
  8773. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8774. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8775. u32 oldadv = phydev->advertising &
  8776. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8777. if (oldadv != newadv) {
  8778. phydev->advertising &=
  8779. ~(ADVERTISED_Pause |
  8780. ADVERTISED_Asym_Pause);
  8781. phydev->advertising |= newadv;
  8782. if (phydev->autoneg) {
  8783. /*
  8784. * Always renegotiate the link to
  8785. * inform our link partner of our
  8786. * flow control settings, even if the
  8787. * flow control is forced. Let
  8788. * tg3_adjust_link() do the final
  8789. * flow control setup.
  8790. */
  8791. return phy_start_aneg(phydev);
  8792. }
  8793. }
  8794. if (!epause->autoneg)
  8795. tg3_setup_flow_control(tp, 0, 0);
  8796. } else {
  8797. tp->link_config.orig_advertising &=
  8798. ~(ADVERTISED_Pause |
  8799. ADVERTISED_Asym_Pause);
  8800. tp->link_config.orig_advertising |= newadv;
  8801. }
  8802. } else {
  8803. int irq_sync = 0;
  8804. if (netif_running(dev)) {
  8805. tg3_netif_stop(tp);
  8806. irq_sync = 1;
  8807. }
  8808. tg3_full_lock(tp, irq_sync);
  8809. if (epause->autoneg)
  8810. tg3_flag_set(tp, PAUSE_AUTONEG);
  8811. else
  8812. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8813. if (epause->rx_pause)
  8814. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8815. else
  8816. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8817. if (epause->tx_pause)
  8818. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8819. else
  8820. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8821. if (netif_running(dev)) {
  8822. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8823. err = tg3_restart_hw(tp, 1);
  8824. if (!err)
  8825. tg3_netif_start(tp);
  8826. }
  8827. tg3_full_unlock(tp);
  8828. }
  8829. return err;
  8830. }
  8831. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8832. {
  8833. switch (sset) {
  8834. case ETH_SS_TEST:
  8835. return TG3_NUM_TEST;
  8836. case ETH_SS_STATS:
  8837. return TG3_NUM_STATS;
  8838. default:
  8839. return -EOPNOTSUPP;
  8840. }
  8841. }
  8842. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8843. {
  8844. switch (stringset) {
  8845. case ETH_SS_STATS:
  8846. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8847. break;
  8848. case ETH_SS_TEST:
  8849. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8850. break;
  8851. default:
  8852. WARN_ON(1); /* we need a WARN() */
  8853. break;
  8854. }
  8855. }
  8856. static int tg3_set_phys_id(struct net_device *dev,
  8857. enum ethtool_phys_id_state state)
  8858. {
  8859. struct tg3 *tp = netdev_priv(dev);
  8860. if (!netif_running(tp->dev))
  8861. return -EAGAIN;
  8862. switch (state) {
  8863. case ETHTOOL_ID_ACTIVE:
  8864. return 1; /* cycle on/off once per second */
  8865. case ETHTOOL_ID_ON:
  8866. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8867. LED_CTRL_1000MBPS_ON |
  8868. LED_CTRL_100MBPS_ON |
  8869. LED_CTRL_10MBPS_ON |
  8870. LED_CTRL_TRAFFIC_OVERRIDE |
  8871. LED_CTRL_TRAFFIC_BLINK |
  8872. LED_CTRL_TRAFFIC_LED);
  8873. break;
  8874. case ETHTOOL_ID_OFF:
  8875. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8876. LED_CTRL_TRAFFIC_OVERRIDE);
  8877. break;
  8878. case ETHTOOL_ID_INACTIVE:
  8879. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8880. break;
  8881. }
  8882. return 0;
  8883. }
  8884. static void tg3_get_ethtool_stats(struct net_device *dev,
  8885. struct ethtool_stats *estats, u64 *tmp_stats)
  8886. {
  8887. struct tg3 *tp = netdev_priv(dev);
  8888. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8889. }
  8890. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  8891. {
  8892. int i;
  8893. __be32 *buf;
  8894. u32 offset = 0, len = 0;
  8895. u32 magic, val;
  8896. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8897. return NULL;
  8898. if (magic == TG3_EEPROM_MAGIC) {
  8899. for (offset = TG3_NVM_DIR_START;
  8900. offset < TG3_NVM_DIR_END;
  8901. offset += TG3_NVM_DIRENT_SIZE) {
  8902. if (tg3_nvram_read(tp, offset, &val))
  8903. return NULL;
  8904. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8905. TG3_NVM_DIRTYPE_EXTVPD)
  8906. break;
  8907. }
  8908. if (offset != TG3_NVM_DIR_END) {
  8909. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8910. if (tg3_nvram_read(tp, offset + 4, &offset))
  8911. return NULL;
  8912. offset = tg3_nvram_logical_addr(tp, offset);
  8913. }
  8914. }
  8915. if (!offset || !len) {
  8916. offset = TG3_NVM_VPD_OFF;
  8917. len = TG3_NVM_VPD_LEN;
  8918. }
  8919. buf = kmalloc(len, GFP_KERNEL);
  8920. if (buf == NULL)
  8921. return NULL;
  8922. if (magic == TG3_EEPROM_MAGIC) {
  8923. for (i = 0; i < len; i += 4) {
  8924. /* The data is in little-endian format in NVRAM.
  8925. * Use the big-endian read routines to preserve
  8926. * the byte order as it exists in NVRAM.
  8927. */
  8928. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8929. goto error;
  8930. }
  8931. } else {
  8932. u8 *ptr;
  8933. ssize_t cnt;
  8934. unsigned int pos = 0;
  8935. ptr = (u8 *)&buf[0];
  8936. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8937. cnt = pci_read_vpd(tp->pdev, pos,
  8938. len - pos, ptr);
  8939. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8940. cnt = 0;
  8941. else if (cnt < 0)
  8942. goto error;
  8943. }
  8944. if (pos != len)
  8945. goto error;
  8946. }
  8947. *vpdlen = len;
  8948. return buf;
  8949. error:
  8950. kfree(buf);
  8951. return NULL;
  8952. }
  8953. #define NVRAM_TEST_SIZE 0x100
  8954. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8955. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8956. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8957. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  8958. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  8959. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  8960. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8961. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8962. static int tg3_test_nvram(struct tg3 *tp)
  8963. {
  8964. u32 csum, magic, len;
  8965. __be32 *buf;
  8966. int i, j, k, err = 0, size;
  8967. if (tg3_flag(tp, NO_NVRAM))
  8968. return 0;
  8969. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8970. return -EIO;
  8971. if (magic == TG3_EEPROM_MAGIC)
  8972. size = NVRAM_TEST_SIZE;
  8973. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8974. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8975. TG3_EEPROM_SB_FORMAT_1) {
  8976. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8977. case TG3_EEPROM_SB_REVISION_0:
  8978. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8979. break;
  8980. case TG3_EEPROM_SB_REVISION_2:
  8981. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8982. break;
  8983. case TG3_EEPROM_SB_REVISION_3:
  8984. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8985. break;
  8986. case TG3_EEPROM_SB_REVISION_4:
  8987. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  8988. break;
  8989. case TG3_EEPROM_SB_REVISION_5:
  8990. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  8991. break;
  8992. case TG3_EEPROM_SB_REVISION_6:
  8993. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  8994. break;
  8995. default:
  8996. return -EIO;
  8997. }
  8998. } else
  8999. return 0;
  9000. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9001. size = NVRAM_SELFBOOT_HW_SIZE;
  9002. else
  9003. return -EIO;
  9004. buf = kmalloc(size, GFP_KERNEL);
  9005. if (buf == NULL)
  9006. return -ENOMEM;
  9007. err = -EIO;
  9008. for (i = 0, j = 0; i < size; i += 4, j++) {
  9009. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9010. if (err)
  9011. break;
  9012. }
  9013. if (i < size)
  9014. goto out;
  9015. /* Selfboot format */
  9016. magic = be32_to_cpu(buf[0]);
  9017. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9018. TG3_EEPROM_MAGIC_FW) {
  9019. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9020. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9021. TG3_EEPROM_SB_REVISION_2) {
  9022. /* For rev 2, the csum doesn't include the MBA. */
  9023. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9024. csum8 += buf8[i];
  9025. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9026. csum8 += buf8[i];
  9027. } else {
  9028. for (i = 0; i < size; i++)
  9029. csum8 += buf8[i];
  9030. }
  9031. if (csum8 == 0) {
  9032. err = 0;
  9033. goto out;
  9034. }
  9035. err = -EIO;
  9036. goto out;
  9037. }
  9038. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9039. TG3_EEPROM_MAGIC_HW) {
  9040. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9041. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9042. u8 *buf8 = (u8 *) buf;
  9043. /* Separate the parity bits and the data bytes. */
  9044. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9045. if ((i == 0) || (i == 8)) {
  9046. int l;
  9047. u8 msk;
  9048. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9049. parity[k++] = buf8[i] & msk;
  9050. i++;
  9051. } else if (i == 16) {
  9052. int l;
  9053. u8 msk;
  9054. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9055. parity[k++] = buf8[i] & msk;
  9056. i++;
  9057. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9058. parity[k++] = buf8[i] & msk;
  9059. i++;
  9060. }
  9061. data[j++] = buf8[i];
  9062. }
  9063. err = -EIO;
  9064. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9065. u8 hw8 = hweight8(data[i]);
  9066. if ((hw8 & 0x1) && parity[i])
  9067. goto out;
  9068. else if (!(hw8 & 0x1) && !parity[i])
  9069. goto out;
  9070. }
  9071. err = 0;
  9072. goto out;
  9073. }
  9074. err = -EIO;
  9075. /* Bootstrap checksum at offset 0x10 */
  9076. csum = calc_crc((unsigned char *) buf, 0x10);
  9077. if (csum != le32_to_cpu(buf[0x10/4]))
  9078. goto out;
  9079. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9080. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9081. if (csum != le32_to_cpu(buf[0xfc/4]))
  9082. goto out;
  9083. kfree(buf);
  9084. buf = tg3_vpd_readblock(tp, &len);
  9085. if (!buf)
  9086. return -ENOMEM;
  9087. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9088. if (i > 0) {
  9089. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9090. if (j < 0)
  9091. goto out;
  9092. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9093. goto out;
  9094. i += PCI_VPD_LRDT_TAG_SIZE;
  9095. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9096. PCI_VPD_RO_KEYWORD_CHKSUM);
  9097. if (j > 0) {
  9098. u8 csum8 = 0;
  9099. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9100. for (i = 0; i <= j; i++)
  9101. csum8 += ((u8 *)buf)[i];
  9102. if (csum8)
  9103. goto out;
  9104. }
  9105. }
  9106. err = 0;
  9107. out:
  9108. kfree(buf);
  9109. return err;
  9110. }
  9111. #define TG3_SERDES_TIMEOUT_SEC 2
  9112. #define TG3_COPPER_TIMEOUT_SEC 6
  9113. static int tg3_test_link(struct tg3 *tp)
  9114. {
  9115. int i, max;
  9116. if (!netif_running(tp->dev))
  9117. return -ENODEV;
  9118. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9119. max = TG3_SERDES_TIMEOUT_SEC;
  9120. else
  9121. max = TG3_COPPER_TIMEOUT_SEC;
  9122. for (i = 0; i < max; i++) {
  9123. if (netif_carrier_ok(tp->dev))
  9124. return 0;
  9125. if (msleep_interruptible(1000))
  9126. break;
  9127. }
  9128. return -EIO;
  9129. }
  9130. /* Only test the commonly used registers */
  9131. static int tg3_test_registers(struct tg3 *tp)
  9132. {
  9133. int i, is_5705, is_5750;
  9134. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9135. static struct {
  9136. u16 offset;
  9137. u16 flags;
  9138. #define TG3_FL_5705 0x1
  9139. #define TG3_FL_NOT_5705 0x2
  9140. #define TG3_FL_NOT_5788 0x4
  9141. #define TG3_FL_NOT_5750 0x8
  9142. u32 read_mask;
  9143. u32 write_mask;
  9144. } reg_tbl[] = {
  9145. /* MAC Control Registers */
  9146. { MAC_MODE, TG3_FL_NOT_5705,
  9147. 0x00000000, 0x00ef6f8c },
  9148. { MAC_MODE, TG3_FL_5705,
  9149. 0x00000000, 0x01ef6b8c },
  9150. { MAC_STATUS, TG3_FL_NOT_5705,
  9151. 0x03800107, 0x00000000 },
  9152. { MAC_STATUS, TG3_FL_5705,
  9153. 0x03800100, 0x00000000 },
  9154. { MAC_ADDR_0_HIGH, 0x0000,
  9155. 0x00000000, 0x0000ffff },
  9156. { MAC_ADDR_0_LOW, 0x0000,
  9157. 0x00000000, 0xffffffff },
  9158. { MAC_RX_MTU_SIZE, 0x0000,
  9159. 0x00000000, 0x0000ffff },
  9160. { MAC_TX_MODE, 0x0000,
  9161. 0x00000000, 0x00000070 },
  9162. { MAC_TX_LENGTHS, 0x0000,
  9163. 0x00000000, 0x00003fff },
  9164. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9165. 0x00000000, 0x000007fc },
  9166. { MAC_RX_MODE, TG3_FL_5705,
  9167. 0x00000000, 0x000007dc },
  9168. { MAC_HASH_REG_0, 0x0000,
  9169. 0x00000000, 0xffffffff },
  9170. { MAC_HASH_REG_1, 0x0000,
  9171. 0x00000000, 0xffffffff },
  9172. { MAC_HASH_REG_2, 0x0000,
  9173. 0x00000000, 0xffffffff },
  9174. { MAC_HASH_REG_3, 0x0000,
  9175. 0x00000000, 0xffffffff },
  9176. /* Receive Data and Receive BD Initiator Control Registers. */
  9177. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9178. 0x00000000, 0xffffffff },
  9179. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9180. 0x00000000, 0xffffffff },
  9181. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9182. 0x00000000, 0x00000003 },
  9183. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9184. 0x00000000, 0xffffffff },
  9185. { RCVDBDI_STD_BD+0, 0x0000,
  9186. 0x00000000, 0xffffffff },
  9187. { RCVDBDI_STD_BD+4, 0x0000,
  9188. 0x00000000, 0xffffffff },
  9189. { RCVDBDI_STD_BD+8, 0x0000,
  9190. 0x00000000, 0xffff0002 },
  9191. { RCVDBDI_STD_BD+0xc, 0x0000,
  9192. 0x00000000, 0xffffffff },
  9193. /* Receive BD Initiator Control Registers. */
  9194. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9195. 0x00000000, 0xffffffff },
  9196. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9197. 0x00000000, 0x000003ff },
  9198. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9199. 0x00000000, 0xffffffff },
  9200. /* Host Coalescing Control Registers. */
  9201. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9202. 0x00000000, 0x00000004 },
  9203. { HOSTCC_MODE, TG3_FL_5705,
  9204. 0x00000000, 0x000000f6 },
  9205. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9206. 0x00000000, 0xffffffff },
  9207. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9208. 0x00000000, 0x000003ff },
  9209. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9210. 0x00000000, 0xffffffff },
  9211. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9212. 0x00000000, 0x000003ff },
  9213. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9214. 0x00000000, 0xffffffff },
  9215. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9216. 0x00000000, 0x000000ff },
  9217. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9218. 0x00000000, 0xffffffff },
  9219. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9220. 0x00000000, 0x000000ff },
  9221. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9222. 0x00000000, 0xffffffff },
  9223. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9224. 0x00000000, 0xffffffff },
  9225. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9226. 0x00000000, 0xffffffff },
  9227. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9228. 0x00000000, 0x000000ff },
  9229. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9230. 0x00000000, 0xffffffff },
  9231. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9232. 0x00000000, 0x000000ff },
  9233. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9234. 0x00000000, 0xffffffff },
  9235. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9236. 0x00000000, 0xffffffff },
  9237. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9238. 0x00000000, 0xffffffff },
  9239. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9240. 0x00000000, 0xffffffff },
  9241. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9242. 0x00000000, 0xffffffff },
  9243. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9244. 0xffffffff, 0x00000000 },
  9245. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9246. 0xffffffff, 0x00000000 },
  9247. /* Buffer Manager Control Registers. */
  9248. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9249. 0x00000000, 0x007fff80 },
  9250. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9251. 0x00000000, 0x007fffff },
  9252. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9253. 0x00000000, 0x0000003f },
  9254. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9255. 0x00000000, 0x000001ff },
  9256. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9257. 0x00000000, 0x000001ff },
  9258. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9259. 0xffffffff, 0x00000000 },
  9260. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9261. 0xffffffff, 0x00000000 },
  9262. /* Mailbox Registers */
  9263. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9264. 0x00000000, 0x000001ff },
  9265. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9266. 0x00000000, 0x000001ff },
  9267. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9268. 0x00000000, 0x000007ff },
  9269. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9270. 0x00000000, 0x000001ff },
  9271. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9272. };
  9273. is_5705 = is_5750 = 0;
  9274. if (tg3_flag(tp, 5705_PLUS)) {
  9275. is_5705 = 1;
  9276. if (tg3_flag(tp, 5750_PLUS))
  9277. is_5750 = 1;
  9278. }
  9279. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9280. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9281. continue;
  9282. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9283. continue;
  9284. if (tg3_flag(tp, IS_5788) &&
  9285. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9286. continue;
  9287. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9288. continue;
  9289. offset = (u32) reg_tbl[i].offset;
  9290. read_mask = reg_tbl[i].read_mask;
  9291. write_mask = reg_tbl[i].write_mask;
  9292. /* Save the original register content */
  9293. save_val = tr32(offset);
  9294. /* Determine the read-only value. */
  9295. read_val = save_val & read_mask;
  9296. /* Write zero to the register, then make sure the read-only bits
  9297. * are not changed and the read/write bits are all zeros.
  9298. */
  9299. tw32(offset, 0);
  9300. val = tr32(offset);
  9301. /* Test the read-only and read/write bits. */
  9302. if (((val & read_mask) != read_val) || (val & write_mask))
  9303. goto out;
  9304. /* Write ones to all the bits defined by RdMask and WrMask, then
  9305. * make sure the read-only bits are not changed and the
  9306. * read/write bits are all ones.
  9307. */
  9308. tw32(offset, read_mask | write_mask);
  9309. val = tr32(offset);
  9310. /* Test the read-only bits. */
  9311. if ((val & read_mask) != read_val)
  9312. goto out;
  9313. /* Test the read/write bits. */
  9314. if ((val & write_mask) != write_mask)
  9315. goto out;
  9316. tw32(offset, save_val);
  9317. }
  9318. return 0;
  9319. out:
  9320. if (netif_msg_hw(tp))
  9321. netdev_err(tp->dev,
  9322. "Register test failed at offset %x\n", offset);
  9323. tw32(offset, save_val);
  9324. return -EIO;
  9325. }
  9326. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9327. {
  9328. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9329. int i;
  9330. u32 j;
  9331. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9332. for (j = 0; j < len; j += 4) {
  9333. u32 val;
  9334. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9335. tg3_read_mem(tp, offset + j, &val);
  9336. if (val != test_pattern[i])
  9337. return -EIO;
  9338. }
  9339. }
  9340. return 0;
  9341. }
  9342. static int tg3_test_memory(struct tg3 *tp)
  9343. {
  9344. static struct mem_entry {
  9345. u32 offset;
  9346. u32 len;
  9347. } mem_tbl_570x[] = {
  9348. { 0x00000000, 0x00b50},
  9349. { 0x00002000, 0x1c000},
  9350. { 0xffffffff, 0x00000}
  9351. }, mem_tbl_5705[] = {
  9352. { 0x00000100, 0x0000c},
  9353. { 0x00000200, 0x00008},
  9354. { 0x00004000, 0x00800},
  9355. { 0x00006000, 0x01000},
  9356. { 0x00008000, 0x02000},
  9357. { 0x00010000, 0x0e000},
  9358. { 0xffffffff, 0x00000}
  9359. }, mem_tbl_5755[] = {
  9360. { 0x00000200, 0x00008},
  9361. { 0x00004000, 0x00800},
  9362. { 0x00006000, 0x00800},
  9363. { 0x00008000, 0x02000},
  9364. { 0x00010000, 0x0c000},
  9365. { 0xffffffff, 0x00000}
  9366. }, mem_tbl_5906[] = {
  9367. { 0x00000200, 0x00008},
  9368. { 0x00004000, 0x00400},
  9369. { 0x00006000, 0x00400},
  9370. { 0x00008000, 0x01000},
  9371. { 0x00010000, 0x01000},
  9372. { 0xffffffff, 0x00000}
  9373. }, mem_tbl_5717[] = {
  9374. { 0x00000200, 0x00008},
  9375. { 0x00010000, 0x0a000},
  9376. { 0x00020000, 0x13c00},
  9377. { 0xffffffff, 0x00000}
  9378. }, mem_tbl_57765[] = {
  9379. { 0x00000200, 0x00008},
  9380. { 0x00004000, 0x00800},
  9381. { 0x00006000, 0x09800},
  9382. { 0x00010000, 0x0a000},
  9383. { 0xffffffff, 0x00000}
  9384. };
  9385. struct mem_entry *mem_tbl;
  9386. int err = 0;
  9387. int i;
  9388. if (tg3_flag(tp, 5717_PLUS))
  9389. mem_tbl = mem_tbl_5717;
  9390. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9391. mem_tbl = mem_tbl_57765;
  9392. else if (tg3_flag(tp, 5755_PLUS))
  9393. mem_tbl = mem_tbl_5755;
  9394. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9395. mem_tbl = mem_tbl_5906;
  9396. else if (tg3_flag(tp, 5705_PLUS))
  9397. mem_tbl = mem_tbl_5705;
  9398. else
  9399. mem_tbl = mem_tbl_570x;
  9400. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9401. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9402. if (err)
  9403. break;
  9404. }
  9405. return err;
  9406. }
  9407. #define TG3_TSO_MSS 500
  9408. #define TG3_TSO_IP_HDR_LEN 20
  9409. #define TG3_TSO_TCP_HDR_LEN 20
  9410. #define TG3_TSO_TCP_OPT_LEN 12
  9411. static const u8 tg3_tso_header[] = {
  9412. 0x08, 0x00,
  9413. 0x45, 0x00, 0x00, 0x00,
  9414. 0x00, 0x00, 0x40, 0x00,
  9415. 0x40, 0x06, 0x00, 0x00,
  9416. 0x0a, 0x00, 0x00, 0x01,
  9417. 0x0a, 0x00, 0x00, 0x02,
  9418. 0x0d, 0x00, 0xe0, 0x00,
  9419. 0x00, 0x00, 0x01, 0x00,
  9420. 0x00, 0x00, 0x02, 0x00,
  9421. 0x80, 0x10, 0x10, 0x00,
  9422. 0x14, 0x09, 0x00, 0x00,
  9423. 0x01, 0x01, 0x08, 0x0a,
  9424. 0x11, 0x11, 0x11, 0x11,
  9425. 0x11, 0x11, 0x11, 0x11,
  9426. };
  9427. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9428. {
  9429. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9430. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9431. u32 budget;
  9432. struct sk_buff *skb, *rx_skb;
  9433. u8 *tx_data;
  9434. dma_addr_t map;
  9435. int num_pkts, tx_len, rx_len, i, err;
  9436. struct tg3_rx_buffer_desc *desc;
  9437. struct tg3_napi *tnapi, *rnapi;
  9438. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9439. tnapi = &tp->napi[0];
  9440. rnapi = &tp->napi[0];
  9441. if (tp->irq_cnt > 1) {
  9442. if (tg3_flag(tp, ENABLE_RSS))
  9443. rnapi = &tp->napi[1];
  9444. if (tg3_flag(tp, ENABLE_TSS))
  9445. tnapi = &tp->napi[1];
  9446. }
  9447. coal_now = tnapi->coal_now | rnapi->coal_now;
  9448. err = -EIO;
  9449. tx_len = pktsz;
  9450. skb = netdev_alloc_skb(tp->dev, tx_len);
  9451. if (!skb)
  9452. return -ENOMEM;
  9453. tx_data = skb_put(skb, tx_len);
  9454. memcpy(tx_data, tp->dev->dev_addr, 6);
  9455. memset(tx_data + 6, 0x0, 8);
  9456. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9457. if (tso_loopback) {
  9458. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9459. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9460. TG3_TSO_TCP_OPT_LEN;
  9461. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9462. sizeof(tg3_tso_header));
  9463. mss = TG3_TSO_MSS;
  9464. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9465. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9466. /* Set the total length field in the IP header */
  9467. iph->tot_len = htons((u16)(mss + hdr_len));
  9468. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9469. TXD_FLAG_CPU_POST_DMA);
  9470. if (tg3_flag(tp, HW_TSO_1) ||
  9471. tg3_flag(tp, HW_TSO_2) ||
  9472. tg3_flag(tp, HW_TSO_3)) {
  9473. struct tcphdr *th;
  9474. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9475. th = (struct tcphdr *)&tx_data[val];
  9476. th->check = 0;
  9477. } else
  9478. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9479. if (tg3_flag(tp, HW_TSO_3)) {
  9480. mss |= (hdr_len & 0xc) << 12;
  9481. if (hdr_len & 0x10)
  9482. base_flags |= 0x00000010;
  9483. base_flags |= (hdr_len & 0x3e0) << 5;
  9484. } else if (tg3_flag(tp, HW_TSO_2))
  9485. mss |= hdr_len << 9;
  9486. else if (tg3_flag(tp, HW_TSO_1) ||
  9487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9488. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9489. } else {
  9490. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9491. }
  9492. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9493. } else {
  9494. num_pkts = 1;
  9495. data_off = ETH_HLEN;
  9496. }
  9497. for (i = data_off; i < tx_len; i++)
  9498. tx_data[i] = (u8) (i & 0xff);
  9499. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9500. if (pci_dma_mapping_error(tp->pdev, map)) {
  9501. dev_kfree_skb(skb);
  9502. return -EIO;
  9503. }
  9504. val = tnapi->tx_prod;
  9505. tnapi->tx_buffers[val].skb = skb;
  9506. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9507. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9508. rnapi->coal_now);
  9509. udelay(10);
  9510. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9511. budget = tg3_tx_avail(tnapi);
  9512. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9513. base_flags | TXD_FLAG_END, mss, 0)) {
  9514. tnapi->tx_buffers[val].skb = NULL;
  9515. dev_kfree_skb(skb);
  9516. return -EIO;
  9517. }
  9518. tnapi->tx_prod++;
  9519. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9520. tr32_mailbox(tnapi->prodmbox);
  9521. udelay(10);
  9522. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9523. for (i = 0; i < 35; i++) {
  9524. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9525. coal_now);
  9526. udelay(10);
  9527. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9528. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9529. if ((tx_idx == tnapi->tx_prod) &&
  9530. (rx_idx == (rx_start_idx + num_pkts)))
  9531. break;
  9532. }
  9533. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, 0);
  9534. dev_kfree_skb(skb);
  9535. if (tx_idx != tnapi->tx_prod)
  9536. goto out;
  9537. if (rx_idx != rx_start_idx + num_pkts)
  9538. goto out;
  9539. val = data_off;
  9540. while (rx_idx != rx_start_idx) {
  9541. desc = &rnapi->rx_rcb[rx_start_idx++];
  9542. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9543. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9544. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9545. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9546. goto out;
  9547. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9548. - ETH_FCS_LEN;
  9549. if (!tso_loopback) {
  9550. if (rx_len != tx_len)
  9551. goto out;
  9552. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9553. if (opaque_key != RXD_OPAQUE_RING_STD)
  9554. goto out;
  9555. } else {
  9556. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9557. goto out;
  9558. }
  9559. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9560. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9561. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9562. goto out;
  9563. }
  9564. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9565. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9566. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9567. mapping);
  9568. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9569. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9570. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9571. mapping);
  9572. } else
  9573. goto out;
  9574. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9575. PCI_DMA_FROMDEVICE);
  9576. for (i = data_off; i < rx_len; i++, val++) {
  9577. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9578. goto out;
  9579. }
  9580. }
  9581. err = 0;
  9582. /* tg3_free_rings will unmap and free the rx_skb */
  9583. out:
  9584. return err;
  9585. }
  9586. #define TG3_STD_LOOPBACK_FAILED 1
  9587. #define TG3_JMB_LOOPBACK_FAILED 2
  9588. #define TG3_TSO_LOOPBACK_FAILED 4
  9589. #define TG3_LOOPBACK_FAILED \
  9590. (TG3_STD_LOOPBACK_FAILED | \
  9591. TG3_JMB_LOOPBACK_FAILED | \
  9592. TG3_TSO_LOOPBACK_FAILED)
  9593. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  9594. {
  9595. int err = -EIO;
  9596. u32 eee_cap;
  9597. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9598. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9599. if (!netif_running(tp->dev)) {
  9600. data[0] = TG3_LOOPBACK_FAILED;
  9601. data[1] = TG3_LOOPBACK_FAILED;
  9602. if (do_extlpbk)
  9603. data[2] = TG3_LOOPBACK_FAILED;
  9604. goto done;
  9605. }
  9606. err = tg3_reset_hw(tp, 1);
  9607. if (err) {
  9608. data[0] = TG3_LOOPBACK_FAILED;
  9609. data[1] = TG3_LOOPBACK_FAILED;
  9610. if (do_extlpbk)
  9611. data[2] = TG3_LOOPBACK_FAILED;
  9612. goto done;
  9613. }
  9614. if (tg3_flag(tp, ENABLE_RSS)) {
  9615. int i;
  9616. /* Reroute all rx packets to the 1st queue */
  9617. for (i = MAC_RSS_INDIR_TBL_0;
  9618. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9619. tw32(i, 0x0);
  9620. }
  9621. /* HW errata - mac loopback fails in some cases on 5780.
  9622. * Normal traffic and PHY loopback are not affected by
  9623. * errata. Also, the MAC loopback test is deprecated for
  9624. * all newer ASIC revisions.
  9625. */
  9626. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  9627. !tg3_flag(tp, CPMU_PRESENT)) {
  9628. tg3_mac_loopback(tp, true);
  9629. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9630. data[0] |= TG3_STD_LOOPBACK_FAILED;
  9631. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9632. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9633. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  9634. tg3_mac_loopback(tp, false);
  9635. }
  9636. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9637. !tg3_flag(tp, USE_PHYLIB)) {
  9638. int i;
  9639. tg3_phy_lpbk_set(tp, 0, false);
  9640. /* Wait for link */
  9641. for (i = 0; i < 100; i++) {
  9642. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9643. break;
  9644. mdelay(1);
  9645. }
  9646. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9647. data[1] |= TG3_STD_LOOPBACK_FAILED;
  9648. if (tg3_flag(tp, TSO_CAPABLE) &&
  9649. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9650. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  9651. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9652. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9653. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  9654. if (do_extlpbk) {
  9655. tg3_phy_lpbk_set(tp, 0, true);
  9656. /* All link indications report up, but the hardware
  9657. * isn't really ready for about 20 msec. Double it
  9658. * to be sure.
  9659. */
  9660. mdelay(40);
  9661. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9662. data[2] |= TG3_STD_LOOPBACK_FAILED;
  9663. if (tg3_flag(tp, TSO_CAPABLE) &&
  9664. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9665. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  9666. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9667. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9668. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  9669. }
  9670. /* Re-enable gphy autopowerdown. */
  9671. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9672. tg3_phy_toggle_apd(tp, true);
  9673. }
  9674. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  9675. done:
  9676. tp->phy_flags |= eee_cap;
  9677. return err;
  9678. }
  9679. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9680. u64 *data)
  9681. {
  9682. struct tg3 *tp = netdev_priv(dev);
  9683. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  9684. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9685. tg3_power_up(tp)) {
  9686. etest->flags |= ETH_TEST_FL_FAILED;
  9687. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9688. return;
  9689. }
  9690. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9691. if (tg3_test_nvram(tp) != 0) {
  9692. etest->flags |= ETH_TEST_FL_FAILED;
  9693. data[0] = 1;
  9694. }
  9695. if (!doextlpbk && tg3_test_link(tp)) {
  9696. etest->flags |= ETH_TEST_FL_FAILED;
  9697. data[1] = 1;
  9698. }
  9699. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9700. int err, err2 = 0, irq_sync = 0;
  9701. if (netif_running(dev)) {
  9702. tg3_phy_stop(tp);
  9703. tg3_netif_stop(tp);
  9704. irq_sync = 1;
  9705. }
  9706. tg3_full_lock(tp, irq_sync);
  9707. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9708. err = tg3_nvram_lock(tp);
  9709. tg3_halt_cpu(tp, RX_CPU_BASE);
  9710. if (!tg3_flag(tp, 5705_PLUS))
  9711. tg3_halt_cpu(tp, TX_CPU_BASE);
  9712. if (!err)
  9713. tg3_nvram_unlock(tp);
  9714. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9715. tg3_phy_reset(tp);
  9716. if (tg3_test_registers(tp) != 0) {
  9717. etest->flags |= ETH_TEST_FL_FAILED;
  9718. data[2] = 1;
  9719. }
  9720. if (tg3_test_memory(tp) != 0) {
  9721. etest->flags |= ETH_TEST_FL_FAILED;
  9722. data[3] = 1;
  9723. }
  9724. if (doextlpbk)
  9725. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  9726. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  9727. etest->flags |= ETH_TEST_FL_FAILED;
  9728. tg3_full_unlock(tp);
  9729. if (tg3_test_interrupt(tp) != 0) {
  9730. etest->flags |= ETH_TEST_FL_FAILED;
  9731. data[7] = 1;
  9732. }
  9733. tg3_full_lock(tp, 0);
  9734. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9735. if (netif_running(dev)) {
  9736. tg3_flag_set(tp, INIT_COMPLETE);
  9737. err2 = tg3_restart_hw(tp, 1);
  9738. if (!err2)
  9739. tg3_netif_start(tp);
  9740. }
  9741. tg3_full_unlock(tp);
  9742. if (irq_sync && !err2)
  9743. tg3_phy_start(tp);
  9744. }
  9745. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9746. tg3_power_down(tp);
  9747. }
  9748. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9749. {
  9750. struct mii_ioctl_data *data = if_mii(ifr);
  9751. struct tg3 *tp = netdev_priv(dev);
  9752. int err;
  9753. if (tg3_flag(tp, USE_PHYLIB)) {
  9754. struct phy_device *phydev;
  9755. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9756. return -EAGAIN;
  9757. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9758. return phy_mii_ioctl(phydev, ifr, cmd);
  9759. }
  9760. switch (cmd) {
  9761. case SIOCGMIIPHY:
  9762. data->phy_id = tp->phy_addr;
  9763. /* fallthru */
  9764. case SIOCGMIIREG: {
  9765. u32 mii_regval;
  9766. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9767. break; /* We have no PHY */
  9768. if (!netif_running(dev))
  9769. return -EAGAIN;
  9770. spin_lock_bh(&tp->lock);
  9771. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9772. spin_unlock_bh(&tp->lock);
  9773. data->val_out = mii_regval;
  9774. return err;
  9775. }
  9776. case SIOCSMIIREG:
  9777. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9778. break; /* We have no PHY */
  9779. if (!netif_running(dev))
  9780. return -EAGAIN;
  9781. spin_lock_bh(&tp->lock);
  9782. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9783. spin_unlock_bh(&tp->lock);
  9784. return err;
  9785. default:
  9786. /* do nothing */
  9787. break;
  9788. }
  9789. return -EOPNOTSUPP;
  9790. }
  9791. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9792. {
  9793. struct tg3 *tp = netdev_priv(dev);
  9794. memcpy(ec, &tp->coal, sizeof(*ec));
  9795. return 0;
  9796. }
  9797. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9798. {
  9799. struct tg3 *tp = netdev_priv(dev);
  9800. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9801. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9802. if (!tg3_flag(tp, 5705_PLUS)) {
  9803. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9804. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9805. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9806. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9807. }
  9808. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9809. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9810. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9811. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9812. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9813. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9814. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9815. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9816. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9817. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9818. return -EINVAL;
  9819. /* No rx interrupts will be generated if both are zero */
  9820. if ((ec->rx_coalesce_usecs == 0) &&
  9821. (ec->rx_max_coalesced_frames == 0))
  9822. return -EINVAL;
  9823. /* No tx interrupts will be generated if both are zero */
  9824. if ((ec->tx_coalesce_usecs == 0) &&
  9825. (ec->tx_max_coalesced_frames == 0))
  9826. return -EINVAL;
  9827. /* Only copy relevant parameters, ignore all others. */
  9828. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9829. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9830. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9831. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9832. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9833. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9834. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9835. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9836. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9837. if (netif_running(dev)) {
  9838. tg3_full_lock(tp, 0);
  9839. __tg3_set_coalesce(tp, &tp->coal);
  9840. tg3_full_unlock(tp);
  9841. }
  9842. return 0;
  9843. }
  9844. static const struct ethtool_ops tg3_ethtool_ops = {
  9845. .get_settings = tg3_get_settings,
  9846. .set_settings = tg3_set_settings,
  9847. .get_drvinfo = tg3_get_drvinfo,
  9848. .get_regs_len = tg3_get_regs_len,
  9849. .get_regs = tg3_get_regs,
  9850. .get_wol = tg3_get_wol,
  9851. .set_wol = tg3_set_wol,
  9852. .get_msglevel = tg3_get_msglevel,
  9853. .set_msglevel = tg3_set_msglevel,
  9854. .nway_reset = tg3_nway_reset,
  9855. .get_link = ethtool_op_get_link,
  9856. .get_eeprom_len = tg3_get_eeprom_len,
  9857. .get_eeprom = tg3_get_eeprom,
  9858. .set_eeprom = tg3_set_eeprom,
  9859. .get_ringparam = tg3_get_ringparam,
  9860. .set_ringparam = tg3_set_ringparam,
  9861. .get_pauseparam = tg3_get_pauseparam,
  9862. .set_pauseparam = tg3_set_pauseparam,
  9863. .self_test = tg3_self_test,
  9864. .get_strings = tg3_get_strings,
  9865. .set_phys_id = tg3_set_phys_id,
  9866. .get_ethtool_stats = tg3_get_ethtool_stats,
  9867. .get_coalesce = tg3_get_coalesce,
  9868. .set_coalesce = tg3_set_coalesce,
  9869. .get_sset_count = tg3_get_sset_count,
  9870. };
  9871. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9872. {
  9873. u32 cursize, val, magic;
  9874. tp->nvram_size = EEPROM_CHIP_SIZE;
  9875. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9876. return;
  9877. if ((magic != TG3_EEPROM_MAGIC) &&
  9878. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9879. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9880. return;
  9881. /*
  9882. * Size the chip by reading offsets at increasing powers of two.
  9883. * When we encounter our validation signature, we know the addressing
  9884. * has wrapped around, and thus have our chip size.
  9885. */
  9886. cursize = 0x10;
  9887. while (cursize < tp->nvram_size) {
  9888. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9889. return;
  9890. if (val == magic)
  9891. break;
  9892. cursize <<= 1;
  9893. }
  9894. tp->nvram_size = cursize;
  9895. }
  9896. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9897. {
  9898. u32 val;
  9899. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9900. return;
  9901. /* Selfboot format */
  9902. if (val != TG3_EEPROM_MAGIC) {
  9903. tg3_get_eeprom_size(tp);
  9904. return;
  9905. }
  9906. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9907. if (val != 0) {
  9908. /* This is confusing. We want to operate on the
  9909. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9910. * call will read from NVRAM and byteswap the data
  9911. * according to the byteswapping settings for all
  9912. * other register accesses. This ensures the data we
  9913. * want will always reside in the lower 16-bits.
  9914. * However, the data in NVRAM is in LE format, which
  9915. * means the data from the NVRAM read will always be
  9916. * opposite the endianness of the CPU. The 16-bit
  9917. * byteswap then brings the data to CPU endianness.
  9918. */
  9919. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9920. return;
  9921. }
  9922. }
  9923. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9924. }
  9925. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9926. {
  9927. u32 nvcfg1;
  9928. nvcfg1 = tr32(NVRAM_CFG1);
  9929. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9930. tg3_flag_set(tp, FLASH);
  9931. } else {
  9932. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9933. tw32(NVRAM_CFG1, nvcfg1);
  9934. }
  9935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9936. tg3_flag(tp, 5780_CLASS)) {
  9937. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9938. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9939. tp->nvram_jedecnum = JEDEC_ATMEL;
  9940. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9941. tg3_flag_set(tp, NVRAM_BUFFERED);
  9942. break;
  9943. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9944. tp->nvram_jedecnum = JEDEC_ATMEL;
  9945. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9946. break;
  9947. case FLASH_VENDOR_ATMEL_EEPROM:
  9948. tp->nvram_jedecnum = JEDEC_ATMEL;
  9949. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9950. tg3_flag_set(tp, NVRAM_BUFFERED);
  9951. break;
  9952. case FLASH_VENDOR_ST:
  9953. tp->nvram_jedecnum = JEDEC_ST;
  9954. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9955. tg3_flag_set(tp, NVRAM_BUFFERED);
  9956. break;
  9957. case FLASH_VENDOR_SAIFUN:
  9958. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9959. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9960. break;
  9961. case FLASH_VENDOR_SST_SMALL:
  9962. case FLASH_VENDOR_SST_LARGE:
  9963. tp->nvram_jedecnum = JEDEC_SST;
  9964. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9965. break;
  9966. }
  9967. } else {
  9968. tp->nvram_jedecnum = JEDEC_ATMEL;
  9969. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9970. tg3_flag_set(tp, NVRAM_BUFFERED);
  9971. }
  9972. }
  9973. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9974. {
  9975. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9976. case FLASH_5752PAGE_SIZE_256:
  9977. tp->nvram_pagesize = 256;
  9978. break;
  9979. case FLASH_5752PAGE_SIZE_512:
  9980. tp->nvram_pagesize = 512;
  9981. break;
  9982. case FLASH_5752PAGE_SIZE_1K:
  9983. tp->nvram_pagesize = 1024;
  9984. break;
  9985. case FLASH_5752PAGE_SIZE_2K:
  9986. tp->nvram_pagesize = 2048;
  9987. break;
  9988. case FLASH_5752PAGE_SIZE_4K:
  9989. tp->nvram_pagesize = 4096;
  9990. break;
  9991. case FLASH_5752PAGE_SIZE_264:
  9992. tp->nvram_pagesize = 264;
  9993. break;
  9994. case FLASH_5752PAGE_SIZE_528:
  9995. tp->nvram_pagesize = 528;
  9996. break;
  9997. }
  9998. }
  9999. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10000. {
  10001. u32 nvcfg1;
  10002. nvcfg1 = tr32(NVRAM_CFG1);
  10003. /* NVRAM protection for TPM */
  10004. if (nvcfg1 & (1 << 27))
  10005. tg3_flag_set(tp, PROTECTED_NVRAM);
  10006. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10007. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10008. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10009. tp->nvram_jedecnum = JEDEC_ATMEL;
  10010. tg3_flag_set(tp, NVRAM_BUFFERED);
  10011. break;
  10012. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10013. tp->nvram_jedecnum = JEDEC_ATMEL;
  10014. tg3_flag_set(tp, NVRAM_BUFFERED);
  10015. tg3_flag_set(tp, FLASH);
  10016. break;
  10017. case FLASH_5752VENDOR_ST_M45PE10:
  10018. case FLASH_5752VENDOR_ST_M45PE20:
  10019. case FLASH_5752VENDOR_ST_M45PE40:
  10020. tp->nvram_jedecnum = JEDEC_ST;
  10021. tg3_flag_set(tp, NVRAM_BUFFERED);
  10022. tg3_flag_set(tp, FLASH);
  10023. break;
  10024. }
  10025. if (tg3_flag(tp, FLASH)) {
  10026. tg3_nvram_get_pagesize(tp, nvcfg1);
  10027. } else {
  10028. /* For eeprom, set pagesize to maximum eeprom size */
  10029. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10030. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10031. tw32(NVRAM_CFG1, nvcfg1);
  10032. }
  10033. }
  10034. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10035. {
  10036. u32 nvcfg1, protect = 0;
  10037. nvcfg1 = tr32(NVRAM_CFG1);
  10038. /* NVRAM protection for TPM */
  10039. if (nvcfg1 & (1 << 27)) {
  10040. tg3_flag_set(tp, PROTECTED_NVRAM);
  10041. protect = 1;
  10042. }
  10043. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10044. switch (nvcfg1) {
  10045. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10046. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10047. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10048. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10049. tp->nvram_jedecnum = JEDEC_ATMEL;
  10050. tg3_flag_set(tp, NVRAM_BUFFERED);
  10051. tg3_flag_set(tp, FLASH);
  10052. tp->nvram_pagesize = 264;
  10053. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10054. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10055. tp->nvram_size = (protect ? 0x3e200 :
  10056. TG3_NVRAM_SIZE_512KB);
  10057. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10058. tp->nvram_size = (protect ? 0x1f200 :
  10059. TG3_NVRAM_SIZE_256KB);
  10060. else
  10061. tp->nvram_size = (protect ? 0x1f200 :
  10062. TG3_NVRAM_SIZE_128KB);
  10063. break;
  10064. case FLASH_5752VENDOR_ST_M45PE10:
  10065. case FLASH_5752VENDOR_ST_M45PE20:
  10066. case FLASH_5752VENDOR_ST_M45PE40:
  10067. tp->nvram_jedecnum = JEDEC_ST;
  10068. tg3_flag_set(tp, NVRAM_BUFFERED);
  10069. tg3_flag_set(tp, FLASH);
  10070. tp->nvram_pagesize = 256;
  10071. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10072. tp->nvram_size = (protect ?
  10073. TG3_NVRAM_SIZE_64KB :
  10074. TG3_NVRAM_SIZE_128KB);
  10075. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10076. tp->nvram_size = (protect ?
  10077. TG3_NVRAM_SIZE_64KB :
  10078. TG3_NVRAM_SIZE_256KB);
  10079. else
  10080. tp->nvram_size = (protect ?
  10081. TG3_NVRAM_SIZE_128KB :
  10082. TG3_NVRAM_SIZE_512KB);
  10083. break;
  10084. }
  10085. }
  10086. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10087. {
  10088. u32 nvcfg1;
  10089. nvcfg1 = tr32(NVRAM_CFG1);
  10090. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10091. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10092. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10093. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10094. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10095. tp->nvram_jedecnum = JEDEC_ATMEL;
  10096. tg3_flag_set(tp, NVRAM_BUFFERED);
  10097. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10098. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10099. tw32(NVRAM_CFG1, nvcfg1);
  10100. break;
  10101. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10102. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10103. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10104. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10105. tp->nvram_jedecnum = JEDEC_ATMEL;
  10106. tg3_flag_set(tp, NVRAM_BUFFERED);
  10107. tg3_flag_set(tp, FLASH);
  10108. tp->nvram_pagesize = 264;
  10109. break;
  10110. case FLASH_5752VENDOR_ST_M45PE10:
  10111. case FLASH_5752VENDOR_ST_M45PE20:
  10112. case FLASH_5752VENDOR_ST_M45PE40:
  10113. tp->nvram_jedecnum = JEDEC_ST;
  10114. tg3_flag_set(tp, NVRAM_BUFFERED);
  10115. tg3_flag_set(tp, FLASH);
  10116. tp->nvram_pagesize = 256;
  10117. break;
  10118. }
  10119. }
  10120. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10121. {
  10122. u32 nvcfg1, protect = 0;
  10123. nvcfg1 = tr32(NVRAM_CFG1);
  10124. /* NVRAM protection for TPM */
  10125. if (nvcfg1 & (1 << 27)) {
  10126. tg3_flag_set(tp, PROTECTED_NVRAM);
  10127. protect = 1;
  10128. }
  10129. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10130. switch (nvcfg1) {
  10131. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10132. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10133. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10134. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10135. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10136. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10137. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10138. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10139. tp->nvram_jedecnum = JEDEC_ATMEL;
  10140. tg3_flag_set(tp, NVRAM_BUFFERED);
  10141. tg3_flag_set(tp, FLASH);
  10142. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10143. tp->nvram_pagesize = 256;
  10144. break;
  10145. case FLASH_5761VENDOR_ST_A_M45PE20:
  10146. case FLASH_5761VENDOR_ST_A_M45PE40:
  10147. case FLASH_5761VENDOR_ST_A_M45PE80:
  10148. case FLASH_5761VENDOR_ST_A_M45PE16:
  10149. case FLASH_5761VENDOR_ST_M_M45PE20:
  10150. case FLASH_5761VENDOR_ST_M_M45PE40:
  10151. case FLASH_5761VENDOR_ST_M_M45PE80:
  10152. case FLASH_5761VENDOR_ST_M_M45PE16:
  10153. tp->nvram_jedecnum = JEDEC_ST;
  10154. tg3_flag_set(tp, NVRAM_BUFFERED);
  10155. tg3_flag_set(tp, FLASH);
  10156. tp->nvram_pagesize = 256;
  10157. break;
  10158. }
  10159. if (protect) {
  10160. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10161. } else {
  10162. switch (nvcfg1) {
  10163. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10164. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10165. case FLASH_5761VENDOR_ST_A_M45PE16:
  10166. case FLASH_5761VENDOR_ST_M_M45PE16:
  10167. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10168. break;
  10169. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10170. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10171. case FLASH_5761VENDOR_ST_A_M45PE80:
  10172. case FLASH_5761VENDOR_ST_M_M45PE80:
  10173. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10174. break;
  10175. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10176. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10177. case FLASH_5761VENDOR_ST_A_M45PE40:
  10178. case FLASH_5761VENDOR_ST_M_M45PE40:
  10179. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10180. break;
  10181. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10182. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10183. case FLASH_5761VENDOR_ST_A_M45PE20:
  10184. case FLASH_5761VENDOR_ST_M_M45PE20:
  10185. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10186. break;
  10187. }
  10188. }
  10189. }
  10190. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10191. {
  10192. tp->nvram_jedecnum = JEDEC_ATMEL;
  10193. tg3_flag_set(tp, NVRAM_BUFFERED);
  10194. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10195. }
  10196. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10197. {
  10198. u32 nvcfg1;
  10199. nvcfg1 = tr32(NVRAM_CFG1);
  10200. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10201. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10202. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10203. tp->nvram_jedecnum = JEDEC_ATMEL;
  10204. tg3_flag_set(tp, NVRAM_BUFFERED);
  10205. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10206. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10207. tw32(NVRAM_CFG1, nvcfg1);
  10208. return;
  10209. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10210. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10211. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10212. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10213. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10214. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10215. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10216. tp->nvram_jedecnum = JEDEC_ATMEL;
  10217. tg3_flag_set(tp, NVRAM_BUFFERED);
  10218. tg3_flag_set(tp, FLASH);
  10219. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10220. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10221. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10222. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10223. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10224. break;
  10225. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10226. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10227. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10228. break;
  10229. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10230. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10231. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10232. break;
  10233. }
  10234. break;
  10235. case FLASH_5752VENDOR_ST_M45PE10:
  10236. case FLASH_5752VENDOR_ST_M45PE20:
  10237. case FLASH_5752VENDOR_ST_M45PE40:
  10238. tp->nvram_jedecnum = JEDEC_ST;
  10239. tg3_flag_set(tp, NVRAM_BUFFERED);
  10240. tg3_flag_set(tp, FLASH);
  10241. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10242. case FLASH_5752VENDOR_ST_M45PE10:
  10243. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10244. break;
  10245. case FLASH_5752VENDOR_ST_M45PE20:
  10246. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10247. break;
  10248. case FLASH_5752VENDOR_ST_M45PE40:
  10249. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10250. break;
  10251. }
  10252. break;
  10253. default:
  10254. tg3_flag_set(tp, NO_NVRAM);
  10255. return;
  10256. }
  10257. tg3_nvram_get_pagesize(tp, nvcfg1);
  10258. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10259. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10260. }
  10261. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10262. {
  10263. u32 nvcfg1;
  10264. nvcfg1 = tr32(NVRAM_CFG1);
  10265. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10266. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10267. case FLASH_5717VENDOR_MICRO_EEPROM:
  10268. tp->nvram_jedecnum = JEDEC_ATMEL;
  10269. tg3_flag_set(tp, NVRAM_BUFFERED);
  10270. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10271. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10272. tw32(NVRAM_CFG1, nvcfg1);
  10273. return;
  10274. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10275. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10276. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10277. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10278. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10279. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10280. case FLASH_5717VENDOR_ATMEL_45USPT:
  10281. tp->nvram_jedecnum = JEDEC_ATMEL;
  10282. tg3_flag_set(tp, NVRAM_BUFFERED);
  10283. tg3_flag_set(tp, FLASH);
  10284. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10285. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10286. /* Detect size with tg3_nvram_get_size() */
  10287. break;
  10288. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10289. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10290. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10291. break;
  10292. default:
  10293. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10294. break;
  10295. }
  10296. break;
  10297. case FLASH_5717VENDOR_ST_M_M25PE10:
  10298. case FLASH_5717VENDOR_ST_A_M25PE10:
  10299. case FLASH_5717VENDOR_ST_M_M45PE10:
  10300. case FLASH_5717VENDOR_ST_A_M45PE10:
  10301. case FLASH_5717VENDOR_ST_M_M25PE20:
  10302. case FLASH_5717VENDOR_ST_A_M25PE20:
  10303. case FLASH_5717VENDOR_ST_M_M45PE20:
  10304. case FLASH_5717VENDOR_ST_A_M45PE20:
  10305. case FLASH_5717VENDOR_ST_25USPT:
  10306. case FLASH_5717VENDOR_ST_45USPT:
  10307. tp->nvram_jedecnum = JEDEC_ST;
  10308. tg3_flag_set(tp, NVRAM_BUFFERED);
  10309. tg3_flag_set(tp, FLASH);
  10310. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10311. case FLASH_5717VENDOR_ST_M_M25PE20:
  10312. case FLASH_5717VENDOR_ST_M_M45PE20:
  10313. /* Detect size with tg3_nvram_get_size() */
  10314. break;
  10315. case FLASH_5717VENDOR_ST_A_M25PE20:
  10316. case FLASH_5717VENDOR_ST_A_M45PE20:
  10317. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10318. break;
  10319. default:
  10320. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10321. break;
  10322. }
  10323. break;
  10324. default:
  10325. tg3_flag_set(tp, NO_NVRAM);
  10326. return;
  10327. }
  10328. tg3_nvram_get_pagesize(tp, nvcfg1);
  10329. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10330. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10331. }
  10332. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10333. {
  10334. u32 nvcfg1, nvmpinstrp;
  10335. nvcfg1 = tr32(NVRAM_CFG1);
  10336. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10337. switch (nvmpinstrp) {
  10338. case FLASH_5720_EEPROM_HD:
  10339. case FLASH_5720_EEPROM_LD:
  10340. tp->nvram_jedecnum = JEDEC_ATMEL;
  10341. tg3_flag_set(tp, NVRAM_BUFFERED);
  10342. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10343. tw32(NVRAM_CFG1, nvcfg1);
  10344. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10345. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10346. else
  10347. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10348. return;
  10349. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10350. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10351. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10352. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10353. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10354. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10355. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10356. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10357. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10358. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10359. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10360. case FLASH_5720VENDOR_ATMEL_45USPT:
  10361. tp->nvram_jedecnum = JEDEC_ATMEL;
  10362. tg3_flag_set(tp, NVRAM_BUFFERED);
  10363. tg3_flag_set(tp, FLASH);
  10364. switch (nvmpinstrp) {
  10365. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10366. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10367. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10368. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10369. break;
  10370. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10371. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10372. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10373. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10374. break;
  10375. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10376. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10377. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10378. break;
  10379. default:
  10380. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10381. break;
  10382. }
  10383. break;
  10384. case FLASH_5720VENDOR_M_ST_M25PE10:
  10385. case FLASH_5720VENDOR_M_ST_M45PE10:
  10386. case FLASH_5720VENDOR_A_ST_M25PE10:
  10387. case FLASH_5720VENDOR_A_ST_M45PE10:
  10388. case FLASH_5720VENDOR_M_ST_M25PE20:
  10389. case FLASH_5720VENDOR_M_ST_M45PE20:
  10390. case FLASH_5720VENDOR_A_ST_M25PE20:
  10391. case FLASH_5720VENDOR_A_ST_M45PE20:
  10392. case FLASH_5720VENDOR_M_ST_M25PE40:
  10393. case FLASH_5720VENDOR_M_ST_M45PE40:
  10394. case FLASH_5720VENDOR_A_ST_M25PE40:
  10395. case FLASH_5720VENDOR_A_ST_M45PE40:
  10396. case FLASH_5720VENDOR_M_ST_M25PE80:
  10397. case FLASH_5720VENDOR_M_ST_M45PE80:
  10398. case FLASH_5720VENDOR_A_ST_M25PE80:
  10399. case FLASH_5720VENDOR_A_ST_M45PE80:
  10400. case FLASH_5720VENDOR_ST_25USPT:
  10401. case FLASH_5720VENDOR_ST_45USPT:
  10402. tp->nvram_jedecnum = JEDEC_ST;
  10403. tg3_flag_set(tp, NVRAM_BUFFERED);
  10404. tg3_flag_set(tp, FLASH);
  10405. switch (nvmpinstrp) {
  10406. case FLASH_5720VENDOR_M_ST_M25PE20:
  10407. case FLASH_5720VENDOR_M_ST_M45PE20:
  10408. case FLASH_5720VENDOR_A_ST_M25PE20:
  10409. case FLASH_5720VENDOR_A_ST_M45PE20:
  10410. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10411. break;
  10412. case FLASH_5720VENDOR_M_ST_M25PE40:
  10413. case FLASH_5720VENDOR_M_ST_M45PE40:
  10414. case FLASH_5720VENDOR_A_ST_M25PE40:
  10415. case FLASH_5720VENDOR_A_ST_M45PE40:
  10416. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10417. break;
  10418. case FLASH_5720VENDOR_M_ST_M25PE80:
  10419. case FLASH_5720VENDOR_M_ST_M45PE80:
  10420. case FLASH_5720VENDOR_A_ST_M25PE80:
  10421. case FLASH_5720VENDOR_A_ST_M45PE80:
  10422. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10423. break;
  10424. default:
  10425. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10426. break;
  10427. }
  10428. break;
  10429. default:
  10430. tg3_flag_set(tp, NO_NVRAM);
  10431. return;
  10432. }
  10433. tg3_nvram_get_pagesize(tp, nvcfg1);
  10434. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10435. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10436. }
  10437. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10438. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10439. {
  10440. tw32_f(GRC_EEPROM_ADDR,
  10441. (EEPROM_ADDR_FSM_RESET |
  10442. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10443. EEPROM_ADDR_CLKPERD_SHIFT)));
  10444. msleep(1);
  10445. /* Enable seeprom accesses. */
  10446. tw32_f(GRC_LOCAL_CTRL,
  10447. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10448. udelay(100);
  10449. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10450. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10451. tg3_flag_set(tp, NVRAM);
  10452. if (tg3_nvram_lock(tp)) {
  10453. netdev_warn(tp->dev,
  10454. "Cannot get nvram lock, %s failed\n",
  10455. __func__);
  10456. return;
  10457. }
  10458. tg3_enable_nvram_access(tp);
  10459. tp->nvram_size = 0;
  10460. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10461. tg3_get_5752_nvram_info(tp);
  10462. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10463. tg3_get_5755_nvram_info(tp);
  10464. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10465. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10466. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10467. tg3_get_5787_nvram_info(tp);
  10468. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10469. tg3_get_5761_nvram_info(tp);
  10470. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10471. tg3_get_5906_nvram_info(tp);
  10472. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10474. tg3_get_57780_nvram_info(tp);
  10475. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10476. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10477. tg3_get_5717_nvram_info(tp);
  10478. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10479. tg3_get_5720_nvram_info(tp);
  10480. else
  10481. tg3_get_nvram_info(tp);
  10482. if (tp->nvram_size == 0)
  10483. tg3_get_nvram_size(tp);
  10484. tg3_disable_nvram_access(tp);
  10485. tg3_nvram_unlock(tp);
  10486. } else {
  10487. tg3_flag_clear(tp, NVRAM);
  10488. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10489. tg3_get_eeprom_size(tp);
  10490. }
  10491. }
  10492. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10493. u32 offset, u32 len, u8 *buf)
  10494. {
  10495. int i, j, rc = 0;
  10496. u32 val;
  10497. for (i = 0; i < len; i += 4) {
  10498. u32 addr;
  10499. __be32 data;
  10500. addr = offset + i;
  10501. memcpy(&data, buf + i, 4);
  10502. /*
  10503. * The SEEPROM interface expects the data to always be opposite
  10504. * the native endian format. We accomplish this by reversing
  10505. * all the operations that would have been performed on the
  10506. * data from a call to tg3_nvram_read_be32().
  10507. */
  10508. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10509. val = tr32(GRC_EEPROM_ADDR);
  10510. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10511. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10512. EEPROM_ADDR_READ);
  10513. tw32(GRC_EEPROM_ADDR, val |
  10514. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10515. (addr & EEPROM_ADDR_ADDR_MASK) |
  10516. EEPROM_ADDR_START |
  10517. EEPROM_ADDR_WRITE);
  10518. for (j = 0; j < 1000; j++) {
  10519. val = tr32(GRC_EEPROM_ADDR);
  10520. if (val & EEPROM_ADDR_COMPLETE)
  10521. break;
  10522. msleep(1);
  10523. }
  10524. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10525. rc = -EBUSY;
  10526. break;
  10527. }
  10528. }
  10529. return rc;
  10530. }
  10531. /* offset and length are dword aligned */
  10532. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10533. u8 *buf)
  10534. {
  10535. int ret = 0;
  10536. u32 pagesize = tp->nvram_pagesize;
  10537. u32 pagemask = pagesize - 1;
  10538. u32 nvram_cmd;
  10539. u8 *tmp;
  10540. tmp = kmalloc(pagesize, GFP_KERNEL);
  10541. if (tmp == NULL)
  10542. return -ENOMEM;
  10543. while (len) {
  10544. int j;
  10545. u32 phy_addr, page_off, size;
  10546. phy_addr = offset & ~pagemask;
  10547. for (j = 0; j < pagesize; j += 4) {
  10548. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10549. (__be32 *) (tmp + j));
  10550. if (ret)
  10551. break;
  10552. }
  10553. if (ret)
  10554. break;
  10555. page_off = offset & pagemask;
  10556. size = pagesize;
  10557. if (len < size)
  10558. size = len;
  10559. len -= size;
  10560. memcpy(tmp + page_off, buf, size);
  10561. offset = offset + (pagesize - page_off);
  10562. tg3_enable_nvram_access(tp);
  10563. /*
  10564. * Before we can erase the flash page, we need
  10565. * to issue a special "write enable" command.
  10566. */
  10567. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10568. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10569. break;
  10570. /* Erase the target page */
  10571. tw32(NVRAM_ADDR, phy_addr);
  10572. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10573. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10574. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10575. break;
  10576. /* Issue another write enable to start the write. */
  10577. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10578. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10579. break;
  10580. for (j = 0; j < pagesize; j += 4) {
  10581. __be32 data;
  10582. data = *((__be32 *) (tmp + j));
  10583. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10584. tw32(NVRAM_ADDR, phy_addr + j);
  10585. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10586. NVRAM_CMD_WR;
  10587. if (j == 0)
  10588. nvram_cmd |= NVRAM_CMD_FIRST;
  10589. else if (j == (pagesize - 4))
  10590. nvram_cmd |= NVRAM_CMD_LAST;
  10591. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10592. break;
  10593. }
  10594. if (ret)
  10595. break;
  10596. }
  10597. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10598. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10599. kfree(tmp);
  10600. return ret;
  10601. }
  10602. /* offset and length are dword aligned */
  10603. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10604. u8 *buf)
  10605. {
  10606. int i, ret = 0;
  10607. for (i = 0; i < len; i += 4, offset += 4) {
  10608. u32 page_off, phy_addr, nvram_cmd;
  10609. __be32 data;
  10610. memcpy(&data, buf + i, 4);
  10611. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10612. page_off = offset % tp->nvram_pagesize;
  10613. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10614. tw32(NVRAM_ADDR, phy_addr);
  10615. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10616. if (page_off == 0 || i == 0)
  10617. nvram_cmd |= NVRAM_CMD_FIRST;
  10618. if (page_off == (tp->nvram_pagesize - 4))
  10619. nvram_cmd |= NVRAM_CMD_LAST;
  10620. if (i == (len - 4))
  10621. nvram_cmd |= NVRAM_CMD_LAST;
  10622. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10623. !tg3_flag(tp, 5755_PLUS) &&
  10624. (tp->nvram_jedecnum == JEDEC_ST) &&
  10625. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10626. if ((ret = tg3_nvram_exec_cmd(tp,
  10627. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10628. NVRAM_CMD_DONE)))
  10629. break;
  10630. }
  10631. if (!tg3_flag(tp, FLASH)) {
  10632. /* We always do complete word writes to eeprom. */
  10633. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10634. }
  10635. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10636. break;
  10637. }
  10638. return ret;
  10639. }
  10640. /* offset and length are dword aligned */
  10641. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10642. {
  10643. int ret;
  10644. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10645. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10646. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10647. udelay(40);
  10648. }
  10649. if (!tg3_flag(tp, NVRAM)) {
  10650. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10651. } else {
  10652. u32 grc_mode;
  10653. ret = tg3_nvram_lock(tp);
  10654. if (ret)
  10655. return ret;
  10656. tg3_enable_nvram_access(tp);
  10657. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10658. tw32(NVRAM_WRITE1, 0x406);
  10659. grc_mode = tr32(GRC_MODE);
  10660. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10661. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10662. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10663. buf);
  10664. } else {
  10665. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10666. buf);
  10667. }
  10668. grc_mode = tr32(GRC_MODE);
  10669. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10670. tg3_disable_nvram_access(tp);
  10671. tg3_nvram_unlock(tp);
  10672. }
  10673. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10674. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10675. udelay(40);
  10676. }
  10677. return ret;
  10678. }
  10679. struct subsys_tbl_ent {
  10680. u16 subsys_vendor, subsys_devid;
  10681. u32 phy_id;
  10682. };
  10683. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10684. /* Broadcom boards. */
  10685. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10686. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10687. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10688. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10689. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10690. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10691. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10692. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10693. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10694. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10695. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10696. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10697. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10698. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10699. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10700. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10701. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10702. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10703. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10704. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10705. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10706. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10707. /* 3com boards. */
  10708. { TG3PCI_SUBVENDOR_ID_3COM,
  10709. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10710. { TG3PCI_SUBVENDOR_ID_3COM,
  10711. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10712. { TG3PCI_SUBVENDOR_ID_3COM,
  10713. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10714. { TG3PCI_SUBVENDOR_ID_3COM,
  10715. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10716. { TG3PCI_SUBVENDOR_ID_3COM,
  10717. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10718. /* DELL boards. */
  10719. { TG3PCI_SUBVENDOR_ID_DELL,
  10720. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10721. { TG3PCI_SUBVENDOR_ID_DELL,
  10722. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10723. { TG3PCI_SUBVENDOR_ID_DELL,
  10724. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10725. { TG3PCI_SUBVENDOR_ID_DELL,
  10726. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10727. /* Compaq boards. */
  10728. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10729. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10730. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10731. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10732. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10733. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10734. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10735. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10736. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10737. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10738. /* IBM boards. */
  10739. { TG3PCI_SUBVENDOR_ID_IBM,
  10740. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10741. };
  10742. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10743. {
  10744. int i;
  10745. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10746. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10747. tp->pdev->subsystem_vendor) &&
  10748. (subsys_id_to_phy_id[i].subsys_devid ==
  10749. tp->pdev->subsystem_device))
  10750. return &subsys_id_to_phy_id[i];
  10751. }
  10752. return NULL;
  10753. }
  10754. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10755. {
  10756. u32 val;
  10757. tp->phy_id = TG3_PHY_ID_INVALID;
  10758. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10759. /* Assume an onboard device and WOL capable by default. */
  10760. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10761. tg3_flag_set(tp, WOL_CAP);
  10762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10763. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10764. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10765. tg3_flag_set(tp, IS_NIC);
  10766. }
  10767. val = tr32(VCPU_CFGSHDW);
  10768. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10769. tg3_flag_set(tp, ASPM_WORKAROUND);
  10770. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10771. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10772. tg3_flag_set(tp, WOL_ENABLE);
  10773. device_set_wakeup_enable(&tp->pdev->dev, true);
  10774. }
  10775. goto done;
  10776. }
  10777. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10778. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10779. u32 nic_cfg, led_cfg;
  10780. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10781. int eeprom_phy_serdes = 0;
  10782. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10783. tp->nic_sram_data_cfg = nic_cfg;
  10784. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10785. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10786. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10787. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10788. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10789. (ver > 0) && (ver < 0x100))
  10790. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10792. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10793. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10794. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10795. eeprom_phy_serdes = 1;
  10796. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10797. if (nic_phy_id != 0) {
  10798. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10799. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10800. eeprom_phy_id = (id1 >> 16) << 10;
  10801. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10802. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10803. } else
  10804. eeprom_phy_id = 0;
  10805. tp->phy_id = eeprom_phy_id;
  10806. if (eeprom_phy_serdes) {
  10807. if (!tg3_flag(tp, 5705_PLUS))
  10808. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10809. else
  10810. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10811. }
  10812. if (tg3_flag(tp, 5750_PLUS))
  10813. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10814. SHASTA_EXT_LED_MODE_MASK);
  10815. else
  10816. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10817. switch (led_cfg) {
  10818. default:
  10819. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10820. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10821. break;
  10822. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10823. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10824. break;
  10825. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10826. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10827. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10828. * read on some older 5700/5701 bootcode.
  10829. */
  10830. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10831. ASIC_REV_5700 ||
  10832. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10833. ASIC_REV_5701)
  10834. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10835. break;
  10836. case SHASTA_EXT_LED_SHARED:
  10837. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10838. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10839. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10840. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10841. LED_CTRL_MODE_PHY_2);
  10842. break;
  10843. case SHASTA_EXT_LED_MAC:
  10844. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10845. break;
  10846. case SHASTA_EXT_LED_COMBO:
  10847. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10848. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10849. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10850. LED_CTRL_MODE_PHY_2);
  10851. break;
  10852. }
  10853. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10855. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10856. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10857. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10858. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10859. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10860. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10861. if ((tp->pdev->subsystem_vendor ==
  10862. PCI_VENDOR_ID_ARIMA) &&
  10863. (tp->pdev->subsystem_device == 0x205a ||
  10864. tp->pdev->subsystem_device == 0x2063))
  10865. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10866. } else {
  10867. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10868. tg3_flag_set(tp, IS_NIC);
  10869. }
  10870. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10871. tg3_flag_set(tp, ENABLE_ASF);
  10872. if (tg3_flag(tp, 5750_PLUS))
  10873. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10874. }
  10875. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10876. tg3_flag(tp, 5750_PLUS))
  10877. tg3_flag_set(tp, ENABLE_APE);
  10878. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10879. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10880. tg3_flag_clear(tp, WOL_CAP);
  10881. if (tg3_flag(tp, WOL_CAP) &&
  10882. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10883. tg3_flag_set(tp, WOL_ENABLE);
  10884. device_set_wakeup_enable(&tp->pdev->dev, true);
  10885. }
  10886. if (cfg2 & (1 << 17))
  10887. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10888. /* serdes signal pre-emphasis in register 0x590 set by */
  10889. /* bootcode if bit 18 is set */
  10890. if (cfg2 & (1 << 18))
  10891. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10892. if ((tg3_flag(tp, 57765_PLUS) ||
  10893. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10894. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10895. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10896. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10897. if (tg3_flag(tp, PCI_EXPRESS) &&
  10898. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10899. !tg3_flag(tp, 57765_PLUS)) {
  10900. u32 cfg3;
  10901. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10902. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10903. tg3_flag_set(tp, ASPM_WORKAROUND);
  10904. }
  10905. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10906. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10907. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10908. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10909. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10910. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10911. }
  10912. done:
  10913. if (tg3_flag(tp, WOL_CAP))
  10914. device_set_wakeup_enable(&tp->pdev->dev,
  10915. tg3_flag(tp, WOL_ENABLE));
  10916. else
  10917. device_set_wakeup_capable(&tp->pdev->dev, false);
  10918. }
  10919. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10920. {
  10921. int i;
  10922. u32 val;
  10923. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10924. tw32(OTP_CTRL, cmd);
  10925. /* Wait for up to 1 ms for command to execute. */
  10926. for (i = 0; i < 100; i++) {
  10927. val = tr32(OTP_STATUS);
  10928. if (val & OTP_STATUS_CMD_DONE)
  10929. break;
  10930. udelay(10);
  10931. }
  10932. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10933. }
  10934. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10935. * configuration is a 32-bit value that straddles the alignment boundary.
  10936. * We do two 32-bit reads and then shift and merge the results.
  10937. */
  10938. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10939. {
  10940. u32 bhalf_otp, thalf_otp;
  10941. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10942. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10943. return 0;
  10944. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10945. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10946. return 0;
  10947. thalf_otp = tr32(OTP_READ_DATA);
  10948. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10949. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10950. return 0;
  10951. bhalf_otp = tr32(OTP_READ_DATA);
  10952. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10953. }
  10954. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10955. {
  10956. u32 adv = ADVERTISED_Autoneg |
  10957. ADVERTISED_Pause;
  10958. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10959. adv |= ADVERTISED_1000baseT_Half |
  10960. ADVERTISED_1000baseT_Full;
  10961. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10962. adv |= ADVERTISED_100baseT_Half |
  10963. ADVERTISED_100baseT_Full |
  10964. ADVERTISED_10baseT_Half |
  10965. ADVERTISED_10baseT_Full |
  10966. ADVERTISED_TP;
  10967. else
  10968. adv |= ADVERTISED_FIBRE;
  10969. tp->link_config.advertising = adv;
  10970. tp->link_config.speed = SPEED_INVALID;
  10971. tp->link_config.duplex = DUPLEX_INVALID;
  10972. tp->link_config.autoneg = AUTONEG_ENABLE;
  10973. tp->link_config.active_speed = SPEED_INVALID;
  10974. tp->link_config.active_duplex = DUPLEX_INVALID;
  10975. tp->link_config.orig_speed = SPEED_INVALID;
  10976. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10977. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10978. }
  10979. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10980. {
  10981. u32 hw_phy_id_1, hw_phy_id_2;
  10982. u32 hw_phy_id, hw_phy_id_masked;
  10983. int err;
  10984. /* flow control autonegotiation is default behavior */
  10985. tg3_flag_set(tp, PAUSE_AUTONEG);
  10986. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10987. if (tg3_flag(tp, USE_PHYLIB))
  10988. return tg3_phy_init(tp);
  10989. /* Reading the PHY ID register can conflict with ASF
  10990. * firmware access to the PHY hardware.
  10991. */
  10992. err = 0;
  10993. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10994. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10995. } else {
  10996. /* Now read the physical PHY_ID from the chip and verify
  10997. * that it is sane. If it doesn't look good, we fall back
  10998. * to either the hard-coded table based PHY_ID and failing
  10999. * that the value found in the eeprom area.
  11000. */
  11001. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11002. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11003. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11004. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11005. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11006. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11007. }
  11008. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11009. tp->phy_id = hw_phy_id;
  11010. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11011. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11012. else
  11013. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11014. } else {
  11015. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11016. /* Do nothing, phy ID already set up in
  11017. * tg3_get_eeprom_hw_cfg().
  11018. */
  11019. } else {
  11020. struct subsys_tbl_ent *p;
  11021. /* No eeprom signature? Try the hardcoded
  11022. * subsys device table.
  11023. */
  11024. p = tg3_lookup_by_subsys(tp);
  11025. if (!p)
  11026. return -ENODEV;
  11027. tp->phy_id = p->phy_id;
  11028. if (!tp->phy_id ||
  11029. tp->phy_id == TG3_PHY_ID_BCM8002)
  11030. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11031. }
  11032. }
  11033. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11034. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11036. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11037. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11038. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11039. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11040. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11041. tg3_phy_init_link_config(tp);
  11042. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11043. !tg3_flag(tp, ENABLE_APE) &&
  11044. !tg3_flag(tp, ENABLE_ASF)) {
  11045. u32 bmsr, mask;
  11046. tg3_readphy(tp, MII_BMSR, &bmsr);
  11047. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11048. (bmsr & BMSR_LSTATUS))
  11049. goto skip_phy_reset;
  11050. err = tg3_phy_reset(tp);
  11051. if (err)
  11052. return err;
  11053. tg3_phy_set_wirespeed(tp);
  11054. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11055. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11056. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  11057. if (!tg3_copper_is_advertising_all(tp, mask)) {
  11058. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11059. tp->link_config.flowctrl);
  11060. tg3_writephy(tp, MII_BMCR,
  11061. BMCR_ANENABLE | BMCR_ANRESTART);
  11062. }
  11063. }
  11064. skip_phy_reset:
  11065. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11066. err = tg3_init_5401phy_dsp(tp);
  11067. if (err)
  11068. return err;
  11069. err = tg3_init_5401phy_dsp(tp);
  11070. }
  11071. return err;
  11072. }
  11073. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11074. {
  11075. u8 *vpd_data;
  11076. unsigned int block_end, rosize, len;
  11077. u32 vpdlen;
  11078. int j, i = 0;
  11079. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11080. if (!vpd_data)
  11081. goto out_no_vpd;
  11082. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11083. if (i < 0)
  11084. goto out_not_found;
  11085. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11086. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11087. i += PCI_VPD_LRDT_TAG_SIZE;
  11088. if (block_end > vpdlen)
  11089. goto out_not_found;
  11090. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11091. PCI_VPD_RO_KEYWORD_MFR_ID);
  11092. if (j > 0) {
  11093. len = pci_vpd_info_field_size(&vpd_data[j]);
  11094. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11095. if (j + len > block_end || len != 4 ||
  11096. memcmp(&vpd_data[j], "1028", 4))
  11097. goto partno;
  11098. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11099. PCI_VPD_RO_KEYWORD_VENDOR0);
  11100. if (j < 0)
  11101. goto partno;
  11102. len = pci_vpd_info_field_size(&vpd_data[j]);
  11103. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11104. if (j + len > block_end)
  11105. goto partno;
  11106. memcpy(tp->fw_ver, &vpd_data[j], len);
  11107. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11108. }
  11109. partno:
  11110. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11111. PCI_VPD_RO_KEYWORD_PARTNO);
  11112. if (i < 0)
  11113. goto out_not_found;
  11114. len = pci_vpd_info_field_size(&vpd_data[i]);
  11115. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11116. if (len > TG3_BPN_SIZE ||
  11117. (len + i) > vpdlen)
  11118. goto out_not_found;
  11119. memcpy(tp->board_part_number, &vpd_data[i], len);
  11120. out_not_found:
  11121. kfree(vpd_data);
  11122. if (tp->board_part_number[0])
  11123. return;
  11124. out_no_vpd:
  11125. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11126. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11127. strcpy(tp->board_part_number, "BCM5717");
  11128. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11129. strcpy(tp->board_part_number, "BCM5718");
  11130. else
  11131. goto nomatch;
  11132. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11133. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11134. strcpy(tp->board_part_number, "BCM57780");
  11135. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11136. strcpy(tp->board_part_number, "BCM57760");
  11137. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11138. strcpy(tp->board_part_number, "BCM57790");
  11139. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11140. strcpy(tp->board_part_number, "BCM57788");
  11141. else
  11142. goto nomatch;
  11143. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11144. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11145. strcpy(tp->board_part_number, "BCM57761");
  11146. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11147. strcpy(tp->board_part_number, "BCM57765");
  11148. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11149. strcpy(tp->board_part_number, "BCM57781");
  11150. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11151. strcpy(tp->board_part_number, "BCM57785");
  11152. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11153. strcpy(tp->board_part_number, "BCM57791");
  11154. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11155. strcpy(tp->board_part_number, "BCM57795");
  11156. else
  11157. goto nomatch;
  11158. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11159. strcpy(tp->board_part_number, "BCM95906");
  11160. } else {
  11161. nomatch:
  11162. strcpy(tp->board_part_number, "none");
  11163. }
  11164. }
  11165. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11166. {
  11167. u32 val;
  11168. if (tg3_nvram_read(tp, offset, &val) ||
  11169. (val & 0xfc000000) != 0x0c000000 ||
  11170. tg3_nvram_read(tp, offset + 4, &val) ||
  11171. val != 0)
  11172. return 0;
  11173. return 1;
  11174. }
  11175. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11176. {
  11177. u32 val, offset, start, ver_offset;
  11178. int i, dst_off;
  11179. bool newver = false;
  11180. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11181. tg3_nvram_read(tp, 0x4, &start))
  11182. return;
  11183. offset = tg3_nvram_logical_addr(tp, offset);
  11184. if (tg3_nvram_read(tp, offset, &val))
  11185. return;
  11186. if ((val & 0xfc000000) == 0x0c000000) {
  11187. if (tg3_nvram_read(tp, offset + 4, &val))
  11188. return;
  11189. if (val == 0)
  11190. newver = true;
  11191. }
  11192. dst_off = strlen(tp->fw_ver);
  11193. if (newver) {
  11194. if (TG3_VER_SIZE - dst_off < 16 ||
  11195. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11196. return;
  11197. offset = offset + ver_offset - start;
  11198. for (i = 0; i < 16; i += 4) {
  11199. __be32 v;
  11200. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11201. return;
  11202. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11203. }
  11204. } else {
  11205. u32 major, minor;
  11206. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11207. return;
  11208. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11209. TG3_NVM_BCVER_MAJSFT;
  11210. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11211. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11212. "v%d.%02d", major, minor);
  11213. }
  11214. }
  11215. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11216. {
  11217. u32 val, major, minor;
  11218. /* Use native endian representation */
  11219. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11220. return;
  11221. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11222. TG3_NVM_HWSB_CFG1_MAJSFT;
  11223. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11224. TG3_NVM_HWSB_CFG1_MINSFT;
  11225. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11226. }
  11227. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11228. {
  11229. u32 offset, major, minor, build;
  11230. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11231. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11232. return;
  11233. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11234. case TG3_EEPROM_SB_REVISION_0:
  11235. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11236. break;
  11237. case TG3_EEPROM_SB_REVISION_2:
  11238. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11239. break;
  11240. case TG3_EEPROM_SB_REVISION_3:
  11241. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11242. break;
  11243. case TG3_EEPROM_SB_REVISION_4:
  11244. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11245. break;
  11246. case TG3_EEPROM_SB_REVISION_5:
  11247. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11248. break;
  11249. case TG3_EEPROM_SB_REVISION_6:
  11250. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11251. break;
  11252. default:
  11253. return;
  11254. }
  11255. if (tg3_nvram_read(tp, offset, &val))
  11256. return;
  11257. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11258. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11259. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11260. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11261. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11262. if (minor > 99 || build > 26)
  11263. return;
  11264. offset = strlen(tp->fw_ver);
  11265. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11266. " v%d.%02d", major, minor);
  11267. if (build > 0) {
  11268. offset = strlen(tp->fw_ver);
  11269. if (offset < TG3_VER_SIZE - 1)
  11270. tp->fw_ver[offset] = 'a' + build - 1;
  11271. }
  11272. }
  11273. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11274. {
  11275. u32 val, offset, start;
  11276. int i, vlen;
  11277. for (offset = TG3_NVM_DIR_START;
  11278. offset < TG3_NVM_DIR_END;
  11279. offset += TG3_NVM_DIRENT_SIZE) {
  11280. if (tg3_nvram_read(tp, offset, &val))
  11281. return;
  11282. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11283. break;
  11284. }
  11285. if (offset == TG3_NVM_DIR_END)
  11286. return;
  11287. if (!tg3_flag(tp, 5705_PLUS))
  11288. start = 0x08000000;
  11289. else if (tg3_nvram_read(tp, offset - 4, &start))
  11290. return;
  11291. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11292. !tg3_fw_img_is_valid(tp, offset) ||
  11293. tg3_nvram_read(tp, offset + 8, &val))
  11294. return;
  11295. offset += val - start;
  11296. vlen = strlen(tp->fw_ver);
  11297. tp->fw_ver[vlen++] = ',';
  11298. tp->fw_ver[vlen++] = ' ';
  11299. for (i = 0; i < 4; i++) {
  11300. __be32 v;
  11301. if (tg3_nvram_read_be32(tp, offset, &v))
  11302. return;
  11303. offset += sizeof(v);
  11304. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11305. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11306. break;
  11307. }
  11308. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11309. vlen += sizeof(v);
  11310. }
  11311. }
  11312. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11313. {
  11314. int vlen;
  11315. u32 apedata;
  11316. char *fwtype;
  11317. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11318. return;
  11319. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11320. if (apedata != APE_SEG_SIG_MAGIC)
  11321. return;
  11322. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11323. if (!(apedata & APE_FW_STATUS_READY))
  11324. return;
  11325. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11326. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11327. tg3_flag_set(tp, APE_HAS_NCSI);
  11328. fwtype = "NCSI";
  11329. } else {
  11330. fwtype = "DASH";
  11331. }
  11332. vlen = strlen(tp->fw_ver);
  11333. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11334. fwtype,
  11335. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11336. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11337. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11338. (apedata & APE_FW_VERSION_BLDMSK));
  11339. }
  11340. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11341. {
  11342. u32 val;
  11343. bool vpd_vers = false;
  11344. if (tp->fw_ver[0] != 0)
  11345. vpd_vers = true;
  11346. if (tg3_flag(tp, NO_NVRAM)) {
  11347. strcat(tp->fw_ver, "sb");
  11348. return;
  11349. }
  11350. if (tg3_nvram_read(tp, 0, &val))
  11351. return;
  11352. if (val == TG3_EEPROM_MAGIC)
  11353. tg3_read_bc_ver(tp);
  11354. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11355. tg3_read_sb_ver(tp, val);
  11356. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11357. tg3_read_hwsb_ver(tp);
  11358. else
  11359. return;
  11360. if (vpd_vers)
  11361. goto done;
  11362. if (tg3_flag(tp, ENABLE_APE)) {
  11363. if (tg3_flag(tp, ENABLE_ASF))
  11364. tg3_read_dash_ver(tp);
  11365. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11366. tg3_read_mgmtfw_ver(tp);
  11367. }
  11368. done:
  11369. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11370. }
  11371. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11372. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11373. {
  11374. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11375. return TG3_RX_RET_MAX_SIZE_5717;
  11376. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11377. return TG3_RX_RET_MAX_SIZE_5700;
  11378. else
  11379. return TG3_RX_RET_MAX_SIZE_5705;
  11380. }
  11381. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11382. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11383. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11384. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11385. { },
  11386. };
  11387. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11388. {
  11389. u32 misc_ctrl_reg;
  11390. u32 pci_state_reg, grc_misc_cfg;
  11391. u32 val;
  11392. u16 pci_cmd;
  11393. int err;
  11394. /* Force memory write invalidate off. If we leave it on,
  11395. * then on 5700_BX chips we have to enable a workaround.
  11396. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11397. * to match the cacheline size. The Broadcom driver have this
  11398. * workaround but turns MWI off all the times so never uses
  11399. * it. This seems to suggest that the workaround is insufficient.
  11400. */
  11401. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11402. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11403. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11404. /* Important! -- Make sure register accesses are byteswapped
  11405. * correctly. Also, for those chips that require it, make
  11406. * sure that indirect register accesses are enabled before
  11407. * the first operation.
  11408. */
  11409. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11410. &misc_ctrl_reg);
  11411. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11412. MISC_HOST_CTRL_CHIPREV);
  11413. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11414. tp->misc_host_ctrl);
  11415. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11416. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11418. u32 prod_id_asic_rev;
  11419. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11420. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11421. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11422. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11423. pci_read_config_dword(tp->pdev,
  11424. TG3PCI_GEN2_PRODID_ASICREV,
  11425. &prod_id_asic_rev);
  11426. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11427. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11428. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11429. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11430. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11431. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11432. pci_read_config_dword(tp->pdev,
  11433. TG3PCI_GEN15_PRODID_ASICREV,
  11434. &prod_id_asic_rev);
  11435. else
  11436. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11437. &prod_id_asic_rev);
  11438. tp->pci_chip_rev_id = prod_id_asic_rev;
  11439. }
  11440. /* Wrong chip ID in 5752 A0. This code can be removed later
  11441. * as A0 is not in production.
  11442. */
  11443. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11444. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11445. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11446. * we need to disable memory and use config. cycles
  11447. * only to access all registers. The 5702/03 chips
  11448. * can mistakenly decode the special cycles from the
  11449. * ICH chipsets as memory write cycles, causing corruption
  11450. * of register and memory space. Only certain ICH bridges
  11451. * will drive special cycles with non-zero data during the
  11452. * address phase which can fall within the 5703's address
  11453. * range. This is not an ICH bug as the PCI spec allows
  11454. * non-zero address during special cycles. However, only
  11455. * these ICH bridges are known to drive non-zero addresses
  11456. * during special cycles.
  11457. *
  11458. * Since special cycles do not cross PCI bridges, we only
  11459. * enable this workaround if the 5703 is on the secondary
  11460. * bus of these ICH bridges.
  11461. */
  11462. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11463. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11464. static struct tg3_dev_id {
  11465. u32 vendor;
  11466. u32 device;
  11467. u32 rev;
  11468. } ich_chipsets[] = {
  11469. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11470. PCI_ANY_ID },
  11471. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11472. PCI_ANY_ID },
  11473. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11474. 0xa },
  11475. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11476. PCI_ANY_ID },
  11477. { },
  11478. };
  11479. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11480. struct pci_dev *bridge = NULL;
  11481. while (pci_id->vendor != 0) {
  11482. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11483. bridge);
  11484. if (!bridge) {
  11485. pci_id++;
  11486. continue;
  11487. }
  11488. if (pci_id->rev != PCI_ANY_ID) {
  11489. if (bridge->revision > pci_id->rev)
  11490. continue;
  11491. }
  11492. if (bridge->subordinate &&
  11493. (bridge->subordinate->number ==
  11494. tp->pdev->bus->number)) {
  11495. tg3_flag_set(tp, ICH_WORKAROUND);
  11496. pci_dev_put(bridge);
  11497. break;
  11498. }
  11499. }
  11500. }
  11501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11502. static struct tg3_dev_id {
  11503. u32 vendor;
  11504. u32 device;
  11505. } bridge_chipsets[] = {
  11506. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11507. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11508. { },
  11509. };
  11510. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11511. struct pci_dev *bridge = NULL;
  11512. while (pci_id->vendor != 0) {
  11513. bridge = pci_get_device(pci_id->vendor,
  11514. pci_id->device,
  11515. bridge);
  11516. if (!bridge) {
  11517. pci_id++;
  11518. continue;
  11519. }
  11520. if (bridge->subordinate &&
  11521. (bridge->subordinate->number <=
  11522. tp->pdev->bus->number) &&
  11523. (bridge->subordinate->subordinate >=
  11524. tp->pdev->bus->number)) {
  11525. tg3_flag_set(tp, 5701_DMA_BUG);
  11526. pci_dev_put(bridge);
  11527. break;
  11528. }
  11529. }
  11530. }
  11531. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11532. * DMA addresses > 40-bit. This bridge may have other additional
  11533. * 57xx devices behind it in some 4-port NIC designs for example.
  11534. * Any tg3 device found behind the bridge will also need the 40-bit
  11535. * DMA workaround.
  11536. */
  11537. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11539. tg3_flag_set(tp, 5780_CLASS);
  11540. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11541. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11542. } else {
  11543. struct pci_dev *bridge = NULL;
  11544. do {
  11545. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11546. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11547. bridge);
  11548. if (bridge && bridge->subordinate &&
  11549. (bridge->subordinate->number <=
  11550. tp->pdev->bus->number) &&
  11551. (bridge->subordinate->subordinate >=
  11552. tp->pdev->bus->number)) {
  11553. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11554. pci_dev_put(bridge);
  11555. break;
  11556. }
  11557. } while (bridge);
  11558. }
  11559. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11560. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11561. tp->pdev_peer = tg3_find_peer(tp);
  11562. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11563. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11565. tg3_flag_set(tp, 5717_PLUS);
  11566. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11567. tg3_flag(tp, 5717_PLUS))
  11568. tg3_flag_set(tp, 57765_PLUS);
  11569. /* Intentionally exclude ASIC_REV_5906 */
  11570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11571. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11573. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11576. tg3_flag(tp, 57765_PLUS))
  11577. tg3_flag_set(tp, 5755_PLUS);
  11578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11581. tg3_flag(tp, 5755_PLUS) ||
  11582. tg3_flag(tp, 5780_CLASS))
  11583. tg3_flag_set(tp, 5750_PLUS);
  11584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11585. tg3_flag(tp, 5750_PLUS))
  11586. tg3_flag_set(tp, 5705_PLUS);
  11587. /* Determine TSO capabilities */
  11588. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11589. ; /* Do nothing. HW bug. */
  11590. else if (tg3_flag(tp, 57765_PLUS))
  11591. tg3_flag_set(tp, HW_TSO_3);
  11592. else if (tg3_flag(tp, 5755_PLUS) ||
  11593. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11594. tg3_flag_set(tp, HW_TSO_2);
  11595. else if (tg3_flag(tp, 5750_PLUS)) {
  11596. tg3_flag_set(tp, HW_TSO_1);
  11597. tg3_flag_set(tp, TSO_BUG);
  11598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11599. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11600. tg3_flag_clear(tp, TSO_BUG);
  11601. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11602. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11603. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11604. tg3_flag_set(tp, TSO_BUG);
  11605. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11606. tp->fw_needed = FIRMWARE_TG3TSO5;
  11607. else
  11608. tp->fw_needed = FIRMWARE_TG3TSO;
  11609. }
  11610. /* Selectively allow TSO based on operating conditions */
  11611. if (tg3_flag(tp, HW_TSO_1) ||
  11612. tg3_flag(tp, HW_TSO_2) ||
  11613. tg3_flag(tp, HW_TSO_3) ||
  11614. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11615. tg3_flag_set(tp, TSO_CAPABLE);
  11616. else {
  11617. tg3_flag_clear(tp, TSO_CAPABLE);
  11618. tg3_flag_clear(tp, TSO_BUG);
  11619. tp->fw_needed = NULL;
  11620. }
  11621. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11622. tp->fw_needed = FIRMWARE_TG3;
  11623. tp->irq_max = 1;
  11624. if (tg3_flag(tp, 5750_PLUS)) {
  11625. tg3_flag_set(tp, SUPPORT_MSI);
  11626. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11627. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11628. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11629. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11630. tp->pdev_peer == tp->pdev))
  11631. tg3_flag_clear(tp, SUPPORT_MSI);
  11632. if (tg3_flag(tp, 5755_PLUS) ||
  11633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11634. tg3_flag_set(tp, 1SHOT_MSI);
  11635. }
  11636. if (tg3_flag(tp, 57765_PLUS)) {
  11637. tg3_flag_set(tp, SUPPORT_MSIX);
  11638. tp->irq_max = TG3_IRQ_MAX_VECS;
  11639. }
  11640. }
  11641. if (tg3_flag(tp, 5755_PLUS))
  11642. tg3_flag_set(tp, SHORT_DMA_BUG);
  11643. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11644. tg3_flag_set(tp, 4K_FIFO_LIMIT);
  11645. if (tg3_flag(tp, 5717_PLUS))
  11646. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11647. if (tg3_flag(tp, 57765_PLUS) &&
  11648. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11649. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11650. if (!tg3_flag(tp, 5705_PLUS) ||
  11651. tg3_flag(tp, 5780_CLASS) ||
  11652. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11653. tg3_flag_set(tp, JUMBO_CAPABLE);
  11654. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11655. &pci_state_reg);
  11656. if (pci_is_pcie(tp->pdev)) {
  11657. u16 lnkctl;
  11658. tg3_flag_set(tp, PCI_EXPRESS);
  11659. tp->pcie_readrq = 4096;
  11660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11661. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11662. tp->pcie_readrq = 2048;
  11663. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11664. pci_read_config_word(tp->pdev,
  11665. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11666. &lnkctl);
  11667. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11668. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11669. ASIC_REV_5906) {
  11670. tg3_flag_clear(tp, HW_TSO_2);
  11671. tg3_flag_clear(tp, TSO_CAPABLE);
  11672. }
  11673. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11674. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11675. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11676. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11677. tg3_flag_set(tp, CLKREQ_BUG);
  11678. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11679. tg3_flag_set(tp, L1PLLPD_EN);
  11680. }
  11681. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11682. /* BCM5785 devices are effectively PCIe devices, and should
  11683. * follow PCIe codepaths, but do not have a PCIe capabilities
  11684. * section.
  11685. */
  11686. tg3_flag_set(tp, PCI_EXPRESS);
  11687. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11688. tg3_flag(tp, 5780_CLASS)) {
  11689. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11690. if (!tp->pcix_cap) {
  11691. dev_err(&tp->pdev->dev,
  11692. "Cannot find PCI-X capability, aborting\n");
  11693. return -EIO;
  11694. }
  11695. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11696. tg3_flag_set(tp, PCIX_MODE);
  11697. }
  11698. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11699. * reordering to the mailbox registers done by the host
  11700. * controller can cause major troubles. We read back from
  11701. * every mailbox register write to force the writes to be
  11702. * posted to the chip in order.
  11703. */
  11704. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11705. !tg3_flag(tp, PCI_EXPRESS))
  11706. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11707. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11708. &tp->pci_cacheline_sz);
  11709. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11710. &tp->pci_lat_timer);
  11711. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11712. tp->pci_lat_timer < 64) {
  11713. tp->pci_lat_timer = 64;
  11714. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11715. tp->pci_lat_timer);
  11716. }
  11717. /* Important! -- It is critical that the PCI-X hw workaround
  11718. * situation is decided before the first MMIO register access.
  11719. */
  11720. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11721. /* 5700 BX chips need to have their TX producer index
  11722. * mailboxes written twice to workaround a bug.
  11723. */
  11724. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11725. /* If we are in PCI-X mode, enable register write workaround.
  11726. *
  11727. * The workaround is to use indirect register accesses
  11728. * for all chip writes not to mailbox registers.
  11729. */
  11730. if (tg3_flag(tp, PCIX_MODE)) {
  11731. u32 pm_reg;
  11732. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11733. /* The chip can have it's power management PCI config
  11734. * space registers clobbered due to this bug.
  11735. * So explicitly force the chip into D0 here.
  11736. */
  11737. pci_read_config_dword(tp->pdev,
  11738. tp->pm_cap + PCI_PM_CTRL,
  11739. &pm_reg);
  11740. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11741. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11742. pci_write_config_dword(tp->pdev,
  11743. tp->pm_cap + PCI_PM_CTRL,
  11744. pm_reg);
  11745. /* Also, force SERR#/PERR# in PCI command. */
  11746. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11747. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11748. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11749. }
  11750. }
  11751. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11752. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11753. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11754. tg3_flag_set(tp, PCI_32BIT);
  11755. /* Chip-specific fixup from Broadcom driver */
  11756. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11757. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11758. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11759. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11760. }
  11761. /* Default fast path register access methods */
  11762. tp->read32 = tg3_read32;
  11763. tp->write32 = tg3_write32;
  11764. tp->read32_mbox = tg3_read32;
  11765. tp->write32_mbox = tg3_write32;
  11766. tp->write32_tx_mbox = tg3_write32;
  11767. tp->write32_rx_mbox = tg3_write32;
  11768. /* Various workaround register access methods */
  11769. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11770. tp->write32 = tg3_write_indirect_reg32;
  11771. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11772. (tg3_flag(tp, PCI_EXPRESS) &&
  11773. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11774. /*
  11775. * Back to back register writes can cause problems on these
  11776. * chips, the workaround is to read back all reg writes
  11777. * except those to mailbox regs.
  11778. *
  11779. * See tg3_write_indirect_reg32().
  11780. */
  11781. tp->write32 = tg3_write_flush_reg32;
  11782. }
  11783. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11784. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11785. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11786. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11787. }
  11788. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11789. tp->read32 = tg3_read_indirect_reg32;
  11790. tp->write32 = tg3_write_indirect_reg32;
  11791. tp->read32_mbox = tg3_read_indirect_mbox;
  11792. tp->write32_mbox = tg3_write_indirect_mbox;
  11793. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11794. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11795. iounmap(tp->regs);
  11796. tp->regs = NULL;
  11797. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11798. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11799. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11800. }
  11801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11802. tp->read32_mbox = tg3_read32_mbox_5906;
  11803. tp->write32_mbox = tg3_write32_mbox_5906;
  11804. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11805. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11806. }
  11807. if (tp->write32 == tg3_write_indirect_reg32 ||
  11808. (tg3_flag(tp, PCIX_MODE) &&
  11809. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11810. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11811. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11812. /* The memory arbiter has to be enabled in order for SRAM accesses
  11813. * to succeed. Normally on powerup the tg3 chip firmware will make
  11814. * sure it is enabled, but other entities such as system netboot
  11815. * code might disable it.
  11816. */
  11817. val = tr32(MEMARB_MODE);
  11818. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11819. if (tg3_flag(tp, PCIX_MODE)) {
  11820. pci_read_config_dword(tp->pdev,
  11821. tp->pcix_cap + PCI_X_STATUS, &val);
  11822. tp->pci_fn = val & 0x7;
  11823. } else {
  11824. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11825. }
  11826. /* Get eeprom hw config before calling tg3_set_power_state().
  11827. * In particular, the TG3_FLAG_IS_NIC flag must be
  11828. * determined before calling tg3_set_power_state() so that
  11829. * we know whether or not to switch out of Vaux power.
  11830. * When the flag is set, it means that GPIO1 is used for eeprom
  11831. * write protect and also implies that it is a LOM where GPIOs
  11832. * are not used to switch power.
  11833. */
  11834. tg3_get_eeprom_hw_cfg(tp);
  11835. if (tg3_flag(tp, ENABLE_APE)) {
  11836. /* Allow reads and writes to the
  11837. * APE register and memory space.
  11838. */
  11839. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11840. PCISTATE_ALLOW_APE_SHMEM_WR |
  11841. PCISTATE_ALLOW_APE_PSPACE_WR;
  11842. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11843. pci_state_reg);
  11844. tg3_ape_lock_init(tp);
  11845. }
  11846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11850. tg3_flag(tp, 57765_PLUS))
  11851. tg3_flag_set(tp, CPMU_PRESENT);
  11852. /* Set up tp->grc_local_ctrl before calling
  11853. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  11854. * will bring 5700's external PHY out of reset.
  11855. * It is also used as eeprom write protect on LOMs.
  11856. */
  11857. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11858. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11859. tg3_flag(tp, EEPROM_WRITE_PROT))
  11860. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11861. GRC_LCLCTRL_GPIO_OUTPUT1);
  11862. /* Unused GPIO3 must be driven as output on 5752 because there
  11863. * are no pull-up resistors on unused GPIO pins.
  11864. */
  11865. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11866. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11867. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11869. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11870. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11871. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11872. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11873. /* Turn off the debug UART. */
  11874. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11875. if (tg3_flag(tp, IS_NIC))
  11876. /* Keep VMain power. */
  11877. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11878. GRC_LCLCTRL_GPIO_OUTPUT0;
  11879. }
  11880. /* Switch out of Vaux if it is a NIC */
  11881. tg3_pwrsrc_switch_to_vmain(tp);
  11882. /* Derive initial jumbo mode from MTU assigned in
  11883. * ether_setup() via the alloc_etherdev() call
  11884. */
  11885. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11886. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11887. /* Determine WakeOnLan speed to use. */
  11888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11889. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11890. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11891. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11892. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11893. } else {
  11894. tg3_flag_set(tp, WOL_SPEED_100MB);
  11895. }
  11896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11897. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11898. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11899. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11900. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11901. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11902. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11903. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11904. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11905. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11906. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11907. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11908. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11909. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11910. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11911. if (tg3_flag(tp, 5705_PLUS) &&
  11912. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11913. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11914. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11915. !tg3_flag(tp, 57765_PLUS)) {
  11916. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11918. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11919. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11920. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11921. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11922. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11923. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11924. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11925. } else
  11926. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11927. }
  11928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11929. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11930. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11931. if (tp->phy_otp == 0)
  11932. tp->phy_otp = TG3_OTP_DEFAULT;
  11933. }
  11934. if (tg3_flag(tp, CPMU_PRESENT))
  11935. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11936. else
  11937. tp->mi_mode = MAC_MI_MODE_BASE;
  11938. tp->coalesce_mode = 0;
  11939. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11940. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11941. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11942. /* Set these bits to enable statistics workaround. */
  11943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11944. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11945. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11946. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11947. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11948. }
  11949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11951. tg3_flag_set(tp, USE_PHYLIB);
  11952. err = tg3_mdio_init(tp);
  11953. if (err)
  11954. return err;
  11955. /* Initialize data/descriptor byte/word swapping. */
  11956. val = tr32(GRC_MODE);
  11957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11958. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11959. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11960. GRC_MODE_B2HRX_ENABLE |
  11961. GRC_MODE_HTX2B_ENABLE |
  11962. GRC_MODE_HOST_STACKUP);
  11963. else
  11964. val &= GRC_MODE_HOST_STACKUP;
  11965. tw32(GRC_MODE, val | tp->grc_mode);
  11966. tg3_switch_clocks(tp);
  11967. /* Clear this out for sanity. */
  11968. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11969. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11970. &pci_state_reg);
  11971. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11972. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11973. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11974. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11975. chiprevid == CHIPREV_ID_5701_B0 ||
  11976. chiprevid == CHIPREV_ID_5701_B2 ||
  11977. chiprevid == CHIPREV_ID_5701_B5) {
  11978. void __iomem *sram_base;
  11979. /* Write some dummy words into the SRAM status block
  11980. * area, see if it reads back correctly. If the return
  11981. * value is bad, force enable the PCIX workaround.
  11982. */
  11983. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11984. writel(0x00000000, sram_base);
  11985. writel(0x00000000, sram_base + 4);
  11986. writel(0xffffffff, sram_base + 4);
  11987. if (readl(sram_base) != 0x00000000)
  11988. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11989. }
  11990. }
  11991. udelay(50);
  11992. tg3_nvram_init(tp);
  11993. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11994. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11995. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11996. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11997. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11998. tg3_flag_set(tp, IS_5788);
  11999. if (!tg3_flag(tp, IS_5788) &&
  12000. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12001. tg3_flag_set(tp, TAGGED_STATUS);
  12002. if (tg3_flag(tp, TAGGED_STATUS)) {
  12003. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12004. HOSTCC_MODE_CLRTICK_TXBD);
  12005. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12006. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12007. tp->misc_host_ctrl);
  12008. }
  12009. /* Preserve the APE MAC_MODE bits */
  12010. if (tg3_flag(tp, ENABLE_APE))
  12011. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12012. else
  12013. tp->mac_mode = 0;
  12014. /* these are limited to 10/100 only */
  12015. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12016. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12017. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12018. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12019. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12020. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12021. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12022. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12023. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12024. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12025. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12026. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12027. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12028. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12029. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12030. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12031. err = tg3_phy_probe(tp);
  12032. if (err) {
  12033. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12034. /* ... but do not return immediately ... */
  12035. tg3_mdio_fini(tp);
  12036. }
  12037. tg3_read_vpd(tp);
  12038. tg3_read_fw_ver(tp);
  12039. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12040. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12041. } else {
  12042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12043. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12044. else
  12045. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12046. }
  12047. /* 5700 {AX,BX} chips have a broken status block link
  12048. * change bit implementation, so we must use the
  12049. * status register in those cases.
  12050. */
  12051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12052. tg3_flag_set(tp, USE_LINKCHG_REG);
  12053. else
  12054. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12055. /* The led_ctrl is set during tg3_phy_probe, here we might
  12056. * have to force the link status polling mechanism based
  12057. * upon subsystem IDs.
  12058. */
  12059. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12060. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12061. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12062. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12063. tg3_flag_set(tp, USE_LINKCHG_REG);
  12064. }
  12065. /* For all SERDES we poll the MAC status register. */
  12066. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12067. tg3_flag_set(tp, POLL_SERDES);
  12068. else
  12069. tg3_flag_clear(tp, POLL_SERDES);
  12070. tp->rx_offset = NET_IP_ALIGN;
  12071. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12072. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12073. tg3_flag(tp, PCIX_MODE)) {
  12074. tp->rx_offset = 0;
  12075. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12076. tp->rx_copy_thresh = ~(u16)0;
  12077. #endif
  12078. }
  12079. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12080. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12081. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12082. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12083. /* Increment the rx prod index on the rx std ring by at most
  12084. * 8 for these chips to workaround hw errata.
  12085. */
  12086. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12087. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12088. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12089. tp->rx_std_max_post = 8;
  12090. if (tg3_flag(tp, ASPM_WORKAROUND))
  12091. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12092. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12093. return err;
  12094. }
  12095. #ifdef CONFIG_SPARC
  12096. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12097. {
  12098. struct net_device *dev = tp->dev;
  12099. struct pci_dev *pdev = tp->pdev;
  12100. struct device_node *dp = pci_device_to_OF_node(pdev);
  12101. const unsigned char *addr;
  12102. int len;
  12103. addr = of_get_property(dp, "local-mac-address", &len);
  12104. if (addr && len == 6) {
  12105. memcpy(dev->dev_addr, addr, 6);
  12106. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12107. return 0;
  12108. }
  12109. return -ENODEV;
  12110. }
  12111. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12112. {
  12113. struct net_device *dev = tp->dev;
  12114. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12115. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12116. return 0;
  12117. }
  12118. #endif
  12119. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12120. {
  12121. struct net_device *dev = tp->dev;
  12122. u32 hi, lo, mac_offset;
  12123. int addr_ok = 0;
  12124. #ifdef CONFIG_SPARC
  12125. if (!tg3_get_macaddr_sparc(tp))
  12126. return 0;
  12127. #endif
  12128. mac_offset = 0x7c;
  12129. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12130. tg3_flag(tp, 5780_CLASS)) {
  12131. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12132. mac_offset = 0xcc;
  12133. if (tg3_nvram_lock(tp))
  12134. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12135. else
  12136. tg3_nvram_unlock(tp);
  12137. } else if (tg3_flag(tp, 5717_PLUS)) {
  12138. if (tp->pci_fn & 1)
  12139. mac_offset = 0xcc;
  12140. if (tp->pci_fn > 1)
  12141. mac_offset += 0x18c;
  12142. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12143. mac_offset = 0x10;
  12144. /* First try to get it from MAC address mailbox. */
  12145. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12146. if ((hi >> 16) == 0x484b) {
  12147. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12148. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12149. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12150. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12151. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12152. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12153. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12154. /* Some old bootcode may report a 0 MAC address in SRAM */
  12155. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12156. }
  12157. if (!addr_ok) {
  12158. /* Next, try NVRAM. */
  12159. if (!tg3_flag(tp, NO_NVRAM) &&
  12160. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12161. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12162. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12163. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12164. }
  12165. /* Finally just fetch it out of the MAC control regs. */
  12166. else {
  12167. hi = tr32(MAC_ADDR_0_HIGH);
  12168. lo = tr32(MAC_ADDR_0_LOW);
  12169. dev->dev_addr[5] = lo & 0xff;
  12170. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12171. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12172. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12173. dev->dev_addr[1] = hi & 0xff;
  12174. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12175. }
  12176. }
  12177. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12178. #ifdef CONFIG_SPARC
  12179. if (!tg3_get_default_macaddr_sparc(tp))
  12180. return 0;
  12181. #endif
  12182. return -EINVAL;
  12183. }
  12184. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12185. return 0;
  12186. }
  12187. #define BOUNDARY_SINGLE_CACHELINE 1
  12188. #define BOUNDARY_MULTI_CACHELINE 2
  12189. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12190. {
  12191. int cacheline_size;
  12192. u8 byte;
  12193. int goal;
  12194. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12195. if (byte == 0)
  12196. cacheline_size = 1024;
  12197. else
  12198. cacheline_size = (int) byte * 4;
  12199. /* On 5703 and later chips, the boundary bits have no
  12200. * effect.
  12201. */
  12202. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12203. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12204. !tg3_flag(tp, PCI_EXPRESS))
  12205. goto out;
  12206. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12207. goal = BOUNDARY_MULTI_CACHELINE;
  12208. #else
  12209. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12210. goal = BOUNDARY_SINGLE_CACHELINE;
  12211. #else
  12212. goal = 0;
  12213. #endif
  12214. #endif
  12215. if (tg3_flag(tp, 57765_PLUS)) {
  12216. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12217. goto out;
  12218. }
  12219. if (!goal)
  12220. goto out;
  12221. /* PCI controllers on most RISC systems tend to disconnect
  12222. * when a device tries to burst across a cache-line boundary.
  12223. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12224. *
  12225. * Unfortunately, for PCI-E there are only limited
  12226. * write-side controls for this, and thus for reads
  12227. * we will still get the disconnects. We'll also waste
  12228. * these PCI cycles for both read and write for chips
  12229. * other than 5700 and 5701 which do not implement the
  12230. * boundary bits.
  12231. */
  12232. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12233. switch (cacheline_size) {
  12234. case 16:
  12235. case 32:
  12236. case 64:
  12237. case 128:
  12238. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12239. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12240. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12241. } else {
  12242. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12243. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12244. }
  12245. break;
  12246. case 256:
  12247. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12248. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12249. break;
  12250. default:
  12251. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12252. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12253. break;
  12254. }
  12255. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12256. switch (cacheline_size) {
  12257. case 16:
  12258. case 32:
  12259. case 64:
  12260. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12261. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12262. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12263. break;
  12264. }
  12265. /* fallthrough */
  12266. case 128:
  12267. default:
  12268. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12269. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12270. break;
  12271. }
  12272. } else {
  12273. switch (cacheline_size) {
  12274. case 16:
  12275. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12276. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12277. DMA_RWCTRL_WRITE_BNDRY_16);
  12278. break;
  12279. }
  12280. /* fallthrough */
  12281. case 32:
  12282. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12283. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12284. DMA_RWCTRL_WRITE_BNDRY_32);
  12285. break;
  12286. }
  12287. /* fallthrough */
  12288. case 64:
  12289. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12290. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12291. DMA_RWCTRL_WRITE_BNDRY_64);
  12292. break;
  12293. }
  12294. /* fallthrough */
  12295. case 128:
  12296. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12297. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12298. DMA_RWCTRL_WRITE_BNDRY_128);
  12299. break;
  12300. }
  12301. /* fallthrough */
  12302. case 256:
  12303. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12304. DMA_RWCTRL_WRITE_BNDRY_256);
  12305. break;
  12306. case 512:
  12307. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12308. DMA_RWCTRL_WRITE_BNDRY_512);
  12309. break;
  12310. case 1024:
  12311. default:
  12312. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12313. DMA_RWCTRL_WRITE_BNDRY_1024);
  12314. break;
  12315. }
  12316. }
  12317. out:
  12318. return val;
  12319. }
  12320. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12321. {
  12322. struct tg3_internal_buffer_desc test_desc;
  12323. u32 sram_dma_descs;
  12324. int i, ret;
  12325. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12326. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12327. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12328. tw32(RDMAC_STATUS, 0);
  12329. tw32(WDMAC_STATUS, 0);
  12330. tw32(BUFMGR_MODE, 0);
  12331. tw32(FTQ_RESET, 0);
  12332. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12333. test_desc.addr_lo = buf_dma & 0xffffffff;
  12334. test_desc.nic_mbuf = 0x00002100;
  12335. test_desc.len = size;
  12336. /*
  12337. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12338. * the *second* time the tg3 driver was getting loaded after an
  12339. * initial scan.
  12340. *
  12341. * Broadcom tells me:
  12342. * ...the DMA engine is connected to the GRC block and a DMA
  12343. * reset may affect the GRC block in some unpredictable way...
  12344. * The behavior of resets to individual blocks has not been tested.
  12345. *
  12346. * Broadcom noted the GRC reset will also reset all sub-components.
  12347. */
  12348. if (to_device) {
  12349. test_desc.cqid_sqid = (13 << 8) | 2;
  12350. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12351. udelay(40);
  12352. } else {
  12353. test_desc.cqid_sqid = (16 << 8) | 7;
  12354. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12355. udelay(40);
  12356. }
  12357. test_desc.flags = 0x00000005;
  12358. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12359. u32 val;
  12360. val = *(((u32 *)&test_desc) + i);
  12361. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12362. sram_dma_descs + (i * sizeof(u32)));
  12363. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12364. }
  12365. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12366. if (to_device)
  12367. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12368. else
  12369. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12370. ret = -ENODEV;
  12371. for (i = 0; i < 40; i++) {
  12372. u32 val;
  12373. if (to_device)
  12374. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12375. else
  12376. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12377. if ((val & 0xffff) == sram_dma_descs) {
  12378. ret = 0;
  12379. break;
  12380. }
  12381. udelay(100);
  12382. }
  12383. return ret;
  12384. }
  12385. #define TEST_BUFFER_SIZE 0x2000
  12386. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12387. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12388. { },
  12389. };
  12390. static int __devinit tg3_test_dma(struct tg3 *tp)
  12391. {
  12392. dma_addr_t buf_dma;
  12393. u32 *buf, saved_dma_rwctrl;
  12394. int ret = 0;
  12395. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12396. &buf_dma, GFP_KERNEL);
  12397. if (!buf) {
  12398. ret = -ENOMEM;
  12399. goto out_nofree;
  12400. }
  12401. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12402. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12403. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12404. if (tg3_flag(tp, 57765_PLUS))
  12405. goto out;
  12406. if (tg3_flag(tp, PCI_EXPRESS)) {
  12407. /* DMA read watermark not used on PCIE */
  12408. tp->dma_rwctrl |= 0x00180000;
  12409. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12410. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12411. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12412. tp->dma_rwctrl |= 0x003f0000;
  12413. else
  12414. tp->dma_rwctrl |= 0x003f000f;
  12415. } else {
  12416. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12417. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12418. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12419. u32 read_water = 0x7;
  12420. /* If the 5704 is behind the EPB bridge, we can
  12421. * do the less restrictive ONE_DMA workaround for
  12422. * better performance.
  12423. */
  12424. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12425. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12426. tp->dma_rwctrl |= 0x8000;
  12427. else if (ccval == 0x6 || ccval == 0x7)
  12428. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12429. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12430. read_water = 4;
  12431. /* Set bit 23 to enable PCIX hw bug fix */
  12432. tp->dma_rwctrl |=
  12433. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12434. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12435. (1 << 23);
  12436. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12437. /* 5780 always in PCIX mode */
  12438. tp->dma_rwctrl |= 0x00144000;
  12439. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12440. /* 5714 always in PCIX mode */
  12441. tp->dma_rwctrl |= 0x00148000;
  12442. } else {
  12443. tp->dma_rwctrl |= 0x001b000f;
  12444. }
  12445. }
  12446. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12447. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12448. tp->dma_rwctrl &= 0xfffffff0;
  12449. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12450. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12451. /* Remove this if it causes problems for some boards. */
  12452. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12453. /* On 5700/5701 chips, we need to set this bit.
  12454. * Otherwise the chip will issue cacheline transactions
  12455. * to streamable DMA memory with not all the byte
  12456. * enables turned on. This is an error on several
  12457. * RISC PCI controllers, in particular sparc64.
  12458. *
  12459. * On 5703/5704 chips, this bit has been reassigned
  12460. * a different meaning. In particular, it is used
  12461. * on those chips to enable a PCI-X workaround.
  12462. */
  12463. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12464. }
  12465. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12466. #if 0
  12467. /* Unneeded, already done by tg3_get_invariants. */
  12468. tg3_switch_clocks(tp);
  12469. #endif
  12470. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12471. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12472. goto out;
  12473. /* It is best to perform DMA test with maximum write burst size
  12474. * to expose the 5700/5701 write DMA bug.
  12475. */
  12476. saved_dma_rwctrl = tp->dma_rwctrl;
  12477. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12478. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12479. while (1) {
  12480. u32 *p = buf, i;
  12481. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12482. p[i] = i;
  12483. /* Send the buffer to the chip. */
  12484. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12485. if (ret) {
  12486. dev_err(&tp->pdev->dev,
  12487. "%s: Buffer write failed. err = %d\n",
  12488. __func__, ret);
  12489. break;
  12490. }
  12491. #if 0
  12492. /* validate data reached card RAM correctly. */
  12493. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12494. u32 val;
  12495. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12496. if (le32_to_cpu(val) != p[i]) {
  12497. dev_err(&tp->pdev->dev,
  12498. "%s: Buffer corrupted on device! "
  12499. "(%d != %d)\n", __func__, val, i);
  12500. /* ret = -ENODEV here? */
  12501. }
  12502. p[i] = 0;
  12503. }
  12504. #endif
  12505. /* Now read it back. */
  12506. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12507. if (ret) {
  12508. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12509. "err = %d\n", __func__, ret);
  12510. break;
  12511. }
  12512. /* Verify it. */
  12513. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12514. if (p[i] == i)
  12515. continue;
  12516. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12517. DMA_RWCTRL_WRITE_BNDRY_16) {
  12518. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12519. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12520. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12521. break;
  12522. } else {
  12523. dev_err(&tp->pdev->dev,
  12524. "%s: Buffer corrupted on read back! "
  12525. "(%d != %d)\n", __func__, p[i], i);
  12526. ret = -ENODEV;
  12527. goto out;
  12528. }
  12529. }
  12530. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12531. /* Success. */
  12532. ret = 0;
  12533. break;
  12534. }
  12535. }
  12536. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12537. DMA_RWCTRL_WRITE_BNDRY_16) {
  12538. /* DMA test passed without adjusting DMA boundary,
  12539. * now look for chipsets that are known to expose the
  12540. * DMA bug without failing the test.
  12541. */
  12542. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12543. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12544. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12545. } else {
  12546. /* Safe to use the calculated DMA boundary. */
  12547. tp->dma_rwctrl = saved_dma_rwctrl;
  12548. }
  12549. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12550. }
  12551. out:
  12552. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12553. out_nofree:
  12554. return ret;
  12555. }
  12556. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12557. {
  12558. if (tg3_flag(tp, 57765_PLUS)) {
  12559. tp->bufmgr_config.mbuf_read_dma_low_water =
  12560. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12561. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12562. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12563. tp->bufmgr_config.mbuf_high_water =
  12564. DEFAULT_MB_HIGH_WATER_57765;
  12565. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12566. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12567. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12568. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12569. tp->bufmgr_config.mbuf_high_water_jumbo =
  12570. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12571. } else if (tg3_flag(tp, 5705_PLUS)) {
  12572. tp->bufmgr_config.mbuf_read_dma_low_water =
  12573. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12574. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12575. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12576. tp->bufmgr_config.mbuf_high_water =
  12577. DEFAULT_MB_HIGH_WATER_5705;
  12578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12579. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12580. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12581. tp->bufmgr_config.mbuf_high_water =
  12582. DEFAULT_MB_HIGH_WATER_5906;
  12583. }
  12584. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12585. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12586. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12587. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12588. tp->bufmgr_config.mbuf_high_water_jumbo =
  12589. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12590. } else {
  12591. tp->bufmgr_config.mbuf_read_dma_low_water =
  12592. DEFAULT_MB_RDMA_LOW_WATER;
  12593. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12594. DEFAULT_MB_MACRX_LOW_WATER;
  12595. tp->bufmgr_config.mbuf_high_water =
  12596. DEFAULT_MB_HIGH_WATER;
  12597. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12598. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12599. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12600. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12601. tp->bufmgr_config.mbuf_high_water_jumbo =
  12602. DEFAULT_MB_HIGH_WATER_JUMBO;
  12603. }
  12604. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12605. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12606. }
  12607. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12608. {
  12609. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12610. case TG3_PHY_ID_BCM5400: return "5400";
  12611. case TG3_PHY_ID_BCM5401: return "5401";
  12612. case TG3_PHY_ID_BCM5411: return "5411";
  12613. case TG3_PHY_ID_BCM5701: return "5701";
  12614. case TG3_PHY_ID_BCM5703: return "5703";
  12615. case TG3_PHY_ID_BCM5704: return "5704";
  12616. case TG3_PHY_ID_BCM5705: return "5705";
  12617. case TG3_PHY_ID_BCM5750: return "5750";
  12618. case TG3_PHY_ID_BCM5752: return "5752";
  12619. case TG3_PHY_ID_BCM5714: return "5714";
  12620. case TG3_PHY_ID_BCM5780: return "5780";
  12621. case TG3_PHY_ID_BCM5755: return "5755";
  12622. case TG3_PHY_ID_BCM5787: return "5787";
  12623. case TG3_PHY_ID_BCM5784: return "5784";
  12624. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12625. case TG3_PHY_ID_BCM5906: return "5906";
  12626. case TG3_PHY_ID_BCM5761: return "5761";
  12627. case TG3_PHY_ID_BCM5718C: return "5718C";
  12628. case TG3_PHY_ID_BCM5718S: return "5718S";
  12629. case TG3_PHY_ID_BCM57765: return "57765";
  12630. case TG3_PHY_ID_BCM5719C: return "5719C";
  12631. case TG3_PHY_ID_BCM5720C: return "5720C";
  12632. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12633. case 0: return "serdes";
  12634. default: return "unknown";
  12635. }
  12636. }
  12637. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12638. {
  12639. if (tg3_flag(tp, PCI_EXPRESS)) {
  12640. strcpy(str, "PCI Express");
  12641. return str;
  12642. } else if (tg3_flag(tp, PCIX_MODE)) {
  12643. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12644. strcpy(str, "PCIX:");
  12645. if ((clock_ctrl == 7) ||
  12646. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12647. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12648. strcat(str, "133MHz");
  12649. else if (clock_ctrl == 0)
  12650. strcat(str, "33MHz");
  12651. else if (clock_ctrl == 2)
  12652. strcat(str, "50MHz");
  12653. else if (clock_ctrl == 4)
  12654. strcat(str, "66MHz");
  12655. else if (clock_ctrl == 6)
  12656. strcat(str, "100MHz");
  12657. } else {
  12658. strcpy(str, "PCI:");
  12659. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12660. strcat(str, "66MHz");
  12661. else
  12662. strcat(str, "33MHz");
  12663. }
  12664. if (tg3_flag(tp, PCI_32BIT))
  12665. strcat(str, ":32-bit");
  12666. else
  12667. strcat(str, ":64-bit");
  12668. return str;
  12669. }
  12670. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12671. {
  12672. struct pci_dev *peer;
  12673. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12674. for (func = 0; func < 8; func++) {
  12675. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12676. if (peer && peer != tp->pdev)
  12677. break;
  12678. pci_dev_put(peer);
  12679. }
  12680. /* 5704 can be configured in single-port mode, set peer to
  12681. * tp->pdev in that case.
  12682. */
  12683. if (!peer) {
  12684. peer = tp->pdev;
  12685. return peer;
  12686. }
  12687. /*
  12688. * We don't need to keep the refcount elevated; there's no way
  12689. * to remove one half of this device without removing the other
  12690. */
  12691. pci_dev_put(peer);
  12692. return peer;
  12693. }
  12694. static void __devinit tg3_init_coal(struct tg3 *tp)
  12695. {
  12696. struct ethtool_coalesce *ec = &tp->coal;
  12697. memset(ec, 0, sizeof(*ec));
  12698. ec->cmd = ETHTOOL_GCOALESCE;
  12699. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12700. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12701. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12702. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12703. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12704. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12705. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12706. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12707. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12708. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12709. HOSTCC_MODE_CLRTICK_TXBD)) {
  12710. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12711. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12712. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12713. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12714. }
  12715. if (tg3_flag(tp, 5705_PLUS)) {
  12716. ec->rx_coalesce_usecs_irq = 0;
  12717. ec->tx_coalesce_usecs_irq = 0;
  12718. ec->stats_block_coalesce_usecs = 0;
  12719. }
  12720. }
  12721. static const struct net_device_ops tg3_netdev_ops = {
  12722. .ndo_open = tg3_open,
  12723. .ndo_stop = tg3_close,
  12724. .ndo_start_xmit = tg3_start_xmit,
  12725. .ndo_get_stats64 = tg3_get_stats64,
  12726. .ndo_validate_addr = eth_validate_addr,
  12727. .ndo_set_rx_mode = tg3_set_rx_mode,
  12728. .ndo_set_mac_address = tg3_set_mac_addr,
  12729. .ndo_do_ioctl = tg3_ioctl,
  12730. .ndo_tx_timeout = tg3_tx_timeout,
  12731. .ndo_change_mtu = tg3_change_mtu,
  12732. .ndo_fix_features = tg3_fix_features,
  12733. .ndo_set_features = tg3_set_features,
  12734. #ifdef CONFIG_NET_POLL_CONTROLLER
  12735. .ndo_poll_controller = tg3_poll_controller,
  12736. #endif
  12737. };
  12738. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12739. const struct pci_device_id *ent)
  12740. {
  12741. struct net_device *dev;
  12742. struct tg3 *tp;
  12743. int i, err, pm_cap;
  12744. u32 sndmbx, rcvmbx, intmbx;
  12745. char str[40];
  12746. u64 dma_mask, persist_dma_mask;
  12747. u32 features = 0;
  12748. printk_once(KERN_INFO "%s\n", version);
  12749. err = pci_enable_device(pdev);
  12750. if (err) {
  12751. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12752. return err;
  12753. }
  12754. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12755. if (err) {
  12756. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12757. goto err_out_disable_pdev;
  12758. }
  12759. pci_set_master(pdev);
  12760. /* Find power-management capability. */
  12761. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12762. if (pm_cap == 0) {
  12763. dev_err(&pdev->dev,
  12764. "Cannot find Power Management capability, aborting\n");
  12765. err = -EIO;
  12766. goto err_out_free_res;
  12767. }
  12768. err = pci_set_power_state(pdev, PCI_D0);
  12769. if (err) {
  12770. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12771. goto err_out_free_res;
  12772. }
  12773. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12774. if (!dev) {
  12775. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12776. err = -ENOMEM;
  12777. goto err_out_power_down;
  12778. }
  12779. SET_NETDEV_DEV(dev, &pdev->dev);
  12780. tp = netdev_priv(dev);
  12781. tp->pdev = pdev;
  12782. tp->dev = dev;
  12783. tp->pm_cap = pm_cap;
  12784. tp->rx_mode = TG3_DEF_RX_MODE;
  12785. tp->tx_mode = TG3_DEF_TX_MODE;
  12786. if (tg3_debug > 0)
  12787. tp->msg_enable = tg3_debug;
  12788. else
  12789. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12790. /* The word/byte swap controls here control register access byte
  12791. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12792. * setting below.
  12793. */
  12794. tp->misc_host_ctrl =
  12795. MISC_HOST_CTRL_MASK_PCI_INT |
  12796. MISC_HOST_CTRL_WORD_SWAP |
  12797. MISC_HOST_CTRL_INDIR_ACCESS |
  12798. MISC_HOST_CTRL_PCISTATE_RW;
  12799. /* The NONFRM (non-frame) byte/word swap controls take effect
  12800. * on descriptor entries, anything which isn't packet data.
  12801. *
  12802. * The StrongARM chips on the board (one for tx, one for rx)
  12803. * are running in big-endian mode.
  12804. */
  12805. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12806. GRC_MODE_WSWAP_NONFRM_DATA);
  12807. #ifdef __BIG_ENDIAN
  12808. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12809. #endif
  12810. spin_lock_init(&tp->lock);
  12811. spin_lock_init(&tp->indirect_lock);
  12812. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12813. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12814. if (!tp->regs) {
  12815. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12816. err = -ENOMEM;
  12817. goto err_out_free_dev;
  12818. }
  12819. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12820. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12821. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12822. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12823. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12824. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12825. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12826. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12827. tg3_flag_set(tp, ENABLE_APE);
  12828. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12829. if (!tp->aperegs) {
  12830. dev_err(&pdev->dev,
  12831. "Cannot map APE registers, aborting\n");
  12832. err = -ENOMEM;
  12833. goto err_out_iounmap;
  12834. }
  12835. }
  12836. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12837. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12838. dev->ethtool_ops = &tg3_ethtool_ops;
  12839. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12840. dev->netdev_ops = &tg3_netdev_ops;
  12841. dev->irq = pdev->irq;
  12842. err = tg3_get_invariants(tp);
  12843. if (err) {
  12844. dev_err(&pdev->dev,
  12845. "Problem fetching invariants of chip, aborting\n");
  12846. goto err_out_apeunmap;
  12847. }
  12848. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12849. * device behind the EPB cannot support DMA addresses > 40-bit.
  12850. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12851. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12852. * do DMA address check in tg3_start_xmit().
  12853. */
  12854. if (tg3_flag(tp, IS_5788))
  12855. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12856. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12857. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12858. #ifdef CONFIG_HIGHMEM
  12859. dma_mask = DMA_BIT_MASK(64);
  12860. #endif
  12861. } else
  12862. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12863. /* Configure DMA attributes. */
  12864. if (dma_mask > DMA_BIT_MASK(32)) {
  12865. err = pci_set_dma_mask(pdev, dma_mask);
  12866. if (!err) {
  12867. features |= NETIF_F_HIGHDMA;
  12868. err = pci_set_consistent_dma_mask(pdev,
  12869. persist_dma_mask);
  12870. if (err < 0) {
  12871. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12872. "DMA for consistent allocations\n");
  12873. goto err_out_apeunmap;
  12874. }
  12875. }
  12876. }
  12877. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12878. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12879. if (err) {
  12880. dev_err(&pdev->dev,
  12881. "No usable DMA configuration, aborting\n");
  12882. goto err_out_apeunmap;
  12883. }
  12884. }
  12885. tg3_init_bufmgr_config(tp);
  12886. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12887. /* 5700 B0 chips do not support checksumming correctly due
  12888. * to hardware bugs.
  12889. */
  12890. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12891. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12892. if (tg3_flag(tp, 5755_PLUS))
  12893. features |= NETIF_F_IPV6_CSUM;
  12894. }
  12895. /* TSO is on by default on chips that support hardware TSO.
  12896. * Firmware TSO on older chips gives lower performance, so it
  12897. * is off by default, but can be enabled using ethtool.
  12898. */
  12899. if ((tg3_flag(tp, HW_TSO_1) ||
  12900. tg3_flag(tp, HW_TSO_2) ||
  12901. tg3_flag(tp, HW_TSO_3)) &&
  12902. (features & NETIF_F_IP_CSUM))
  12903. features |= NETIF_F_TSO;
  12904. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12905. if (features & NETIF_F_IPV6_CSUM)
  12906. features |= NETIF_F_TSO6;
  12907. if (tg3_flag(tp, HW_TSO_3) ||
  12908. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12909. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12910. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12912. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12913. features |= NETIF_F_TSO_ECN;
  12914. }
  12915. dev->features |= features;
  12916. dev->vlan_features |= features;
  12917. /*
  12918. * Add loopback capability only for a subset of devices that support
  12919. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12920. * loopback for the remaining devices.
  12921. */
  12922. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12923. !tg3_flag(tp, CPMU_PRESENT))
  12924. /* Add the loopback capability */
  12925. features |= NETIF_F_LOOPBACK;
  12926. dev->hw_features |= features;
  12927. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12928. !tg3_flag(tp, TSO_CAPABLE) &&
  12929. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12930. tg3_flag_set(tp, MAX_RXPEND_64);
  12931. tp->rx_pending = 63;
  12932. }
  12933. err = tg3_get_device_address(tp);
  12934. if (err) {
  12935. dev_err(&pdev->dev,
  12936. "Could not obtain valid ethernet address, aborting\n");
  12937. goto err_out_apeunmap;
  12938. }
  12939. /*
  12940. * Reset chip in case UNDI or EFI driver did not shutdown
  12941. * DMA self test will enable WDMAC and we'll see (spurious)
  12942. * pending DMA on the PCI bus at that point.
  12943. */
  12944. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12945. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12946. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12947. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12948. }
  12949. err = tg3_test_dma(tp);
  12950. if (err) {
  12951. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12952. goto err_out_apeunmap;
  12953. }
  12954. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12955. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12956. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12957. for (i = 0; i < tp->irq_max; i++) {
  12958. struct tg3_napi *tnapi = &tp->napi[i];
  12959. tnapi->tp = tp;
  12960. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12961. tnapi->int_mbox = intmbx;
  12962. if (i <= 4)
  12963. intmbx += 0x8;
  12964. else
  12965. intmbx += 0x4;
  12966. tnapi->consmbox = rcvmbx;
  12967. tnapi->prodmbox = sndmbx;
  12968. if (i)
  12969. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12970. else
  12971. tnapi->coal_now = HOSTCC_MODE_NOW;
  12972. if (!tg3_flag(tp, SUPPORT_MSIX))
  12973. break;
  12974. /*
  12975. * If we support MSIX, we'll be using RSS. If we're using
  12976. * RSS, the first vector only handles link interrupts and the
  12977. * remaining vectors handle rx and tx interrupts. Reuse the
  12978. * mailbox values for the next iteration. The values we setup
  12979. * above are still useful for the single vectored mode.
  12980. */
  12981. if (!i)
  12982. continue;
  12983. rcvmbx += 0x8;
  12984. if (sndmbx & 0x4)
  12985. sndmbx -= 0x4;
  12986. else
  12987. sndmbx += 0xc;
  12988. }
  12989. tg3_init_coal(tp);
  12990. pci_set_drvdata(pdev, dev);
  12991. if (tg3_flag(tp, 5717_PLUS)) {
  12992. /* Resume a low-power mode */
  12993. tg3_frob_aux_power(tp, false);
  12994. }
  12995. err = register_netdev(dev);
  12996. if (err) {
  12997. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12998. goto err_out_apeunmap;
  12999. }
  13000. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13001. tp->board_part_number,
  13002. tp->pci_chip_rev_id,
  13003. tg3_bus_string(tp, str),
  13004. dev->dev_addr);
  13005. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13006. struct phy_device *phydev;
  13007. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13008. netdev_info(dev,
  13009. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13010. phydev->drv->name, dev_name(&phydev->dev));
  13011. } else {
  13012. char *ethtype;
  13013. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13014. ethtype = "10/100Base-TX";
  13015. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13016. ethtype = "1000Base-SX";
  13017. else
  13018. ethtype = "10/100/1000Base-T";
  13019. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13020. "(WireSpeed[%d], EEE[%d])\n",
  13021. tg3_phy_string(tp), ethtype,
  13022. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13023. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13024. }
  13025. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13026. (dev->features & NETIF_F_RXCSUM) != 0,
  13027. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13028. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13029. tg3_flag(tp, ENABLE_ASF) != 0,
  13030. tg3_flag(tp, TSO_CAPABLE) != 0);
  13031. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13032. tp->dma_rwctrl,
  13033. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13034. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13035. pci_save_state(pdev);
  13036. return 0;
  13037. err_out_apeunmap:
  13038. if (tp->aperegs) {
  13039. iounmap(tp->aperegs);
  13040. tp->aperegs = NULL;
  13041. }
  13042. err_out_iounmap:
  13043. if (tp->regs) {
  13044. iounmap(tp->regs);
  13045. tp->regs = NULL;
  13046. }
  13047. err_out_free_dev:
  13048. free_netdev(dev);
  13049. err_out_power_down:
  13050. pci_set_power_state(pdev, PCI_D3hot);
  13051. err_out_free_res:
  13052. pci_release_regions(pdev);
  13053. err_out_disable_pdev:
  13054. pci_disable_device(pdev);
  13055. pci_set_drvdata(pdev, NULL);
  13056. return err;
  13057. }
  13058. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13059. {
  13060. struct net_device *dev = pci_get_drvdata(pdev);
  13061. if (dev) {
  13062. struct tg3 *tp = netdev_priv(dev);
  13063. if (tp->fw)
  13064. release_firmware(tp->fw);
  13065. cancel_work_sync(&tp->reset_task);
  13066. if (!tg3_flag(tp, USE_PHYLIB)) {
  13067. tg3_phy_fini(tp);
  13068. tg3_mdio_fini(tp);
  13069. }
  13070. unregister_netdev(dev);
  13071. if (tp->aperegs) {
  13072. iounmap(tp->aperegs);
  13073. tp->aperegs = NULL;
  13074. }
  13075. if (tp->regs) {
  13076. iounmap(tp->regs);
  13077. tp->regs = NULL;
  13078. }
  13079. free_netdev(dev);
  13080. pci_release_regions(pdev);
  13081. pci_disable_device(pdev);
  13082. pci_set_drvdata(pdev, NULL);
  13083. }
  13084. }
  13085. #ifdef CONFIG_PM_SLEEP
  13086. static int tg3_suspend(struct device *device)
  13087. {
  13088. struct pci_dev *pdev = to_pci_dev(device);
  13089. struct net_device *dev = pci_get_drvdata(pdev);
  13090. struct tg3 *tp = netdev_priv(dev);
  13091. int err;
  13092. if (!netif_running(dev))
  13093. return 0;
  13094. flush_work_sync(&tp->reset_task);
  13095. tg3_phy_stop(tp);
  13096. tg3_netif_stop(tp);
  13097. del_timer_sync(&tp->timer);
  13098. tg3_full_lock(tp, 1);
  13099. tg3_disable_ints(tp);
  13100. tg3_full_unlock(tp);
  13101. netif_device_detach(dev);
  13102. tg3_full_lock(tp, 0);
  13103. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13104. tg3_flag_clear(tp, INIT_COMPLETE);
  13105. tg3_full_unlock(tp);
  13106. err = tg3_power_down_prepare(tp);
  13107. if (err) {
  13108. int err2;
  13109. tg3_full_lock(tp, 0);
  13110. tg3_flag_set(tp, INIT_COMPLETE);
  13111. err2 = tg3_restart_hw(tp, 1);
  13112. if (err2)
  13113. goto out;
  13114. tp->timer.expires = jiffies + tp->timer_offset;
  13115. add_timer(&tp->timer);
  13116. netif_device_attach(dev);
  13117. tg3_netif_start(tp);
  13118. out:
  13119. tg3_full_unlock(tp);
  13120. if (!err2)
  13121. tg3_phy_start(tp);
  13122. }
  13123. return err;
  13124. }
  13125. static int tg3_resume(struct device *device)
  13126. {
  13127. struct pci_dev *pdev = to_pci_dev(device);
  13128. struct net_device *dev = pci_get_drvdata(pdev);
  13129. struct tg3 *tp = netdev_priv(dev);
  13130. int err;
  13131. if (!netif_running(dev))
  13132. return 0;
  13133. netif_device_attach(dev);
  13134. tg3_full_lock(tp, 0);
  13135. tg3_flag_set(tp, INIT_COMPLETE);
  13136. err = tg3_restart_hw(tp, 1);
  13137. if (err)
  13138. goto out;
  13139. tp->timer.expires = jiffies + tp->timer_offset;
  13140. add_timer(&tp->timer);
  13141. tg3_netif_start(tp);
  13142. out:
  13143. tg3_full_unlock(tp);
  13144. if (!err)
  13145. tg3_phy_start(tp);
  13146. return err;
  13147. }
  13148. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13149. #define TG3_PM_OPS (&tg3_pm_ops)
  13150. #else
  13151. #define TG3_PM_OPS NULL
  13152. #endif /* CONFIG_PM_SLEEP */
  13153. /**
  13154. * tg3_io_error_detected - called when PCI error is detected
  13155. * @pdev: Pointer to PCI device
  13156. * @state: The current pci connection state
  13157. *
  13158. * This function is called after a PCI bus error affecting
  13159. * this device has been detected.
  13160. */
  13161. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13162. pci_channel_state_t state)
  13163. {
  13164. struct net_device *netdev = pci_get_drvdata(pdev);
  13165. struct tg3 *tp = netdev_priv(netdev);
  13166. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13167. netdev_info(netdev, "PCI I/O error detected\n");
  13168. rtnl_lock();
  13169. if (!netif_running(netdev))
  13170. goto done;
  13171. tg3_phy_stop(tp);
  13172. tg3_netif_stop(tp);
  13173. del_timer_sync(&tp->timer);
  13174. tg3_flag_clear(tp, RESTART_TIMER);
  13175. /* Want to make sure that the reset task doesn't run */
  13176. cancel_work_sync(&tp->reset_task);
  13177. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  13178. tg3_flag_clear(tp, RESTART_TIMER);
  13179. netif_device_detach(netdev);
  13180. /* Clean up software state, even if MMIO is blocked */
  13181. tg3_full_lock(tp, 0);
  13182. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13183. tg3_full_unlock(tp);
  13184. done:
  13185. if (state == pci_channel_io_perm_failure)
  13186. err = PCI_ERS_RESULT_DISCONNECT;
  13187. else
  13188. pci_disable_device(pdev);
  13189. rtnl_unlock();
  13190. return err;
  13191. }
  13192. /**
  13193. * tg3_io_slot_reset - called after the pci bus has been reset.
  13194. * @pdev: Pointer to PCI device
  13195. *
  13196. * Restart the card from scratch, as if from a cold-boot.
  13197. * At this point, the card has exprienced a hard reset,
  13198. * followed by fixups by BIOS, and has its config space
  13199. * set up identically to what it was at cold boot.
  13200. */
  13201. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13202. {
  13203. struct net_device *netdev = pci_get_drvdata(pdev);
  13204. struct tg3 *tp = netdev_priv(netdev);
  13205. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13206. int err;
  13207. rtnl_lock();
  13208. if (pci_enable_device(pdev)) {
  13209. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13210. goto done;
  13211. }
  13212. pci_set_master(pdev);
  13213. pci_restore_state(pdev);
  13214. pci_save_state(pdev);
  13215. if (!netif_running(netdev)) {
  13216. rc = PCI_ERS_RESULT_RECOVERED;
  13217. goto done;
  13218. }
  13219. err = tg3_power_up(tp);
  13220. if (err)
  13221. goto done;
  13222. rc = PCI_ERS_RESULT_RECOVERED;
  13223. done:
  13224. rtnl_unlock();
  13225. return rc;
  13226. }
  13227. /**
  13228. * tg3_io_resume - called when traffic can start flowing again.
  13229. * @pdev: Pointer to PCI device
  13230. *
  13231. * This callback is called when the error recovery driver tells
  13232. * us that its OK to resume normal operation.
  13233. */
  13234. static void tg3_io_resume(struct pci_dev *pdev)
  13235. {
  13236. struct net_device *netdev = pci_get_drvdata(pdev);
  13237. struct tg3 *tp = netdev_priv(netdev);
  13238. int err;
  13239. rtnl_lock();
  13240. if (!netif_running(netdev))
  13241. goto done;
  13242. tg3_full_lock(tp, 0);
  13243. tg3_flag_set(tp, INIT_COMPLETE);
  13244. err = tg3_restart_hw(tp, 1);
  13245. tg3_full_unlock(tp);
  13246. if (err) {
  13247. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13248. goto done;
  13249. }
  13250. netif_device_attach(netdev);
  13251. tp->timer.expires = jiffies + tp->timer_offset;
  13252. add_timer(&tp->timer);
  13253. tg3_netif_start(tp);
  13254. tg3_phy_start(tp);
  13255. done:
  13256. rtnl_unlock();
  13257. }
  13258. static struct pci_error_handlers tg3_err_handler = {
  13259. .error_detected = tg3_io_error_detected,
  13260. .slot_reset = tg3_io_slot_reset,
  13261. .resume = tg3_io_resume
  13262. };
  13263. static struct pci_driver tg3_driver = {
  13264. .name = DRV_MODULE_NAME,
  13265. .id_table = tg3_pci_tbl,
  13266. .probe = tg3_init_one,
  13267. .remove = __devexit_p(tg3_remove_one),
  13268. .err_handler = &tg3_err_handler,
  13269. .driver.pm = TG3_PM_OPS,
  13270. };
  13271. static int __init tg3_init(void)
  13272. {
  13273. return pci_register_driver(&tg3_driver);
  13274. }
  13275. static void __exit tg3_cleanup(void)
  13276. {
  13277. pci_unregister_driver(&tg3_driver);
  13278. }
  13279. module_init(tg3_init);
  13280. module_exit(tg3_cleanup);