prima2.dtsi 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688
  1. /*
  2. * DTS file for CSR SiRFprimaII SoC
  3. *
  4. * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "sirf,prima2";
  11. #address-cells = <1>;
  12. #size-cells = <1>;
  13. interrupt-parent = <&intc>;
  14. cpus {
  15. #address-cells = <1>;
  16. #size-cells = <0>;
  17. cpu@0 {
  18. compatible = "arm,cortex-a9";
  19. device_type = "cpu";
  20. reg = <0x0>;
  21. d-cache-line-size = <32>;
  22. i-cache-line-size = <32>;
  23. d-cache-size = <32768>;
  24. i-cache-size = <32768>;
  25. /* from bootloader */
  26. timebase-frequency = <0>;
  27. bus-frequency = <0>;
  28. clock-frequency = <0>;
  29. };
  30. };
  31. axi {
  32. compatible = "simple-bus";
  33. #address-cells = <1>;
  34. #size-cells = <1>;
  35. ranges = <0x40000000 0x40000000 0x80000000>;
  36. l2-cache-controller@80040000 {
  37. compatible = "arm,pl310-cache", "sirf,prima2-pl310-cache";
  38. reg = <0x80040000 0x1000>;
  39. interrupts = <59>;
  40. arm,tag-latency = <1 1 1>;
  41. arm,data-latency = <1 1 1>;
  42. arm,filter-ranges = <0 0x40000000>;
  43. };
  44. intc: interrupt-controller@80020000 {
  45. #interrupt-cells = <1>;
  46. interrupt-controller;
  47. compatible = "sirf,prima2-intc";
  48. reg = <0x80020000 0x1000>;
  49. };
  50. sys-iobg {
  51. compatible = "simple-bus";
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. ranges = <0x88000000 0x88000000 0x40000>;
  55. clks: clock-controller@88000000 {
  56. compatible = "sirf,prima2-clkc";
  57. reg = <0x88000000 0x1000>;
  58. interrupts = <3>;
  59. #clock-cells = <1>;
  60. };
  61. reset-controller@88010000 {
  62. compatible = "sirf,prima2-rstc";
  63. reg = <0x88010000 0x1000>;
  64. };
  65. rsc-controller@88020000 {
  66. compatible = "sirf,prima2-rsc";
  67. reg = <0x88020000 0x1000>;
  68. };
  69. };
  70. mem-iobg {
  71. compatible = "simple-bus";
  72. #address-cells = <1>;
  73. #size-cells = <1>;
  74. ranges = <0x90000000 0x90000000 0x10000>;
  75. memory-controller@90000000 {
  76. compatible = "sirf,prima2-memc";
  77. reg = <0x90000000 0x10000>;
  78. interrupts = <27>;
  79. clocks = <&clks 5>;
  80. };
  81. };
  82. disp-iobg {
  83. compatible = "simple-bus";
  84. #address-cells = <1>;
  85. #size-cells = <1>;
  86. ranges = <0x90010000 0x90010000 0x30000>;
  87. display@90010000 {
  88. compatible = "sirf,prima2-lcd";
  89. reg = <0x90010000 0x20000>;
  90. interrupts = <30>;
  91. };
  92. vpp@90020000 {
  93. compatible = "sirf,prima2-vpp";
  94. reg = <0x90020000 0x10000>;
  95. interrupts = <31>;
  96. clocks = <&clks 35>;
  97. };
  98. };
  99. graphics-iobg {
  100. compatible = "simple-bus";
  101. #address-cells = <1>;
  102. #size-cells = <1>;
  103. ranges = <0x98000000 0x98000000 0x8000000>;
  104. graphics@98000000 {
  105. compatible = "powervr,sgx531";
  106. reg = <0x98000000 0x8000000>;
  107. interrupts = <6>;
  108. clocks = <&clks 32>;
  109. };
  110. };
  111. multimedia-iobg {
  112. compatible = "simple-bus";
  113. #address-cells = <1>;
  114. #size-cells = <1>;
  115. ranges = <0xa0000000 0xa0000000 0x8000000>;
  116. multimedia@a0000000 {
  117. compatible = "sirf,prima2-video-codec";
  118. reg = <0xa0000000 0x8000000>;
  119. interrupts = <5>;
  120. clocks = <&clks 33>;
  121. };
  122. };
  123. dsp-iobg {
  124. compatible = "simple-bus";
  125. #address-cells = <1>;
  126. #size-cells = <1>;
  127. ranges = <0xa8000000 0xa8000000 0x2000000>;
  128. dspif@a8000000 {
  129. compatible = "sirf,prima2-dspif";
  130. reg = <0xa8000000 0x10000>;
  131. interrupts = <9>;
  132. };
  133. gps@a8010000 {
  134. compatible = "sirf,prima2-gps";
  135. reg = <0xa8010000 0x10000>;
  136. interrupts = <7>;
  137. clocks = <&clks 9>;
  138. };
  139. dsp@a9000000 {
  140. compatible = "sirf,prima2-dsp";
  141. reg = <0xa9000000 0x1000000>;
  142. interrupts = <8>;
  143. clocks = <&clks 8>;
  144. };
  145. };
  146. peri-iobg {
  147. compatible = "simple-bus";
  148. #address-cells = <1>;
  149. #size-cells = <1>;
  150. ranges = <0xb0000000 0xb0000000 0x180000>,
  151. <0x56000000 0x56000000 0x1b00000>;
  152. timer@b0020000 {
  153. compatible = "sirf,prima2-tick";
  154. reg = <0xb0020000 0x1000>;
  155. interrupts = <0>;
  156. };
  157. nand@b0030000 {
  158. compatible = "sirf,prima2-nand";
  159. reg = <0xb0030000 0x10000>;
  160. interrupts = <41>;
  161. clocks = <&clks 26>;
  162. };
  163. audio@b0040000 {
  164. compatible = "sirf,prima2-audio";
  165. reg = <0xb0040000 0x10000>;
  166. interrupts = <35>;
  167. clocks = <&clks 27>;
  168. };
  169. uart0: uart@b0050000 {
  170. cell-index = <0>;
  171. compatible = "sirf,prima2-uart";
  172. reg = <0xb0050000 0x1000>;
  173. interrupts = <17>;
  174. fifosize = <128>;
  175. clocks = <&clks 13>;
  176. sirf,uart-dma-rx-channel = <21>;
  177. sirf,uart-dma-tx-channel = <2>;
  178. };
  179. uart1: uart@b0060000 {
  180. cell-index = <1>;
  181. compatible = "sirf,prima2-uart";
  182. reg = <0xb0060000 0x1000>;
  183. interrupts = <18>;
  184. fifosize = <32>;
  185. clocks = <&clks 14>;
  186. };
  187. uart2: uart@b0070000 {
  188. cell-index = <2>;
  189. compatible = "sirf,prima2-uart";
  190. reg = <0xb0070000 0x1000>;
  191. interrupts = <19>;
  192. fifosize = <128>;
  193. clocks = <&clks 15>;
  194. sirf,uart-dma-rx-channel = <6>;
  195. sirf,uart-dma-tx-channel = <7>;
  196. };
  197. usp0: usp@b0080000 {
  198. cell-index = <0>;
  199. compatible = "sirf,prima2-usp";
  200. reg = <0xb0080000 0x10000>;
  201. interrupts = <20>;
  202. fifosize = <128>;
  203. clocks = <&clks 28>;
  204. sirf,usp-dma-rx-channel = <17>;
  205. sirf,usp-dma-tx-channel = <18>;
  206. };
  207. usp1: usp@b0090000 {
  208. cell-index = <1>;
  209. compatible = "sirf,prima2-usp";
  210. reg = <0xb0090000 0x10000>;
  211. interrupts = <21>;
  212. fifosize = <128>;
  213. clocks = <&clks 29>;
  214. sirf,usp-dma-rx-channel = <14>;
  215. sirf,usp-dma-tx-channel = <15>;
  216. };
  217. usp2: usp@b00a0000 {
  218. cell-index = <2>;
  219. compatible = "sirf,prima2-usp";
  220. reg = <0xb00a0000 0x10000>;
  221. interrupts = <22>;
  222. fifosize = <128>;
  223. clocks = <&clks 30>;
  224. sirf,usp-dma-rx-channel = <10>;
  225. sirf,usp-dma-tx-channel = <11>;
  226. };
  227. dmac0: dma-controller@b00b0000 {
  228. cell-index = <0>;
  229. compatible = "sirf,prima2-dmac";
  230. reg = <0xb00b0000 0x10000>;
  231. interrupts = <12>;
  232. clocks = <&clks 24>;
  233. };
  234. dmac1: dma-controller@b0160000 {
  235. cell-index = <1>;
  236. compatible = "sirf,prima2-dmac";
  237. reg = <0xb0160000 0x10000>;
  238. interrupts = <13>;
  239. clocks = <&clks 25>;
  240. };
  241. vip@b00C0000 {
  242. compatible = "sirf,prima2-vip";
  243. reg = <0xb00C0000 0x10000>;
  244. clocks = <&clks 31>;
  245. };
  246. spi0: spi@b00d0000 {
  247. cell-index = <0>;
  248. compatible = "sirf,prima2-spi";
  249. reg = <0xb00d0000 0x10000>;
  250. interrupts = <15>;
  251. clocks = <&clks 19>;
  252. };
  253. spi1: spi@b0170000 {
  254. cell-index = <1>;
  255. compatible = "sirf,prima2-spi";
  256. reg = <0xb0170000 0x10000>;
  257. interrupts = <16>;
  258. clocks = <&clks 20>;
  259. };
  260. i2c0: i2c@b00e0000 {
  261. cell-index = <0>;
  262. compatible = "sirf,prima2-i2c";
  263. reg = <0xb00e0000 0x10000>;
  264. interrupts = <24>;
  265. clocks = <&clks 17>;
  266. };
  267. i2c1: i2c@b00f0000 {
  268. cell-index = <1>;
  269. compatible = "sirf,prima2-i2c";
  270. reg = <0xb00f0000 0x10000>;
  271. interrupts = <25>;
  272. clocks = <&clks 18>;
  273. };
  274. tsc@b0110000 {
  275. compatible = "sirf,prima2-tsc";
  276. reg = <0xb0110000 0x10000>;
  277. interrupts = <33>;
  278. clocks = <&clks 16>;
  279. };
  280. gpio: pinctrl@b0120000 {
  281. #gpio-cells = <2>;
  282. #interrupt-cells = <2>;
  283. compatible = "sirf,prima2-pinctrl";
  284. reg = <0xb0120000 0x10000>;
  285. interrupts = <43 44 45 46 47>;
  286. gpio-controller;
  287. interrupt-controller;
  288. lcd_16pins_a: lcd0@0 {
  289. lcd {
  290. sirf,pins = "lcd_16bitsgrp";
  291. sirf,function = "lcd_16bits";
  292. };
  293. };
  294. lcd_18pins_a: lcd0@1 {
  295. lcd {
  296. sirf,pins = "lcd_18bitsgrp";
  297. sirf,function = "lcd_18bits";
  298. };
  299. };
  300. lcd_24pins_a: lcd0@2 {
  301. lcd {
  302. sirf,pins = "lcd_24bitsgrp";
  303. sirf,function = "lcd_24bits";
  304. };
  305. };
  306. lcdrom_pins_a: lcdrom0@0 {
  307. lcd {
  308. sirf,pins = "lcdromgrp";
  309. sirf,function = "lcdrom";
  310. };
  311. };
  312. uart0_pins_a: uart0@0 {
  313. uart {
  314. sirf,pins = "uart0grp";
  315. sirf,function = "uart0";
  316. };
  317. };
  318. uart1_pins_a: uart1@0 {
  319. uart {
  320. sirf,pins = "uart1grp";
  321. sirf,function = "uart1";
  322. };
  323. };
  324. uart2_pins_a: uart2@0 {
  325. uart {
  326. sirf,pins = "uart2grp";
  327. sirf,function = "uart2";
  328. };
  329. };
  330. uart2_noflow_pins_a: uart2@1 {
  331. uart {
  332. sirf,pins = "uart2_nostreamctrlgrp";
  333. sirf,function = "uart2_nostreamctrl";
  334. };
  335. };
  336. spi0_pins_a: spi0@0 {
  337. spi {
  338. sirf,pins = "spi0grp";
  339. sirf,function = "spi0";
  340. };
  341. };
  342. spi1_pins_a: spi1@0 {
  343. spi {
  344. sirf,pins = "spi1grp";
  345. sirf,function = "spi1";
  346. };
  347. };
  348. i2c0_pins_a: i2c0@0 {
  349. i2c {
  350. sirf,pins = "i2c0grp";
  351. sirf,function = "i2c0";
  352. };
  353. };
  354. i2c1_pins_a: i2c1@0 {
  355. i2c {
  356. sirf,pins = "i2c1grp";
  357. sirf,function = "i2c1";
  358. };
  359. };
  360. pwm0_pins_a: pwm0@0 {
  361. pwm {
  362. sirf,pins = "pwm0grp";
  363. sirf,function = "pwm0";
  364. };
  365. };
  366. pwm1_pins_a: pwm1@0 {
  367. pwm {
  368. sirf,pins = "pwm1grp";
  369. sirf,function = "pwm1";
  370. };
  371. };
  372. pwm2_pins_a: pwm2@0 {
  373. pwm {
  374. sirf,pins = "pwm2grp";
  375. sirf,function = "pwm2";
  376. };
  377. };
  378. pwm3_pins_a: pwm3@0 {
  379. pwm {
  380. sirf,pins = "pwm3grp";
  381. sirf,function = "pwm3";
  382. };
  383. };
  384. gps_pins_a: gps@0 {
  385. gps {
  386. sirf,pins = "gpsgrp";
  387. sirf,function = "gps";
  388. };
  389. };
  390. vip_pins_a: vip@0 {
  391. vip {
  392. sirf,pins = "vipgrp";
  393. sirf,function = "vip";
  394. };
  395. };
  396. sdmmc0_pins_a: sdmmc0@0 {
  397. sdmmc0 {
  398. sirf,pins = "sdmmc0grp";
  399. sirf,function = "sdmmc0";
  400. };
  401. };
  402. sdmmc1_pins_a: sdmmc1@0 {
  403. sdmmc1 {
  404. sirf,pins = "sdmmc1grp";
  405. sirf,function = "sdmmc1";
  406. };
  407. };
  408. sdmmc2_pins_a: sdmmc2@0 {
  409. sdmmc2 {
  410. sirf,pins = "sdmmc2grp";
  411. sirf,function = "sdmmc2";
  412. };
  413. };
  414. sdmmc3_pins_a: sdmmc3@0 {
  415. sdmmc3 {
  416. sirf,pins = "sdmmc3grp";
  417. sirf,function = "sdmmc3";
  418. };
  419. };
  420. sdmmc4_pins_a: sdmmc4@0 {
  421. sdmmc4 {
  422. sirf,pins = "sdmmc4grp";
  423. sirf,function = "sdmmc4";
  424. };
  425. };
  426. sdmmc5_pins_a: sdmmc5@0 {
  427. sdmmc5 {
  428. sirf,pins = "sdmmc5grp";
  429. sirf,function = "sdmmc5";
  430. };
  431. };
  432. i2s_pins_a: i2s@0 {
  433. i2s {
  434. sirf,pins = "i2sgrp";
  435. sirf,function = "i2s";
  436. };
  437. };
  438. ac97_pins_a: ac97@0 {
  439. ac97 {
  440. sirf,pins = "ac97grp";
  441. sirf,function = "ac97";
  442. };
  443. };
  444. nand_pins_a: nand@0 {
  445. nand {
  446. sirf,pins = "nandgrp";
  447. sirf,function = "nand";
  448. };
  449. };
  450. usp0_pins_a: usp0@0 {
  451. usp0 {
  452. sirf,pins = "usp0grp";
  453. sirf,function = "usp0";
  454. };
  455. };
  456. usp1_pins_a: usp1@0 {
  457. usp1 {
  458. sirf,pins = "usp1grp";
  459. sirf,function = "usp1";
  460. };
  461. };
  462. usp2_pins_a: usp2@0 {
  463. usp2 {
  464. sirf,pins = "usp2grp";
  465. sirf,function = "usp2";
  466. };
  467. };
  468. usb0_utmi_drvbus_pins_a: usb0_utmi_drvbus@0 {
  469. usb0_utmi_drvbus {
  470. sirf,pins = "usb0_utmi_drvbusgrp";
  471. sirf,function = "usb0_utmi_drvbus";
  472. };
  473. };
  474. usb1_utmi_drvbus_pins_a: usb1_utmi_drvbus@0 {
  475. usb1_utmi_drvbus {
  476. sirf,pins = "usb1_utmi_drvbusgrp";
  477. sirf,function = "usb1_utmi_drvbus";
  478. };
  479. };
  480. warm_rst_pins_a: warm_rst@0 {
  481. warm_rst {
  482. sirf,pins = "warm_rstgrp";
  483. sirf,function = "warm_rst";
  484. };
  485. };
  486. pulse_count_pins_a: pulse_count@0 {
  487. pulse_count {
  488. sirf,pins = "pulse_countgrp";
  489. sirf,function = "pulse_count";
  490. };
  491. };
  492. cko0_pins_a: cko0@0 {
  493. cko0 {
  494. sirf,pins = "cko0grp";
  495. sirf,function = "cko0";
  496. };
  497. };
  498. cko1_pins_a: cko1@0 {
  499. cko1 {
  500. sirf,pins = "cko1grp";
  501. sirf,function = "cko1";
  502. };
  503. };
  504. };
  505. pwm@b0130000 {
  506. compatible = "sirf,prima2-pwm";
  507. reg = <0xb0130000 0x10000>;
  508. clocks = <&clks 21>;
  509. };
  510. efusesys@b0140000 {
  511. compatible = "sirf,prima2-efuse";
  512. reg = <0xb0140000 0x10000>;
  513. clocks = <&clks 22>;
  514. };
  515. pulsec@b0150000 {
  516. compatible = "sirf,prima2-pulsec";
  517. reg = <0xb0150000 0x10000>;
  518. interrupts = <48>;
  519. clocks = <&clks 23>;
  520. };
  521. pci-iobg {
  522. compatible = "sirf,prima2-pciiobg", "simple-bus";
  523. #address-cells = <1>;
  524. #size-cells = <1>;
  525. ranges = <0x56000000 0x56000000 0x1b00000>;
  526. sd0: sdhci@56000000 {
  527. cell-index = <0>;
  528. compatible = "sirf,prima2-sdhc";
  529. reg = <0x56000000 0x100000>;
  530. interrupts = <38>;
  531. };
  532. sd1: sdhci@56100000 {
  533. cell-index = <1>;
  534. compatible = "sirf,prima2-sdhc";
  535. reg = <0x56100000 0x100000>;
  536. interrupts = <38>;
  537. };
  538. sd2: sdhci@56200000 {
  539. cell-index = <2>;
  540. compatible = "sirf,prima2-sdhc";
  541. reg = <0x56200000 0x100000>;
  542. interrupts = <23>;
  543. };
  544. sd3: sdhci@56300000 {
  545. cell-index = <3>;
  546. compatible = "sirf,prima2-sdhc";
  547. reg = <0x56300000 0x100000>;
  548. interrupts = <23>;
  549. };
  550. sd4: sdhci@56400000 {
  551. cell-index = <4>;
  552. compatible = "sirf,prima2-sdhc";
  553. reg = <0x56400000 0x100000>;
  554. interrupts = <39>;
  555. };
  556. sd5: sdhci@56500000 {
  557. cell-index = <5>;
  558. compatible = "sirf,prima2-sdhc";
  559. reg = <0x56500000 0x100000>;
  560. interrupts = <39>;
  561. };
  562. pci-copy@57900000 {
  563. compatible = "sirf,prima2-pcicp";
  564. reg = <0x57900000 0x100000>;
  565. interrupts = <40>;
  566. };
  567. rom-interface@57a00000 {
  568. compatible = "sirf,prima2-romif";
  569. reg = <0x57a00000 0x100000>;
  570. };
  571. };
  572. };
  573. rtc-iobg {
  574. compatible = "sirf,prima2-rtciobg", "sirf-prima2-rtciobg-bus", "simple-bus";
  575. #address-cells = <1>;
  576. #size-cells = <1>;
  577. reg = <0x80030000 0x10000>;
  578. gpsrtc@1000 {
  579. compatible = "sirf,prima2-gpsrtc";
  580. reg = <0x1000 0x1000>;
  581. interrupts = <55 56 57>;
  582. };
  583. sysrtc@2000 {
  584. compatible = "sirf,prima2-sysrtc";
  585. reg = <0x2000 0x1000>;
  586. interrupts = <52 53 54>;
  587. };
  588. pwrc@3000 {
  589. compatible = "sirf,prima2-pwrc";
  590. reg = <0x3000 0x1000>;
  591. interrupts = <32>;
  592. };
  593. };
  594. uus-iobg {
  595. compatible = "simple-bus";
  596. #address-cells = <1>;
  597. #size-cells = <1>;
  598. ranges = <0xb8000000 0xb8000000 0x40000>;
  599. usb0: usb@b00e0000 {
  600. compatible = "chipidea,ci13611a-prima2";
  601. reg = <0xb8000000 0x10000>;
  602. interrupts = <10>;
  603. clocks = <&clks 40>;
  604. };
  605. usb1: usb@b00f0000 {
  606. compatible = "chipidea,ci13611a-prima2";
  607. reg = <0xb8010000 0x10000>;
  608. interrupts = <11>;
  609. clocks = <&clks 41>;
  610. };
  611. sata@b00f0000 {
  612. compatible = "synopsys,dwc-ahsata";
  613. reg = <0xb8020000 0x10000>;
  614. interrupts = <37>;
  615. };
  616. security@b00f0000 {
  617. compatible = "sirf,prima2-security";
  618. reg = <0xb8030000 0x10000>;
  619. interrupts = <42>;
  620. clocks = <&clks 7>;
  621. };
  622. };
  623. };
  624. };