mpc8377_rdb.dts 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. /*
  2. * MPC8377E RDB Device Tree Source
  3. *
  4. * Copyright 2007, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,mpc8377rdb";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. ethernet0 = &enet0;
  18. ethernet1 = &enet1;
  19. serial0 = &serial0;
  20. serial1 = &serial1;
  21. pci0 = &pci0;
  22. pci1 = &pci1;
  23. pci2 = &pci2;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. PowerPC,8377@0 {
  29. device_type = "cpu";
  30. reg = <0x0>;
  31. d-cache-line-size = <32>;
  32. i-cache-line-size = <32>;
  33. d-cache-size = <32768>;
  34. i-cache-size = <32768>;
  35. timebase-frequency = <0>;
  36. bus-frequency = <0>;
  37. clock-frequency = <0>;
  38. };
  39. };
  40. memory {
  41. device_type = "memory";
  42. reg = <0x00000000 0x10000000>; // 256MB at 0
  43. };
  44. localbus@e0005000 {
  45. #address-cells = <2>;
  46. #size-cells = <1>;
  47. compatible = "fsl,mpc8377-elbc", "fsl,elbc", "simple-bus";
  48. reg = <0xe0005000 0x1000>;
  49. interrupts = <77 0x8>;
  50. interrupt-parent = <&ipic>;
  51. // CS0 and CS1 are swapped when
  52. // booting from nand, but the
  53. // addresses are the same.
  54. ranges = <0x0 0x0 0xfe000000 0x00800000
  55. 0x1 0x0 0xe0600000 0x00008000
  56. 0x2 0x0 0xf0000000 0x00020000
  57. 0x3 0x0 0xfa000000 0x00008000>;
  58. flash@0,0 {
  59. #address-cells = <1>;
  60. #size-cells = <1>;
  61. compatible = "cfi-flash";
  62. reg = <0x0 0x0 0x800000>;
  63. bank-width = <2>;
  64. device-width = <1>;
  65. };
  66. nand@1,0 {
  67. #address-cells = <1>;
  68. #size-cells = <1>;
  69. compatible = "fsl,mpc8377-fcm-nand",
  70. "fsl,elbc-fcm-nand";
  71. reg = <0x1 0x0 0x8000>;
  72. u-boot@0 {
  73. reg = <0x0 0x100000>;
  74. read-only;
  75. };
  76. kernel@100000 {
  77. reg = <0x100000 0x300000>;
  78. };
  79. fs@400000 {
  80. reg = <0x400000 0x1c00000>;
  81. };
  82. };
  83. };
  84. immr@e0000000 {
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. device_type = "soc";
  88. compatible = "simple-bus";
  89. ranges = <0x0 0xe0000000 0x00100000>;
  90. reg = <0xe0000000 0x00000200>;
  91. bus-frequency = <0>;
  92. wdt@200 {
  93. device_type = "watchdog";
  94. compatible = "mpc83xx_wdt";
  95. reg = <0x200 0x100>;
  96. };
  97. gpio1: gpio-controller@c00 {
  98. #gpio-cells = <2>;
  99. compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio";
  100. reg = <0xc00 0x100>;
  101. interrupts = <74 0x8>;
  102. interrupt-parent = <&ipic>;
  103. gpio-controller;
  104. };
  105. gpio2: gpio-controller@d00 {
  106. #gpio-cells = <2>;
  107. compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio";
  108. reg = <0xd00 0x100>;
  109. interrupts = <75 0x8>;
  110. interrupt-parent = <&ipic>;
  111. gpio-controller;
  112. };
  113. i2c@3000 {
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. cell-index = <0>;
  117. compatible = "fsl-i2c";
  118. reg = <0x3000 0x100>;
  119. interrupts = <14 0x8>;
  120. interrupt-parent = <&ipic>;
  121. dfsrr;
  122. at24@50 {
  123. compatible = "at24,24c256";
  124. reg = <0x50>;
  125. };
  126. rtc@68 {
  127. compatible = "dallas,ds1339";
  128. reg = <0x68>;
  129. };
  130. mcu_pio: mcu@a {
  131. #gpio-cells = <2>;
  132. compatible = "fsl,mc9s08qg8-mpc8377erdb",
  133. "fsl,mcu-mpc8349emitx";
  134. reg = <0x0a>;
  135. gpio-controller;
  136. };
  137. };
  138. i2c@3100 {
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. cell-index = <1>;
  142. compatible = "fsl-i2c";
  143. reg = <0x3100 0x100>;
  144. interrupts = <15 0x8>;
  145. interrupt-parent = <&ipic>;
  146. dfsrr;
  147. };
  148. spi@7000 {
  149. cell-index = <0>;
  150. compatible = "fsl,spi";
  151. reg = <0x7000 0x1000>;
  152. interrupts = <16 0x8>;
  153. interrupt-parent = <&ipic>;
  154. mode = "cpu";
  155. };
  156. dma@82a8 {
  157. #address-cells = <1>;
  158. #size-cells = <1>;
  159. compatible = "fsl,mpc8377-dma", "fsl,elo-dma";
  160. reg = <0x82a8 4>;
  161. ranges = <0 0x8100 0x1a8>;
  162. interrupt-parent = <&ipic>;
  163. interrupts = <71 8>;
  164. cell-index = <0>;
  165. dma-channel@0 {
  166. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  167. reg = <0 0x80>;
  168. cell-index = <0>;
  169. interrupt-parent = <&ipic>;
  170. interrupts = <71 8>;
  171. };
  172. dma-channel@80 {
  173. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  174. reg = <0x80 0x80>;
  175. cell-index = <1>;
  176. interrupt-parent = <&ipic>;
  177. interrupts = <71 8>;
  178. };
  179. dma-channel@100 {
  180. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  181. reg = <0x100 0x80>;
  182. cell-index = <2>;
  183. interrupt-parent = <&ipic>;
  184. interrupts = <71 8>;
  185. };
  186. dma-channel@180 {
  187. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  188. reg = <0x180 0x28>;
  189. cell-index = <3>;
  190. interrupt-parent = <&ipic>;
  191. interrupts = <71 8>;
  192. };
  193. };
  194. usb@23000 {
  195. compatible = "fsl-usb2-dr";
  196. reg = <0x23000 0x1000>;
  197. #address-cells = <1>;
  198. #size-cells = <0>;
  199. interrupt-parent = <&ipic>;
  200. interrupts = <38 0x8>;
  201. phy_type = "ulpi";
  202. };
  203. mdio@24520 {
  204. #address-cells = <1>;
  205. #size-cells = <0>;
  206. compatible = "fsl,gianfar-mdio";
  207. reg = <0x24520 0x20>;
  208. phy2: ethernet-phy@2 {
  209. interrupt-parent = <&ipic>;
  210. interrupts = <17 0x8>;
  211. reg = <0x2>;
  212. device_type = "ethernet-phy";
  213. };
  214. tbi0: tbi-phy@11 {
  215. reg = <0x11>;
  216. device_type = "tbi-phy";
  217. };
  218. };
  219. mdio@25520 {
  220. #address-cells = <1>;
  221. #size-cells = <0>;
  222. compatible = "fsl,gianfar-tbi";
  223. reg = <0x25520 0x20>;
  224. tbi1: tbi-phy@11 {
  225. reg = <0x11>;
  226. device_type = "tbi-phy";
  227. };
  228. };
  229. enet0: ethernet@24000 {
  230. cell-index = <0>;
  231. device_type = "network";
  232. model = "eTSEC";
  233. compatible = "gianfar";
  234. reg = <0x24000 0x1000>;
  235. local-mac-address = [ 00 00 00 00 00 00 ];
  236. interrupts = <32 0x8 33 0x8 34 0x8>;
  237. phy-connection-type = "mii";
  238. interrupt-parent = <&ipic>;
  239. tbi-handle = <&tbi0>;
  240. phy-handle = <&phy2>;
  241. };
  242. enet1: ethernet@25000 {
  243. cell-index = <1>;
  244. device_type = "network";
  245. model = "eTSEC";
  246. compatible = "gianfar";
  247. reg = <0x25000 0x1000>;
  248. local-mac-address = [ 00 00 00 00 00 00 ];
  249. interrupts = <35 0x8 36 0x8 37 0x8>;
  250. phy-connection-type = "mii";
  251. interrupt-parent = <&ipic>;
  252. fixed-link = <1 1 1000 0 0>;
  253. tbi-handle = <&tbi1>;
  254. };
  255. serial0: serial@4500 {
  256. cell-index = <0>;
  257. device_type = "serial";
  258. compatible = "ns16550";
  259. reg = <0x4500 0x100>;
  260. clock-frequency = <0>;
  261. interrupts = <9 0x8>;
  262. interrupt-parent = <&ipic>;
  263. };
  264. serial1: serial@4600 {
  265. cell-index = <1>;
  266. device_type = "serial";
  267. compatible = "ns16550";
  268. reg = <0x4600 0x100>;
  269. clock-frequency = <0>;
  270. interrupts = <10 0x8>;
  271. interrupt-parent = <&ipic>;
  272. };
  273. crypto@30000 {
  274. compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
  275. "fsl,sec2.1", "fsl,sec2.0";
  276. reg = <0x30000 0x10000>;
  277. interrupts = <11 0x8>;
  278. interrupt-parent = <&ipic>;
  279. fsl,num-channels = <4>;
  280. fsl,channel-fifo-len = <24>;
  281. fsl,exec-units-mask = <0x9fe>;
  282. fsl,descriptor-types-mask = <0x3ab0ebf>;
  283. };
  284. sata@18000 {
  285. compatible = "fsl,mpc8377-sata", "fsl,pq-sata";
  286. reg = <0x18000 0x1000>;
  287. interrupts = <44 0x8>;
  288. interrupt-parent = <&ipic>;
  289. };
  290. sata@19000 {
  291. compatible = "fsl,mpc8377-sata", "fsl,pq-sata";
  292. reg = <0x19000 0x1000>;
  293. interrupts = <45 0x8>;
  294. interrupt-parent = <&ipic>;
  295. };
  296. /* IPIC
  297. * interrupts cell = <intr #, sense>
  298. * sense values match linux IORESOURCE_IRQ_* defines:
  299. * sense == 8: Level, low assertion
  300. * sense == 2: Edge, high-to-low change
  301. */
  302. ipic: interrupt-controller@700 {
  303. compatible = "fsl,ipic";
  304. interrupt-controller;
  305. #address-cells = <0>;
  306. #interrupt-cells = <2>;
  307. reg = <0x700 0x100>;
  308. };
  309. };
  310. pci0: pci@e0008500 {
  311. interrupt-map-mask = <0xf800 0 0 7>;
  312. interrupt-map = <
  313. /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */
  314. /* IDSEL AD14 IRQ6 inta */
  315. 0x7000 0x0 0x0 0x1 &ipic 22 0x8
  316. /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */
  317. 0x7800 0x0 0x0 0x1 &ipic 21 0x8
  318. 0x7800 0x0 0x0 0x2 &ipic 22 0x8
  319. 0x7800 0x0 0x0 0x4 &ipic 23 0x8
  320. /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/
  321. 0xE000 0x0 0x0 0x1 &ipic 23 0x8
  322. 0xE000 0x0 0x0 0x2 &ipic 21 0x8
  323. 0xE000 0x0 0x0 0x3 &ipic 22 0x8>;
  324. interrupt-parent = <&ipic>;
  325. interrupts = <66 0x8>;
  326. bus-range = <0 0>;
  327. ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
  328. 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
  329. 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
  330. clock-frequency = <66666666>;
  331. #interrupt-cells = <1>;
  332. #size-cells = <2>;
  333. #address-cells = <3>;
  334. reg = <0xe0008500 0x100 /* internal registers */
  335. 0xe0008300 0x8>; /* config space access registers */
  336. compatible = "fsl,mpc8349-pci";
  337. device_type = "pci";
  338. };
  339. pci1: pcie@e0009000 {
  340. #address-cells = <3>;
  341. #size-cells = <2>;
  342. #interrupt-cells = <1>;
  343. device_type = "pci";
  344. compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie";
  345. reg = <0xe0009000 0x00001000>;
  346. ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000
  347. 0x01000000 0 0x00000000 0xb8000000 0 0x00800000>;
  348. bus-range = <0 255>;
  349. interrupt-map-mask = <0xf800 0 0 7>;
  350. interrupt-map = <0 0 0 1 &ipic 1 8
  351. 0 0 0 2 &ipic 1 8
  352. 0 0 0 3 &ipic 1 8
  353. 0 0 0 4 &ipic 1 8>;
  354. clock-frequency = <0>;
  355. pcie@0 {
  356. #address-cells = <3>;
  357. #size-cells = <2>;
  358. device_type = "pci";
  359. reg = <0 0 0 0 0>;
  360. ranges = <0x02000000 0 0xa8000000
  361. 0x02000000 0 0xa8000000
  362. 0 0x10000000
  363. 0x01000000 0 0x00000000
  364. 0x01000000 0 0x00000000
  365. 0 0x00800000>;
  366. };
  367. };
  368. pci2: pcie@e000a000 {
  369. #address-cells = <3>;
  370. #size-cells = <2>;
  371. #interrupt-cells = <1>;
  372. device_type = "pci";
  373. compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie";
  374. reg = <0xe000a000 0x00001000>;
  375. ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000
  376. 0x01000000 0 0x00000000 0xd8000000 0 0x00800000>;
  377. bus-range = <0 255>;
  378. interrupt-map-mask = <0xf800 0 0 7>;
  379. interrupt-map = <0 0 0 1 &ipic 2 8
  380. 0 0 0 2 &ipic 2 8
  381. 0 0 0 3 &ipic 2 8
  382. 0 0 0 4 &ipic 2 8>;
  383. clock-frequency = <0>;
  384. pcie@0 {
  385. #address-cells = <3>;
  386. #size-cells = <2>;
  387. device_type = "pci";
  388. reg = <0 0 0 0 0>;
  389. ranges = <0x02000000 0 0xc8000000
  390. 0x02000000 0 0xc8000000
  391. 0 0x10000000
  392. 0x01000000 0 0x00000000
  393. 0x01000000 0 0x00000000
  394. 0 0x00800000>;
  395. };
  396. };
  397. };