en_rx.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #include <net/ll_poll.h>
  34. #include <linux/mlx4/cq.h>
  35. #include <linux/slab.h>
  36. #include <linux/mlx4/qp.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/rculist.h>
  39. #include <linux/if_ether.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/vmalloc.h>
  42. #include "mlx4_en.h"
  43. static int mlx4_en_alloc_frags(struct mlx4_en_priv *priv,
  44. struct mlx4_en_rx_desc *rx_desc,
  45. struct mlx4_en_rx_alloc *frags,
  46. struct mlx4_en_rx_alloc *ring_alloc)
  47. {
  48. struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
  49. struct mlx4_en_frag_info *frag_info;
  50. struct page *page;
  51. dma_addr_t dma;
  52. int i;
  53. for (i = 0; i < priv->num_frags; i++) {
  54. frag_info = &priv->frag_info[i];
  55. if (ring_alloc[i].offset == frag_info->last_offset) {
  56. page = alloc_pages(GFP_ATOMIC | __GFP_COMP,
  57. MLX4_EN_ALLOC_ORDER);
  58. if (!page)
  59. goto out;
  60. dma = dma_map_page(priv->ddev, page, 0,
  61. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  62. if (dma_mapping_error(priv->ddev, dma)) {
  63. put_page(page);
  64. goto out;
  65. }
  66. page_alloc[i].page = page;
  67. page_alloc[i].dma = dma;
  68. page_alloc[i].offset = frag_info->frag_align;
  69. } else {
  70. page_alloc[i].page = ring_alloc[i].page;
  71. get_page(ring_alloc[i].page);
  72. page_alloc[i].dma = ring_alloc[i].dma;
  73. page_alloc[i].offset = ring_alloc[i].offset +
  74. frag_info->frag_stride;
  75. }
  76. }
  77. for (i = 0; i < priv->num_frags; i++) {
  78. frags[i] = ring_alloc[i];
  79. dma = ring_alloc[i].dma + ring_alloc[i].offset;
  80. ring_alloc[i] = page_alloc[i];
  81. rx_desc->data[i].addr = cpu_to_be64(dma);
  82. }
  83. return 0;
  84. out:
  85. while (i--) {
  86. frag_info = &priv->frag_info[i];
  87. if (ring_alloc[i].offset == frag_info->last_offset)
  88. dma_unmap_page(priv->ddev, page_alloc[i].dma,
  89. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  90. put_page(page_alloc[i].page);
  91. }
  92. return -ENOMEM;
  93. }
  94. static void mlx4_en_free_frag(struct mlx4_en_priv *priv,
  95. struct mlx4_en_rx_alloc *frags,
  96. int i)
  97. {
  98. struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
  99. if (frags[i].offset == frag_info->last_offset) {
  100. dma_unmap_page(priv->ddev, frags[i].dma, MLX4_EN_ALLOC_SIZE,
  101. PCI_DMA_FROMDEVICE);
  102. }
  103. if (frags[i].page)
  104. put_page(frags[i].page);
  105. }
  106. static int mlx4_en_init_allocator(struct mlx4_en_priv *priv,
  107. struct mlx4_en_rx_ring *ring)
  108. {
  109. struct mlx4_en_rx_alloc *page_alloc;
  110. int i;
  111. for (i = 0; i < priv->num_frags; i++) {
  112. page_alloc = &ring->page_alloc[i];
  113. page_alloc->page = alloc_pages(GFP_ATOMIC | __GFP_COMP,
  114. MLX4_EN_ALLOC_ORDER);
  115. if (!page_alloc->page)
  116. goto out;
  117. page_alloc->dma = dma_map_page(priv->ddev, page_alloc->page, 0,
  118. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  119. if (dma_mapping_error(priv->ddev, page_alloc->dma)) {
  120. put_page(page_alloc->page);
  121. page_alloc->page = NULL;
  122. goto out;
  123. }
  124. page_alloc->offset = priv->frag_info[i].frag_align;
  125. en_dbg(DRV, priv, "Initialized allocator:%d with page:%p\n",
  126. i, page_alloc->page);
  127. }
  128. return 0;
  129. out:
  130. while (i--) {
  131. page_alloc = &ring->page_alloc[i];
  132. dma_unmap_page(priv->ddev, page_alloc->dma,
  133. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  134. put_page(page_alloc->page);
  135. page_alloc->page = NULL;
  136. }
  137. return -ENOMEM;
  138. }
  139. static void mlx4_en_destroy_allocator(struct mlx4_en_priv *priv,
  140. struct mlx4_en_rx_ring *ring)
  141. {
  142. struct mlx4_en_rx_alloc *page_alloc;
  143. int i;
  144. for (i = 0; i < priv->num_frags; i++) {
  145. page_alloc = &ring->page_alloc[i];
  146. en_dbg(DRV, priv, "Freeing allocator:%d count:%d\n",
  147. i, page_count(page_alloc->page));
  148. dma_unmap_page(priv->ddev, page_alloc->dma,
  149. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  150. put_page(page_alloc->page);
  151. page_alloc->page = NULL;
  152. }
  153. }
  154. static void mlx4_en_init_rx_desc(struct mlx4_en_priv *priv,
  155. struct mlx4_en_rx_ring *ring, int index)
  156. {
  157. struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
  158. int possible_frags;
  159. int i;
  160. /* Set size and memtype fields */
  161. for (i = 0; i < priv->num_frags; i++) {
  162. rx_desc->data[i].byte_count =
  163. cpu_to_be32(priv->frag_info[i].frag_size);
  164. rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
  165. }
  166. /* If the number of used fragments does not fill up the ring stride,
  167. * remaining (unused) fragments must be padded with null address/size
  168. * and a special memory key */
  169. possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
  170. for (i = priv->num_frags; i < possible_frags; i++) {
  171. rx_desc->data[i].byte_count = 0;
  172. rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
  173. rx_desc->data[i].addr = 0;
  174. }
  175. }
  176. static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
  177. struct mlx4_en_rx_ring *ring, int index)
  178. {
  179. struct mlx4_en_rx_desc *rx_desc = ring->buf + (index * ring->stride);
  180. struct mlx4_en_rx_alloc *frags = ring->rx_info +
  181. (index << priv->log_rx_info);
  182. return mlx4_en_alloc_frags(priv, rx_desc, frags, ring->page_alloc);
  183. }
  184. static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
  185. {
  186. *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
  187. }
  188. static void mlx4_en_free_rx_desc(struct mlx4_en_priv *priv,
  189. struct mlx4_en_rx_ring *ring,
  190. int index)
  191. {
  192. struct mlx4_en_rx_alloc *frags;
  193. int nr;
  194. frags = ring->rx_info + (index << priv->log_rx_info);
  195. for (nr = 0; nr < priv->num_frags; nr++) {
  196. en_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
  197. mlx4_en_free_frag(priv, frags, nr);
  198. }
  199. }
  200. static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
  201. {
  202. struct mlx4_en_rx_ring *ring;
  203. int ring_ind;
  204. int buf_ind;
  205. int new_size;
  206. for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
  207. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  208. ring = &priv->rx_ring[ring_ind];
  209. if (mlx4_en_prepare_rx_desc(priv, ring,
  210. ring->actual_size)) {
  211. if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
  212. en_err(priv, "Failed to allocate "
  213. "enough rx buffers\n");
  214. return -ENOMEM;
  215. } else {
  216. new_size = rounddown_pow_of_two(ring->actual_size);
  217. en_warn(priv, "Only %d buffers allocated "
  218. "reducing ring size to %d",
  219. ring->actual_size, new_size);
  220. goto reduce_rings;
  221. }
  222. }
  223. ring->actual_size++;
  224. ring->prod++;
  225. }
  226. }
  227. return 0;
  228. reduce_rings:
  229. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  230. ring = &priv->rx_ring[ring_ind];
  231. while (ring->actual_size > new_size) {
  232. ring->actual_size--;
  233. ring->prod--;
  234. mlx4_en_free_rx_desc(priv, ring, ring->actual_size);
  235. }
  236. }
  237. return 0;
  238. }
  239. static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
  240. struct mlx4_en_rx_ring *ring)
  241. {
  242. int index;
  243. en_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
  244. ring->cons, ring->prod);
  245. /* Unmap and free Rx buffers */
  246. BUG_ON((u32) (ring->prod - ring->cons) > ring->actual_size);
  247. while (ring->cons != ring->prod) {
  248. index = ring->cons & ring->size_mask;
  249. en_dbg(DRV, priv, "Processing descriptor:%d\n", index);
  250. mlx4_en_free_rx_desc(priv, ring, index);
  251. ++ring->cons;
  252. }
  253. }
  254. int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
  255. struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
  256. {
  257. struct mlx4_en_dev *mdev = priv->mdev;
  258. int err = -ENOMEM;
  259. int tmp;
  260. ring->prod = 0;
  261. ring->cons = 0;
  262. ring->size = size;
  263. ring->size_mask = size - 1;
  264. ring->stride = stride;
  265. ring->log_stride = ffs(ring->stride) - 1;
  266. ring->buf_size = ring->size * ring->stride + TXBB_SIZE;
  267. tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
  268. sizeof(struct mlx4_en_rx_alloc));
  269. ring->rx_info = vmalloc(tmp);
  270. if (!ring->rx_info)
  271. return -ENOMEM;
  272. en_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
  273. ring->rx_info, tmp);
  274. err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres,
  275. ring->buf_size, 2 * PAGE_SIZE);
  276. if (err)
  277. goto err_ring;
  278. err = mlx4_en_map_buffer(&ring->wqres.buf);
  279. if (err) {
  280. en_err(priv, "Failed to map RX buffer\n");
  281. goto err_hwq;
  282. }
  283. ring->buf = ring->wqres.buf.direct.buf;
  284. ring->hwtstamp_rx_filter = priv->hwtstamp_config.rx_filter;
  285. return 0;
  286. err_hwq:
  287. mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
  288. err_ring:
  289. vfree(ring->rx_info);
  290. ring->rx_info = NULL;
  291. return err;
  292. }
  293. int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
  294. {
  295. struct mlx4_en_rx_ring *ring;
  296. int i;
  297. int ring_ind;
  298. int err;
  299. int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
  300. DS_SIZE * priv->num_frags);
  301. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  302. ring = &priv->rx_ring[ring_ind];
  303. ring->prod = 0;
  304. ring->cons = 0;
  305. ring->actual_size = 0;
  306. ring->cqn = priv->rx_cq[ring_ind].mcq.cqn;
  307. ring->stride = stride;
  308. if (ring->stride <= TXBB_SIZE)
  309. ring->buf += TXBB_SIZE;
  310. ring->log_stride = ffs(ring->stride) - 1;
  311. ring->buf_size = ring->size * ring->stride;
  312. memset(ring->buf, 0, ring->buf_size);
  313. mlx4_en_update_rx_prod_db(ring);
  314. /* Initialize all descriptors */
  315. for (i = 0; i < ring->size; i++)
  316. mlx4_en_init_rx_desc(priv, ring, i);
  317. /* Initialize page allocators */
  318. err = mlx4_en_init_allocator(priv, ring);
  319. if (err) {
  320. en_err(priv, "Failed initializing ring allocator\n");
  321. if (ring->stride <= TXBB_SIZE)
  322. ring->buf -= TXBB_SIZE;
  323. ring_ind--;
  324. goto err_allocator;
  325. }
  326. }
  327. err = mlx4_en_fill_rx_buffers(priv);
  328. if (err)
  329. goto err_buffers;
  330. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  331. ring = &priv->rx_ring[ring_ind];
  332. ring->size_mask = ring->actual_size - 1;
  333. mlx4_en_update_rx_prod_db(ring);
  334. }
  335. return 0;
  336. err_buffers:
  337. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
  338. mlx4_en_free_rx_buf(priv, &priv->rx_ring[ring_ind]);
  339. ring_ind = priv->rx_ring_num - 1;
  340. err_allocator:
  341. while (ring_ind >= 0) {
  342. if (priv->rx_ring[ring_ind].stride <= TXBB_SIZE)
  343. priv->rx_ring[ring_ind].buf -= TXBB_SIZE;
  344. mlx4_en_destroy_allocator(priv, &priv->rx_ring[ring_ind]);
  345. ring_ind--;
  346. }
  347. return err;
  348. }
  349. void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
  350. struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
  351. {
  352. struct mlx4_en_dev *mdev = priv->mdev;
  353. mlx4_en_unmap_buffer(&ring->wqres.buf);
  354. mlx4_free_hwq_res(mdev->dev, &ring->wqres, size * stride + TXBB_SIZE);
  355. vfree(ring->rx_info);
  356. ring->rx_info = NULL;
  357. #ifdef CONFIG_RFS_ACCEL
  358. mlx4_en_cleanup_filters(priv, ring);
  359. #endif
  360. }
  361. void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
  362. struct mlx4_en_rx_ring *ring)
  363. {
  364. mlx4_en_free_rx_buf(priv, ring);
  365. if (ring->stride <= TXBB_SIZE)
  366. ring->buf -= TXBB_SIZE;
  367. mlx4_en_destroy_allocator(priv, ring);
  368. }
  369. static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
  370. struct mlx4_en_rx_desc *rx_desc,
  371. struct mlx4_en_rx_alloc *frags,
  372. struct sk_buff *skb,
  373. int length)
  374. {
  375. struct skb_frag_struct *skb_frags_rx = skb_shinfo(skb)->frags;
  376. struct mlx4_en_frag_info *frag_info;
  377. int nr;
  378. dma_addr_t dma;
  379. /* Collect used fragments while replacing them in the HW descriptors */
  380. for (nr = 0; nr < priv->num_frags; nr++) {
  381. frag_info = &priv->frag_info[nr];
  382. if (length <= frag_info->frag_prefix_size)
  383. break;
  384. if (!frags[nr].page)
  385. goto fail;
  386. dma = be64_to_cpu(rx_desc->data[nr].addr);
  387. dma_sync_single_for_cpu(priv->ddev, dma, frag_info->frag_size,
  388. DMA_FROM_DEVICE);
  389. /* Save page reference in skb */
  390. get_page(frags[nr].page);
  391. __skb_frag_set_page(&skb_frags_rx[nr], frags[nr].page);
  392. skb_frag_size_set(&skb_frags_rx[nr], frag_info->frag_size);
  393. skb_frags_rx[nr].page_offset = frags[nr].offset;
  394. skb->truesize += frag_info->frag_stride;
  395. }
  396. /* Adjust size of last fragment to match actual length */
  397. if (nr > 0)
  398. skb_frag_size_set(&skb_frags_rx[nr - 1],
  399. length - priv->frag_info[nr - 1].frag_prefix_size);
  400. return nr;
  401. fail:
  402. while (nr > 0) {
  403. nr--;
  404. __skb_frag_unref(&skb_frags_rx[nr]);
  405. }
  406. return 0;
  407. }
  408. static struct sk_buff *mlx4_en_rx_skb(struct mlx4_en_priv *priv,
  409. struct mlx4_en_rx_desc *rx_desc,
  410. struct mlx4_en_rx_alloc *frags,
  411. unsigned int length)
  412. {
  413. struct sk_buff *skb;
  414. void *va;
  415. int used_frags;
  416. dma_addr_t dma;
  417. skb = netdev_alloc_skb(priv->dev, SMALL_PACKET_SIZE + NET_IP_ALIGN);
  418. if (!skb) {
  419. en_dbg(RX_ERR, priv, "Failed allocating skb\n");
  420. return NULL;
  421. }
  422. skb_reserve(skb, NET_IP_ALIGN);
  423. skb->len = length;
  424. /* Get pointer to first fragment so we could copy the headers into the
  425. * (linear part of the) skb */
  426. va = page_address(frags[0].page) + frags[0].offset;
  427. if (length <= SMALL_PACKET_SIZE) {
  428. /* We are copying all relevant data to the skb - temporarily
  429. * sync buffers for the copy */
  430. dma = be64_to_cpu(rx_desc->data[0].addr);
  431. dma_sync_single_for_cpu(priv->ddev, dma, length,
  432. DMA_FROM_DEVICE);
  433. skb_copy_to_linear_data(skb, va, length);
  434. skb->tail += length;
  435. } else {
  436. /* Move relevant fragments to skb */
  437. used_frags = mlx4_en_complete_rx_desc(priv, rx_desc, frags,
  438. skb, length);
  439. if (unlikely(!used_frags)) {
  440. kfree_skb(skb);
  441. return NULL;
  442. }
  443. skb_shinfo(skb)->nr_frags = used_frags;
  444. /* Copy headers into the skb linear buffer */
  445. memcpy(skb->data, va, HEADER_COPY_SIZE);
  446. skb->tail += HEADER_COPY_SIZE;
  447. /* Skip headers in first fragment */
  448. skb_shinfo(skb)->frags[0].page_offset += HEADER_COPY_SIZE;
  449. /* Adjust size of first fragment */
  450. skb_frag_size_sub(&skb_shinfo(skb)->frags[0], HEADER_COPY_SIZE);
  451. skb->data_len = length - HEADER_COPY_SIZE;
  452. }
  453. return skb;
  454. }
  455. static void validate_loopback(struct mlx4_en_priv *priv, struct sk_buff *skb)
  456. {
  457. int i;
  458. int offset = ETH_HLEN;
  459. for (i = 0; i < MLX4_LOOPBACK_TEST_PAYLOAD; i++, offset++) {
  460. if (*(skb->data + offset) != (unsigned char) (i & 0xff))
  461. goto out_loopback;
  462. }
  463. /* Loopback found */
  464. priv->loopback_ok = 1;
  465. out_loopback:
  466. dev_kfree_skb_any(skb);
  467. }
  468. static void mlx4_en_refill_rx_buffers(struct mlx4_en_priv *priv,
  469. struct mlx4_en_rx_ring *ring)
  470. {
  471. int index = ring->prod & ring->size_mask;
  472. while ((u32) (ring->prod - ring->cons) < ring->actual_size) {
  473. if (mlx4_en_prepare_rx_desc(priv, ring, index))
  474. break;
  475. ring->prod++;
  476. index = ring->prod & ring->size_mask;
  477. }
  478. }
  479. int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
  480. {
  481. struct mlx4_en_priv *priv = netdev_priv(dev);
  482. struct mlx4_en_dev *mdev = priv->mdev;
  483. struct mlx4_cqe *cqe;
  484. struct mlx4_en_rx_ring *ring = &priv->rx_ring[cq->ring];
  485. struct mlx4_en_rx_alloc *frags;
  486. struct mlx4_en_rx_desc *rx_desc;
  487. struct sk_buff *skb;
  488. int index;
  489. int nr;
  490. unsigned int length;
  491. int polled = 0;
  492. int ip_summed;
  493. int factor = priv->cqe_factor;
  494. u64 timestamp;
  495. if (!priv->port_up)
  496. return 0;
  497. /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
  498. * descriptor offset can be deduced from the CQE index instead of
  499. * reading 'cqe->index' */
  500. index = cq->mcq.cons_index & ring->size_mask;
  501. cqe = &cq->buf[(index << factor) + factor];
  502. /* Process all completed CQEs */
  503. while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
  504. cq->mcq.cons_index & cq->size)) {
  505. frags = ring->rx_info + (index << priv->log_rx_info);
  506. rx_desc = ring->buf + (index << ring->log_stride);
  507. /*
  508. * make sure we read the CQE after we read the ownership bit
  509. */
  510. rmb();
  511. /* Drop packet on bad receive or bad checksum */
  512. if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
  513. MLX4_CQE_OPCODE_ERROR)) {
  514. en_err(priv, "CQE completed in error - vendor "
  515. "syndrom:%d syndrom:%d\n",
  516. ((struct mlx4_err_cqe *) cqe)->vendor_err_syndrome,
  517. ((struct mlx4_err_cqe *) cqe)->syndrome);
  518. goto next;
  519. }
  520. if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
  521. en_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
  522. goto next;
  523. }
  524. /* Check if we need to drop the packet if SRIOV is not enabled
  525. * and not performing the selftest or flb disabled
  526. */
  527. if (priv->flags & MLX4_EN_FLAG_RX_FILTER_NEEDED) {
  528. struct ethhdr *ethh;
  529. dma_addr_t dma;
  530. /* Get pointer to first fragment since we haven't
  531. * skb yet and cast it to ethhdr struct
  532. */
  533. dma = be64_to_cpu(rx_desc->data[0].addr);
  534. dma_sync_single_for_cpu(priv->ddev, dma, sizeof(*ethh),
  535. DMA_FROM_DEVICE);
  536. ethh = (struct ethhdr *)(page_address(frags[0].page) +
  537. frags[0].offset);
  538. if (is_multicast_ether_addr(ethh->h_dest)) {
  539. struct mlx4_mac_entry *entry;
  540. struct hlist_head *bucket;
  541. unsigned int mac_hash;
  542. /* Drop the packet, since HW loopback-ed it */
  543. mac_hash = ethh->h_source[MLX4_EN_MAC_HASH_IDX];
  544. bucket = &priv->mac_hash[mac_hash];
  545. rcu_read_lock();
  546. hlist_for_each_entry_rcu(entry, bucket, hlist) {
  547. if (ether_addr_equal_64bits(entry->mac,
  548. ethh->h_source)) {
  549. rcu_read_unlock();
  550. goto next;
  551. }
  552. }
  553. rcu_read_unlock();
  554. }
  555. }
  556. /*
  557. * Packet is OK - process it.
  558. */
  559. length = be32_to_cpu(cqe->byte_cnt);
  560. length -= ring->fcs_del;
  561. ring->bytes += length;
  562. ring->packets++;
  563. if (likely(dev->features & NETIF_F_RXCSUM)) {
  564. if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
  565. (cqe->checksum == cpu_to_be16(0xffff))) {
  566. ring->csum_ok++;
  567. /* This packet is eligible for GRO if it is:
  568. * - DIX Ethernet (type interpretation)
  569. * - TCP/IP (v4)
  570. * - without IP options
  571. * - not an IP fragment
  572. * - no LLS polling in progress
  573. */
  574. if (!mlx4_en_cq_ll_polling(cq) &&
  575. (dev->features & NETIF_F_GRO)) {
  576. struct sk_buff *gro_skb = napi_get_frags(&cq->napi);
  577. if (!gro_skb)
  578. goto next;
  579. nr = mlx4_en_complete_rx_desc(priv,
  580. rx_desc, frags, gro_skb,
  581. length);
  582. if (!nr)
  583. goto next;
  584. skb_shinfo(gro_skb)->nr_frags = nr;
  585. gro_skb->len = length;
  586. gro_skb->data_len = length;
  587. gro_skb->ip_summed = CHECKSUM_UNNECESSARY;
  588. if ((cqe->vlan_my_qpn &
  589. cpu_to_be32(MLX4_CQE_VLAN_PRESENT_MASK)) &&
  590. (dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
  591. u16 vid = be16_to_cpu(cqe->sl_vid);
  592. __vlan_hwaccel_put_tag(gro_skb, htons(ETH_P_8021Q), vid);
  593. }
  594. if (dev->features & NETIF_F_RXHASH)
  595. gro_skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
  596. skb_record_rx_queue(gro_skb, cq->ring);
  597. if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
  598. timestamp = mlx4_en_get_cqe_ts(cqe);
  599. mlx4_en_fill_hwtstamps(mdev,
  600. skb_hwtstamps(gro_skb),
  601. timestamp);
  602. }
  603. napi_gro_frags(&cq->napi);
  604. goto next;
  605. }
  606. /* GRO not possible, complete processing here */
  607. ip_summed = CHECKSUM_UNNECESSARY;
  608. } else {
  609. ip_summed = CHECKSUM_NONE;
  610. ring->csum_none++;
  611. }
  612. } else {
  613. ip_summed = CHECKSUM_NONE;
  614. ring->csum_none++;
  615. }
  616. skb = mlx4_en_rx_skb(priv, rx_desc, frags, length);
  617. if (!skb) {
  618. priv->stats.rx_dropped++;
  619. goto next;
  620. }
  621. if (unlikely(priv->validate_loopback)) {
  622. validate_loopback(priv, skb);
  623. goto next;
  624. }
  625. skb->ip_summed = ip_summed;
  626. skb->protocol = eth_type_trans(skb, dev);
  627. skb_record_rx_queue(skb, cq->ring);
  628. if (dev->features & NETIF_F_RXHASH)
  629. skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
  630. if ((be32_to_cpu(cqe->vlan_my_qpn) &
  631. MLX4_CQE_VLAN_PRESENT_MASK) &&
  632. (dev->features & NETIF_F_HW_VLAN_CTAG_RX))
  633. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(cqe->sl_vid));
  634. if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
  635. timestamp = mlx4_en_get_cqe_ts(cqe);
  636. mlx4_en_fill_hwtstamps(mdev, skb_hwtstamps(skb),
  637. timestamp);
  638. }
  639. skb_mark_ll(skb, &cq->napi);
  640. /* Push it up the stack */
  641. netif_receive_skb(skb);
  642. next:
  643. for (nr = 0; nr < priv->num_frags; nr++)
  644. mlx4_en_free_frag(priv, frags, nr);
  645. ++cq->mcq.cons_index;
  646. index = (cq->mcq.cons_index) & ring->size_mask;
  647. cqe = &cq->buf[(index << factor) + factor];
  648. if (++polled == budget)
  649. goto out;
  650. }
  651. out:
  652. AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
  653. mlx4_cq_set_ci(&cq->mcq);
  654. wmb(); /* ensure HW sees CQ consumer before we post new buffers */
  655. ring->cons = cq->mcq.cons_index;
  656. mlx4_en_refill_rx_buffers(priv, ring);
  657. mlx4_en_update_rx_prod_db(ring);
  658. return polled;
  659. }
  660. void mlx4_en_rx_irq(struct mlx4_cq *mcq)
  661. {
  662. struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
  663. struct mlx4_en_priv *priv = netdev_priv(cq->dev);
  664. if (priv->port_up)
  665. napi_schedule(&cq->napi);
  666. else
  667. mlx4_en_arm_cq(priv, cq);
  668. }
  669. /* Rx CQ polling - called by NAPI */
  670. int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
  671. {
  672. struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
  673. struct net_device *dev = cq->dev;
  674. struct mlx4_en_priv *priv = netdev_priv(dev);
  675. int done;
  676. if (!mlx4_en_cq_lock_napi(cq))
  677. return budget;
  678. done = mlx4_en_process_rx_cq(dev, cq, budget);
  679. mlx4_en_cq_unlock_napi(cq);
  680. /* If we used up all the quota - we're probably not done yet... */
  681. if (done == budget)
  682. INC_PERF_COUNTER(priv->pstats.napi_quota);
  683. else {
  684. /* Done for now */
  685. napi_complete(napi);
  686. mlx4_en_arm_cq(priv, cq);
  687. }
  688. return done;
  689. }
  690. /* Calculate the last offset position that accommodates a full fragment
  691. * (assuming fagment size = stride-align) */
  692. static int mlx4_en_last_alloc_offset(struct mlx4_en_priv *priv, u16 stride, u16 align)
  693. {
  694. u16 res = MLX4_EN_ALLOC_SIZE % stride;
  695. u16 offset = MLX4_EN_ALLOC_SIZE - stride - res + align;
  696. en_dbg(DRV, priv, "Calculated last offset for stride:%d align:%d "
  697. "res:%d offset:%d\n", stride, align, res, offset);
  698. return offset;
  699. }
  700. static int frag_sizes[] = {
  701. FRAG_SZ0,
  702. FRAG_SZ1,
  703. FRAG_SZ2,
  704. FRAG_SZ3
  705. };
  706. void mlx4_en_calc_rx_buf(struct net_device *dev)
  707. {
  708. struct mlx4_en_priv *priv = netdev_priv(dev);
  709. int eff_mtu = dev->mtu + ETH_HLEN + VLAN_HLEN + ETH_LLC_SNAP_SIZE;
  710. int buf_size = 0;
  711. int i = 0;
  712. while (buf_size < eff_mtu) {
  713. priv->frag_info[i].frag_size =
  714. (eff_mtu > buf_size + frag_sizes[i]) ?
  715. frag_sizes[i] : eff_mtu - buf_size;
  716. priv->frag_info[i].frag_prefix_size = buf_size;
  717. if (!i) {
  718. priv->frag_info[i].frag_align = NET_IP_ALIGN;
  719. priv->frag_info[i].frag_stride =
  720. ALIGN(frag_sizes[i] + NET_IP_ALIGN, SMP_CACHE_BYTES);
  721. } else {
  722. priv->frag_info[i].frag_align = 0;
  723. priv->frag_info[i].frag_stride =
  724. ALIGN(frag_sizes[i], SMP_CACHE_BYTES);
  725. }
  726. priv->frag_info[i].last_offset = mlx4_en_last_alloc_offset(
  727. priv, priv->frag_info[i].frag_stride,
  728. priv->frag_info[i].frag_align);
  729. buf_size += priv->frag_info[i].frag_size;
  730. i++;
  731. }
  732. priv->num_frags = i;
  733. priv->rx_skb_size = eff_mtu;
  734. priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct mlx4_en_rx_alloc));
  735. en_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d "
  736. "num_frags:%d):\n", eff_mtu, priv->num_frags);
  737. for (i = 0; i < priv->num_frags; i++) {
  738. en_dbg(DRV, priv, " frag:%d - size:%d prefix:%d align:%d "
  739. "stride:%d last_offset:%d\n", i,
  740. priv->frag_info[i].frag_size,
  741. priv->frag_info[i].frag_prefix_size,
  742. priv->frag_info[i].frag_align,
  743. priv->frag_info[i].frag_stride,
  744. priv->frag_info[i].last_offset);
  745. }
  746. }
  747. /* RSS related functions */
  748. static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv, int qpn,
  749. struct mlx4_en_rx_ring *ring,
  750. enum mlx4_qp_state *state,
  751. struct mlx4_qp *qp)
  752. {
  753. struct mlx4_en_dev *mdev = priv->mdev;
  754. struct mlx4_qp_context *context;
  755. int err = 0;
  756. context = kmalloc(sizeof(*context), GFP_KERNEL);
  757. if (!context)
  758. return -ENOMEM;
  759. err = mlx4_qp_alloc(mdev->dev, qpn, qp);
  760. if (err) {
  761. en_err(priv, "Failed to allocate qp #%x\n", qpn);
  762. goto out;
  763. }
  764. qp->event = mlx4_en_sqp_event;
  765. memset(context, 0, sizeof *context);
  766. mlx4_en_fill_qp_context(priv, ring->actual_size, ring->stride, 0, 0,
  767. qpn, ring->cqn, -1, context);
  768. context->db_rec_addr = cpu_to_be64(ring->wqres.db.dma);
  769. /* Cancel FCS removal if FW allows */
  770. if (mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP) {
  771. context->param3 |= cpu_to_be32(1 << 29);
  772. ring->fcs_del = ETH_FCS_LEN;
  773. } else
  774. ring->fcs_del = 0;
  775. err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, context, qp, state);
  776. if (err) {
  777. mlx4_qp_remove(mdev->dev, qp);
  778. mlx4_qp_free(mdev->dev, qp);
  779. }
  780. mlx4_en_update_rx_prod_db(ring);
  781. out:
  782. kfree(context);
  783. return err;
  784. }
  785. int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv)
  786. {
  787. int err;
  788. u32 qpn;
  789. err = mlx4_qp_reserve_range(priv->mdev->dev, 1, 1, &qpn);
  790. if (err) {
  791. en_err(priv, "Failed reserving drop qpn\n");
  792. return err;
  793. }
  794. err = mlx4_qp_alloc(priv->mdev->dev, qpn, &priv->drop_qp);
  795. if (err) {
  796. en_err(priv, "Failed allocating drop qp\n");
  797. mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
  798. return err;
  799. }
  800. return 0;
  801. }
  802. void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv)
  803. {
  804. u32 qpn;
  805. qpn = priv->drop_qp.qpn;
  806. mlx4_qp_remove(priv->mdev->dev, &priv->drop_qp);
  807. mlx4_qp_free(priv->mdev->dev, &priv->drop_qp);
  808. mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
  809. }
  810. /* Allocate rx qp's and configure them according to rss map */
  811. int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
  812. {
  813. struct mlx4_en_dev *mdev = priv->mdev;
  814. struct mlx4_en_rss_map *rss_map = &priv->rss_map;
  815. struct mlx4_qp_context context;
  816. struct mlx4_rss_context *rss_context;
  817. int rss_rings;
  818. void *ptr;
  819. u8 rss_mask = (MLX4_RSS_IPV4 | MLX4_RSS_TCP_IPV4 | MLX4_RSS_IPV6 |
  820. MLX4_RSS_TCP_IPV6);
  821. int i, qpn;
  822. int err = 0;
  823. int good_qps = 0;
  824. static const u32 rsskey[10] = { 0xD181C62C, 0xF7F4DB5B, 0x1983A2FC,
  825. 0x943E1ADB, 0xD9389E6B, 0xD1039C2C, 0xA74499AD,
  826. 0x593D56D9, 0xF3253C06, 0x2ADC1FFC};
  827. en_dbg(DRV, priv, "Configuring rss steering\n");
  828. err = mlx4_qp_reserve_range(mdev->dev, priv->rx_ring_num,
  829. priv->rx_ring_num,
  830. &rss_map->base_qpn);
  831. if (err) {
  832. en_err(priv, "Failed reserving %d qps\n", priv->rx_ring_num);
  833. return err;
  834. }
  835. for (i = 0; i < priv->rx_ring_num; i++) {
  836. qpn = rss_map->base_qpn + i;
  837. err = mlx4_en_config_rss_qp(priv, qpn, &priv->rx_ring[i],
  838. &rss_map->state[i],
  839. &rss_map->qps[i]);
  840. if (err)
  841. goto rss_err;
  842. ++good_qps;
  843. }
  844. /* Configure RSS indirection qp */
  845. err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, &rss_map->indir_qp);
  846. if (err) {
  847. en_err(priv, "Failed to allocate RSS indirection QP\n");
  848. goto rss_err;
  849. }
  850. rss_map->indir_qp.event = mlx4_en_sqp_event;
  851. mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
  852. priv->rx_ring[0].cqn, -1, &context);
  853. if (!priv->prof->rss_rings || priv->prof->rss_rings > priv->rx_ring_num)
  854. rss_rings = priv->rx_ring_num;
  855. else
  856. rss_rings = priv->prof->rss_rings;
  857. ptr = ((void *) &context) + offsetof(struct mlx4_qp_context, pri_path)
  858. + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
  859. rss_context = ptr;
  860. rss_context->base_qpn = cpu_to_be32(ilog2(rss_rings) << 24 |
  861. (rss_map->base_qpn));
  862. rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
  863. if (priv->mdev->profile.udp_rss) {
  864. rss_mask |= MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6;
  865. rss_context->base_qpn_udp = rss_context->default_qpn;
  866. }
  867. rss_context->flags = rss_mask;
  868. rss_context->hash_fn = MLX4_RSS_HASH_TOP;
  869. for (i = 0; i < 10; i++)
  870. rss_context->rss_key[i] = cpu_to_be32(rsskey[i]);
  871. err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
  872. &rss_map->indir_qp, &rss_map->indir_state);
  873. if (err)
  874. goto indir_err;
  875. return 0;
  876. indir_err:
  877. mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
  878. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
  879. mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
  880. mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
  881. rss_err:
  882. for (i = 0; i < good_qps; i++) {
  883. mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
  884. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
  885. mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
  886. mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
  887. }
  888. mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
  889. return err;
  890. }
  891. void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
  892. {
  893. struct mlx4_en_dev *mdev = priv->mdev;
  894. struct mlx4_en_rss_map *rss_map = &priv->rss_map;
  895. int i;
  896. mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
  897. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
  898. mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
  899. mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
  900. for (i = 0; i < priv->rx_ring_num; i++) {
  901. mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
  902. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
  903. mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
  904. mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
  905. }
  906. mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
  907. }