em28xx-core.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967
  1. /*
  2. em28xx-core.c - driver for Empia EM2800/EM2820/2840 USB video capture devices
  3. Copyright (C) 2005 Ludovico Cavedon <cavedon@sssup.it>
  4. Markus Rechberger <mrechberger@gmail.com>
  5. Mauro Carvalho Chehab <mchehab@infradead.org>
  6. Sascha Sommer <saschasommer@freenet.de>
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/usb.h>
  23. #include <linux/vmalloc.h>
  24. #include "em28xx.h"
  25. /* #define ENABLE_DEBUG_ISOC_FRAMES */
  26. static unsigned int core_debug;
  27. module_param(core_debug,int,0644);
  28. MODULE_PARM_DESC(core_debug,"enable debug messages [core]");
  29. #define em28xx_coredbg(fmt, arg...) do {\
  30. if (core_debug) \
  31. printk(KERN_INFO "%s %s :"fmt, \
  32. dev->name, __func__ , ##arg); } while (0)
  33. static unsigned int reg_debug;
  34. module_param(reg_debug,int,0644);
  35. MODULE_PARM_DESC(reg_debug,"enable debug messages [URB reg]");
  36. #define em28xx_regdbg(fmt, arg...) do {\
  37. if (reg_debug) \
  38. printk(KERN_INFO "%s %s :"fmt, \
  39. dev->name, __func__ , ##arg); } while (0)
  40. static int alt = EM28XX_PINOUT;
  41. module_param(alt, int, 0644);
  42. MODULE_PARM_DESC(alt, "alternate setting to use for video endpoint");
  43. /* FIXME */
  44. #define em28xx_isocdbg(fmt, arg...) do {\
  45. if (core_debug) \
  46. printk(KERN_INFO "%s %s :"fmt, \
  47. dev->name, __func__ , ##arg); } while (0)
  48. /*
  49. * em28xx_read_reg_req()
  50. * reads data from the usb device specifying bRequest
  51. */
  52. int em28xx_read_reg_req_len(struct em28xx *dev, u8 req, u16 reg,
  53. char *buf, int len)
  54. {
  55. int ret;
  56. int pipe = usb_rcvctrlpipe(dev->udev, 0);
  57. if (dev->state & DEV_DISCONNECTED)
  58. return -ENODEV;
  59. if (len > URB_MAX_CTRL_SIZE)
  60. return -EINVAL;
  61. if (reg_debug) {
  62. printk( KERN_DEBUG "(pipe 0x%08x): "
  63. "IN: %02x %02x %02x %02x %02x %02x %02x %02x ",
  64. pipe,
  65. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  66. req, 0, 0,
  67. reg & 0xff, reg >> 8,
  68. len & 0xff, len >> 8);
  69. }
  70. mutex_lock(&dev->ctrl_urb_lock);
  71. ret = usb_control_msg(dev->udev, pipe, req,
  72. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  73. 0x0000, reg, dev->urb_buf, len, HZ);
  74. if (ret < 0) {
  75. if (reg_debug)
  76. printk(" failed!\n");
  77. mutex_unlock(&dev->ctrl_urb_lock);
  78. return ret;
  79. }
  80. if (len)
  81. memcpy(buf, dev->urb_buf, len);
  82. mutex_unlock(&dev->ctrl_urb_lock);
  83. if (reg_debug) {
  84. int byte;
  85. printk("<<<");
  86. for (byte = 0; byte < len; byte++)
  87. printk(" %02x", (unsigned char)buf[byte]);
  88. printk("\n");
  89. }
  90. return ret;
  91. }
  92. /*
  93. * em28xx_read_reg_req()
  94. * reads data from the usb device specifying bRequest
  95. */
  96. int em28xx_read_reg_req(struct em28xx *dev, u8 req, u16 reg)
  97. {
  98. int ret;
  99. u8 val;
  100. ret = em28xx_read_reg_req_len(dev, req, reg, &val, 1);
  101. if (ret < 0)
  102. return ret;
  103. return val;
  104. }
  105. int em28xx_read_reg(struct em28xx *dev, u16 reg)
  106. {
  107. return em28xx_read_reg_req(dev, USB_REQ_GET_STATUS, reg);
  108. }
  109. /*
  110. * em28xx_write_regs_req()
  111. * sends data to the usb device, specifying bRequest
  112. */
  113. int em28xx_write_regs_req(struct em28xx *dev, u8 req, u16 reg, char *buf,
  114. int len)
  115. {
  116. int ret;
  117. int pipe = usb_sndctrlpipe(dev->udev, 0);
  118. if (dev->state & DEV_DISCONNECTED)
  119. return -ENODEV;
  120. if ((len < 1) || (len > URB_MAX_CTRL_SIZE))
  121. return -EINVAL;
  122. if (reg_debug) {
  123. int byte;
  124. printk( KERN_DEBUG "(pipe 0x%08x): "
  125. "OUT: %02x %02x %02x %02x %02x %02x %02x %02x >>>",
  126. pipe,
  127. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  128. req, 0, 0,
  129. reg & 0xff, reg >> 8,
  130. len & 0xff, len >> 8);
  131. for (byte = 0; byte < len; byte++)
  132. printk(" %02x", (unsigned char)buf[byte]);
  133. printk("\n");
  134. }
  135. mutex_lock(&dev->ctrl_urb_lock);
  136. memcpy(dev->urb_buf, buf, len);
  137. ret = usb_control_msg(dev->udev, pipe, req,
  138. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  139. 0x0000, reg, dev->urb_buf, len, HZ);
  140. mutex_unlock(&dev->ctrl_urb_lock);
  141. if (dev->wait_after_write)
  142. msleep(dev->wait_after_write);
  143. return ret;
  144. }
  145. int em28xx_write_regs(struct em28xx *dev, u16 reg, char *buf, int len)
  146. {
  147. int rc;
  148. rc = em28xx_write_regs_req(dev, USB_REQ_GET_STATUS, reg, buf, len);
  149. /* Stores GPO/GPIO values at the cache, if changed
  150. Only write values should be stored, since input on a GPIO
  151. register will return the input bits.
  152. Not sure what happens on reading GPO register.
  153. */
  154. if (rc >= 0) {
  155. if (reg == dev->reg_gpo_num)
  156. dev->reg_gpo = buf[0];
  157. else if (reg == dev->reg_gpio_num)
  158. dev->reg_gpio = buf[0];
  159. }
  160. return rc;
  161. }
  162. /* Write a single register */
  163. int em28xx_write_reg(struct em28xx *dev, u16 reg, u8 val)
  164. {
  165. return em28xx_write_regs(dev, reg, &val, 1);
  166. }
  167. /*
  168. * em28xx_write_reg_bits()
  169. * sets only some bits (specified by bitmask) of a register, by first reading
  170. * the actual value
  171. */
  172. static int em28xx_write_reg_bits(struct em28xx *dev, u16 reg, u8 val,
  173. u8 bitmask)
  174. {
  175. int oldval;
  176. u8 newval;
  177. /* Uses cache for gpo/gpio registers */
  178. if (reg == dev->reg_gpo_num)
  179. oldval = dev->reg_gpo;
  180. else if (reg == dev->reg_gpio_num)
  181. oldval = dev->reg_gpio;
  182. else
  183. oldval = em28xx_read_reg(dev, reg);
  184. if (oldval < 0)
  185. return oldval;
  186. newval = (((u8) oldval) & ~bitmask) | (val & bitmask);
  187. return em28xx_write_regs(dev, reg, &newval, 1);
  188. }
  189. /*
  190. * em28xx_is_ac97_ready()
  191. * Checks if ac97 is ready
  192. */
  193. static int em28xx_is_ac97_ready(struct em28xx *dev)
  194. {
  195. int ret, i;
  196. /* Wait up to 50 ms for AC97 command to complete */
  197. for (i = 0; i < 10; i++, msleep(5)) {
  198. ret = em28xx_read_reg(dev, EM28XX_R43_AC97BUSY);
  199. if (ret < 0)
  200. return ret;
  201. if (!(ret & 0x01))
  202. return 0;
  203. }
  204. em28xx_warn("AC97 command still being executed: not handled properly!\n");
  205. return -EBUSY;
  206. }
  207. /*
  208. * em28xx_read_ac97()
  209. * write a 16 bit value to the specified AC97 address (LSB first!)
  210. */
  211. static int em28xx_read_ac97(struct em28xx *dev, u8 reg)
  212. {
  213. int ret;
  214. u8 addr = (reg & 0x7f) | 0x80;
  215. u16 val;
  216. ret = em28xx_is_ac97_ready(dev);
  217. if (ret < 0)
  218. return ret;
  219. ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
  220. if (ret < 0)
  221. return ret;
  222. ret = dev->em28xx_read_reg_req_len(dev, 0, EM28XX_R40_AC97LSB,
  223. (u8 *)&val, sizeof(val));
  224. if (ret < 0)
  225. return ret;
  226. return le16_to_cpu(val);
  227. }
  228. /*
  229. * em28xx_write_ac97()
  230. * write a 16 bit value to the specified AC97 address (LSB first!)
  231. */
  232. static int em28xx_write_ac97(struct em28xx *dev, u8 reg, u16 val)
  233. {
  234. int ret;
  235. u8 addr = reg & 0x7f;
  236. __le16 value;
  237. value = cpu_to_le16(val);
  238. ret = em28xx_is_ac97_ready(dev);
  239. if (ret < 0)
  240. return ret;
  241. ret = em28xx_write_regs(dev, EM28XX_R40_AC97LSB, (u8 *) &value, 2);
  242. if (ret < 0)
  243. return ret;
  244. ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
  245. if (ret < 0)
  246. return ret;
  247. return 0;
  248. }
  249. struct em28xx_vol_table {
  250. enum em28xx_amux mux;
  251. u8 reg;
  252. };
  253. static struct em28xx_vol_table inputs[] = {
  254. { EM28XX_AMUX_VIDEO, AC97_VIDEO_VOL },
  255. { EM28XX_AMUX_LINE_IN, AC97_LINEIN_VOL },
  256. { EM28XX_AMUX_PHONE, AC97_PHONE_VOL },
  257. { EM28XX_AMUX_MIC, AC97_MIC_VOL },
  258. { EM28XX_AMUX_CD, AC97_CD_VOL },
  259. { EM28XX_AMUX_AUX, AC97_AUX_VOL },
  260. { EM28XX_AMUX_PCM_OUT, AC97_PCM_OUT_VOL },
  261. };
  262. static int set_ac97_input(struct em28xx *dev)
  263. {
  264. int ret, i;
  265. enum em28xx_amux amux = dev->ctl_ainput;
  266. /* EM28XX_AMUX_VIDEO2 is a special case used to indicate that
  267. em28xx should point to LINE IN, while AC97 should use VIDEO
  268. */
  269. if (amux == EM28XX_AMUX_VIDEO2)
  270. amux = EM28XX_AMUX_VIDEO;
  271. /* Mute all entres but the one that were selected */
  272. for (i = 0; i < ARRAY_SIZE(inputs); i++) {
  273. if (amux == inputs[i].mux)
  274. ret = em28xx_write_ac97(dev, inputs[i].reg, 0x0808);
  275. else
  276. ret = em28xx_write_ac97(dev, inputs[i].reg, 0x8000);
  277. if (ret < 0)
  278. em28xx_warn("couldn't setup AC97 register %d\n",
  279. inputs[i].reg);
  280. }
  281. return 0;
  282. }
  283. static int em28xx_set_audio_source(struct em28xx *dev)
  284. {
  285. int ret;
  286. u8 input;
  287. if (dev->board.is_em2800) {
  288. if (dev->ctl_ainput == EM28XX_AMUX_VIDEO)
  289. input = EM2800_AUDIO_SRC_TUNER;
  290. else
  291. input = EM2800_AUDIO_SRC_LINE;
  292. ret = em28xx_write_regs(dev, EM2800_R08_AUDIOSRC, &input, 1);
  293. if (ret < 0)
  294. return ret;
  295. }
  296. if (dev->board.has_msp34xx)
  297. input = EM28XX_AUDIO_SRC_TUNER;
  298. else {
  299. switch (dev->ctl_ainput) {
  300. case EM28XX_AMUX_VIDEO:
  301. input = EM28XX_AUDIO_SRC_TUNER;
  302. break;
  303. default:
  304. input = EM28XX_AUDIO_SRC_LINE;
  305. break;
  306. }
  307. }
  308. ret = em28xx_write_reg_bits(dev, EM28XX_R0E_AUDIOSRC, input, 0xc0);
  309. if (ret < 0)
  310. return ret;
  311. msleep(5);
  312. switch (dev->audio_mode.ac97) {
  313. case EM28XX_NO_AC97:
  314. break;
  315. default:
  316. ret = set_ac97_input(dev);
  317. }
  318. return ret;
  319. }
  320. struct em28xx_vol_table outputs[] = {
  321. { EM28XX_AOUT_MASTER, AC97_MASTER_VOL },
  322. { EM28XX_AOUT_LINE, AC97_LINE_LEVEL_VOL },
  323. { EM28XX_AOUT_MONO, AC97_MASTER_MONO_VOL },
  324. { EM28XX_AOUT_LFE, AC97_LFE_MASTER_VOL },
  325. { EM28XX_AOUT_SURR, AC97_SURR_MASTER_VOL },
  326. };
  327. int em28xx_audio_analog_set(struct em28xx *dev)
  328. {
  329. int ret, i;
  330. u8 xclk;
  331. if (!dev->audio_mode.has_audio)
  332. return 0;
  333. /* It is assumed that all devices use master volume for output.
  334. It would be possible to use also line output.
  335. */
  336. if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
  337. /* Mute all outputs */
  338. for (i = 0; i < ARRAY_SIZE(outputs); i++) {
  339. ret = em28xx_write_ac97(dev, outputs[i].reg, 0x8000);
  340. if (ret < 0)
  341. em28xx_warn("couldn't setup AC97 register %d\n",
  342. outputs[i].reg);
  343. }
  344. }
  345. xclk = dev->board.xclk & 0x7f;
  346. if (!dev->mute)
  347. xclk |= 0x80;
  348. ret = em28xx_write_reg(dev, EM28XX_R0F_XCLK, xclk);
  349. if (ret < 0)
  350. return ret;
  351. msleep(10);
  352. /* Selects the proper audio input */
  353. ret = em28xx_set_audio_source(dev);
  354. /* Sets volume */
  355. if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
  356. int vol;
  357. /* LSB: left channel - both channels with the same level */
  358. vol = (0x1f - dev->volume) | ((0x1f - dev->volume) << 8);
  359. /* Mute device, if needed */
  360. if (dev->mute)
  361. vol |= 0x8000;
  362. /* Sets volume */
  363. for (i = 0; i < ARRAY_SIZE(outputs); i++) {
  364. if (dev->ctl_aoutput & outputs[i].mux)
  365. ret = em28xx_write_ac97(dev, outputs[i].reg,
  366. vol);
  367. if (ret < 0)
  368. em28xx_warn("couldn't setup AC97 register %d\n",
  369. outputs[i].reg);
  370. }
  371. }
  372. return ret;
  373. }
  374. EXPORT_SYMBOL_GPL(em28xx_audio_analog_set);
  375. int em28xx_audio_setup(struct em28xx *dev)
  376. {
  377. int vid1, vid2, feat, cfg;
  378. u32 vid;
  379. if (dev->chip_id == CHIP_ID_EM2874) {
  380. /* Digital only device - don't load any alsa module */
  381. dev->audio_mode.has_audio = 0;
  382. dev->has_audio_class = 0;
  383. dev->has_alsa_audio = 0;
  384. return 0;
  385. }
  386. /* If device doesn't support Usb Audio Class, use vendor class */
  387. if (!dev->has_audio_class)
  388. dev->has_alsa_audio = 1;
  389. dev->audio_mode.has_audio = 1;
  390. /* See how this device is configured */
  391. cfg = em28xx_read_reg(dev, EM28XX_R00_CHIPCFG);
  392. if (cfg < 0)
  393. cfg = EM28XX_CHIPCFG_AC97; /* Be conservative */
  394. else
  395. em28xx_info("Config register raw data: 0x%02x\n", cfg);
  396. if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
  397. EM28XX_CHIPCFG_I2S_3_SAMPRATES) {
  398. em28xx_info("I2S Audio (3 sample rates)\n");
  399. dev->audio_mode.i2s_3rates = 1;
  400. }
  401. if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
  402. EM28XX_CHIPCFG_I2S_5_SAMPRATES) {
  403. em28xx_info("I2S Audio (5 sample rates)\n");
  404. dev->audio_mode.i2s_5rates = 1;
  405. }
  406. if (!(cfg & EM28XX_CHIPCFG_AC97)) {
  407. dev->audio_mode.ac97 = EM28XX_NO_AC97;
  408. goto init_audio;
  409. }
  410. dev->audio_mode.ac97 = EM28XX_AC97_OTHER;
  411. vid1 = em28xx_read_ac97(dev, AC97_VENDOR_ID1);
  412. if (vid1 < 0) {
  413. /* Device likely doesn't support AC97 */
  414. em28xx_warn("AC97 chip type couldn't be determined\n");
  415. goto init_audio;
  416. }
  417. vid2 = em28xx_read_ac97(dev, AC97_VENDOR_ID2);
  418. if (vid2 < 0)
  419. goto init_audio;
  420. vid = vid1 << 16 | vid2;
  421. dev->audio_mode.ac97_vendor_id = vid;
  422. em28xx_warn("AC97 vendor ID = 0x%08x\n", vid);
  423. feat = em28xx_read_ac97(dev, AC97_RESET);
  424. if (feat < 0)
  425. goto init_audio;
  426. dev->audio_mode.ac97_feat = feat;
  427. em28xx_warn("AC97 features = 0x%04x\n", feat);
  428. /* Try to identify what audio processor we have */
  429. if ((vid == 0xffffffff) && (feat == 0x6a90))
  430. dev->audio_mode.ac97 = EM28XX_AC97_EM202;
  431. else if ((vid >> 8) == 0x838476)
  432. dev->audio_mode.ac97 = EM28XX_AC97_SIGMATEL;
  433. init_audio:
  434. /* Reports detected AC97 processor */
  435. switch (dev->audio_mode.ac97) {
  436. case EM28XX_NO_AC97:
  437. em28xx_info("No AC97 audio processor\n");
  438. break;
  439. case EM28XX_AC97_EM202:
  440. em28xx_info("Empia 202 AC97 audio processor detected\n");
  441. break;
  442. case EM28XX_AC97_SIGMATEL:
  443. em28xx_info("Sigmatel audio processor detected(stac 97%02x)\n",
  444. dev->audio_mode.ac97_vendor_id & 0xff);
  445. break;
  446. case EM28XX_AC97_OTHER:
  447. em28xx_warn("Unknown AC97 audio processor detected!\n");
  448. break;
  449. default:
  450. break;
  451. }
  452. return em28xx_audio_analog_set(dev);
  453. }
  454. EXPORT_SYMBOL_GPL(em28xx_audio_setup);
  455. int em28xx_colorlevels_set_default(struct em28xx *dev)
  456. {
  457. em28xx_write_reg(dev, EM28XX_R20_YGAIN, 0x10); /* contrast */
  458. em28xx_write_reg(dev, EM28XX_R21_YOFFSET, 0x00); /* brightness */
  459. em28xx_write_reg(dev, EM28XX_R22_UVGAIN, 0x10); /* saturation */
  460. em28xx_write_reg(dev, EM28XX_R23_UOFFSET, 0x00);
  461. em28xx_write_reg(dev, EM28XX_R24_VOFFSET, 0x00);
  462. em28xx_write_reg(dev, EM28XX_R25_SHARPNESS, 0x00);
  463. em28xx_write_reg(dev, EM28XX_R14_GAMMA, 0x20);
  464. em28xx_write_reg(dev, EM28XX_R15_RGAIN, 0x20);
  465. em28xx_write_reg(dev, EM28XX_R16_GGAIN, 0x20);
  466. em28xx_write_reg(dev, EM28XX_R17_BGAIN, 0x20);
  467. em28xx_write_reg(dev, EM28XX_R18_ROFFSET, 0x00);
  468. em28xx_write_reg(dev, EM28XX_R19_GOFFSET, 0x00);
  469. return em28xx_write_reg(dev, EM28XX_R1A_BOFFSET, 0x00);
  470. }
  471. int em28xx_capture_start(struct em28xx *dev, int start)
  472. {
  473. int rc;
  474. if (dev->chip_id == CHIP_ID_EM2874) {
  475. /* The Transport Stream Enable Register moved in em2874 */
  476. if (!start) {
  477. rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
  478. 0x00,
  479. EM2874_TS1_CAPTURE_ENABLE);
  480. return rc;
  481. }
  482. /* Enable Transport Stream */
  483. rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
  484. EM2874_TS1_CAPTURE_ENABLE,
  485. EM2874_TS1_CAPTURE_ENABLE);
  486. return rc;
  487. }
  488. /* FIXME: which is the best order? */
  489. /* video registers are sampled by VREF */
  490. rc = em28xx_write_reg_bits(dev, EM28XX_R0C_USBSUSP,
  491. start ? 0x10 : 0x00, 0x10);
  492. if (rc < 0)
  493. return rc;
  494. if (!start) {
  495. /* disable video capture */
  496. rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x27);
  497. return rc;
  498. }
  499. /* enable video capture */
  500. rc = em28xx_write_reg(dev, 0x48, 0x00);
  501. if (dev->mode == EM28XX_ANALOG_MODE)
  502. rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x67);
  503. else
  504. rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x37);
  505. msleep(6);
  506. return rc;
  507. }
  508. int em28xx_outfmt_set_yuv422(struct em28xx *dev)
  509. {
  510. em28xx_write_reg(dev, EM28XX_R27_OUTFMT, 0x34);
  511. em28xx_write_reg(dev, EM28XX_R10_VINMODE, 0x10);
  512. return em28xx_write_reg(dev, EM28XX_R11_VINCTRL, 0x11);
  513. }
  514. static int em28xx_accumulator_set(struct em28xx *dev, u8 xmin, u8 xmax,
  515. u8 ymin, u8 ymax)
  516. {
  517. em28xx_coredbg("em28xx Scale: (%d,%d)-(%d,%d)\n",
  518. xmin, ymin, xmax, ymax);
  519. em28xx_write_regs(dev, EM28XX_R28_XMIN, &xmin, 1);
  520. em28xx_write_regs(dev, EM28XX_R29_XMAX, &xmax, 1);
  521. em28xx_write_regs(dev, EM28XX_R2A_YMIN, &ymin, 1);
  522. return em28xx_write_regs(dev, EM28XX_R2B_YMAX, &ymax, 1);
  523. }
  524. static int em28xx_capture_area_set(struct em28xx *dev, u8 hstart, u8 vstart,
  525. u16 width, u16 height)
  526. {
  527. u8 cwidth = width;
  528. u8 cheight = height;
  529. u8 overflow = (height >> 7 & 0x02) | (width >> 8 & 0x01);
  530. em28xx_coredbg("em28xx Area Set: (%d,%d)\n",
  531. (width | (overflow & 2) << 7),
  532. (height | (overflow & 1) << 8));
  533. em28xx_write_regs(dev, EM28XX_R1C_HSTART, &hstart, 1);
  534. em28xx_write_regs(dev, EM28XX_R1D_VSTART, &vstart, 1);
  535. em28xx_write_regs(dev, EM28XX_R1E_CWIDTH, &cwidth, 1);
  536. em28xx_write_regs(dev, EM28XX_R1F_CHEIGHT, &cheight, 1);
  537. return em28xx_write_regs(dev, EM28XX_R1B_OFLOW, &overflow, 1);
  538. }
  539. static int em28xx_scaler_set(struct em28xx *dev, u16 h, u16 v)
  540. {
  541. u8 mode;
  542. /* the em2800 scaler only supports scaling down to 50% */
  543. if (dev->board.is_em2800)
  544. mode = (v ? 0x20 : 0x00) | (h ? 0x10 : 0x00);
  545. else {
  546. u8 buf[2];
  547. buf[0] = h;
  548. buf[1] = h >> 8;
  549. em28xx_write_regs(dev, EM28XX_R30_HSCALELOW, (char *)buf, 2);
  550. buf[0] = v;
  551. buf[1] = v >> 8;
  552. em28xx_write_regs(dev, EM28XX_R32_VSCALELOW, (char *)buf, 2);
  553. /* it seems that both H and V scalers must be active
  554. to work correctly */
  555. mode = (h || v)? 0x30: 0x00;
  556. }
  557. return em28xx_write_reg_bits(dev, EM28XX_R26_COMPR, mode, 0x30);
  558. }
  559. /* FIXME: this only function read values from dev */
  560. int em28xx_resolution_set(struct em28xx *dev)
  561. {
  562. int width, height;
  563. width = norm_maxw(dev);
  564. height = norm_maxh(dev) >> 1;
  565. em28xx_outfmt_set_yuv422(dev);
  566. em28xx_accumulator_set(dev, 1, (width - 4) >> 2, 1, (height - 4) >> 2);
  567. em28xx_capture_area_set(dev, 0, 0, width >> 2, height >> 2);
  568. return em28xx_scaler_set(dev, dev->hscale, dev->vscale);
  569. }
  570. int em28xx_set_alternate(struct em28xx *dev)
  571. {
  572. int errCode, prev_alt = dev->alt;
  573. int i;
  574. unsigned int min_pkt_size = dev->width * 2 + 4;
  575. /* When image size is bigger than a certain value,
  576. the frame size should be increased, otherwise, only
  577. green screen will be received.
  578. */
  579. if (dev->width * 2 * dev->height > 720 * 240 * 2)
  580. min_pkt_size *= 2;
  581. for (i = 0; i < dev->num_alt; i++) {
  582. /* stop when the selected alt setting offers enough bandwidth */
  583. if (dev->alt_max_pkt_size[i] >= min_pkt_size) {
  584. dev->alt = i;
  585. break;
  586. /* otherwise make sure that we end up with the maximum bandwidth
  587. because the min_pkt_size equation might be wrong...
  588. */
  589. } else if (dev->alt_max_pkt_size[i] >
  590. dev->alt_max_pkt_size[dev->alt])
  591. dev->alt = i;
  592. }
  593. if (dev->alt != prev_alt) {
  594. em28xx_coredbg("minimum isoc packet size: %u (alt=%d)\n",
  595. min_pkt_size, dev->alt);
  596. dev->max_pkt_size = dev->alt_max_pkt_size[dev->alt];
  597. em28xx_coredbg("setting alternate %d with wMaxPacketSize=%u\n",
  598. dev->alt, dev->max_pkt_size);
  599. errCode = usb_set_interface(dev->udev, 0, dev->alt);
  600. if (errCode < 0) {
  601. em28xx_errdev("cannot change alternate number to %d (error=%i)\n",
  602. dev->alt, errCode);
  603. return errCode;
  604. }
  605. }
  606. return 0;
  607. }
  608. int em28xx_gpio_set(struct em28xx *dev, struct em28xx_reg_seq *gpio)
  609. {
  610. int rc = 0;
  611. if (!gpio)
  612. return rc;
  613. if (dev->mode != EM28XX_SUSPEND) {
  614. em28xx_write_reg(dev, 0x48, 0x00);
  615. if (dev->mode == EM28XX_ANALOG_MODE)
  616. em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x67);
  617. else
  618. em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x37);
  619. msleep(6);
  620. }
  621. /* Send GPIO reset sequences specified at board entry */
  622. while (gpio->sleep >= 0) {
  623. if (gpio->reg >= 0) {
  624. rc = em28xx_write_reg_bits(dev,
  625. gpio->reg,
  626. gpio->val,
  627. gpio->mask);
  628. if (rc < 0)
  629. return rc;
  630. }
  631. if (gpio->sleep > 0)
  632. msleep(gpio->sleep);
  633. gpio++;
  634. }
  635. return rc;
  636. }
  637. int em28xx_set_mode(struct em28xx *dev, enum em28xx_mode set_mode)
  638. {
  639. if (dev->mode == set_mode)
  640. return 0;
  641. if (set_mode == EM28XX_SUSPEND) {
  642. dev->mode = set_mode;
  643. /* FIXME: add suspend support for ac97 */
  644. return em28xx_gpio_set(dev, dev->board.suspend_gpio);
  645. }
  646. dev->mode = set_mode;
  647. if (dev->mode == EM28XX_DIGITAL_MODE)
  648. return em28xx_gpio_set(dev, dev->board.dvb_gpio);
  649. else
  650. return em28xx_gpio_set(dev, INPUT(dev->ctl_input)->gpio);
  651. }
  652. EXPORT_SYMBOL_GPL(em28xx_set_mode);
  653. /* ------------------------------------------------------------------
  654. URB control
  655. ------------------------------------------------------------------*/
  656. /*
  657. * IRQ callback, called by URB callback
  658. */
  659. static void em28xx_irq_callback(struct urb *urb)
  660. {
  661. struct em28xx_dmaqueue *dma_q = urb->context;
  662. struct em28xx *dev = container_of(dma_q, struct em28xx, vidq);
  663. int rc, i;
  664. /* Copy data from URB */
  665. spin_lock(&dev->slock);
  666. rc = dev->isoc_ctl.isoc_copy(dev, urb);
  667. spin_unlock(&dev->slock);
  668. /* Reset urb buffers */
  669. for (i = 0; i < urb->number_of_packets; i++) {
  670. urb->iso_frame_desc[i].status = 0;
  671. urb->iso_frame_desc[i].actual_length = 0;
  672. }
  673. urb->status = 0;
  674. urb->status = usb_submit_urb(urb, GFP_ATOMIC);
  675. if (urb->status) {
  676. em28xx_isocdbg("urb resubmit failed (error=%i)\n",
  677. urb->status);
  678. }
  679. }
  680. /*
  681. * Stop and Deallocate URBs
  682. */
  683. void em28xx_uninit_isoc(struct em28xx *dev)
  684. {
  685. struct urb *urb;
  686. int i;
  687. em28xx_isocdbg("em28xx: called em28xx_uninit_isoc\n");
  688. dev->isoc_ctl.nfields = -1;
  689. for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
  690. urb = dev->isoc_ctl.urb[i];
  691. if (urb) {
  692. usb_kill_urb(urb);
  693. usb_unlink_urb(urb);
  694. if (dev->isoc_ctl.transfer_buffer[i]) {
  695. usb_buffer_free(dev->udev,
  696. urb->transfer_buffer_length,
  697. dev->isoc_ctl.transfer_buffer[i],
  698. urb->transfer_dma);
  699. }
  700. usb_free_urb(urb);
  701. dev->isoc_ctl.urb[i] = NULL;
  702. }
  703. dev->isoc_ctl.transfer_buffer[i] = NULL;
  704. }
  705. kfree(dev->isoc_ctl.urb);
  706. kfree(dev->isoc_ctl.transfer_buffer);
  707. dev->isoc_ctl.urb = NULL;
  708. dev->isoc_ctl.transfer_buffer = NULL;
  709. dev->isoc_ctl.num_bufs = 0;
  710. em28xx_capture_start(dev, 0);
  711. }
  712. EXPORT_SYMBOL_GPL(em28xx_uninit_isoc);
  713. /*
  714. * Allocate URBs and start IRQ
  715. */
  716. int em28xx_init_isoc(struct em28xx *dev, int max_packets,
  717. int num_bufs, int max_pkt_size,
  718. int (*isoc_copy) (struct em28xx *dev, struct urb *urb))
  719. {
  720. struct em28xx_dmaqueue *dma_q = &dev->vidq;
  721. int i;
  722. int sb_size, pipe;
  723. struct urb *urb;
  724. int j, k;
  725. int rc;
  726. em28xx_isocdbg("em28xx: called em28xx_prepare_isoc\n");
  727. /* De-allocates all pending stuff */
  728. em28xx_uninit_isoc(dev);
  729. dev->isoc_ctl.isoc_copy = isoc_copy;
  730. dev->isoc_ctl.num_bufs = num_bufs;
  731. dev->isoc_ctl.urb = kzalloc(sizeof(void *)*num_bufs, GFP_KERNEL);
  732. if (!dev->isoc_ctl.urb) {
  733. em28xx_errdev("cannot alloc memory for usb buffers\n");
  734. return -ENOMEM;
  735. }
  736. dev->isoc_ctl.transfer_buffer = kzalloc(sizeof(void *)*num_bufs,
  737. GFP_KERNEL);
  738. if (!dev->isoc_ctl.transfer_buffer) {
  739. em28xx_errdev("cannot allocate memory for usbtransfer\n");
  740. kfree(dev->isoc_ctl.urb);
  741. return -ENOMEM;
  742. }
  743. dev->isoc_ctl.max_pkt_size = max_pkt_size;
  744. dev->isoc_ctl.buf = NULL;
  745. sb_size = max_packets * dev->isoc_ctl.max_pkt_size;
  746. /* allocate urbs and transfer buffers */
  747. for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
  748. urb = usb_alloc_urb(max_packets, GFP_KERNEL);
  749. if (!urb) {
  750. em28xx_err("cannot alloc isoc_ctl.urb %i\n", i);
  751. em28xx_uninit_isoc(dev);
  752. return -ENOMEM;
  753. }
  754. dev->isoc_ctl.urb[i] = urb;
  755. dev->isoc_ctl.transfer_buffer[i] = usb_buffer_alloc(dev->udev,
  756. sb_size, GFP_KERNEL, &urb->transfer_dma);
  757. if (!dev->isoc_ctl.transfer_buffer[i]) {
  758. em28xx_err("unable to allocate %i bytes for transfer"
  759. " buffer %i%s\n",
  760. sb_size, i,
  761. in_interrupt()?" while in int":"");
  762. em28xx_uninit_isoc(dev);
  763. return -ENOMEM;
  764. }
  765. memset(dev->isoc_ctl.transfer_buffer[i], 0, sb_size);
  766. /* FIXME: this is a hack - should be
  767. 'desc.bEndpointAddress & USB_ENDPOINT_NUMBER_MASK'
  768. should also be using 'desc.bInterval'
  769. */
  770. pipe = usb_rcvisocpipe(dev->udev,
  771. dev->mode == EM28XX_ANALOG_MODE ? 0x82 : 0x84);
  772. usb_fill_int_urb(urb, dev->udev, pipe,
  773. dev->isoc_ctl.transfer_buffer[i], sb_size,
  774. em28xx_irq_callback, dma_q, 1);
  775. urb->number_of_packets = max_packets;
  776. urb->transfer_flags = URB_ISO_ASAP;
  777. k = 0;
  778. for (j = 0; j < max_packets; j++) {
  779. urb->iso_frame_desc[j].offset = k;
  780. urb->iso_frame_desc[j].length =
  781. dev->isoc_ctl.max_pkt_size;
  782. k += dev->isoc_ctl.max_pkt_size;
  783. }
  784. }
  785. init_waitqueue_head(&dma_q->wq);
  786. em28xx_capture_start(dev, 1);
  787. /* submit urbs and enables IRQ */
  788. for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
  789. rc = usb_submit_urb(dev->isoc_ctl.urb[i], GFP_ATOMIC);
  790. if (rc) {
  791. em28xx_err("submit of urb %i failed (error=%i)\n", i,
  792. rc);
  793. em28xx_uninit_isoc(dev);
  794. return rc;
  795. }
  796. }
  797. return 0;
  798. }
  799. EXPORT_SYMBOL_GPL(em28xx_init_isoc);