hdmi.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. /*
  2. * hdmi.c
  3. *
  4. * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMI"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/clk.h>
  33. #include <video/omapdss.h>
  34. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  35. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  36. #include <sound/soc.h>
  37. #include <sound/pcm_params.h>
  38. #include "ti_hdmi_4xxx_ip.h"
  39. #endif
  40. #include "ti_hdmi.h"
  41. #include "dss.h"
  42. #include "dss_features.h"
  43. #define HDMI_WP 0x0
  44. #define HDMI_CORE_SYS 0x400
  45. #define HDMI_CORE_AV 0x900
  46. #define HDMI_PLLCTRL 0x200
  47. #define HDMI_PHY 0x300
  48. /* HDMI EDID Length move this */
  49. #define HDMI_EDID_MAX_LENGTH 256
  50. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  51. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  52. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  53. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  54. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  55. #define HDMI_DEFAULT_REGN 16
  56. #define HDMI_DEFAULT_REGM2 1
  57. static struct {
  58. struct mutex lock;
  59. struct omap_display_platform_data *pdata;
  60. struct platform_device *pdev;
  61. struct hdmi_ip_data ip_data;
  62. struct clk *sys_clk;
  63. } hdmi;
  64. /*
  65. * Logic for the below structure :
  66. * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
  67. * There is a correspondence between CEA/VESA timing and code, please
  68. * refer to section 6.3 in HDMI 1.3 specification for timing code.
  69. *
  70. * In the below structure, cea_vesa_timings corresponds to all OMAP4
  71. * supported CEA and VESA timing values.code_cea corresponds to the CEA
  72. * code, It is used to get the timing from cea_vesa_timing array.Similarly
  73. * with code_vesa. Code_index is used for back mapping, that is once EDID
  74. * is read from the TV, EDID is parsed to find the timing values and then
  75. * map it to corresponding CEA or VESA index.
  76. */
  77. static const struct hdmi_config cea_timings[] = {
  78. { {640, 480, 25200, 96, 16, 48, 2, 10, 33, 0, 0, 0}, {1, HDMI_HDMI} },
  79. { {720, 480, 27027, 62, 16, 60, 6, 9, 30, 0, 0, 0}, {2, HDMI_HDMI} },
  80. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20, 1, 1, 0}, {4, HDMI_HDMI} },
  81. { {1920, 540, 74250, 44, 88, 148, 5, 2, 15, 1, 1, 1}, {5, HDMI_HDMI} },
  82. { {1440, 240, 27027, 124, 38, 114, 3, 4, 15, 0, 0, 1}, {6, HDMI_HDMI} },
  83. { {1920, 1080, 148500, 44, 88, 148, 5, 4, 36, 1, 1, 0}, {16, HDMI_HDMI} },
  84. { {720, 576, 27000, 64, 12, 68, 5, 5, 39, 0, 0, 0}, {17, HDMI_HDMI} },
  85. { {1280, 720, 74250, 40, 440, 220, 5, 5, 20, 1, 1, 0}, {19, HDMI_HDMI} },
  86. { {1920, 540, 74250, 44, 528, 148, 5, 2, 15, 1, 1, 1}, {20, HDMI_HDMI} },
  87. { {1440, 288, 27000, 126, 24, 138, 3, 2, 19, 0, 0, 1}, {21, HDMI_HDMI} },
  88. { {1440, 576, 54000, 128, 24, 136, 5, 5, 39, 0, 0, 0}, {29, HDMI_HDMI} },
  89. { {1920, 1080, 148500, 44, 528, 148, 5, 4, 36, 1, 1, 0}, {31, HDMI_HDMI} },
  90. { {1920, 1080, 74250, 44, 638, 148, 5, 4, 36, 1, 1, 0}, {32, HDMI_HDMI} },
  91. { {2880, 480, 108108, 248, 64, 240, 6, 9, 30, 0, 0, 0}, {35, HDMI_HDMI} },
  92. { {2880, 576, 108000, 256, 48, 272, 5, 5, 39, 0, 0, 0}, {37, HDMI_HDMI} },
  93. };
  94. static const struct hdmi_config vesa_timings[] = {
  95. /* VESA From Here */
  96. { {640, 480, 25175, 96, 16, 48, 2 , 11, 31, 0, 0, 0}, {4, HDMI_DVI} },
  97. { {800, 600, 40000, 128, 40, 88, 4 , 1, 23, 1, 1, 0}, {9, HDMI_DVI} },
  98. { {848, 480, 33750, 112, 16, 112, 8 , 6, 23, 1, 1, 0}, {0xE, HDMI_DVI} },
  99. { {1280, 768, 79500, 128, 64, 192, 7 , 3, 20, 1, 0, 0}, {0x17, HDMI_DVI} },
  100. { {1280, 800, 83500, 128, 72, 200, 6 , 3, 22, 1, 0, 0}, {0x1C, HDMI_DVI} },
  101. { {1360, 768, 85500, 112, 64, 256, 6 , 3, 18, 1, 1, 0}, {0x27, HDMI_DVI} },
  102. { {1280, 960, 108000, 112, 96, 312, 3 , 1, 36, 1, 1, 0}, {0x20, HDMI_DVI} },
  103. { {1280, 1024, 108000, 112, 48, 248, 3 , 1, 38, 1, 1, 0}, {0x23, HDMI_DVI} },
  104. { {1024, 768, 65000, 136, 24, 160, 6, 3, 29, 0, 0, 0}, {0x10, HDMI_DVI} },
  105. { {1400, 1050, 121750, 144, 88, 232, 4, 3, 32, 1, 0, 0}, {0x2A, HDMI_DVI} },
  106. { {1440, 900, 106500, 152, 80, 232, 6, 3, 25, 1, 0, 0}, {0x2F, HDMI_DVI} },
  107. { {1680, 1050, 146250, 176 , 104, 280, 6, 3, 30, 1, 0, 0}, {0x3A, HDMI_DVI} },
  108. { {1366, 768, 85500, 143, 70, 213, 3, 3, 24, 1, 1, 0}, {0x51, HDMI_DVI} },
  109. { {1920, 1080, 148500, 44, 148, 80, 5, 4, 36, 1, 1, 0}, {0x52, HDMI_DVI} },
  110. { {1280, 768, 68250, 32, 48, 80, 7, 3, 12, 0, 1, 0}, {0x16, HDMI_DVI} },
  111. { {1400, 1050, 101000, 32, 48, 80, 4, 3, 23, 0, 1, 0}, {0x29, HDMI_DVI} },
  112. { {1680, 1050, 119000, 32, 48, 80, 6, 3, 21, 0, 1, 0}, {0x39, HDMI_DVI} },
  113. { {1280, 800, 79500, 32, 48, 80, 6, 3, 14, 0, 1, 0}, {0x1B, HDMI_DVI} },
  114. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20, 1, 1, 0}, {0x55, HDMI_DVI} }
  115. };
  116. static int hdmi_runtime_get(void)
  117. {
  118. int r;
  119. DSSDBG("hdmi_runtime_get\n");
  120. r = pm_runtime_get_sync(&hdmi.pdev->dev);
  121. WARN_ON(r < 0);
  122. return r < 0 ? r : 0;
  123. }
  124. static void hdmi_runtime_put(void)
  125. {
  126. int r;
  127. DSSDBG("hdmi_runtime_put\n");
  128. r = pm_runtime_put(&hdmi.pdev->dev);
  129. WARN_ON(r < 0);
  130. }
  131. int hdmi_init_display(struct omap_dss_device *dssdev)
  132. {
  133. DSSDBG("init_display\n");
  134. dss_init_hdmi_ip_ops(&hdmi.ip_data);
  135. return 0;
  136. }
  137. static const struct hdmi_config *hdmi_find_timing(
  138. const struct hdmi_config *timings_arr,
  139. int len)
  140. {
  141. int i;
  142. for (i = 0; i < len; i++) {
  143. if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
  144. return &timings_arr[i];
  145. }
  146. return NULL;
  147. }
  148. static const struct hdmi_config *hdmi_get_timings(void)
  149. {
  150. const struct hdmi_config *arr;
  151. int len;
  152. if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
  153. arr = vesa_timings;
  154. len = ARRAY_SIZE(vesa_timings);
  155. } else {
  156. arr = cea_timings;
  157. len = ARRAY_SIZE(cea_timings);
  158. }
  159. return hdmi_find_timing(arr, len);
  160. }
  161. static bool hdmi_timings_compare(struct omap_video_timings *timing1,
  162. const struct hdmi_video_timings *timing2)
  163. {
  164. int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;
  165. if ((timing2->pixel_clock == timing1->pixel_clock) &&
  166. (timing2->x_res == timing1->x_res) &&
  167. (timing2->y_res == timing1->y_res)) {
  168. timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
  169. timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
  170. timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  171. timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  172. DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
  173. "timing2_hsync = %d timing2_vsync = %d\n",
  174. timing1_hsync, timing1_vsync,
  175. timing2_hsync, timing2_vsync);
  176. if ((timing1_hsync == timing2_hsync) &&
  177. (timing1_vsync == timing2_vsync)) {
  178. return true;
  179. }
  180. }
  181. return false;
  182. }
  183. static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
  184. {
  185. int i;
  186. struct hdmi_cm cm = {-1};
  187. DSSDBG("hdmi_get_code\n");
  188. for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
  189. if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
  190. cm = cea_timings[i].cm;
  191. goto end;
  192. }
  193. }
  194. for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
  195. if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
  196. cm = vesa_timings[i].cm;
  197. goto end;
  198. }
  199. }
  200. end: return cm;
  201. }
  202. unsigned long hdmi_get_pixel_clock(void)
  203. {
  204. /* HDMI Pixel Clock in Mhz */
  205. return hdmi.ip_data.cfg.timings.pixel_clock * 1000;
  206. }
  207. static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
  208. struct hdmi_pll_info *pi)
  209. {
  210. unsigned long clkin, refclk;
  211. u32 mf;
  212. clkin = clk_get_rate(hdmi.sys_clk) / 10000;
  213. /*
  214. * Input clock is predivided by N + 1
  215. * out put of which is reference clk
  216. */
  217. if (dssdev->clocks.hdmi.regn == 0)
  218. pi->regn = HDMI_DEFAULT_REGN;
  219. else
  220. pi->regn = dssdev->clocks.hdmi.regn;
  221. refclk = clkin / pi->regn;
  222. /*
  223. * multiplier is pixel_clk/ref_clk
  224. * Multiplying by 100 to avoid fractional part removal
  225. */
  226. pi->regm = (phy * 100 / (refclk)) / 100;
  227. if (dssdev->clocks.hdmi.regm2 == 0)
  228. pi->regm2 = HDMI_DEFAULT_REGM2;
  229. else
  230. pi->regm2 = dssdev->clocks.hdmi.regm2;
  231. /*
  232. * fractional multiplier is remainder of the difference between
  233. * multiplier and actual phy(required pixel clock thus should be
  234. * multiplied by 2^18(262144) divided by the reference clock
  235. */
  236. mf = (phy - pi->regm * refclk) * 262144;
  237. pi->regmf = mf / (refclk);
  238. /*
  239. * Dcofreq should be set to 1 if required pixel clock
  240. * is greater than 1000MHz
  241. */
  242. pi->dcofreq = phy > 1000 * 100;
  243. pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
  244. /* Set the reference clock to sysclk reference */
  245. pi->refsel = HDMI_REFSEL_SYSCLK;
  246. DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
  247. DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
  248. }
  249. static int hdmi_power_on(struct omap_dss_device *dssdev)
  250. {
  251. int r;
  252. const struct hdmi_config *timing;
  253. struct omap_video_timings *p;
  254. unsigned long phy;
  255. r = hdmi_runtime_get();
  256. if (r)
  257. return r;
  258. dss_mgr_disable(dssdev->manager);
  259. p = &dssdev->panel.timings;
  260. DSSDBG("hdmi_power_on x_res= %d y_res = %d\n",
  261. dssdev->panel.timings.x_res,
  262. dssdev->panel.timings.y_res);
  263. timing = hdmi_get_timings();
  264. if (timing == NULL) {
  265. /* HDMI code 4 corresponds to 640 * 480 VGA */
  266. hdmi.ip_data.cfg.cm.code = 4;
  267. /* DVI mode 1 corresponds to HDMI 0 to DVI */
  268. hdmi.ip_data.cfg.cm.mode = HDMI_DVI;
  269. hdmi.ip_data.cfg = vesa_timings[0];
  270. } else {
  271. hdmi.ip_data.cfg = *timing;
  272. }
  273. phy = p->pixel_clock;
  274. hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
  275. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  276. /* config the PLL and PHY hdmi_set_pll_pwrfirst */
  277. r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
  278. if (r) {
  279. DSSDBG("Failed to lock PLL\n");
  280. goto err;
  281. }
  282. r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
  283. if (r) {
  284. DSSDBG("Failed to start PHY\n");
  285. goto err;
  286. }
  287. hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
  288. /* Make selection of HDMI in DSS */
  289. dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
  290. /* Select the dispc clock source as PRCM clock, to ensure that it is not
  291. * DSI PLL source as the clock selected by DSI PLL might not be
  292. * sufficient for the resolution selected / that can be changed
  293. * dynamically by user. This can be moved to single location , say
  294. * Boardfile.
  295. */
  296. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  297. /* bypass TV gamma table */
  298. dispc_enable_gamma_table(0);
  299. /* tv size */
  300. dispc_set_digit_size(dssdev->panel.timings.x_res,
  301. dssdev->panel.timings.y_res);
  302. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 1);
  303. r = dss_mgr_enable(dssdev->manager);
  304. if (r)
  305. goto err_mgr_enable;
  306. return 0;
  307. err_mgr_enable:
  308. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  309. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  310. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  311. err:
  312. hdmi_runtime_put();
  313. return -EIO;
  314. }
  315. static void hdmi_power_off(struct omap_dss_device *dssdev)
  316. {
  317. dss_mgr_disable(dssdev->manager);
  318. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  319. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  320. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  321. hdmi_runtime_put();
  322. }
  323. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  324. struct omap_video_timings *timings)
  325. {
  326. struct hdmi_cm cm;
  327. cm = hdmi_get_code(timings);
  328. if (cm.code == -1) {
  329. return -EINVAL;
  330. }
  331. return 0;
  332. }
  333. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev)
  334. {
  335. struct hdmi_cm cm;
  336. cm = hdmi_get_code(&dssdev->panel.timings);
  337. hdmi.ip_data.cfg.cm.code = cm.code;
  338. hdmi.ip_data.cfg.cm.mode = cm.mode;
  339. if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
  340. int r;
  341. hdmi_power_off(dssdev);
  342. r = hdmi_power_on(dssdev);
  343. if (r)
  344. DSSERR("failed to power on device\n");
  345. }
  346. }
  347. void hdmi_dump_regs(struct seq_file *s)
  348. {
  349. mutex_lock(&hdmi.lock);
  350. if (hdmi_runtime_get())
  351. return;
  352. hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
  353. hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
  354. hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
  355. hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
  356. hdmi_runtime_put();
  357. mutex_unlock(&hdmi.lock);
  358. }
  359. int omapdss_hdmi_read_edid(u8 *buf, int len)
  360. {
  361. int r;
  362. mutex_lock(&hdmi.lock);
  363. r = hdmi_runtime_get();
  364. BUG_ON(r);
  365. r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
  366. hdmi_runtime_put();
  367. mutex_unlock(&hdmi.lock);
  368. return r;
  369. }
  370. bool omapdss_hdmi_detect(void)
  371. {
  372. int r;
  373. mutex_lock(&hdmi.lock);
  374. r = hdmi_runtime_get();
  375. BUG_ON(r);
  376. r = hdmi.ip_data.ops->detect(&hdmi.ip_data);
  377. hdmi_runtime_put();
  378. mutex_unlock(&hdmi.lock);
  379. return r == 1;
  380. }
  381. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
  382. {
  383. int r = 0;
  384. DSSDBG("ENTER hdmi_display_enable\n");
  385. mutex_lock(&hdmi.lock);
  386. if (dssdev->manager == NULL) {
  387. DSSERR("failed to enable display: no manager\n");
  388. r = -ENODEV;
  389. goto err0;
  390. }
  391. r = omap_dss_start_device(dssdev);
  392. if (r) {
  393. DSSERR("failed to start device\n");
  394. goto err0;
  395. }
  396. if (dssdev->platform_enable) {
  397. r = dssdev->platform_enable(dssdev);
  398. if (r) {
  399. DSSERR("failed to enable GPIO's\n");
  400. goto err1;
  401. }
  402. }
  403. r = hdmi_power_on(dssdev);
  404. if (r) {
  405. DSSERR("failed to power on device\n");
  406. goto err2;
  407. }
  408. mutex_unlock(&hdmi.lock);
  409. return 0;
  410. err2:
  411. if (dssdev->platform_disable)
  412. dssdev->platform_disable(dssdev);
  413. err1:
  414. omap_dss_stop_device(dssdev);
  415. err0:
  416. mutex_unlock(&hdmi.lock);
  417. return r;
  418. }
  419. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
  420. {
  421. DSSDBG("Enter hdmi_display_disable\n");
  422. mutex_lock(&hdmi.lock);
  423. hdmi_power_off(dssdev);
  424. if (dssdev->platform_disable)
  425. dssdev->platform_disable(dssdev);
  426. omap_dss_stop_device(dssdev);
  427. mutex_unlock(&hdmi.lock);
  428. }
  429. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  430. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  431. static int hdmi_audio_trigger(struct snd_pcm_substream *substream, int cmd,
  432. struct snd_soc_dai *dai)
  433. {
  434. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  435. struct snd_soc_codec *codec = rtd->codec;
  436. struct platform_device *pdev = to_platform_device(codec->dev);
  437. struct hdmi_ip_data *ip_data = snd_soc_codec_get_drvdata(codec);
  438. int err = 0;
  439. if (!(ip_data->ops) && !(ip_data->ops->audio_enable)) {
  440. dev_err(&pdev->dev, "Cannot enable/disable audio\n");
  441. return -ENODEV;
  442. }
  443. switch (cmd) {
  444. case SNDRV_PCM_TRIGGER_START:
  445. case SNDRV_PCM_TRIGGER_RESUME:
  446. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  447. ip_data->ops->audio_enable(ip_data, true);
  448. break;
  449. case SNDRV_PCM_TRIGGER_STOP:
  450. case SNDRV_PCM_TRIGGER_SUSPEND:
  451. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  452. ip_data->ops->audio_enable(ip_data, false);
  453. break;
  454. default:
  455. err = -EINVAL;
  456. }
  457. return err;
  458. }
  459. static int hdmi_audio_hw_params(struct snd_pcm_substream *substream,
  460. struct snd_pcm_hw_params *params,
  461. struct snd_soc_dai *dai)
  462. {
  463. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  464. struct snd_soc_codec *codec = rtd->codec;
  465. struct hdmi_ip_data *ip_data = snd_soc_codec_get_drvdata(codec);
  466. struct hdmi_audio_format audio_format;
  467. struct hdmi_audio_dma audio_dma;
  468. struct hdmi_core_audio_config core_cfg;
  469. struct hdmi_core_infoframe_audio aud_if_cfg;
  470. int err, n, cts;
  471. enum hdmi_core_audio_sample_freq sample_freq;
  472. switch (params_format(params)) {
  473. case SNDRV_PCM_FORMAT_S16_LE:
  474. core_cfg.i2s_cfg.word_max_length =
  475. HDMI_AUDIO_I2S_MAX_WORD_20BITS;
  476. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_16_BITS;
  477. core_cfg.i2s_cfg.in_length_bits =
  478. HDMI_AUDIO_I2S_INPUT_LENGTH_16;
  479. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  480. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_TWOSAMPLES;
  481. audio_format.sample_size = HDMI_AUDIO_SAMPLE_16BITS;
  482. audio_format.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  483. audio_dma.transfer_size = 0x10;
  484. break;
  485. case SNDRV_PCM_FORMAT_S24_LE:
  486. core_cfg.i2s_cfg.word_max_length =
  487. HDMI_AUDIO_I2S_MAX_WORD_24BITS;
  488. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_24_BITS;
  489. core_cfg.i2s_cfg.in_length_bits =
  490. HDMI_AUDIO_I2S_INPUT_LENGTH_24;
  491. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_ONESAMPLE;
  492. audio_format.sample_size = HDMI_AUDIO_SAMPLE_24BITS;
  493. audio_format.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  494. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  495. audio_dma.transfer_size = 0x20;
  496. break;
  497. default:
  498. return -EINVAL;
  499. }
  500. switch (params_rate(params)) {
  501. case 32000:
  502. sample_freq = HDMI_AUDIO_FS_32000;
  503. break;
  504. case 44100:
  505. sample_freq = HDMI_AUDIO_FS_44100;
  506. break;
  507. case 48000:
  508. sample_freq = HDMI_AUDIO_FS_48000;
  509. break;
  510. default:
  511. return -EINVAL;
  512. }
  513. err = hdmi_config_audio_acr(ip_data, params_rate(params), &n, &cts);
  514. if (err < 0)
  515. return err;
  516. /* Audio wrapper config */
  517. audio_format.stereo_channels = HDMI_AUDIO_STEREO_ONECHANNEL;
  518. audio_format.active_chnnls_msk = 0x03;
  519. audio_format.type = HDMI_AUDIO_TYPE_LPCM;
  520. audio_format.sample_order = HDMI_AUDIO_SAMPLE_LEFT_FIRST;
  521. /* Disable start/stop signals of IEC 60958 blocks */
  522. audio_format.en_sig_blk_strt_end = HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF;
  523. audio_dma.block_size = 0xC0;
  524. audio_dma.mode = HDMI_AUDIO_TRANSF_DMA;
  525. audio_dma.fifo_threshold = 0x20; /* in number of samples */
  526. hdmi_wp_audio_config_dma(ip_data, &audio_dma);
  527. hdmi_wp_audio_config_format(ip_data, &audio_format);
  528. /*
  529. * I2S config
  530. */
  531. core_cfg.i2s_cfg.en_high_bitrate_aud = false;
  532. /* Only used with high bitrate audio */
  533. core_cfg.i2s_cfg.cbit_order = false;
  534. /* Serial data and word select should change on sck rising edge */
  535. core_cfg.i2s_cfg.sck_edge_mode = HDMI_AUDIO_I2S_SCK_EDGE_RISING;
  536. core_cfg.i2s_cfg.vbit = HDMI_AUDIO_I2S_VBIT_FOR_PCM;
  537. /* Set I2S word select polarity */
  538. core_cfg.i2s_cfg.ws_polarity = HDMI_AUDIO_I2S_WS_POLARITY_LOW_IS_LEFT;
  539. core_cfg.i2s_cfg.direction = HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST;
  540. /* Set serial data to word select shift. See Phillips spec. */
  541. core_cfg.i2s_cfg.shift = HDMI_AUDIO_I2S_FIRST_BIT_SHIFT;
  542. /* Enable one of the four available serial data channels */
  543. core_cfg.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN;
  544. /* Core audio config */
  545. core_cfg.freq_sample = sample_freq;
  546. core_cfg.n = n;
  547. core_cfg.cts = cts;
  548. if (dss_has_feature(FEAT_HDMI_CTS_SWMODE)) {
  549. core_cfg.aud_par_busclk = 0;
  550. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_SW;
  551. core_cfg.use_mclk = false;
  552. } else {
  553. core_cfg.aud_par_busclk = (((128 * 31) - 1) << 8);
  554. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_HW;
  555. core_cfg.use_mclk = true;
  556. core_cfg.mclk_mode = HDMI_AUDIO_MCLK_128FS;
  557. }
  558. core_cfg.layout = HDMI_AUDIO_LAYOUT_2CH;
  559. core_cfg.en_spdif = false;
  560. /* Use sample frequency from channel status word */
  561. core_cfg.fs_override = true;
  562. /* Enable ACR packets */
  563. core_cfg.en_acr_pkt = true;
  564. /* Disable direct streaming digital audio */
  565. core_cfg.en_dsd_audio = false;
  566. /* Use parallel audio interface */
  567. core_cfg.en_parallel_aud_input = true;
  568. hdmi_core_audio_config(ip_data, &core_cfg);
  569. /*
  570. * Configure packet
  571. * info frame audio see doc CEA861-D page 74
  572. */
  573. aud_if_cfg.db1_coding_type = HDMI_INFOFRAME_AUDIO_DB1CT_FROM_STREAM;
  574. aud_if_cfg.db1_channel_count = 2;
  575. aud_if_cfg.db2_sample_freq = HDMI_INFOFRAME_AUDIO_DB2SF_FROM_STREAM;
  576. aud_if_cfg.db2_sample_size = HDMI_INFOFRAME_AUDIO_DB2SS_FROM_STREAM;
  577. aud_if_cfg.db4_channel_alloc = 0x00;
  578. aud_if_cfg.db5_downmix_inh = false;
  579. aud_if_cfg.db5_lsv = 0;
  580. hdmi_core_audio_infoframe_config(ip_data, &aud_if_cfg);
  581. return 0;
  582. }
  583. static int hdmi_audio_startup(struct snd_pcm_substream *substream,
  584. struct snd_soc_dai *dai)
  585. {
  586. if (!hdmi.ip_data.cfg.cm.mode) {
  587. pr_err("Current video settings do not support audio.\n");
  588. return -EIO;
  589. }
  590. return 0;
  591. }
  592. static int hdmi_audio_codec_probe(struct snd_soc_codec *codec)
  593. {
  594. struct hdmi_ip_data *priv = &hdmi.ip_data;
  595. snd_soc_codec_set_drvdata(codec, priv);
  596. return 0;
  597. }
  598. static struct snd_soc_codec_driver hdmi_audio_codec_drv = {
  599. .probe = hdmi_audio_codec_probe,
  600. };
  601. static struct snd_soc_dai_ops hdmi_audio_codec_ops = {
  602. .hw_params = hdmi_audio_hw_params,
  603. .trigger = hdmi_audio_trigger,
  604. .startup = hdmi_audio_startup,
  605. };
  606. static struct snd_soc_dai_driver hdmi_codec_dai_drv = {
  607. .name = "hdmi-audio-codec",
  608. .playback = {
  609. .channels_min = 2,
  610. .channels_max = 2,
  611. .rates = SNDRV_PCM_RATE_32000 |
  612. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000,
  613. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  614. SNDRV_PCM_FMTBIT_S24_LE,
  615. },
  616. .ops = &hdmi_audio_codec_ops,
  617. };
  618. #endif
  619. static int hdmi_get_clocks(struct platform_device *pdev)
  620. {
  621. struct clk *clk;
  622. clk = clk_get(&pdev->dev, "sys_clk");
  623. if (IS_ERR(clk)) {
  624. DSSERR("can't get sys_clk\n");
  625. return PTR_ERR(clk);
  626. }
  627. hdmi.sys_clk = clk;
  628. return 0;
  629. }
  630. static void hdmi_put_clocks(void)
  631. {
  632. if (hdmi.sys_clk)
  633. clk_put(hdmi.sys_clk);
  634. }
  635. /* HDMI HW IP initialisation */
  636. static int omapdss_hdmihw_probe(struct platform_device *pdev)
  637. {
  638. struct resource *hdmi_mem;
  639. int r;
  640. hdmi.pdata = pdev->dev.platform_data;
  641. hdmi.pdev = pdev;
  642. mutex_init(&hdmi.lock);
  643. hdmi_mem = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
  644. if (!hdmi_mem) {
  645. DSSERR("can't get IORESOURCE_MEM HDMI\n");
  646. return -EINVAL;
  647. }
  648. /* Base address taken from platform */
  649. hdmi.ip_data.base_wp = ioremap(hdmi_mem->start,
  650. resource_size(hdmi_mem));
  651. if (!hdmi.ip_data.base_wp) {
  652. DSSERR("can't ioremap WP\n");
  653. return -ENOMEM;
  654. }
  655. r = hdmi_get_clocks(pdev);
  656. if (r) {
  657. iounmap(hdmi.ip_data.base_wp);
  658. return r;
  659. }
  660. pm_runtime_enable(&pdev->dev);
  661. hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
  662. hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
  663. hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
  664. hdmi.ip_data.phy_offset = HDMI_PHY;
  665. hdmi_panel_init();
  666. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  667. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  668. /* Register ASoC codec DAI */
  669. r = snd_soc_register_codec(&pdev->dev, &hdmi_audio_codec_drv,
  670. &hdmi_codec_dai_drv, 1);
  671. if (r) {
  672. DSSERR("can't register ASoC HDMI audio codec\n");
  673. return r;
  674. }
  675. #endif
  676. return 0;
  677. }
  678. static int omapdss_hdmihw_remove(struct platform_device *pdev)
  679. {
  680. hdmi_panel_exit();
  681. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  682. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  683. snd_soc_unregister_codec(&pdev->dev);
  684. #endif
  685. pm_runtime_disable(&pdev->dev);
  686. hdmi_put_clocks();
  687. iounmap(hdmi.ip_data.base_wp);
  688. return 0;
  689. }
  690. static int hdmi_runtime_suspend(struct device *dev)
  691. {
  692. clk_disable(hdmi.sys_clk);
  693. dispc_runtime_put();
  694. dss_runtime_put();
  695. return 0;
  696. }
  697. static int hdmi_runtime_resume(struct device *dev)
  698. {
  699. int r;
  700. r = dss_runtime_get();
  701. if (r < 0)
  702. goto err_get_dss;
  703. r = dispc_runtime_get();
  704. if (r < 0)
  705. goto err_get_dispc;
  706. clk_enable(hdmi.sys_clk);
  707. return 0;
  708. err_get_dispc:
  709. dss_runtime_put();
  710. err_get_dss:
  711. return r;
  712. }
  713. static const struct dev_pm_ops hdmi_pm_ops = {
  714. .runtime_suspend = hdmi_runtime_suspend,
  715. .runtime_resume = hdmi_runtime_resume,
  716. };
  717. static struct platform_driver omapdss_hdmihw_driver = {
  718. .probe = omapdss_hdmihw_probe,
  719. .remove = omapdss_hdmihw_remove,
  720. .driver = {
  721. .name = "omapdss_hdmi",
  722. .owner = THIS_MODULE,
  723. .pm = &hdmi_pm_ops,
  724. },
  725. };
  726. int hdmi_init_platform_driver(void)
  727. {
  728. return platform_driver_register(&omapdss_hdmihw_driver);
  729. }
  730. void hdmi_uninit_platform_driver(void)
  731. {
  732. return platform_driver_unregister(&omapdss_hdmihw_driver);
  733. }