ide.h 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452
  1. #ifndef _IDE_H
  2. #define _IDE_H
  3. /*
  4. * linux/include/linux/ide.h
  5. *
  6. * Copyright (C) 1994-2002 Linus Torvalds & authors
  7. */
  8. #include <linux/init.h>
  9. #include <linux/ioport.h>
  10. #include <linux/hdreg.h>
  11. #include <linux/hdsmart.h>
  12. #include <linux/blkdev.h>
  13. #include <linux/proc_fs.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/bitops.h>
  16. #include <linux/bio.h>
  17. #include <linux/device.h>
  18. #include <linux/pci.h>
  19. #include <linux/completion.h>
  20. #ifdef CONFIG_BLK_DEV_IDEACPI
  21. #include <acpi/acpi.h>
  22. #endif
  23. #include <asm/byteorder.h>
  24. #include <asm/system.h>
  25. #include <asm/io.h>
  26. #include <asm/semaphore.h>
  27. #include <asm/mutex.h>
  28. /******************************************************************************
  29. * IDE driver configuration options (play with these as desired):
  30. *
  31. * REALLY_SLOW_IO can be defined in ide.c and ide-cd.c, if necessary
  32. */
  33. #define INITIAL_MULT_COUNT 0 /* off=0; on=2,4,8,16,32, etc.. */
  34. #ifndef SUPPORT_SLOW_DATA_PORTS /* 1 to support slow data ports */
  35. #define SUPPORT_SLOW_DATA_PORTS 1 /* 0 to reduce kernel size */
  36. #endif
  37. #ifndef SUPPORT_VLB_SYNC /* 1 to support weird 32-bit chips */
  38. #define SUPPORT_VLB_SYNC 1 /* 0 to reduce kernel size */
  39. #endif
  40. #ifndef OK_TO_RESET_CONTROLLER /* 1 needed for good error recovery */
  41. #define OK_TO_RESET_CONTROLLER 1 /* 0 for use with AH2372A/B interface */
  42. #endif
  43. #ifndef DISABLE_IRQ_NOSYNC
  44. #define DISABLE_IRQ_NOSYNC 0
  45. #endif
  46. /*
  47. * Used to indicate "no IRQ", should be a value that cannot be an IRQ
  48. * number.
  49. */
  50. #define IDE_NO_IRQ (-1)
  51. /*
  52. * "No user-serviceable parts" beyond this point :)
  53. *****************************************************************************/
  54. typedef unsigned char byte; /* used everywhere */
  55. /*
  56. * Probably not wise to fiddle with these
  57. */
  58. #define ERROR_MAX 8 /* Max read/write errors per sector */
  59. #define ERROR_RESET 3 /* Reset controller every 4th retry */
  60. #define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
  61. /*
  62. * Tune flags
  63. */
  64. #define IDE_TUNE_NOAUTO 2
  65. #define IDE_TUNE_AUTO 1
  66. #define IDE_TUNE_DEFAULT 0
  67. /*
  68. * state flags
  69. */
  70. #define DMA_PIO_RETRY 1 /* retrying in PIO */
  71. #define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
  72. #define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
  73. /*
  74. * Definitions for accessing IDE controller registers
  75. */
  76. #define IDE_NR_PORTS (10)
  77. #define IDE_DATA_OFFSET (0)
  78. #define IDE_ERROR_OFFSET (1)
  79. #define IDE_NSECTOR_OFFSET (2)
  80. #define IDE_SECTOR_OFFSET (3)
  81. #define IDE_LCYL_OFFSET (4)
  82. #define IDE_HCYL_OFFSET (5)
  83. #define IDE_SELECT_OFFSET (6)
  84. #define IDE_STATUS_OFFSET (7)
  85. #define IDE_CONTROL_OFFSET (8)
  86. #define IDE_IRQ_OFFSET (9)
  87. #define IDE_FEATURE_OFFSET IDE_ERROR_OFFSET
  88. #define IDE_COMMAND_OFFSET IDE_STATUS_OFFSET
  89. #define IDE_DATA_REG (HWIF(drive)->io_ports[IDE_DATA_OFFSET])
  90. #define IDE_ERROR_REG (HWIF(drive)->io_ports[IDE_ERROR_OFFSET])
  91. #define IDE_NSECTOR_REG (HWIF(drive)->io_ports[IDE_NSECTOR_OFFSET])
  92. #define IDE_SECTOR_REG (HWIF(drive)->io_ports[IDE_SECTOR_OFFSET])
  93. #define IDE_LCYL_REG (HWIF(drive)->io_ports[IDE_LCYL_OFFSET])
  94. #define IDE_HCYL_REG (HWIF(drive)->io_ports[IDE_HCYL_OFFSET])
  95. #define IDE_SELECT_REG (HWIF(drive)->io_ports[IDE_SELECT_OFFSET])
  96. #define IDE_STATUS_REG (HWIF(drive)->io_ports[IDE_STATUS_OFFSET])
  97. #define IDE_CONTROL_REG (HWIF(drive)->io_ports[IDE_CONTROL_OFFSET])
  98. #define IDE_IRQ_REG (HWIF(drive)->io_ports[IDE_IRQ_OFFSET])
  99. #define IDE_FEATURE_REG IDE_ERROR_REG
  100. #define IDE_COMMAND_REG IDE_STATUS_REG
  101. #define IDE_ALTSTATUS_REG IDE_CONTROL_REG
  102. #define IDE_IREASON_REG IDE_NSECTOR_REG
  103. #define IDE_BCOUNTL_REG IDE_LCYL_REG
  104. #define IDE_BCOUNTH_REG IDE_HCYL_REG
  105. #define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
  106. #define BAD_R_STAT (BUSY_STAT | ERR_STAT)
  107. #define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
  108. #define BAD_STAT (BAD_R_STAT | DRQ_STAT)
  109. #define DRIVE_READY (READY_STAT | SEEK_STAT)
  110. #define DATA_READY (DRQ_STAT)
  111. #define BAD_CRC (ABRT_ERR | ICRC_ERR)
  112. #define SATA_NR_PORTS (3) /* 16 possible ?? */
  113. #define SATA_STATUS_OFFSET (0)
  114. #define SATA_STATUS_REG (HWIF(drive)->sata_scr[SATA_STATUS_OFFSET])
  115. #define SATA_ERROR_OFFSET (1)
  116. #define SATA_ERROR_REG (HWIF(drive)->sata_scr[SATA_ERROR_OFFSET])
  117. #define SATA_CONTROL_OFFSET (2)
  118. #define SATA_CONTROL_REG (HWIF(drive)->sata_scr[SATA_CONTROL_OFFSET])
  119. #define SATA_MISC_OFFSET (0)
  120. #define SATA_MISC_REG (HWIF(drive)->sata_misc[SATA_MISC_OFFSET])
  121. #define SATA_PHY_OFFSET (1)
  122. #define SATA_PHY_REG (HWIF(drive)->sata_misc[SATA_PHY_OFFSET])
  123. #define SATA_IEN_OFFSET (2)
  124. #define SATA_IEN_REG (HWIF(drive)->sata_misc[SATA_IEN_OFFSET])
  125. /*
  126. * Our Physical Region Descriptor (PRD) table should be large enough
  127. * to handle the biggest I/O request we are likely to see. Since requests
  128. * can have no more than 256 sectors, and since the typical blocksize is
  129. * two or more sectors, we could get by with a limit of 128 entries here for
  130. * the usual worst case. Most requests seem to include some contiguous blocks,
  131. * further reducing the number of table entries required.
  132. *
  133. * The driver reverts to PIO mode for individual requests that exceed
  134. * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
  135. * 100% of all crazy scenarios here is not necessary.
  136. *
  137. * As it turns out though, we must allocate a full 4KB page for this,
  138. * so the two PRD tables (ide0 & ide1) will each get half of that,
  139. * allowing each to have about 256 entries (8 bytes each) from this.
  140. */
  141. #define PRD_BYTES 8
  142. #define PRD_ENTRIES 256
  143. /*
  144. * Some more useful definitions
  145. */
  146. #define PARTN_BITS 6 /* number of minor dev bits for partitions */
  147. #define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
  148. #define SECTOR_SIZE 512
  149. #define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
  150. #define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
  151. /*
  152. * Timeouts for various operations:
  153. */
  154. #define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
  155. #define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
  156. #define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
  157. #define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
  158. #define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
  159. #define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
  160. /*
  161. * Check for an interrupt and acknowledge the interrupt status
  162. */
  163. struct hwif_s;
  164. typedef int (ide_ack_intr_t)(struct hwif_s *);
  165. /*
  166. * hwif_chipset_t is used to keep track of the specific hardware
  167. * chipset used by each IDE interface, if known.
  168. */
  169. enum { ide_unknown, ide_generic, ide_pci,
  170. ide_cmd640, ide_dtc2278, ide_ali14xx,
  171. ide_qd65xx, ide_umc8672, ide_ht6560b,
  172. ide_rz1000, ide_trm290,
  173. ide_cmd646, ide_cy82c693, ide_4drives,
  174. ide_pmac, ide_etrax100, ide_acorn,
  175. ide_au1xxx, ide_forced
  176. };
  177. typedef u8 hwif_chipset_t;
  178. /*
  179. * Structure to hold all information about the location of this port
  180. */
  181. typedef struct hw_regs_s {
  182. unsigned long io_ports[IDE_NR_PORTS]; /* task file registers */
  183. int irq; /* our irq number */
  184. ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
  185. hwif_chipset_t chipset;
  186. struct device *dev;
  187. } hw_regs_t;
  188. struct hwif_s * ide_find_port(unsigned long);
  189. int ide_register_hw(hw_regs_t *, void (*)(struct hwif_s *), int,
  190. struct hwif_s **);
  191. void ide_setup_ports( hw_regs_t *hw,
  192. unsigned long base,
  193. int *offsets,
  194. unsigned long ctrl,
  195. unsigned long intr,
  196. ide_ack_intr_t *ack_intr,
  197. #if 0
  198. ide_io_ops_t *iops,
  199. #endif
  200. int irq);
  201. static inline void ide_std_init_ports(hw_regs_t *hw,
  202. unsigned long io_addr,
  203. unsigned long ctl_addr)
  204. {
  205. unsigned int i;
  206. for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++)
  207. hw->io_ports[i] = io_addr++;
  208. hw->io_ports[IDE_CONTROL_OFFSET] = ctl_addr;
  209. }
  210. #include <asm/ide.h>
  211. #if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
  212. #undef MAX_HWIFS
  213. #define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
  214. #endif
  215. /* needed on alpha, x86/x86_64, ia64, mips, ppc32 and sh */
  216. #ifndef IDE_ARCH_OBSOLETE_DEFAULTS
  217. # define ide_default_io_base(index) (0)
  218. # define ide_default_irq(base) (0)
  219. # define ide_init_default_irq(base) (0)
  220. #endif
  221. #ifdef CONFIG_IDE_ARCH_OBSOLETE_INIT
  222. static inline void ide_init_hwif_ports(hw_regs_t *hw,
  223. unsigned long io_addr,
  224. unsigned long ctl_addr,
  225. int *irq)
  226. {
  227. if (!ctl_addr)
  228. ide_std_init_ports(hw, io_addr, ide_default_io_ctl(io_addr));
  229. else
  230. ide_std_init_ports(hw, io_addr, ctl_addr);
  231. if (irq)
  232. *irq = 0;
  233. hw->io_ports[IDE_IRQ_OFFSET] = 0;
  234. #ifdef CONFIG_PPC32
  235. if (ppc_ide_md.ide_init_hwif)
  236. ppc_ide_md.ide_init_hwif(hw, io_addr, ctl_addr, irq);
  237. #endif
  238. }
  239. #else
  240. static inline void ide_init_hwif_ports(hw_regs_t *hw,
  241. unsigned long io_addr,
  242. unsigned long ctl_addr,
  243. int *irq)
  244. {
  245. if (io_addr || ctl_addr)
  246. printk(KERN_WARNING "%s: must not be called\n", __FUNCTION__);
  247. }
  248. #endif /* CONFIG_IDE_ARCH_OBSOLETE_INIT */
  249. /* Currently only m68k, apus and m8xx need it */
  250. #ifndef IDE_ARCH_ACK_INTR
  251. # define ide_ack_intr(hwif) (1)
  252. #endif
  253. /* Currently only Atari needs it */
  254. #ifndef IDE_ARCH_LOCK
  255. # define ide_release_lock() do {} while (0)
  256. # define ide_get_lock(hdlr, data) do {} while (0)
  257. #endif /* IDE_ARCH_LOCK */
  258. /*
  259. * Now for the data we need to maintain per-drive: ide_drive_t
  260. */
  261. #define ide_scsi 0x21
  262. #define ide_disk 0x20
  263. #define ide_optical 0x7
  264. #define ide_cdrom 0x5
  265. #define ide_tape 0x1
  266. #define ide_floppy 0x0
  267. /*
  268. * Special Driver Flags
  269. *
  270. * set_geometry : respecify drive geometry
  271. * recalibrate : seek to cyl 0
  272. * set_multmode : set multmode count
  273. * set_tune : tune interface for drive
  274. * serviced : service command
  275. * reserved : unused
  276. */
  277. typedef union {
  278. unsigned all : 8;
  279. struct {
  280. #if defined(__LITTLE_ENDIAN_BITFIELD)
  281. unsigned set_geometry : 1;
  282. unsigned recalibrate : 1;
  283. unsigned set_multmode : 1;
  284. unsigned set_tune : 1;
  285. unsigned serviced : 1;
  286. unsigned reserved : 3;
  287. #elif defined(__BIG_ENDIAN_BITFIELD)
  288. unsigned reserved : 3;
  289. unsigned serviced : 1;
  290. unsigned set_tune : 1;
  291. unsigned set_multmode : 1;
  292. unsigned recalibrate : 1;
  293. unsigned set_geometry : 1;
  294. #else
  295. #error "Please fix <asm/byteorder.h>"
  296. #endif
  297. } b;
  298. } special_t;
  299. /*
  300. * ATA DATA Register Special.
  301. * ATA NSECTOR Count Register().
  302. * ATAPI Byte Count Register.
  303. */
  304. typedef union {
  305. unsigned all :16;
  306. struct {
  307. #if defined(__LITTLE_ENDIAN_BITFIELD)
  308. unsigned low :8; /* LSB */
  309. unsigned high :8; /* MSB */
  310. #elif defined(__BIG_ENDIAN_BITFIELD)
  311. unsigned high :8; /* MSB */
  312. unsigned low :8; /* LSB */
  313. #else
  314. #error "Please fix <asm/byteorder.h>"
  315. #endif
  316. } b;
  317. } ata_nsector_t, ata_data_t, atapi_bcount_t;
  318. /*
  319. * ATA-IDE Select Register, aka Device-Head
  320. *
  321. * head : always zeros here
  322. * unit : drive select number: 0/1
  323. * bit5 : always 1
  324. * lba : using LBA instead of CHS
  325. * bit7 : always 1
  326. */
  327. typedef union {
  328. unsigned all : 8;
  329. struct {
  330. #if defined(__LITTLE_ENDIAN_BITFIELD)
  331. unsigned head : 4;
  332. unsigned unit : 1;
  333. unsigned bit5 : 1;
  334. unsigned lba : 1;
  335. unsigned bit7 : 1;
  336. #elif defined(__BIG_ENDIAN_BITFIELD)
  337. unsigned bit7 : 1;
  338. unsigned lba : 1;
  339. unsigned bit5 : 1;
  340. unsigned unit : 1;
  341. unsigned head : 4;
  342. #else
  343. #error "Please fix <asm/byteorder.h>"
  344. #endif
  345. } b;
  346. } select_t, ata_select_t;
  347. /*
  348. * The ATA-IDE Status Register.
  349. * The ATAPI Status Register.
  350. *
  351. * check : Error occurred
  352. * idx : Index Error
  353. * corr : Correctable error occurred
  354. * drq : Data is request by the device
  355. * dsc : Disk Seek Complete : ata
  356. * : Media access command finished : atapi
  357. * df : Device Fault : ata
  358. * : Reserved : atapi
  359. * drdy : Ready, Command Mode Capable : ata
  360. * : Ignored for ATAPI commands : atapi
  361. * bsy : Disk is Busy
  362. * : The device has access to the command block
  363. */
  364. typedef union {
  365. unsigned all :8;
  366. struct {
  367. #if defined(__LITTLE_ENDIAN_BITFIELD)
  368. unsigned check :1;
  369. unsigned idx :1;
  370. unsigned corr :1;
  371. unsigned drq :1;
  372. unsigned dsc :1;
  373. unsigned df :1;
  374. unsigned drdy :1;
  375. unsigned bsy :1;
  376. #elif defined(__BIG_ENDIAN_BITFIELD)
  377. unsigned bsy :1;
  378. unsigned drdy :1;
  379. unsigned df :1;
  380. unsigned dsc :1;
  381. unsigned drq :1;
  382. unsigned corr :1;
  383. unsigned idx :1;
  384. unsigned check :1;
  385. #else
  386. #error "Please fix <asm/byteorder.h>"
  387. #endif
  388. } b;
  389. } ata_status_t, atapi_status_t;
  390. /*
  391. * ATAPI Feature Register
  392. *
  393. * dma : Using DMA or PIO
  394. * reserved321 : Reserved
  395. * reserved654 : Reserved (Tag Type)
  396. * reserved7 : Reserved
  397. */
  398. typedef union {
  399. unsigned all :8;
  400. struct {
  401. #if defined(__LITTLE_ENDIAN_BITFIELD)
  402. unsigned dma :1;
  403. unsigned reserved321 :3;
  404. unsigned reserved654 :3;
  405. unsigned reserved7 :1;
  406. #elif defined(__BIG_ENDIAN_BITFIELD)
  407. unsigned reserved7 :1;
  408. unsigned reserved654 :3;
  409. unsigned reserved321 :3;
  410. unsigned dma :1;
  411. #else
  412. #error "Please fix <asm/byteorder.h>"
  413. #endif
  414. } b;
  415. } atapi_feature_t;
  416. /*
  417. * ATAPI Interrupt Reason Register.
  418. *
  419. * cod : Information transferred is command (1) or data (0)
  420. * io : The device requests us to read (1) or write (0)
  421. * reserved : Reserved
  422. */
  423. typedef union {
  424. unsigned all :8;
  425. struct {
  426. #if defined(__LITTLE_ENDIAN_BITFIELD)
  427. unsigned cod :1;
  428. unsigned io :1;
  429. unsigned reserved :6;
  430. #elif defined(__BIG_ENDIAN_BITFIELD)
  431. unsigned reserved :6;
  432. unsigned io :1;
  433. unsigned cod :1;
  434. #else
  435. #error "Please fix <asm/byteorder.h>"
  436. #endif
  437. } b;
  438. } atapi_ireason_t;
  439. /*
  440. * The ATAPI error register.
  441. *
  442. * ili : Illegal Length Indication
  443. * eom : End Of Media Detected
  444. * abrt : Aborted command - As defined by ATA
  445. * mcr : Media Change Requested - As defined by ATA
  446. * sense_key : Sense key of the last failed packet command
  447. */
  448. typedef union {
  449. unsigned all :8;
  450. struct {
  451. #if defined(__LITTLE_ENDIAN_BITFIELD)
  452. unsigned ili :1;
  453. unsigned eom :1;
  454. unsigned abrt :1;
  455. unsigned mcr :1;
  456. unsigned sense_key :4;
  457. #elif defined(__BIG_ENDIAN_BITFIELD)
  458. unsigned sense_key :4;
  459. unsigned mcr :1;
  460. unsigned abrt :1;
  461. unsigned eom :1;
  462. unsigned ili :1;
  463. #else
  464. #error "Please fix <asm/byteorder.h>"
  465. #endif
  466. } b;
  467. } atapi_error_t;
  468. /*
  469. * Status returned from various ide_ functions
  470. */
  471. typedef enum {
  472. ide_stopped, /* no drive operation was started */
  473. ide_started, /* a drive operation was started, handler was set */
  474. } ide_startstop_t;
  475. struct ide_driver_s;
  476. struct ide_settings_s;
  477. #ifdef CONFIG_BLK_DEV_IDEACPI
  478. struct ide_acpi_drive_link;
  479. struct ide_acpi_hwif_link;
  480. #endif
  481. typedef struct ide_drive_s {
  482. char name[4]; /* drive name, such as "hda" */
  483. char driver_req[10]; /* requests specific driver */
  484. struct request_queue *queue; /* request queue */
  485. struct request *rq; /* current request */
  486. struct ide_drive_s *next; /* circular list of hwgroup drives */
  487. void *driver_data; /* extra driver data */
  488. struct hd_driveid *id; /* drive model identification info */
  489. #ifdef CONFIG_IDE_PROC_FS
  490. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  491. struct ide_settings_s *settings;/* /proc/ide/ drive settings */
  492. #endif
  493. struct hwif_s *hwif; /* actually (ide_hwif_t *) */
  494. unsigned long sleep; /* sleep until this time */
  495. unsigned long service_start; /* time we started last request */
  496. unsigned long service_time; /* service time of last request */
  497. unsigned long timeout; /* max time to wait for irq */
  498. special_t special; /* special action flags */
  499. select_t select; /* basic drive/head select reg value */
  500. u8 keep_settings; /* restore settings after drive reset */
  501. u8 using_dma; /* disk is using dma for read/write */
  502. u8 retry_pio; /* retrying dma capable host in pio */
  503. u8 state; /* retry state */
  504. u8 waiting_for_dma; /* dma currently in progress */
  505. u8 unmask; /* okay to unmask other irqs */
  506. u8 bswap; /* byte swap data */
  507. u8 noflush; /* don't attempt flushes */
  508. u8 dsc_overlap; /* DSC overlap */
  509. u8 nice1; /* give potential excess bandwidth */
  510. unsigned present : 1; /* drive is physically present */
  511. unsigned dead : 1; /* device ejected hint */
  512. unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
  513. unsigned noprobe : 1; /* from: hdx=noprobe */
  514. unsigned removable : 1; /* 1 if need to do check_media_change */
  515. unsigned attach : 1; /* needed for removable devices */
  516. unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
  517. unsigned no_unmask : 1; /* disallow setting unmask bit */
  518. unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
  519. unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
  520. unsigned nice0 : 1; /* give obvious excess bandwidth */
  521. unsigned nice2 : 1; /* give a share in our own bandwidth */
  522. unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
  523. unsigned nodma : 1; /* disallow DMA */
  524. unsigned autotune : 2; /* 0=default, 1=autotune, 2=noautotune */
  525. unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
  526. unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
  527. unsigned vdma : 1; /* 1=doing PIO over DMA 0=doing normal DMA */
  528. unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
  529. unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
  530. unsigned post_reset : 1;
  531. unsigned udma33_warned : 1;
  532. u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
  533. u8 quirk_list; /* considered quirky, set for a specific host */
  534. u8 init_speed; /* transfer rate set at boot */
  535. u8 current_speed; /* current transfer rate set */
  536. u8 desired_speed; /* desired transfer rate set */
  537. u8 dn; /* now wide spread use */
  538. u8 wcache; /* status of write cache */
  539. u8 acoustic; /* acoustic management */
  540. u8 media; /* disk, cdrom, tape, floppy, ... */
  541. u8 ctl; /* "normal" value for IDE_CONTROL_REG */
  542. u8 ready_stat; /* min status value for drive ready */
  543. u8 mult_count; /* current multiple sector setting */
  544. u8 mult_req; /* requested multiple sector setting */
  545. u8 tune_req; /* requested drive tuning setting */
  546. u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
  547. u8 bad_wstat; /* used for ignoring WRERR_STAT */
  548. u8 nowerr; /* used for ignoring WRERR_STAT */
  549. u8 sect0; /* offset of first sector for DM6:DDO */
  550. u8 head; /* "real" number of heads */
  551. u8 sect; /* "real" sectors per track */
  552. u8 bios_head; /* BIOS/fdisk/LILO number of heads */
  553. u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
  554. unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
  555. unsigned int cyl; /* "real" number of cyls */
  556. unsigned int drive_data; /* used by set_pio_mode/selectproc */
  557. unsigned int failures; /* current failure count */
  558. unsigned int max_failures; /* maximum allowed failure count */
  559. u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
  560. u64 capacity64; /* total number of sectors */
  561. int lun; /* logical unit */
  562. int crc_count; /* crc counter to reduce drive speed */
  563. #ifdef CONFIG_BLK_DEV_IDEACPI
  564. struct ide_acpi_drive_link *acpidata;
  565. #endif
  566. struct list_head list;
  567. struct device gendev;
  568. struct completion gendev_rel_comp; /* to deal with device release() */
  569. } ide_drive_t;
  570. #define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
  571. #define IDE_CHIPSET_PCI_MASK \
  572. ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
  573. #define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
  574. struct ide_port_info;
  575. typedef struct hwif_s {
  576. struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
  577. struct hwif_s *mate; /* other hwif from same PCI chip */
  578. struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
  579. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  580. char name[6]; /* name of interface, eg. "ide0" */
  581. /* task file registers for pata and sata */
  582. unsigned long io_ports[IDE_NR_PORTS];
  583. unsigned long sata_scr[SATA_NR_PORTS];
  584. unsigned long sata_misc[SATA_NR_PORTS];
  585. ide_drive_t drives[MAX_DRIVES]; /* drive info */
  586. u8 major; /* our major number */
  587. u8 index; /* 0 for ide0; 1 for ide1; ... */
  588. u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
  589. u8 straight8; /* Alan's straight 8 check */
  590. u8 bus_state; /* power state of the IDE bus */
  591. u32 host_flags;
  592. u8 pio_mask;
  593. u8 ultra_mask;
  594. u8 mwdma_mask;
  595. u8 swdma_mask;
  596. u8 cbl; /* cable type */
  597. hwif_chipset_t chipset; /* sub-module for tuning.. */
  598. struct pci_dev *pci_dev; /* for pci chipsets */
  599. const struct ide_port_info *cds; /* chipset device struct */
  600. ide_ack_intr_t *ack_intr;
  601. void (*rw_disk)(ide_drive_t *, struct request *);
  602. #if 0
  603. ide_hwif_ops_t *hwifops;
  604. #else
  605. /* routine to program host for PIO mode */
  606. void (*set_pio_mode)(ide_drive_t *, const u8);
  607. /* routine to program host for DMA mode */
  608. void (*set_dma_mode)(ide_drive_t *, const u8);
  609. /* tweaks hardware to select drive */
  610. void (*selectproc)(ide_drive_t *);
  611. /* chipset polling based on hba specifics */
  612. int (*reset_poll)(ide_drive_t *);
  613. /* chipset specific changes to default for device-hba resets */
  614. void (*pre_reset)(ide_drive_t *);
  615. /* routine to reset controller after a disk reset */
  616. void (*resetproc)(ide_drive_t *);
  617. /* special interrupt handling for shared pci interrupts */
  618. void (*intrproc)(ide_drive_t *);
  619. /* special host masking for drive selection */
  620. void (*maskproc)(ide_drive_t *, int);
  621. /* check host's drive quirk list */
  622. int (*quirkproc)(ide_drive_t *);
  623. /* driver soft-power interface */
  624. int (*busproc)(ide_drive_t *, int);
  625. #endif
  626. u8 (*mdma_filter)(ide_drive_t *);
  627. u8 (*udma_filter)(ide_drive_t *);
  628. void (*fixup)(struct hwif_s *);
  629. void (*ata_input_data)(ide_drive_t *, void *, u32);
  630. void (*ata_output_data)(ide_drive_t *, void *, u32);
  631. void (*atapi_input_bytes)(ide_drive_t *, void *, u32);
  632. void (*atapi_output_bytes)(ide_drive_t *, void *, u32);
  633. int (*dma_setup)(ide_drive_t *);
  634. void (*dma_exec_cmd)(ide_drive_t *, u8);
  635. void (*dma_start)(ide_drive_t *);
  636. int (*ide_dma_end)(ide_drive_t *drive);
  637. int (*ide_dma_on)(ide_drive_t *drive);
  638. void (*dma_off_quietly)(ide_drive_t *drive);
  639. int (*ide_dma_test_irq)(ide_drive_t *drive);
  640. void (*ide_dma_clear_irq)(ide_drive_t *drive);
  641. void (*dma_host_on)(ide_drive_t *drive);
  642. void (*dma_host_off)(ide_drive_t *drive);
  643. void (*dma_lost_irq)(ide_drive_t *drive);
  644. void (*dma_timeout)(ide_drive_t *drive);
  645. void (*OUTB)(u8 addr, unsigned long port);
  646. void (*OUTBSYNC)(ide_drive_t *drive, u8 addr, unsigned long port);
  647. void (*OUTW)(u16 addr, unsigned long port);
  648. void (*OUTSW)(unsigned long port, void *addr, u32 count);
  649. void (*OUTSL)(unsigned long port, void *addr, u32 count);
  650. u8 (*INB)(unsigned long port);
  651. u16 (*INW)(unsigned long port);
  652. void (*INSW)(unsigned long port, void *addr, u32 count);
  653. void (*INSL)(unsigned long port, void *addr, u32 count);
  654. /* dma physical region descriptor table (cpu view) */
  655. unsigned int *dmatable_cpu;
  656. /* dma physical region descriptor table (dma view) */
  657. dma_addr_t dmatable_dma;
  658. /* Scatter-gather list used to build the above */
  659. struct scatterlist *sg_table;
  660. int sg_max_nents; /* Maximum number of entries in it */
  661. int sg_nents; /* Current number of entries in it */
  662. int sg_dma_direction; /* dma transfer direction */
  663. /* data phase of the active command (currently only valid for PIO/DMA) */
  664. int data_phase;
  665. unsigned int nsect;
  666. unsigned int nleft;
  667. struct scatterlist *cursg;
  668. unsigned int cursg_ofs;
  669. int rqsize; /* max sectors per request */
  670. int irq; /* our irq number */
  671. unsigned long dma_base; /* base addr for dma ports */
  672. unsigned long dma_command; /* dma command register */
  673. unsigned long dma_vendor1; /* dma vendor 1 register */
  674. unsigned long dma_status; /* dma status register */
  675. unsigned long dma_vendor3; /* dma vendor 3 register */
  676. unsigned long dma_prdtable; /* actual prd table address */
  677. unsigned long config_data; /* for use by chipset-specific code */
  678. unsigned long select_data; /* for use by chipset-specific code */
  679. unsigned long extra_base; /* extra addr for dma ports */
  680. unsigned extra_ports; /* number of extra dma ports */
  681. unsigned noprobe : 1; /* don't probe for this interface */
  682. unsigned present : 1; /* this interface exists */
  683. unsigned hold : 1; /* this interface is always present */
  684. unsigned serialized : 1; /* serialized all channel operation */
  685. unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
  686. unsigned reset : 1; /* reset after probe */
  687. unsigned auto_poll : 1; /* supports nop auto-poll */
  688. unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
  689. unsigned no_io_32bit : 1; /* 1 = can not do 32-bit IO ops */
  690. unsigned mmio : 1; /* host uses MMIO */
  691. struct device gendev;
  692. struct completion gendev_rel_comp; /* To deal with device release() */
  693. void *hwif_data; /* extra hwif data */
  694. unsigned dma;
  695. #ifdef CONFIG_BLK_DEV_IDEACPI
  696. struct ide_acpi_hwif_link *acpidata;
  697. #endif
  698. } ____cacheline_internodealigned_in_smp ide_hwif_t;
  699. /*
  700. * internal ide interrupt handler type
  701. */
  702. typedef ide_startstop_t (ide_pre_handler_t)(ide_drive_t *, struct request *);
  703. typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
  704. typedef int (ide_expiry_t)(ide_drive_t *);
  705. typedef struct hwgroup_s {
  706. /* irq handler, if active */
  707. ide_startstop_t (*handler)(ide_drive_t *);
  708. /* irq handler, suspended if active */
  709. ide_startstop_t (*handler_save)(ide_drive_t *);
  710. /* BOOL: protects all fields below */
  711. volatile int busy;
  712. /* BOOL: wake us up on timer expiry */
  713. unsigned int sleeping : 1;
  714. /* BOOL: polling active & poll_timeout field valid */
  715. unsigned int polling : 1;
  716. /* BOOL: in a polling reset situation. Must not trigger another reset yet */
  717. unsigned int resetting : 1;
  718. /* current drive */
  719. ide_drive_t *drive;
  720. /* ptr to current hwif in linked-list */
  721. ide_hwif_t *hwif;
  722. /* for pci chipsets */
  723. struct pci_dev *pci_dev;
  724. /* current request */
  725. struct request *rq;
  726. /* failsafe timer */
  727. struct timer_list timer;
  728. /* local copy of current write rq */
  729. struct request wrq;
  730. /* timeout value during long polls */
  731. unsigned long poll_timeout;
  732. /* queried upon timeouts */
  733. int (*expiry)(ide_drive_t *);
  734. /* ide_system_bus_speed */
  735. int pio_clock;
  736. int req_gen;
  737. int req_gen_timer;
  738. unsigned char cmd_buf[4];
  739. } ide_hwgroup_t;
  740. typedef struct ide_driver_s ide_driver_t;
  741. extern struct mutex ide_setting_mtx;
  742. int set_io_32bit(ide_drive_t *, int);
  743. int set_pio_mode(ide_drive_t *, int);
  744. int set_using_dma(ide_drive_t *, int);
  745. #ifdef CONFIG_IDE_PROC_FS
  746. /*
  747. * configurable drive settings
  748. */
  749. #define TYPE_INT 0
  750. #define TYPE_BYTE 1
  751. #define TYPE_SHORT 2
  752. #define SETTING_READ (1 << 0)
  753. #define SETTING_WRITE (1 << 1)
  754. #define SETTING_RW (SETTING_READ | SETTING_WRITE)
  755. typedef int (ide_procset_t)(ide_drive_t *, int);
  756. typedef struct ide_settings_s {
  757. char *name;
  758. int rw;
  759. int data_type;
  760. int min;
  761. int max;
  762. int mul_factor;
  763. int div_factor;
  764. void *data;
  765. ide_procset_t *set;
  766. int auto_remove;
  767. struct ide_settings_s *next;
  768. } ide_settings_t;
  769. int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
  770. /*
  771. * /proc/ide interface
  772. */
  773. typedef struct {
  774. const char *name;
  775. mode_t mode;
  776. read_proc_t *read_proc;
  777. write_proc_t *write_proc;
  778. } ide_proc_entry_t;
  779. void proc_ide_create(void);
  780. void proc_ide_destroy(void);
  781. void ide_proc_register_port(ide_hwif_t *);
  782. void ide_proc_unregister_port(ide_hwif_t *);
  783. void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
  784. void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
  785. void ide_add_generic_settings(ide_drive_t *);
  786. read_proc_t proc_ide_read_capacity;
  787. read_proc_t proc_ide_read_geometry;
  788. #ifdef CONFIG_BLK_DEV_IDEPCI
  789. void ide_pci_create_host_proc(const char *, get_info_t *);
  790. #endif
  791. /*
  792. * Standard exit stuff:
  793. */
  794. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
  795. { \
  796. len -= off; \
  797. if (len < count) { \
  798. *eof = 1; \
  799. if (len <= 0) \
  800. return 0; \
  801. } else \
  802. len = count; \
  803. *start = page + off; \
  804. return len; \
  805. }
  806. #else
  807. static inline void proc_ide_create(void) { ; }
  808. static inline void proc_ide_destroy(void) { ; }
  809. static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
  810. static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
  811. static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  812. static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  813. static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
  814. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
  815. #endif
  816. /*
  817. * Power Management step value (rq->pm->pm_step).
  818. *
  819. * The step value starts at 0 (ide_pm_state_start_suspend) for a
  820. * suspend operation or 1000 (ide_pm_state_start_resume) for a
  821. * resume operation.
  822. *
  823. * For each step, the core calls the subdriver start_power_step() first.
  824. * This can return:
  825. * - ide_stopped : In this case, the core calls us back again unless
  826. * step have been set to ide_power_state_completed.
  827. * - ide_started : In this case, the channel is left busy until an
  828. * async event (interrupt) occurs.
  829. * Typically, start_power_step() will issue a taskfile request with
  830. * do_rw_taskfile().
  831. *
  832. * Upon reception of the interrupt, the core will call complete_power_step()
  833. * with the error code if any. This routine should update the step value
  834. * and return. It should not start a new request. The core will call
  835. * start_power_step for the new step value, unless step have been set to
  836. * ide_power_state_completed.
  837. *
  838. * Subdrivers are expected to define their own additional power
  839. * steps from 1..999 for suspend and from 1001..1999 for resume,
  840. * other values are reserved for future use.
  841. */
  842. enum {
  843. ide_pm_state_completed = -1,
  844. ide_pm_state_start_suspend = 0,
  845. ide_pm_state_start_resume = 1000,
  846. };
  847. /*
  848. * Subdrivers support.
  849. *
  850. * The gendriver.owner field should be set to the module owner of this driver.
  851. * The gendriver.name field should be set to the name of this driver
  852. */
  853. struct ide_driver_s {
  854. const char *version;
  855. u8 media;
  856. unsigned supports_dsc_overlap : 1;
  857. ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
  858. int (*end_request)(ide_drive_t *, int, int);
  859. ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
  860. ide_startstop_t (*abort)(ide_drive_t *, struct request *rq);
  861. struct device_driver gen_driver;
  862. int (*probe)(ide_drive_t *);
  863. void (*remove)(ide_drive_t *);
  864. void (*resume)(ide_drive_t *);
  865. void (*shutdown)(ide_drive_t *);
  866. #ifdef CONFIG_IDE_PROC_FS
  867. ide_proc_entry_t *proc;
  868. #endif
  869. };
  870. #define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
  871. int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
  872. /*
  873. * ide_hwifs[] is the master data structure used to keep track
  874. * of just about everything in ide.c. Whenever possible, routines
  875. * should be using pointers to a drive (ide_drive_t *) or
  876. * pointers to a hwif (ide_hwif_t *), rather than indexing this
  877. * structure directly (the allocation/layout may change!).
  878. *
  879. */
  880. #ifndef _IDE_C
  881. extern ide_hwif_t ide_hwifs[]; /* master data repository */
  882. #endif
  883. extern int noautodma;
  884. extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
  885. int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
  886. int uptodate, int nr_sectors);
  887. extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
  888. void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
  889. ide_expiry_t *);
  890. ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
  891. ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
  892. ide_startstop_t __ide_abort(ide_drive_t *, struct request *);
  893. extern ide_startstop_t ide_abort(ide_drive_t *, const char *);
  894. extern void ide_fix_driveid(struct hd_driveid *);
  895. extern void ide_fixstring(u8 *, const int, const int);
  896. int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
  897. extern ide_startstop_t ide_do_reset (ide_drive_t *);
  898. extern void ide_init_drive_cmd (struct request *rq);
  899. /*
  900. * "action" parameter type for ide_do_drive_cmd() below.
  901. */
  902. typedef enum {
  903. ide_wait, /* insert rq at end of list, and wait for it */
  904. ide_preempt, /* insert rq in front of current request */
  905. ide_head_wait, /* insert rq in front of current request and wait for it */
  906. ide_end /* insert rq at end of list, but don't wait for it */
  907. } ide_action_t;
  908. extern int ide_do_drive_cmd(ide_drive_t *, struct request *, ide_action_t);
  909. extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
  910. /*
  911. * Issue ATA command and wait for completion.
  912. * Use for implementing commands in kernel
  913. *
  914. * (ide_drive_t *drive, u8 cmd, u8 nsect, u8 feature, u8 sectors, u8 *buf)
  915. */
  916. extern int ide_wait_cmd(ide_drive_t *, u8, u8, u8, u8, u8 *);
  917. enum {
  918. IDE_TFLAG_LBA48 = (1 << 0),
  919. IDE_TFLAG_NO_SELECT_MASK = (1 << 1),
  920. };
  921. struct ide_taskfile {
  922. u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
  923. u8 hob_feature; /* 1-5: additional data to support LBA48 */
  924. u8 hob_nsect;
  925. u8 hob_lbal;
  926. u8 hob_lbam;
  927. u8 hob_lbah;
  928. u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
  929. union { /*  7: */
  930. u8 error; /* read: error */
  931. u8 feature; /* write: feature */
  932. };
  933. u8 nsect; /* 8: number of sectors */
  934. u8 lbal; /* 9: LBA low */
  935. u8 lbam; /* 10: LBA mid */
  936. u8 lbah; /* 11: LBA high */
  937. u8 device; /* 12: device select */
  938. union { /* 13: */
  939. u8 status; /*  read: status  */
  940. u8 command; /* write: command */
  941. };
  942. };
  943. typedef struct ide_task_s {
  944. union {
  945. struct ide_taskfile tf;
  946. u8 tf_array[14];
  947. };
  948. u8 tf_flags;
  949. ide_reg_valid_t tf_out_flags;
  950. ide_reg_valid_t tf_in_flags;
  951. int data_phase;
  952. int command_type;
  953. ide_pre_handler_t *prehandler;
  954. ide_handler_t *handler;
  955. struct request *rq; /* copy of request */
  956. void *special; /* valid_t generally */
  957. } ide_task_t;
  958. void ide_tf_load(ide_drive_t *, ide_task_t *);
  959. extern u32 ide_read_24(ide_drive_t *);
  960. extern void SELECT_DRIVE(ide_drive_t *);
  961. extern void SELECT_INTERRUPT(ide_drive_t *);
  962. extern void SELECT_MASK(ide_drive_t *, int);
  963. extern void QUIRK_LIST(ide_drive_t *);
  964. extern int drive_is_ready(ide_drive_t *);
  965. /*
  966. * taskfile io for disks for now...and builds request from ide_ioctl
  967. */
  968. extern ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
  969. /*
  970. * Special Flagged Register Validation Caller
  971. */
  972. extern ide_startstop_t flagged_taskfile(ide_drive_t *, ide_task_t *);
  973. extern ide_startstop_t set_multmode_intr(ide_drive_t *);
  974. extern ide_startstop_t set_geometry_intr(ide_drive_t *);
  975. extern ide_startstop_t recal_intr(ide_drive_t *);
  976. extern ide_startstop_t task_no_data_intr(ide_drive_t *);
  977. extern ide_startstop_t task_in_intr(ide_drive_t *);
  978. extern ide_startstop_t pre_task_out_intr(ide_drive_t *, struct request *);
  979. extern int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *);
  980. int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
  981. int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
  982. int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
  983. extern int system_bus_clock(void);
  984. extern int ide_driveid_update(ide_drive_t *);
  985. extern int ide_ata66_check(ide_drive_t *, ide_task_t *);
  986. extern int ide_config_drive_speed(ide_drive_t *, u8);
  987. extern u8 eighty_ninty_three (ide_drive_t *);
  988. extern int set_transfer(ide_drive_t *, ide_task_t *);
  989. extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
  990. extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
  991. extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
  992. extern int ide_spin_wait_hwgroup(ide_drive_t *);
  993. extern void ide_timer_expiry(unsigned long);
  994. extern irqreturn_t ide_intr(int irq, void *dev_id);
  995. extern void do_ide_request(struct request_queue *);
  996. void ide_init_disk(struct gendisk *, ide_drive_t *);
  997. extern int ideprobe_init(void);
  998. #ifdef CONFIG_IDEPCI_PCIBUS_ORDER
  999. extern void ide_scan_pcibus(int scan_direction) __init;
  1000. extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
  1001. #define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
  1002. #else
  1003. #define ide_pci_register_driver(d) pci_register_driver(d)
  1004. #endif
  1005. void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int, u8 *);
  1006. void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
  1007. extern void default_hwif_iops(ide_hwif_t *);
  1008. extern void default_hwif_mmiops(ide_hwif_t *);
  1009. extern void default_hwif_transport(ide_hwif_t *);
  1010. typedef struct ide_pci_enablebit_s {
  1011. u8 reg; /* byte pci reg holding the enable-bit */
  1012. u8 mask; /* mask to isolate the enable-bit */
  1013. u8 val; /* value of masked reg when "enabled" */
  1014. } ide_pci_enablebit_t;
  1015. enum {
  1016. /* Uses ISA control ports not PCI ones. */
  1017. IDE_HFLAG_ISA_PORTS = (1 << 0),
  1018. /* single port device */
  1019. IDE_HFLAG_SINGLE = (1 << 1),
  1020. /* don't use legacy PIO blacklist */
  1021. IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
  1022. /* don't use conservative PIO "downgrade" */
  1023. IDE_HFLAG_PIO_NO_DOWNGRADE = (1 << 3),
  1024. /* use PIO8/9 for prefetch off/on */
  1025. IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
  1026. /* use PIO6/7 for fast-devsel off/on */
  1027. IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
  1028. /* use 100-102 and 200-202 PIO values to set DMA modes */
  1029. IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
  1030. /*
  1031. * keep DMA setting when programming PIO mode, may be used only
  1032. * for hosts which have separate PIO and DMA timings (ie. PMAC)
  1033. */
  1034. IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
  1035. /* program host for the transfer mode after programming device */
  1036. IDE_HFLAG_POST_SET_MODE = (1 << 8),
  1037. /* don't program host/device for the transfer mode ("smart" hosts) */
  1038. IDE_HFLAG_NO_SET_MODE = (1 << 9),
  1039. /* trust BIOS for programming chipset/device for DMA */
  1040. IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
  1041. /* host uses VDMA */
  1042. IDE_HFLAG_VDMA = (1 << 11),
  1043. /* ATAPI DMA is unsupported */
  1044. IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
  1045. /* set if host is a "bootable" controller */
  1046. IDE_HFLAG_BOOTABLE = (1 << 13),
  1047. /* host doesn't support DMA */
  1048. IDE_HFLAG_NO_DMA = (1 << 14),
  1049. /* check if host is PCI IDE device before allowing DMA */
  1050. IDE_HFLAG_NO_AUTODMA = (1 << 15),
  1051. /* host is CS5510/CS5520 */
  1052. IDE_HFLAG_CS5520 = (1 << 16),
  1053. /* no LBA48 */
  1054. IDE_HFLAG_NO_LBA48 = (1 << 17),
  1055. /* no LBA48 DMA */
  1056. IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
  1057. /* data FIFO is cleared by an error */
  1058. IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
  1059. /* serialize ports */
  1060. IDE_HFLAG_SERIALIZE = (1 << 20),
  1061. /* use legacy IRQs */
  1062. IDE_HFLAG_LEGACY_IRQS = (1 << 21),
  1063. /* force use of legacy IRQs */
  1064. IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
  1065. /* limit LBA48 requests to 256 sectors */
  1066. IDE_HFLAG_RQSIZE_256 = (1 << 23),
  1067. /* use 32-bit I/O ops */
  1068. IDE_HFLAG_IO_32BIT = (1 << 24),
  1069. /* unmask IRQs */
  1070. IDE_HFLAG_UNMASK_IRQS = (1 << 25),
  1071. };
  1072. #ifdef CONFIG_BLK_DEV_OFFBOARD
  1073. # define IDE_HFLAG_OFF_BOARD IDE_HFLAG_BOOTABLE
  1074. #else
  1075. # define IDE_HFLAG_OFF_BOARD 0
  1076. #endif
  1077. struct ide_port_info {
  1078. char *name;
  1079. unsigned int (*init_chipset)(struct pci_dev *, const char *);
  1080. void (*init_iops)(ide_hwif_t *);
  1081. void (*init_hwif)(ide_hwif_t *);
  1082. void (*init_dma)(ide_hwif_t *, unsigned long);
  1083. void (*fixup)(ide_hwif_t *);
  1084. ide_pci_enablebit_t enablebits[2];
  1085. hwif_chipset_t chipset;
  1086. unsigned int extra;
  1087. u32 host_flags;
  1088. u8 pio_mask;
  1089. u8 swdma_mask;
  1090. u8 mwdma_mask;
  1091. u8 udma_mask;
  1092. };
  1093. int ide_setup_pci_device(struct pci_dev *, const struct ide_port_info *);
  1094. int ide_setup_pci_devices(struct pci_dev *, struct pci_dev *, const struct ide_port_info *);
  1095. void ide_map_sg(ide_drive_t *, struct request *);
  1096. void ide_init_sg_cmd(ide_drive_t *, struct request *);
  1097. #define BAD_DMA_DRIVE 0
  1098. #define GOOD_DMA_DRIVE 1
  1099. struct drive_list_entry {
  1100. const char *id_model;
  1101. const char *id_firmware;
  1102. };
  1103. int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
  1104. #ifdef CONFIG_BLK_DEV_IDEDMA
  1105. int __ide_dma_bad_drive(ide_drive_t *);
  1106. int ide_id_dma_bug(ide_drive_t *);
  1107. u8 ide_find_dma_mode(ide_drive_t *, u8);
  1108. static inline u8 ide_max_dma_mode(ide_drive_t *drive)
  1109. {
  1110. return ide_find_dma_mode(drive, XFER_UDMA_6);
  1111. }
  1112. void ide_dma_off(ide_drive_t *);
  1113. int ide_set_dma(ide_drive_t *);
  1114. ide_startstop_t ide_dma_intr(ide_drive_t *);
  1115. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  1116. extern int ide_build_sglist(ide_drive_t *, struct request *);
  1117. extern int ide_build_dmatable(ide_drive_t *, struct request *);
  1118. extern void ide_destroy_dmatable(ide_drive_t *);
  1119. extern int ide_release_dma(ide_hwif_t *);
  1120. extern void ide_setup_dma(ide_hwif_t *, unsigned long, unsigned int);
  1121. void ide_dma_host_off(ide_drive_t *);
  1122. void ide_dma_off_quietly(ide_drive_t *);
  1123. void ide_dma_host_on(ide_drive_t *);
  1124. extern int __ide_dma_on(ide_drive_t *);
  1125. extern int ide_dma_setup(ide_drive_t *);
  1126. extern void ide_dma_start(ide_drive_t *);
  1127. extern int __ide_dma_end(ide_drive_t *);
  1128. extern void ide_dma_lost_irq(ide_drive_t *);
  1129. extern void ide_dma_timeout(ide_drive_t *);
  1130. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  1131. #else
  1132. static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
  1133. static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
  1134. static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
  1135. static inline void ide_dma_off(ide_drive_t *drive) { ; }
  1136. static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
  1137. static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
  1138. #endif /* CONFIG_BLK_DEV_IDEDMA */
  1139. #ifndef CONFIG_BLK_DEV_IDEDMA_PCI
  1140. static inline void ide_release_dma(ide_hwif_t *drive) {;}
  1141. #endif
  1142. #ifdef CONFIG_BLK_DEV_IDEACPI
  1143. extern int ide_acpi_exec_tfs(ide_drive_t *drive);
  1144. extern void ide_acpi_get_timing(ide_hwif_t *hwif);
  1145. extern void ide_acpi_push_timing(ide_hwif_t *hwif);
  1146. extern void ide_acpi_init(ide_hwif_t *hwif);
  1147. extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
  1148. #else
  1149. static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
  1150. static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
  1151. static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
  1152. static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
  1153. static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
  1154. #endif
  1155. extern int ide_hwif_request_regions(ide_hwif_t *hwif);
  1156. extern void ide_hwif_release_regions(ide_hwif_t* hwif);
  1157. extern void ide_unregister (unsigned int index);
  1158. void ide_register_region(struct gendisk *);
  1159. void ide_unregister_region(struct gendisk *);
  1160. void ide_undecoded_slave(ide_hwif_t *);
  1161. int ide_device_add(u8 idx[4]);
  1162. static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
  1163. {
  1164. return hwif->hwif_data;
  1165. }
  1166. static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
  1167. {
  1168. hwif->hwif_data = data;
  1169. }
  1170. const char *ide_xfer_verbose(u8 mode);
  1171. extern void ide_toggle_bounce(ide_drive_t *drive, int on);
  1172. extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
  1173. static inline int ide_dev_has_iordy(struct hd_driveid *id)
  1174. {
  1175. return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
  1176. }
  1177. static inline int ide_dev_is_sata(struct hd_driveid *id)
  1178. {
  1179. /*
  1180. * See if word 93 is 0 AND drive is at least ATA-5 compatible
  1181. * verifying that word 80 by casting it to a signed type --
  1182. * this trick allows us to filter out the reserved values of
  1183. * 0x0000 and 0xffff along with the earlier ATA revisions...
  1184. */
  1185. if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
  1186. return 1;
  1187. return 0;
  1188. }
  1189. u8 ide_dump_status(ide_drive_t *, const char *, u8);
  1190. typedef struct ide_pio_timings_s {
  1191. int setup_time; /* Address setup (ns) minimum */
  1192. int active_time; /* Active pulse (ns) minimum */
  1193. int cycle_time; /* Cycle time (ns) minimum = */
  1194. /* active + recovery (+ setup for some chips) */
  1195. } ide_pio_timings_t;
  1196. unsigned int ide_pio_cycle_time(ide_drive_t *, u8);
  1197. u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
  1198. extern const ide_pio_timings_t ide_pio_timings[6];
  1199. int ide_set_pio_mode(ide_drive_t *, u8);
  1200. int ide_set_dma_mode(ide_drive_t *, u8);
  1201. void ide_set_pio(ide_drive_t *, u8);
  1202. static inline void ide_set_max_pio(ide_drive_t *drive)
  1203. {
  1204. ide_set_pio(drive, 255);
  1205. }
  1206. extern spinlock_t ide_lock;
  1207. extern struct mutex ide_cfg_mtx;
  1208. /*
  1209. * Structure locking:
  1210. *
  1211. * ide_cfg_mtx and ide_lock together protect changes to
  1212. * ide_hwif_t->{next,hwgroup}
  1213. * ide_drive_t->next
  1214. *
  1215. * ide_hwgroup_t->busy: ide_lock
  1216. * ide_hwgroup_t->hwif: ide_lock
  1217. * ide_hwif_t->mate: constant, no locking
  1218. * ide_drive_t->hwif: constant, no locking
  1219. */
  1220. #define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
  1221. extern struct bus_type ide_bus_type;
  1222. /* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
  1223. #define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
  1224. /* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
  1225. #define ide_id_has_flush_cache_ext(id) \
  1226. (((id)->cfs_enable_2 & 0x2400) == 0x2400)
  1227. static inline int hwif_to_node(ide_hwif_t *hwif)
  1228. {
  1229. struct pci_dev *dev = hwif->pci_dev;
  1230. return dev ? pcibus_to_node(dev->bus) : -1;
  1231. }
  1232. static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
  1233. {
  1234. ide_hwif_t *hwif = HWIF(drive);
  1235. return &hwif->drives[(drive->dn ^ 1) & 1];
  1236. }
  1237. #endif /* _IDE_H */