tridentfb.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. * TGUI acceleration
  17. */
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.8-NEWAPI"
  25. struct tridentfb_par {
  26. int vclk; /* in MHz */
  27. void __iomem *io_virt; /* iospace virtual memory address */
  28. };
  29. static unsigned char eng_oper; /* engine operation... */
  30. static struct fb_ops tridentfb_ops;
  31. static struct tridentfb_par default_par;
  32. /* FIXME:kmalloc these 3 instead */
  33. static struct fb_info fb_info;
  34. static u32 pseudo_pal[16];
  35. static struct fb_var_screeninfo default_var;
  36. static struct fb_fix_screeninfo tridentfb_fix = {
  37. .id = "Trident",
  38. .type = FB_TYPE_PACKED_PIXELS,
  39. .ypanstep = 1,
  40. .visual = FB_VISUAL_PSEUDOCOLOR,
  41. .accel = FB_ACCEL_NONE,
  42. };
  43. static int chip_id;
  44. static int defaultaccel;
  45. static int displaytype;
  46. /* defaults which are normally overriden by user values */
  47. /* video mode */
  48. static char *mode_option __devinitdata = "640x480";
  49. static int bpp = 8;
  50. static int noaccel;
  51. static int center;
  52. static int stretch;
  53. static int fp;
  54. static int crt;
  55. static int memsize;
  56. static int memdiff;
  57. static int nativex;
  58. module_param(mode_option, charp, 0);
  59. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  60. module_param_named(mode, mode_option, charp, 0);
  61. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  62. module_param(bpp, int, 0);
  63. module_param(center, int, 0);
  64. module_param(stretch, int, 0);
  65. module_param(noaccel, int, 0);
  66. module_param(memsize, int, 0);
  67. module_param(memdiff, int, 0);
  68. module_param(nativex, int, 0);
  69. module_param(fp, int, 0);
  70. module_param(crt, int, 0);
  71. static int chip3D;
  72. static int chipcyber;
  73. static int is3Dchip(int id)
  74. {
  75. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  76. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  77. (id == CYBER9397) || (id == CYBER9397DVD) ||
  78. (id == CYBER9520) || (id == CYBER9525DVD) ||
  79. (id == IMAGE975) || (id == IMAGE985) ||
  80. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  81. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  82. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  83. (id == CYBERBLADEXPAi1));
  84. }
  85. static int iscyber(int id)
  86. {
  87. switch (id) {
  88. case CYBER9388:
  89. case CYBER9382:
  90. case CYBER9385:
  91. case CYBER9397:
  92. case CYBER9397DVD:
  93. case CYBER9520:
  94. case CYBER9525DVD:
  95. case CYBERBLADEE4:
  96. case CYBERBLADEi7D:
  97. case CYBERBLADEi1:
  98. case CYBERBLADEi1D:
  99. case CYBERBLADEAi1:
  100. case CYBERBLADEAi1D:
  101. case CYBERBLADEXPAi1:
  102. return 1;
  103. case CYBER9320:
  104. case TGUI9660:
  105. case IMAGE975:
  106. case IMAGE985:
  107. case BLADE3D:
  108. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  109. default:
  110. /* case CYBERBLDAEXPm8: Strange */
  111. /* case CYBERBLDAEXPm16: Strange */
  112. return 0;
  113. }
  114. }
  115. #define CRT 0x3D0 /* CRTC registers offset for color display */
  116. #ifndef TRIDENT_MMIO
  117. #define TRIDENT_MMIO 1
  118. #endif
  119. #if TRIDENT_MMIO
  120. #define t_outb(val, reg) writeb(val,((struct tridentfb_par *)(fb_info.par))->io_virt + reg)
  121. #define t_inb(reg) readb(((struct tridentfb_par*)(fb_info.par))->io_virt + reg)
  122. #else
  123. #define t_outb(val, reg) outb(val, reg)
  124. #define t_inb(reg) inb(reg)
  125. #endif
  126. static struct accel_switch {
  127. void (*init_accel) (int, int);
  128. void (*wait_engine) (void);
  129. void (*fill_rect) (u32, u32, u32, u32, u32, u32);
  130. void (*copy_rect) (u32, u32, u32, u32, u32, u32);
  131. } *acc;
  132. #define writemmr(r, v) writel(v, ((struct tridentfb_par *)fb_info.par)->io_virt + r)
  133. #define readmmr(r) readl(((struct tridentfb_par *)fb_info.par)->io_virt + r)
  134. /*
  135. * Blade specific acceleration.
  136. */
  137. #define point(x, y) ((y) << 16 | (x))
  138. #define STA 0x2120
  139. #define CMD 0x2144
  140. #define ROP 0x2148
  141. #define CLR 0x2160
  142. #define SR1 0x2100
  143. #define SR2 0x2104
  144. #define DR1 0x2108
  145. #define DR2 0x210C
  146. #define ROP_S 0xCC
  147. static void blade_init_accel(int pitch, int bpp)
  148. {
  149. int v1 = (pitch >> 3) << 20;
  150. int tmp = 0, v2;
  151. switch (bpp) {
  152. case 8:
  153. tmp = 0;
  154. break;
  155. case 15:
  156. tmp = 5;
  157. break;
  158. case 16:
  159. tmp = 1;
  160. break;
  161. case 24:
  162. case 32:
  163. tmp = 2;
  164. break;
  165. }
  166. v2 = v1 | (tmp << 29);
  167. writemmr(0x21C0, v2);
  168. writemmr(0x21C4, v2);
  169. writemmr(0x21B8, v2);
  170. writemmr(0x21BC, v2);
  171. writemmr(0x21D0, v1);
  172. writemmr(0x21D4, v1);
  173. writemmr(0x21C8, v1);
  174. writemmr(0x21CC, v1);
  175. writemmr(0x216C, 0);
  176. }
  177. static void blade_wait_engine(void)
  178. {
  179. while (readmmr(STA) & 0xFA800000) ;
  180. }
  181. static void blade_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  182. {
  183. writemmr(CLR, c);
  184. writemmr(ROP, rop ? 0x66 : ROP_S);
  185. writemmr(CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  186. writemmr(DR1, point(x, y));
  187. writemmr(DR2, point(x + w - 1, y + h - 1));
  188. }
  189. static void blade_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  190. {
  191. u32 s1, s2, d1, d2;
  192. int direction = 2;
  193. s1 = point(x1, y1);
  194. s2 = point(x1 + w - 1, y1 + h - 1);
  195. d1 = point(x2, y2);
  196. d2 = point(x2 + w - 1, y2 + h - 1);
  197. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  198. direction = 0;
  199. writemmr(ROP, ROP_S);
  200. writemmr(CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  201. writemmr(SR1, direction ? s2 : s1);
  202. writemmr(SR2, direction ? s1 : s2);
  203. writemmr(DR1, direction ? d2 : d1);
  204. writemmr(DR2, direction ? d1 : d2);
  205. }
  206. static struct accel_switch accel_blade = {
  207. blade_init_accel,
  208. blade_wait_engine,
  209. blade_fill_rect,
  210. blade_copy_rect,
  211. };
  212. /*
  213. * BladeXP specific acceleration functions
  214. */
  215. #define ROP_P 0xF0
  216. #define masked_point(x, y) ((y & 0xffff)<<16|(x & 0xffff))
  217. static void xp_init_accel(int pitch, int bpp)
  218. {
  219. int tmp = 0, v1;
  220. unsigned char x = 0;
  221. switch (bpp) {
  222. case 8:
  223. x = 0;
  224. break;
  225. case 16:
  226. x = 1;
  227. break;
  228. case 24:
  229. x = 3;
  230. break;
  231. case 32:
  232. x = 2;
  233. break;
  234. }
  235. switch (pitch << (bpp >> 3)) {
  236. case 8192:
  237. case 512:
  238. x |= 0x00;
  239. break;
  240. case 1024:
  241. x |= 0x04;
  242. break;
  243. case 2048:
  244. x |= 0x08;
  245. break;
  246. case 4096:
  247. x |= 0x0C;
  248. break;
  249. }
  250. t_outb(x, 0x2125);
  251. eng_oper = x | 0x40;
  252. switch (bpp) {
  253. case 8:
  254. tmp = 18;
  255. break;
  256. case 15:
  257. case 16:
  258. tmp = 19;
  259. break;
  260. case 24:
  261. case 32:
  262. tmp = 20;
  263. break;
  264. }
  265. v1 = pitch << tmp;
  266. writemmr(0x2154, v1);
  267. writemmr(0x2150, v1);
  268. t_outb(3, 0x2126);
  269. }
  270. static void xp_wait_engine(void)
  271. {
  272. int busy;
  273. int count, timeout;
  274. count = 0;
  275. timeout = 0;
  276. for (;;) {
  277. busy = t_inb(STA) & 0x80;
  278. if (busy != 0x80)
  279. return;
  280. count++;
  281. if (count == 10000000) {
  282. /* Timeout */
  283. count = 9990000;
  284. timeout++;
  285. if (timeout == 8) {
  286. /* Reset engine */
  287. t_outb(0x00, 0x2120);
  288. return;
  289. }
  290. }
  291. }
  292. }
  293. static void xp_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  294. {
  295. writemmr(0x2127, ROP_P);
  296. writemmr(0x2158, c);
  297. writemmr(0x2128, 0x4000);
  298. writemmr(0x2140, masked_point(h, w));
  299. writemmr(0x2138, masked_point(y, x));
  300. t_outb(0x01, 0x2124);
  301. t_outb(eng_oper, 0x2125);
  302. }
  303. static void xp_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  304. {
  305. int direction;
  306. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  307. direction = 0x0004;
  308. if ((x1 < x2) && (y1 == y2)) {
  309. direction |= 0x0200;
  310. x1_tmp = x1 + w - 1;
  311. x2_tmp = x2 + w - 1;
  312. } else {
  313. x1_tmp = x1;
  314. x2_tmp = x2;
  315. }
  316. if (y1 < y2) {
  317. direction |= 0x0100;
  318. y1_tmp = y1 + h - 1;
  319. y2_tmp = y2 + h - 1;
  320. } else {
  321. y1_tmp = y1;
  322. y2_tmp = y2;
  323. }
  324. writemmr(0x2128, direction);
  325. t_outb(ROP_S, 0x2127);
  326. writemmr(0x213C, masked_point(y1_tmp, x1_tmp));
  327. writemmr(0x2138, masked_point(y2_tmp, x2_tmp));
  328. writemmr(0x2140, masked_point(h, w));
  329. t_outb(0x01, 0x2124);
  330. }
  331. static struct accel_switch accel_xp = {
  332. xp_init_accel,
  333. xp_wait_engine,
  334. xp_fill_rect,
  335. xp_copy_rect,
  336. };
  337. /*
  338. * Image specific acceleration functions
  339. */
  340. static void image_init_accel(int pitch, int bpp)
  341. {
  342. int tmp = 0;
  343. switch (bpp) {
  344. case 8:
  345. tmp = 0;
  346. break;
  347. case 15:
  348. tmp = 5;
  349. break;
  350. case 16:
  351. tmp = 1;
  352. break;
  353. case 24:
  354. case 32:
  355. tmp = 2;
  356. break;
  357. }
  358. writemmr(0x2120, 0xF0000000);
  359. writemmr(0x2120, 0x40000000 | tmp);
  360. writemmr(0x2120, 0x80000000);
  361. writemmr(0x2144, 0x00000000);
  362. writemmr(0x2148, 0x00000000);
  363. writemmr(0x2150, 0x00000000);
  364. writemmr(0x2154, 0x00000000);
  365. writemmr(0x2120, 0x60000000 | (pitch << 16) | pitch);
  366. writemmr(0x216C, 0x00000000);
  367. writemmr(0x2170, 0x00000000);
  368. writemmr(0x217C, 0x00000000);
  369. writemmr(0x2120, 0x10000000);
  370. writemmr(0x2130, (2047 << 16) | 2047);
  371. }
  372. static void image_wait_engine(void)
  373. {
  374. while (readmmr(0x2164) & 0xF0000000) ;
  375. }
  376. static void image_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  377. {
  378. writemmr(0x2120, 0x80000000);
  379. writemmr(0x2120, 0x90000000 | ROP_S);
  380. writemmr(0x2144, c);
  381. writemmr(DR1, point(x, y));
  382. writemmr(DR2, point(x + w - 1, y + h - 1));
  383. writemmr(0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  384. }
  385. static void image_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  386. {
  387. u32 s1, s2, d1, d2;
  388. int direction = 2;
  389. s1 = point(x1, y1);
  390. s2 = point(x1 + w - 1, y1 + h - 1);
  391. d1 = point(x2, y2);
  392. d2 = point(x2 + w - 1, y2 + h - 1);
  393. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  394. direction = 0;
  395. writemmr(0x2120, 0x80000000);
  396. writemmr(0x2120, 0x90000000 | ROP_S);
  397. writemmr(SR1, direction ? s2 : s1);
  398. writemmr(SR2, direction ? s1 : s2);
  399. writemmr(DR1, direction ? d2 : d1);
  400. writemmr(DR2, direction ? d1 : d2);
  401. writemmr(0x2124, 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  402. }
  403. static struct accel_switch accel_image = {
  404. image_init_accel,
  405. image_wait_engine,
  406. image_fill_rect,
  407. image_copy_rect,
  408. };
  409. /*
  410. * Accel functions called by the upper layers
  411. */
  412. #ifdef CONFIG_FB_TRIDENT_ACCEL
  413. static void tridentfb_fillrect(struct fb_info *info,
  414. const struct fb_fillrect *fr)
  415. {
  416. int bpp = info->var.bits_per_pixel;
  417. int col = 0;
  418. switch (bpp) {
  419. default:
  420. case 8:
  421. col |= fr->color;
  422. col |= col << 8;
  423. col |= col << 16;
  424. break;
  425. case 16:
  426. col = ((u32 *)(info->pseudo_palette))[fr->color];
  427. break;
  428. case 32:
  429. col = ((u32 *)(info->pseudo_palette))[fr->color];
  430. break;
  431. }
  432. acc->fill_rect(fr->dx, fr->dy, fr->width, fr->height, col, fr->rop);
  433. acc->wait_engine();
  434. }
  435. static void tridentfb_copyarea(struct fb_info *info,
  436. const struct fb_copyarea *ca)
  437. {
  438. acc->copy_rect(ca->sx, ca->sy, ca->dx, ca->dy, ca->width, ca->height);
  439. acc->wait_engine();
  440. }
  441. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  442. #define tridentfb_fillrect cfb_fillrect
  443. #define tridentfb_copyarea cfb_copyarea
  444. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  445. /*
  446. * Hardware access functions
  447. */
  448. static inline unsigned char read3X4(int reg)
  449. {
  450. struct tridentfb_par *par = (struct tridentfb_par *)fb_info.par;
  451. writeb(reg, par->io_virt + CRT + 4);
  452. return readb(par->io_virt + CRT + 5);
  453. }
  454. static inline void write3X4(int reg, unsigned char val)
  455. {
  456. struct tridentfb_par *par = (struct tridentfb_par *)fb_info.par;
  457. writeb(reg, par->io_virt + CRT + 4);
  458. writeb(val, par->io_virt + CRT + 5);
  459. }
  460. static inline unsigned char read3C4(int reg)
  461. {
  462. t_outb(reg, 0x3C4);
  463. return t_inb(0x3C5);
  464. }
  465. static inline void write3C4(int reg, unsigned char val)
  466. {
  467. t_outb(reg, 0x3C4);
  468. t_outb(val, 0x3C5);
  469. }
  470. static inline unsigned char read3CE(int reg)
  471. {
  472. t_outb(reg, 0x3CE);
  473. return t_inb(0x3CF);
  474. }
  475. static inline void writeAttr(int reg, unsigned char val)
  476. {
  477. readb(((struct tridentfb_par *)fb_info.par)->io_virt + CRT + 0x0A); /* flip-flop to index */
  478. t_outb(reg, 0x3C0);
  479. t_outb(val, 0x3C0);
  480. }
  481. static inline void write3CE(int reg, unsigned char val)
  482. {
  483. t_outb(reg, 0x3CE);
  484. t_outb(val, 0x3CF);
  485. }
  486. static void enable_mmio(void)
  487. {
  488. /* Goto New Mode */
  489. outb(0x0B, 0x3C4);
  490. inb(0x3C5);
  491. /* Unprotect registers */
  492. outb(NewMode1, 0x3C4);
  493. outb(0x80, 0x3C5);
  494. /* Enable MMIO */
  495. outb(PCIReg, 0x3D4);
  496. outb(inb(0x3D5) | 0x01, 0x3D5);
  497. }
  498. static void disable_mmio(void)
  499. {
  500. /* Goto New Mode */
  501. t_outb(0x0B, 0x3C4);
  502. t_inb(0x3C5);
  503. /* Unprotect registers */
  504. t_outb(NewMode1, 0x3C4);
  505. t_outb(0x80, 0x3C5);
  506. /* Disable MMIO */
  507. t_outb(PCIReg, 0x3D4);
  508. t_outb(t_inb(0x3D5) & ~0x01, 0x3D5);
  509. }
  510. #define crtc_unlock() write3X4(CRTVSyncEnd, read3X4(CRTVSyncEnd) & 0x7F)
  511. /* Return flat panel's maximum x resolution */
  512. static int __devinit get_nativex(void)
  513. {
  514. int x, y, tmp;
  515. if (nativex)
  516. return nativex;
  517. tmp = (read3CE(VertStretch) >> 4) & 3;
  518. switch (tmp) {
  519. case 0:
  520. x = 1280; y = 1024;
  521. break;
  522. case 2:
  523. x = 1024; y = 768;
  524. break;
  525. case 3:
  526. x = 800; y = 600;
  527. break;
  528. case 4:
  529. x = 1400; y = 1050;
  530. break;
  531. case 1:
  532. default:
  533. x = 640; y = 480;
  534. break;
  535. }
  536. output("%dx%d flat panel found\n", x, y);
  537. return x;
  538. }
  539. /* Set pitch */
  540. static void set_lwidth(int width)
  541. {
  542. write3X4(Offset, width & 0xFF);
  543. write3X4(AddColReg,
  544. (read3X4(AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  545. }
  546. /* For resolutions smaller than FP resolution stretch */
  547. static void screen_stretch(void)
  548. {
  549. if (chip_id != CYBERBLADEXPAi1)
  550. write3CE(BiosReg, 0);
  551. else
  552. write3CE(BiosReg, 8);
  553. write3CE(VertStretch, (read3CE(VertStretch) & 0x7C) | 1);
  554. write3CE(HorStretch, (read3CE(HorStretch) & 0x7C) | 1);
  555. }
  556. /* For resolutions smaller than FP resolution center */
  557. static void screen_center(void)
  558. {
  559. write3CE(VertStretch, (read3CE(VertStretch) & 0x7C) | 0x80);
  560. write3CE(HorStretch, (read3CE(HorStretch) & 0x7C) | 0x80);
  561. }
  562. /* Address of first shown pixel in display memory */
  563. static void set_screen_start(int base)
  564. {
  565. write3X4(StartAddrLow, base & 0xFF);
  566. write3X4(StartAddrHigh, (base & 0xFF00) >> 8);
  567. write3X4(CRTCModuleTest,
  568. (read3X4(CRTCModuleTest) & 0xDF) | ((base & 0x10000) >> 11));
  569. write3X4(CRTHiOrd,
  570. (read3X4(CRTHiOrd) & 0xF8) | ((base & 0xE0000) >> 17));
  571. }
  572. /* Use 20.12 fixed-point for NTSC value and frequency calculation */
  573. #define calc_freq(n, m, k) ( ((unsigned long)0xE517 * (n + 8) / ((m + 2) * (1 << k))) >> 12 )
  574. /* Set dotclock frequency */
  575. static void set_vclk(int freq)
  576. {
  577. int m, n, k;
  578. int f, fi, d, di;
  579. unsigned char lo = 0, hi = 0;
  580. d = 20;
  581. for (k = 2; k >= 0; k--)
  582. for (m = 0; m < 63; m++)
  583. for (n = 0; n < 128; n++) {
  584. fi = calc_freq(n, m, k);
  585. if ((di = abs(fi - freq)) < d) {
  586. d = di;
  587. f = fi;
  588. lo = n;
  589. hi = (k << 6) | m;
  590. }
  591. }
  592. if (chip3D) {
  593. write3C4(ClockHigh, hi);
  594. write3C4(ClockLow, lo);
  595. } else {
  596. outb(lo, 0x43C8);
  597. outb(hi, 0x43C9);
  598. }
  599. debug("VCLK = %X %X\n", hi, lo);
  600. }
  601. /* Set number of lines for flat panels*/
  602. static void set_number_of_lines(int lines)
  603. {
  604. int tmp = read3CE(CyberEnhance) & 0x8F;
  605. if (lines > 1024)
  606. tmp |= 0x50;
  607. else if (lines > 768)
  608. tmp |= 0x30;
  609. else if (lines > 600)
  610. tmp |= 0x20;
  611. else if (lines > 480)
  612. tmp |= 0x10;
  613. write3CE(CyberEnhance, tmp);
  614. }
  615. /*
  616. * If we see that FP is active we assume we have one.
  617. * Otherwise we have a CRT display.User can override.
  618. */
  619. static unsigned int __devinit get_displaytype(void)
  620. {
  621. if (fp)
  622. return DISPLAY_FP;
  623. if (crt || !chipcyber)
  624. return DISPLAY_CRT;
  625. return (read3CE(FPConfig) & 0x10) ? DISPLAY_FP : DISPLAY_CRT;
  626. }
  627. /* Try detecting the video memory size */
  628. static unsigned int __devinit get_memsize(void)
  629. {
  630. unsigned char tmp, tmp2;
  631. unsigned int k;
  632. /* If memory size provided by user */
  633. if (memsize)
  634. k = memsize * Kb;
  635. else
  636. switch (chip_id) {
  637. case CYBER9525DVD:
  638. k = 2560 * Kb;
  639. break;
  640. default:
  641. tmp = read3X4(SPR) & 0x0F;
  642. switch (tmp) {
  643. case 0x01:
  644. k = 512 * Kb;
  645. break;
  646. case 0x02:
  647. k = 6 * Mb; /* XP */
  648. break;
  649. case 0x03:
  650. k = 1 * Mb;
  651. break;
  652. case 0x04:
  653. k = 8 * Mb;
  654. break;
  655. case 0x06:
  656. k = 10 * Mb; /* XP */
  657. break;
  658. case 0x07:
  659. k = 2 * Mb;
  660. break;
  661. case 0x08:
  662. k = 12 * Mb; /* XP */
  663. break;
  664. case 0x0A:
  665. k = 14 * Mb; /* XP */
  666. break;
  667. case 0x0C:
  668. k = 16 * Mb; /* XP */
  669. break;
  670. case 0x0E: /* XP */
  671. tmp2 = read3C4(0xC1);
  672. switch (tmp2) {
  673. case 0x00:
  674. k = 20 * Mb;
  675. break;
  676. case 0x01:
  677. k = 24 * Mb;
  678. break;
  679. case 0x10:
  680. k = 28 * Mb;
  681. break;
  682. case 0x11:
  683. k = 32 * Mb;
  684. break;
  685. default:
  686. k = 1 * Mb;
  687. break;
  688. }
  689. break;
  690. case 0x0F:
  691. k = 4 * Mb;
  692. break;
  693. default:
  694. k = 1 * Mb;
  695. break;
  696. }
  697. }
  698. k -= memdiff * Kb;
  699. output("framebuffer size = %d Kb\n", k / Kb);
  700. return k;
  701. }
  702. /* See if we can handle the video mode described in var */
  703. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  704. struct fb_info *info)
  705. {
  706. int bpp = var->bits_per_pixel;
  707. debug("enter\n");
  708. /* check color depth */
  709. if (bpp == 24)
  710. bpp = var->bits_per_pixel = 32;
  711. /* check whether resolution fits on panel and in memory */
  712. if (flatpanel && nativex && var->xres > nativex)
  713. return -EINVAL;
  714. if (var->xres * var->yres_virtual * bpp / 8 > info->fix.smem_len)
  715. return -EINVAL;
  716. switch (bpp) {
  717. case 8:
  718. var->red.offset = 0;
  719. var->green.offset = 0;
  720. var->blue.offset = 0;
  721. var->red.length = 6;
  722. var->green.length = 6;
  723. var->blue.length = 6;
  724. break;
  725. case 16:
  726. var->red.offset = 11;
  727. var->green.offset = 5;
  728. var->blue.offset = 0;
  729. var->red.length = 5;
  730. var->green.length = 6;
  731. var->blue.length = 5;
  732. break;
  733. case 32:
  734. var->red.offset = 16;
  735. var->green.offset = 8;
  736. var->blue.offset = 0;
  737. var->red.length = 8;
  738. var->green.length = 8;
  739. var->blue.length = 8;
  740. break;
  741. default:
  742. return -EINVAL;
  743. }
  744. debug("exit\n");
  745. return 0;
  746. }
  747. /* Pan the display */
  748. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  749. struct fb_info *info)
  750. {
  751. unsigned int offset;
  752. debug("enter\n");
  753. offset = (var->xoffset + (var->yoffset * var->xres))
  754. * var->bits_per_pixel / 32;
  755. info->var.xoffset = var->xoffset;
  756. info->var.yoffset = var->yoffset;
  757. set_screen_start(offset);
  758. debug("exit\n");
  759. return 0;
  760. }
  761. #define shadowmode_on() write3CE(CyberControl, read3CE(CyberControl) | 0x81)
  762. #define shadowmode_off() write3CE(CyberControl, read3CE(CyberControl) & 0x7E)
  763. /* Set the hardware to the requested video mode */
  764. static int tridentfb_set_par(struct fb_info *info)
  765. {
  766. struct tridentfb_par *par = (struct tridentfb_par *)(info->par);
  767. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  768. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  769. struct fb_var_screeninfo *var = &info->var;
  770. int bpp = var->bits_per_pixel;
  771. unsigned char tmp;
  772. debug("enter\n");
  773. hdispend = var->xres / 8 - 1;
  774. hsyncstart = (var->xres + var->right_margin) / 8;
  775. hsyncend = var->hsync_len / 8;
  776. htotal =
  777. (var->xres + var->left_margin + var->right_margin +
  778. var->hsync_len) / 8 - 10;
  779. hblankstart = hdispend + 1;
  780. hblankend = htotal + 5;
  781. vdispend = var->yres - 1;
  782. vsyncstart = var->yres + var->lower_margin;
  783. vsyncend = var->vsync_len;
  784. vtotal = var->upper_margin + vsyncstart + vsyncend - 2;
  785. vblankstart = var->yres;
  786. vblankend = vtotal + 2;
  787. enable_mmio();
  788. crtc_unlock();
  789. write3CE(CyberControl, 8);
  790. if (flatpanel && var->xres < nativex) {
  791. /*
  792. * on flat panels with native size larger
  793. * than requested resolution decide whether
  794. * we stretch or center
  795. */
  796. t_outb(0xEB, 0x3C2);
  797. shadowmode_on();
  798. if (center)
  799. screen_center();
  800. else if (stretch)
  801. screen_stretch();
  802. } else {
  803. t_outb(0x2B, 0x3C2);
  804. write3CE(CyberControl, 8);
  805. }
  806. /* vertical timing values */
  807. write3X4(CRTVTotal, vtotal & 0xFF);
  808. write3X4(CRTVDispEnd, vdispend & 0xFF);
  809. write3X4(CRTVSyncStart, vsyncstart & 0xFF);
  810. write3X4(CRTVSyncEnd, (vsyncend & 0x0F));
  811. write3X4(CRTVBlankStart, vblankstart & 0xFF);
  812. write3X4(CRTVBlankEnd, 0 /* p->vblankend & 0xFF */ );
  813. /* horizontal timing values */
  814. write3X4(CRTHTotal, htotal & 0xFF);
  815. write3X4(CRTHDispEnd, hdispend & 0xFF);
  816. write3X4(CRTHSyncStart, hsyncstart & 0xFF);
  817. write3X4(CRTHSyncEnd, (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  818. write3X4(CRTHBlankStart, hblankstart & 0xFF);
  819. write3X4(CRTHBlankEnd, 0 /* (p->hblankend & 0x1F) */ );
  820. /* higher bits of vertical timing values */
  821. tmp = 0x10;
  822. if (vtotal & 0x100) tmp |= 0x01;
  823. if (vdispend & 0x100) tmp |= 0x02;
  824. if (vsyncstart & 0x100) tmp |= 0x04;
  825. if (vblankstart & 0x100) tmp |= 0x08;
  826. if (vtotal & 0x200) tmp |= 0x20;
  827. if (vdispend & 0x200) tmp |= 0x40;
  828. if (vsyncstart & 0x200) tmp |= 0x80;
  829. write3X4(CRTOverflow, tmp);
  830. tmp = read3X4(CRTHiOrd) | 0x08; /* line compare bit 10 */
  831. if (vtotal & 0x400) tmp |= 0x80;
  832. if (vblankstart & 0x400) tmp |= 0x40;
  833. if (vsyncstart & 0x400) tmp |= 0x20;
  834. if (vdispend & 0x400) tmp |= 0x10;
  835. write3X4(CRTHiOrd, tmp);
  836. tmp = 0;
  837. if (htotal & 0x800) tmp |= 0x800 >> 11;
  838. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  839. write3X4(HorizOverflow, tmp);
  840. tmp = 0x40;
  841. if (vblankstart & 0x200) tmp |= 0x20;
  842. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  843. write3X4(CRTMaxScanLine, tmp);
  844. write3X4(CRTLineCompare, 0xFF);
  845. write3X4(CRTPRowScan, 0);
  846. write3X4(CRTModeControl, 0xC3);
  847. write3X4(LinearAddReg, 0x20); /* enable linear addressing */
  848. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  849. write3X4(CRTCModuleTest, tmp); /* enable access extended memory */
  850. write3X4(GraphEngReg, 0x80); /* enable GE for text acceleration */
  851. #ifdef CONFIG_FB_TRIDENT_ACCEL
  852. acc->init_accel(info->var.xres, bpp);
  853. #endif
  854. switch (bpp) {
  855. case 8:
  856. tmp = 0x00;
  857. break;
  858. case 16:
  859. tmp = 0x05;
  860. break;
  861. case 24:
  862. tmp = 0x29;
  863. break;
  864. case 32:
  865. tmp = 0x09;
  866. break;
  867. }
  868. write3X4(PixelBusReg, tmp);
  869. tmp = 0x10;
  870. if (chipcyber)
  871. tmp |= 0x20;
  872. write3X4(DRAMControl, tmp); /* both IO, linear enable */
  873. write3X4(InterfaceSel, read3X4(InterfaceSel) | 0x40);
  874. write3X4(Performance, 0x92);
  875. write3X4(PCIReg, 0x07); /* MMIO & PCI read and write burst enable */
  876. /* convert from picoseconds to MHz */
  877. par->vclk = 1000000 / info->var.pixclock;
  878. if (bpp == 32)
  879. par->vclk *= 2;
  880. set_vclk(par->vclk);
  881. write3C4(0, 3);
  882. write3C4(1, 1); /* set char clock 8 dots wide */
  883. write3C4(2, 0x0F); /* enable 4 maps because needed in chain4 mode */
  884. write3C4(3, 0);
  885. write3C4(4, 0x0E); /* memory mode enable bitmaps ?? */
  886. write3CE(MiscExtFunc, (bpp == 32) ? 0x1A : 0x12); /* divide clock by 2 if 32bpp */
  887. /* chain4 mode display and CPU path */
  888. write3CE(0x5, 0x40); /* no CGA compat, allow 256 col */
  889. write3CE(0x6, 0x05); /* graphics mode */
  890. write3CE(0x7, 0x0F); /* planes? */
  891. if (chip_id == CYBERBLADEXPAi1) {
  892. /* This fixes snow-effect in 32 bpp */
  893. write3X4(CRTHSyncStart, 0x84);
  894. }
  895. writeAttr(0x10, 0x41); /* graphics mode and support 256 color modes */
  896. writeAttr(0x12, 0x0F); /* planes */
  897. writeAttr(0x13, 0); /* horizontal pel panning */
  898. /* colors */
  899. for (tmp = 0; tmp < 0x10; tmp++)
  900. writeAttr(tmp, tmp);
  901. readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  902. t_outb(0x20, 0x3C0); /* enable attr */
  903. switch (bpp) {
  904. case 8:
  905. tmp = 0;
  906. break;
  907. case 15:
  908. tmp = 0x10;
  909. break;
  910. case 16:
  911. tmp = 0x30;
  912. break;
  913. case 24:
  914. case 32:
  915. tmp = 0xD0;
  916. break;
  917. }
  918. t_inb(0x3C8);
  919. t_inb(0x3C6);
  920. t_inb(0x3C6);
  921. t_inb(0x3C6);
  922. t_inb(0x3C6);
  923. t_outb(tmp, 0x3C6);
  924. t_inb(0x3C8);
  925. if (flatpanel)
  926. set_number_of_lines(info->var.yres);
  927. set_lwidth(info->var.xres * bpp / (4 * 16));
  928. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  929. info->fix.line_length = info->var.xres * (bpp >> 3);
  930. info->cmap.len = (bpp == 8) ? 256 : 16;
  931. debug("exit\n");
  932. return 0;
  933. }
  934. /* Set one color register */
  935. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  936. unsigned blue, unsigned transp,
  937. struct fb_info *info)
  938. {
  939. int bpp = info->var.bits_per_pixel;
  940. if (regno >= info->cmap.len)
  941. return 1;
  942. if (bpp == 8) {
  943. t_outb(0xFF, 0x3C6);
  944. t_outb(regno, 0x3C8);
  945. t_outb(red >> 10, 0x3C9);
  946. t_outb(green >> 10, 0x3C9);
  947. t_outb(blue >> 10, 0x3C9);
  948. } else if (regno < 16) {
  949. if (bpp == 16) { /* RGB 565 */
  950. u32 col;
  951. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  952. ((blue & 0xF800) >> 11);
  953. col |= col << 16;
  954. ((u32 *)(info->pseudo_palette))[regno] = col;
  955. } else if (bpp == 32) /* ARGB 8888 */
  956. ((u32*)info->pseudo_palette)[regno] =
  957. ((transp & 0xFF00) << 16) |
  958. ((red & 0xFF00) << 8) |
  959. ((green & 0xFF00)) |
  960. ((blue & 0xFF00) >> 8);
  961. }
  962. /* debug("exit\n"); */
  963. return 0;
  964. }
  965. /* Try blanking the screen.For flat panels it does nothing */
  966. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  967. {
  968. unsigned char PMCont, DPMSCont;
  969. debug("enter\n");
  970. if (flatpanel)
  971. return 0;
  972. t_outb(0x04, 0x83C8); /* Read DPMS Control */
  973. PMCont = t_inb(0x83C6) & 0xFC;
  974. DPMSCont = read3CE(PowerStatus) & 0xFC;
  975. switch (blank_mode) {
  976. case FB_BLANK_UNBLANK:
  977. /* Screen: On, HSync: On, VSync: On */
  978. case FB_BLANK_NORMAL:
  979. /* Screen: Off, HSync: On, VSync: On */
  980. PMCont |= 0x03;
  981. DPMSCont |= 0x00;
  982. break;
  983. case FB_BLANK_HSYNC_SUSPEND:
  984. /* Screen: Off, HSync: Off, VSync: On */
  985. PMCont |= 0x02;
  986. DPMSCont |= 0x01;
  987. break;
  988. case FB_BLANK_VSYNC_SUSPEND:
  989. /* Screen: Off, HSync: On, VSync: Off */
  990. PMCont |= 0x02;
  991. DPMSCont |= 0x02;
  992. break;
  993. case FB_BLANK_POWERDOWN:
  994. /* Screen: Off, HSync: Off, VSync: Off */
  995. PMCont |= 0x00;
  996. DPMSCont |= 0x03;
  997. break;
  998. }
  999. write3CE(PowerStatus, DPMSCont);
  1000. t_outb(4, 0x83C8);
  1001. t_outb(PMCont, 0x83C6);
  1002. debug("exit\n");
  1003. /* let fbcon do a softblank for us */
  1004. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1005. }
  1006. static struct fb_ops tridentfb_ops = {
  1007. .owner = THIS_MODULE,
  1008. .fb_setcolreg = tridentfb_setcolreg,
  1009. .fb_pan_display = tridentfb_pan_display,
  1010. .fb_blank = tridentfb_blank,
  1011. .fb_check_var = tridentfb_check_var,
  1012. .fb_set_par = tridentfb_set_par,
  1013. .fb_fillrect = tridentfb_fillrect,
  1014. .fb_copyarea = tridentfb_copyarea,
  1015. .fb_imageblit = cfb_imageblit,
  1016. };
  1017. static int __devinit trident_pci_probe(struct pci_dev * dev,
  1018. const struct pci_device_id * id)
  1019. {
  1020. int err;
  1021. unsigned char revision;
  1022. err = pci_enable_device(dev);
  1023. if (err)
  1024. return err;
  1025. chip_id = id->device;
  1026. if (chip_id == CYBERBLADEi1)
  1027. output("*** Please do use cyblafb, Cyberblade/i1 support "
  1028. "will soon be removed from tridentfb!\n");
  1029. /* If PCI id is 0x9660 then further detect chip type */
  1030. if (chip_id == TGUI9660) {
  1031. outb(RevisionID, 0x3C4);
  1032. revision = inb(0x3C5);
  1033. switch (revision) {
  1034. case 0x22:
  1035. case 0x23:
  1036. chip_id = CYBER9397;
  1037. break;
  1038. case 0x2A:
  1039. chip_id = CYBER9397DVD;
  1040. break;
  1041. case 0x30:
  1042. case 0x33:
  1043. case 0x34:
  1044. case 0x35:
  1045. case 0x38:
  1046. case 0x3A:
  1047. case 0xB3:
  1048. chip_id = CYBER9385;
  1049. break;
  1050. case 0x40 ... 0x43:
  1051. chip_id = CYBER9382;
  1052. break;
  1053. case 0x4A:
  1054. chip_id = CYBER9388;
  1055. break;
  1056. default:
  1057. break;
  1058. }
  1059. }
  1060. chip3D = is3Dchip(chip_id);
  1061. chipcyber = iscyber(chip_id);
  1062. if (is_xp(chip_id)) {
  1063. acc = &accel_xp;
  1064. } else if (is_blade(chip_id)) {
  1065. acc = &accel_blade;
  1066. } else {
  1067. acc = &accel_image;
  1068. }
  1069. /* acceleration is on by default for 3D chips */
  1070. defaultaccel = chip3D && !noaccel;
  1071. fb_info.par = &default_par;
  1072. /* setup MMIO region */
  1073. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1074. tridentfb_fix.mmio_len = chip3D ? 0x20000 : 0x10000;
  1075. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  1076. debug("request_region failed!\n");
  1077. return -1;
  1078. }
  1079. default_par.io_virt = ioremap_nocache(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1080. if (!default_par.io_virt) {
  1081. debug("ioremap failed\n");
  1082. err = -1;
  1083. goto out_unmap1;
  1084. }
  1085. enable_mmio();
  1086. /* setup framebuffer memory */
  1087. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1088. tridentfb_fix.smem_len = get_memsize();
  1089. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  1090. debug("request_mem_region failed!\n");
  1091. disable_mmio();
  1092. err = -1;
  1093. goto out_unmap1;
  1094. }
  1095. fb_info.screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1096. tridentfb_fix.smem_len);
  1097. if (!fb_info.screen_base) {
  1098. debug("ioremap failed\n");
  1099. err = -1;
  1100. goto out_unmap2;
  1101. }
  1102. output("%s board found\n", pci_name(dev));
  1103. displaytype = get_displaytype();
  1104. if (flatpanel)
  1105. nativex = get_nativex();
  1106. fb_info.fix = tridentfb_fix;
  1107. fb_info.fbops = &tridentfb_ops;
  1108. fb_info.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1109. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1110. fb_info.flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  1111. #endif
  1112. fb_info.pseudo_palette = pseudo_pal;
  1113. if (!fb_find_mode(&default_var, &fb_info,
  1114. mode_option, NULL, 0, NULL, bpp)) {
  1115. err = -EINVAL;
  1116. goto out_unmap2;
  1117. }
  1118. err = fb_alloc_cmap(&fb_info.cmap, 256, 0);
  1119. if (err < 0)
  1120. goto out_unmap2;
  1121. if (defaultaccel && acc)
  1122. default_var.accel_flags |= FB_ACCELF_TEXT;
  1123. else
  1124. default_var.accel_flags &= ~FB_ACCELF_TEXT;
  1125. default_var.activate |= FB_ACTIVATE_NOW;
  1126. fb_info.var = default_var;
  1127. fb_info.device = &dev->dev;
  1128. if (register_framebuffer(&fb_info) < 0) {
  1129. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  1130. fb_dealloc_cmap(&fb_info.cmap);
  1131. err = -EINVAL;
  1132. goto out_unmap2;
  1133. }
  1134. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1135. fb_info.node, fb_info.fix.id, default_var.xres,
  1136. default_var.yres, default_var.bits_per_pixel);
  1137. return 0;
  1138. out_unmap2:
  1139. if (fb_info.screen_base)
  1140. iounmap(fb_info.screen_base);
  1141. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1142. disable_mmio();
  1143. out_unmap1:
  1144. if (default_par.io_virt)
  1145. iounmap(default_par.io_virt);
  1146. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1147. return err;
  1148. }
  1149. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1150. {
  1151. struct tridentfb_par *par = (struct tridentfb_par*)fb_info.par;
  1152. unregister_framebuffer(&fb_info);
  1153. iounmap(par->io_virt);
  1154. iounmap(fb_info.screen_base);
  1155. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1156. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1157. }
  1158. /* List of boards that we are trying to support */
  1159. static struct pci_device_id trident_devices[] = {
  1160. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1161. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1162. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1163. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1164. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1165. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1166. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1167. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1168. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1169. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1170. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1171. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1172. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1173. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1174. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1175. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1176. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1177. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1178. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1179. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1180. {0,}
  1181. };
  1182. MODULE_DEVICE_TABLE(pci, trident_devices);
  1183. static struct pci_driver tridentfb_pci_driver = {
  1184. .name = "tridentfb",
  1185. .id_table = trident_devices,
  1186. .probe = trident_pci_probe,
  1187. .remove = __devexit_p(trident_pci_remove)
  1188. };
  1189. /*
  1190. * Parse user specified options (`video=trident:')
  1191. * example:
  1192. * video=trident:800x600,bpp=16,noaccel
  1193. */
  1194. #ifndef MODULE
  1195. static int __init tridentfb_setup(char *options)
  1196. {
  1197. char *opt;
  1198. if (!options || !*options)
  1199. return 0;
  1200. while ((opt = strsep(&options, ",")) != NULL) {
  1201. if (!*opt)
  1202. continue;
  1203. if (!strncmp(opt, "noaccel", 7))
  1204. noaccel = 1;
  1205. else if (!strncmp(opt, "fp", 2))
  1206. displaytype = DISPLAY_FP;
  1207. else if (!strncmp(opt, "crt", 3))
  1208. displaytype = DISPLAY_CRT;
  1209. else if (!strncmp(opt, "bpp=", 4))
  1210. bpp = simple_strtoul(opt + 4, NULL, 0);
  1211. else if (!strncmp(opt, "center", 6))
  1212. center = 1;
  1213. else if (!strncmp(opt, "stretch", 7))
  1214. stretch = 1;
  1215. else if (!strncmp(opt, "memsize=", 8))
  1216. memsize = simple_strtoul(opt + 8, NULL, 0);
  1217. else if (!strncmp(opt, "memdiff=", 8))
  1218. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1219. else if (!strncmp(opt, "nativex=", 8))
  1220. nativex = simple_strtoul(opt + 8, NULL, 0);
  1221. else
  1222. mode_option = opt;
  1223. }
  1224. return 0;
  1225. }
  1226. #endif
  1227. static int __init tridentfb_init(void)
  1228. {
  1229. #ifndef MODULE
  1230. char *option = NULL;
  1231. if (fb_get_options("tridentfb", &option))
  1232. return -ENODEV;
  1233. tridentfb_setup(option);
  1234. #endif
  1235. output("Trident framebuffer %s initializing\n", VERSION);
  1236. return pci_register_driver(&tridentfb_pci_driver);
  1237. }
  1238. static void __exit tridentfb_exit(void)
  1239. {
  1240. pci_unregister_driver(&tridentfb_pci_driver);
  1241. }
  1242. module_init(tridentfb_init);
  1243. module_exit(tridentfb_exit);
  1244. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1245. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1246. MODULE_LICENSE("GPL");