intc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. *
  6. * Based on intc2.c and ipr.c
  7. *
  8. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  9. * Copyright (C) 2000 Kazumoto Kojima
  10. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  11. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  12. * Copyright (C) 2005, 2006 Paul Mundt
  13. *
  14. * This file is subject to the terms and conditions of the GNU General Public
  15. * License. See the file "COPYING" in the main directory of this archive
  16. * for more details.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/irq.h>
  20. #include <linux/module.h>
  21. #include <linux/io.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/bootmem.h>
  24. #define _INTC_MK(fn, mode, addr_e, addr_d, width, shift) \
  25. ((shift) | ((width) << 5) | ((fn) << 9) | ((mode) << 13) | \
  26. ((addr_e) << 16) | ((addr_d << 24)))
  27. #define _INTC_SHIFT(h) (h & 0x1f)
  28. #define _INTC_WIDTH(h) ((h >> 5) & 0xf)
  29. #define _INTC_FN(h) ((h >> 9) & 0xf)
  30. #define _INTC_MODE(h) ((h >> 13) & 0x7)
  31. #define _INTC_ADDR_E(h) ((h >> 16) & 0xff)
  32. #define _INTC_ADDR_D(h) ((h >> 24) & 0xff)
  33. struct intc_handle_int {
  34. unsigned int irq;
  35. unsigned long handle;
  36. };
  37. struct intc_desc_int {
  38. unsigned long *reg;
  39. #ifdef CONFIG_SMP
  40. unsigned long *smp;
  41. #endif
  42. unsigned int nr_reg;
  43. struct intc_handle_int *prio;
  44. unsigned int nr_prio;
  45. struct intc_handle_int *sense;
  46. unsigned int nr_sense;
  47. struct irq_chip chip;
  48. };
  49. #ifdef CONFIG_SMP
  50. #define IS_SMP(x) x.smp
  51. #define INTC_REG(d, x, c) (d->reg[(x)] + ((d->smp[(x)] & 0xff) * c))
  52. #define SMP_NR(d, x) ((d->smp[(x)] >> 8) ? (d->smp[(x)] >> 8) : 1)
  53. #else
  54. #define IS_SMP(x) 0
  55. #define INTC_REG(d, x, c) (d->reg[(x)])
  56. #define SMP_NR(d, x) 1
  57. #endif
  58. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  59. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  60. static unsigned long ack_handle[NR_IRQS];
  61. #endif
  62. static inline struct intc_desc_int *get_intc_desc(unsigned int irq)
  63. {
  64. struct irq_chip *chip = get_irq_chip(irq);
  65. return (void *)((char *)chip - offsetof(struct intc_desc_int, chip));
  66. }
  67. static inline unsigned int set_field(unsigned int value,
  68. unsigned int field_value,
  69. unsigned int handle)
  70. {
  71. unsigned int width = _INTC_WIDTH(handle);
  72. unsigned int shift = _INTC_SHIFT(handle);
  73. value &= ~(((1 << width) - 1) << shift);
  74. value |= field_value << shift;
  75. return value;
  76. }
  77. static void write_8(unsigned long addr, unsigned long h, unsigned long data)
  78. {
  79. ctrl_outb(set_field(0, data, h), addr);
  80. }
  81. static void write_16(unsigned long addr, unsigned long h, unsigned long data)
  82. {
  83. ctrl_outw(set_field(0, data, h), addr);
  84. }
  85. static void write_32(unsigned long addr, unsigned long h, unsigned long data)
  86. {
  87. ctrl_outl(set_field(0, data, h), addr);
  88. }
  89. static void modify_8(unsigned long addr, unsigned long h, unsigned long data)
  90. {
  91. unsigned long flags;
  92. local_irq_save(flags);
  93. ctrl_outb(set_field(ctrl_inb(addr), data, h), addr);
  94. local_irq_restore(flags);
  95. }
  96. static void modify_16(unsigned long addr, unsigned long h, unsigned long data)
  97. {
  98. unsigned long flags;
  99. local_irq_save(flags);
  100. ctrl_outw(set_field(ctrl_inw(addr), data, h), addr);
  101. local_irq_restore(flags);
  102. }
  103. static void modify_32(unsigned long addr, unsigned long h, unsigned long data)
  104. {
  105. unsigned long flags;
  106. local_irq_save(flags);
  107. ctrl_outl(set_field(ctrl_inl(addr), data, h), addr);
  108. local_irq_restore(flags);
  109. }
  110. enum { REG_FN_ERR = 0, REG_FN_WRITE_BASE = 1, REG_FN_MODIFY_BASE = 5 };
  111. static void (*intc_reg_fns[])(unsigned long addr,
  112. unsigned long h,
  113. unsigned long data) = {
  114. [REG_FN_WRITE_BASE + 0] = write_8,
  115. [REG_FN_WRITE_BASE + 1] = write_16,
  116. [REG_FN_WRITE_BASE + 3] = write_32,
  117. [REG_FN_MODIFY_BASE + 0] = modify_8,
  118. [REG_FN_MODIFY_BASE + 1] = modify_16,
  119. [REG_FN_MODIFY_BASE + 3] = modify_32,
  120. };
  121. enum { MODE_ENABLE_REG = 0, /* Bit(s) set -> interrupt enabled */
  122. MODE_MASK_REG, /* Bit(s) set -> interrupt disabled */
  123. MODE_DUAL_REG, /* Two registers, set bit to enable / disable */
  124. MODE_PRIO_REG, /* Priority value written to enable interrupt */
  125. MODE_PCLR_REG, /* Above plus all bits set to disable interrupt */
  126. };
  127. static void intc_mode_field(unsigned long addr,
  128. unsigned long handle,
  129. void (*fn)(unsigned long,
  130. unsigned long,
  131. unsigned long),
  132. unsigned int irq)
  133. {
  134. fn(addr, handle, ((1 << _INTC_WIDTH(handle)) - 1));
  135. }
  136. static void intc_mode_zero(unsigned long addr,
  137. unsigned long handle,
  138. void (*fn)(unsigned long,
  139. unsigned long,
  140. unsigned long),
  141. unsigned int irq)
  142. {
  143. fn(addr, handle, 0);
  144. }
  145. static void intc_mode_prio(unsigned long addr,
  146. unsigned long handle,
  147. void (*fn)(unsigned long,
  148. unsigned long,
  149. unsigned long),
  150. unsigned int irq)
  151. {
  152. fn(addr, handle, intc_prio_level[irq]);
  153. }
  154. static void (*intc_enable_fns[])(unsigned long addr,
  155. unsigned long handle,
  156. void (*fn)(unsigned long,
  157. unsigned long,
  158. unsigned long),
  159. unsigned int irq) = {
  160. [MODE_ENABLE_REG] = intc_mode_field,
  161. [MODE_MASK_REG] = intc_mode_zero,
  162. [MODE_DUAL_REG] = intc_mode_field,
  163. [MODE_PRIO_REG] = intc_mode_prio,
  164. [MODE_PCLR_REG] = intc_mode_prio,
  165. };
  166. static void (*intc_disable_fns[])(unsigned long addr,
  167. unsigned long handle,
  168. void (*fn)(unsigned long,
  169. unsigned long,
  170. unsigned long),
  171. unsigned int irq) = {
  172. [MODE_ENABLE_REG] = intc_mode_zero,
  173. [MODE_MASK_REG] = intc_mode_field,
  174. [MODE_DUAL_REG] = intc_mode_field,
  175. [MODE_PRIO_REG] = intc_mode_zero,
  176. [MODE_PCLR_REG] = intc_mode_field,
  177. };
  178. static inline void _intc_enable(unsigned int irq, unsigned long handle)
  179. {
  180. struct intc_desc_int *d = get_intc_desc(irq);
  181. unsigned long addr;
  182. unsigned int cpu;
  183. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
  184. addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
  185. intc_enable_fns[_INTC_MODE(handle)](addr, handle, intc_reg_fns\
  186. [_INTC_FN(handle)], irq);
  187. }
  188. }
  189. static void intc_enable(unsigned int irq)
  190. {
  191. _intc_enable(irq, (unsigned long)get_irq_chip_data(irq));
  192. }
  193. static void intc_disable(unsigned int irq)
  194. {
  195. struct intc_desc_int *d = get_intc_desc(irq);
  196. unsigned long handle = (unsigned long) get_irq_chip_data(irq);
  197. unsigned long addr;
  198. unsigned int cpu;
  199. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
  200. addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
  201. intc_disable_fns[_INTC_MODE(handle)](addr, handle,intc_reg_fns\
  202. [_INTC_FN(handle)], irq);
  203. }
  204. }
  205. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  206. static void intc_mask_ack(unsigned int irq)
  207. {
  208. struct intc_desc_int *d = get_intc_desc(irq);
  209. unsigned long handle = ack_handle[irq];
  210. unsigned long addr;
  211. intc_disable(irq);
  212. /* read register and write zero only to the assocaited bit */
  213. if (handle) {
  214. addr = INTC_REG(d, _INTC_ADDR_D(handle), 0);
  215. switch (_INTC_FN(handle)) {
  216. case REG_FN_MODIFY_BASE + 0: /* 8bit */
  217. ctrl_inb(addr);
  218. ctrl_outb(0xff ^ set_field(0, 1, handle), addr);
  219. break;
  220. case REG_FN_MODIFY_BASE + 1: /* 16bit */
  221. ctrl_inw(addr);
  222. ctrl_outw(0xffff ^ set_field(0, 1, handle), addr);
  223. break;
  224. case REG_FN_MODIFY_BASE + 3: /* 32bit */
  225. ctrl_inl(addr);
  226. ctrl_outl(0xffffffff ^ set_field(0, 1, handle), addr);
  227. break;
  228. default:
  229. BUG();
  230. break;
  231. }
  232. }
  233. }
  234. #endif
  235. static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp,
  236. unsigned int nr_hp,
  237. unsigned int irq)
  238. {
  239. int i;
  240. /* this doesn't scale well, but...
  241. *
  242. * this function should only be used for cerain uncommon
  243. * operations such as intc_set_priority() and intc_set_sense()
  244. * and in those rare cases performance doesn't matter that much.
  245. * keeping the memory footprint low is more important.
  246. *
  247. * one rather simple way to speed this up and still keep the
  248. * memory footprint down is to make sure the array is sorted
  249. * and then perform a bisect to lookup the irq.
  250. */
  251. for (i = 0; i < nr_hp; i++) {
  252. if ((hp + i)->irq != irq)
  253. continue;
  254. return hp + i;
  255. }
  256. return NULL;
  257. }
  258. int intc_set_priority(unsigned int irq, unsigned int prio)
  259. {
  260. struct intc_desc_int *d = get_intc_desc(irq);
  261. struct intc_handle_int *ihp;
  262. if (!intc_prio_level[irq] || prio <= 1)
  263. return -EINVAL;
  264. ihp = intc_find_irq(d->prio, d->nr_prio, irq);
  265. if (ihp) {
  266. if (prio >= (1 << _INTC_WIDTH(ihp->handle)))
  267. return -EINVAL;
  268. intc_prio_level[irq] = prio;
  269. /*
  270. * only set secondary masking method directly
  271. * primary masking method is using intc_prio_level[irq]
  272. * priority level will be set during next enable()
  273. */
  274. if (_INTC_FN(ihp->handle) != REG_FN_ERR)
  275. _intc_enable(irq, ihp->handle);
  276. }
  277. return 0;
  278. }
  279. #define VALID(x) (x | 0x80)
  280. static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
  281. [IRQ_TYPE_EDGE_FALLING] = VALID(0),
  282. [IRQ_TYPE_EDGE_RISING] = VALID(1),
  283. [IRQ_TYPE_LEVEL_LOW] = VALID(2),
  284. /* SH7706, SH7707 and SH7709 do not support high level triggered */
  285. #if !defined(CONFIG_CPU_SUBTYPE_SH7706) && \
  286. !defined(CONFIG_CPU_SUBTYPE_SH7707) && \
  287. !defined(CONFIG_CPU_SUBTYPE_SH7709)
  288. [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
  289. #endif
  290. };
  291. static int intc_set_sense(unsigned int irq, unsigned int type)
  292. {
  293. struct intc_desc_int *d = get_intc_desc(irq);
  294. unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
  295. struct intc_handle_int *ihp;
  296. unsigned long addr;
  297. if (!value)
  298. return -EINVAL;
  299. ihp = intc_find_irq(d->sense, d->nr_sense, irq);
  300. if (ihp) {
  301. addr = INTC_REG(d, _INTC_ADDR_E(ihp->handle), 0);
  302. intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value);
  303. }
  304. return 0;
  305. }
  306. static unsigned int __init intc_get_reg(struct intc_desc_int *d,
  307. unsigned long address)
  308. {
  309. unsigned int k;
  310. for (k = 0; k < d->nr_reg; k++) {
  311. if (d->reg[k] == address)
  312. return k;
  313. }
  314. BUG();
  315. return 0;
  316. }
  317. static intc_enum __init intc_grp_id(struct intc_desc *desc,
  318. intc_enum enum_id)
  319. {
  320. struct intc_group *g = desc->groups;
  321. unsigned int i, j;
  322. for (i = 0; g && enum_id && i < desc->nr_groups; i++) {
  323. g = desc->groups + i;
  324. for (j = 0; g->enum_ids[j]; j++) {
  325. if (g->enum_ids[j] != enum_id)
  326. continue;
  327. return g->enum_id;
  328. }
  329. }
  330. return 0;
  331. }
  332. static unsigned int __init intc_mask_data(struct intc_desc *desc,
  333. struct intc_desc_int *d,
  334. intc_enum enum_id, int do_grps)
  335. {
  336. struct intc_mask_reg *mr = desc->mask_regs;
  337. unsigned int i, j, fn, mode;
  338. unsigned long reg_e, reg_d;
  339. for (i = 0; mr && enum_id && i < desc->nr_mask_regs; i++) {
  340. mr = desc->mask_regs + i;
  341. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  342. if (mr->enum_ids[j] != enum_id)
  343. continue;
  344. if (mr->set_reg && mr->clr_reg) {
  345. fn = REG_FN_WRITE_BASE;
  346. mode = MODE_DUAL_REG;
  347. reg_e = mr->clr_reg;
  348. reg_d = mr->set_reg;
  349. } else {
  350. fn = REG_FN_MODIFY_BASE;
  351. if (mr->set_reg) {
  352. mode = MODE_ENABLE_REG;
  353. reg_e = mr->set_reg;
  354. reg_d = mr->set_reg;
  355. } else {
  356. mode = MODE_MASK_REG;
  357. reg_e = mr->clr_reg;
  358. reg_d = mr->clr_reg;
  359. }
  360. }
  361. fn += (mr->reg_width >> 3) - 1;
  362. return _INTC_MK(fn, mode,
  363. intc_get_reg(d, reg_e),
  364. intc_get_reg(d, reg_d),
  365. 1,
  366. (mr->reg_width - 1) - j);
  367. }
  368. }
  369. if (do_grps)
  370. return intc_mask_data(desc, d, intc_grp_id(desc, enum_id), 0);
  371. return 0;
  372. }
  373. static unsigned int __init intc_prio_data(struct intc_desc *desc,
  374. struct intc_desc_int *d,
  375. intc_enum enum_id, int do_grps)
  376. {
  377. struct intc_prio_reg *pr = desc->prio_regs;
  378. unsigned int i, j, fn, mode, bit;
  379. unsigned long reg_e, reg_d;
  380. for (i = 0; pr && enum_id && i < desc->nr_prio_regs; i++) {
  381. pr = desc->prio_regs + i;
  382. for (j = 0; j < ARRAY_SIZE(pr->enum_ids); j++) {
  383. if (pr->enum_ids[j] != enum_id)
  384. continue;
  385. if (pr->set_reg && pr->clr_reg) {
  386. fn = REG_FN_WRITE_BASE;
  387. mode = MODE_PCLR_REG;
  388. reg_e = pr->set_reg;
  389. reg_d = pr->clr_reg;
  390. } else {
  391. fn = REG_FN_MODIFY_BASE;
  392. mode = MODE_PRIO_REG;
  393. if (!pr->set_reg)
  394. BUG();
  395. reg_e = pr->set_reg;
  396. reg_d = pr->set_reg;
  397. }
  398. fn += (pr->reg_width >> 3) - 1;
  399. bit = pr->reg_width - ((j + 1) * pr->field_width);
  400. BUG_ON(bit < 0);
  401. return _INTC_MK(fn, mode,
  402. intc_get_reg(d, reg_e),
  403. intc_get_reg(d, reg_d),
  404. pr->field_width, bit);
  405. }
  406. }
  407. if (do_grps)
  408. return intc_prio_data(desc, d, intc_grp_id(desc, enum_id), 0);
  409. return 0;
  410. }
  411. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  412. static unsigned int __init intc_ack_data(struct intc_desc *desc,
  413. struct intc_desc_int *d,
  414. intc_enum enum_id)
  415. {
  416. struct intc_mask_reg *mr = desc->ack_regs;
  417. unsigned int i, j, fn, mode;
  418. unsigned long reg_e, reg_d;
  419. for (i = 0; mr && enum_id && i < desc->nr_ack_regs; i++) {
  420. mr = desc->ack_regs + i;
  421. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  422. if (mr->enum_ids[j] != enum_id)
  423. continue;
  424. fn = REG_FN_MODIFY_BASE;
  425. mode = MODE_ENABLE_REG;
  426. reg_e = mr->set_reg;
  427. reg_d = mr->set_reg;
  428. fn += (mr->reg_width >> 3) - 1;
  429. return _INTC_MK(fn, mode,
  430. intc_get_reg(d, reg_e),
  431. intc_get_reg(d, reg_d),
  432. 1,
  433. (mr->reg_width - 1) - j);
  434. }
  435. }
  436. return 0;
  437. }
  438. #endif
  439. static unsigned int __init intc_sense_data(struct intc_desc *desc,
  440. struct intc_desc_int *d,
  441. intc_enum enum_id)
  442. {
  443. struct intc_sense_reg *sr = desc->sense_regs;
  444. unsigned int i, j, fn, bit;
  445. for (i = 0; sr && enum_id && i < desc->nr_sense_regs; i++) {
  446. sr = desc->sense_regs + i;
  447. for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
  448. if (sr->enum_ids[j] != enum_id)
  449. continue;
  450. fn = REG_FN_MODIFY_BASE;
  451. fn += (sr->reg_width >> 3) - 1;
  452. bit = sr->reg_width - ((j + 1) * sr->field_width);
  453. BUG_ON(bit < 0);
  454. return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg),
  455. 0, sr->field_width, bit);
  456. }
  457. }
  458. return 0;
  459. }
  460. static void __init intc_register_irq(struct intc_desc *desc,
  461. struct intc_desc_int *d,
  462. intc_enum enum_id,
  463. unsigned int irq)
  464. {
  465. struct intc_handle_int *hp;
  466. unsigned int data[2], primary;
  467. /* Prefer single interrupt source bitmap over other combinations:
  468. * 1. bitmap, single interrupt source
  469. * 2. priority, single interrupt source
  470. * 3. bitmap, multiple interrupt sources (groups)
  471. * 4. priority, multiple interrupt sources (groups)
  472. */
  473. data[0] = intc_mask_data(desc, d, enum_id, 0);
  474. data[1] = intc_prio_data(desc, d, enum_id, 0);
  475. primary = 0;
  476. if (!data[0] && data[1])
  477. primary = 1;
  478. data[0] = data[0] ? data[0] : intc_mask_data(desc, d, enum_id, 1);
  479. data[1] = data[1] ? data[1] : intc_prio_data(desc, d, enum_id, 1);
  480. if (!data[primary])
  481. primary ^= 1;
  482. BUG_ON(!data[primary]); /* must have primary masking method */
  483. disable_irq_nosync(irq);
  484. set_irq_chip_and_handler_name(irq, &d->chip,
  485. handle_level_irq, "level");
  486. set_irq_chip_data(irq, (void *)data[primary]);
  487. /* set priority level
  488. * - this needs to be at least 2 for 5-bit priorities on 7780
  489. */
  490. intc_prio_level[irq] = 2;
  491. /* enable secondary masking method if present */
  492. if (data[!primary])
  493. _intc_enable(irq, data[!primary]);
  494. /* add irq to d->prio list if priority is available */
  495. if (data[1]) {
  496. hp = d->prio + d->nr_prio;
  497. hp->irq = irq;
  498. hp->handle = data[1];
  499. if (primary) {
  500. /*
  501. * only secondary priority should access registers, so
  502. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  503. */
  504. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  505. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  506. }
  507. d->nr_prio++;
  508. }
  509. /* add irq to d->sense list if sense is available */
  510. data[0] = intc_sense_data(desc, d, enum_id);
  511. if (data[0]) {
  512. (d->sense + d->nr_sense)->irq = irq;
  513. (d->sense + d->nr_sense)->handle = data[0];
  514. d->nr_sense++;
  515. }
  516. /* irq should be disabled by default */
  517. d->chip.mask(irq);
  518. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  519. if (desc->ack_regs)
  520. ack_handle[irq] = intc_ack_data(desc, d, enum_id);
  521. #endif
  522. }
  523. static unsigned int __init save_reg(struct intc_desc_int *d,
  524. unsigned int cnt,
  525. unsigned long value,
  526. unsigned int smp)
  527. {
  528. if (value) {
  529. d->reg[cnt] = value;
  530. #ifdef CONFIG_SMP
  531. d->smp[cnt] = smp;
  532. #endif
  533. return 1;
  534. }
  535. return 0;
  536. }
  537. void __init register_intc_controller(struct intc_desc *desc)
  538. {
  539. unsigned int i, k, smp;
  540. struct intc_desc_int *d;
  541. d = alloc_bootmem(sizeof(*d));
  542. d->nr_reg = desc->mask_regs ? desc->nr_mask_regs * 2 : 0;
  543. d->nr_reg += desc->prio_regs ? desc->nr_prio_regs * 2 : 0;
  544. d->nr_reg += desc->sense_regs ? desc->nr_sense_regs : 0;
  545. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  546. d->nr_reg += desc->ack_regs ? desc->nr_ack_regs : 0;
  547. #endif
  548. d->reg = alloc_bootmem(d->nr_reg * sizeof(*d->reg));
  549. #ifdef CONFIG_SMP
  550. d->smp = alloc_bootmem(d->nr_reg * sizeof(*d->smp));
  551. #endif
  552. k = 0;
  553. if (desc->mask_regs) {
  554. for (i = 0; i < desc->nr_mask_regs; i++) {
  555. smp = IS_SMP(desc->mask_regs[i]);
  556. k += save_reg(d, k, desc->mask_regs[i].set_reg, smp);
  557. k += save_reg(d, k, desc->mask_regs[i].clr_reg, smp);
  558. }
  559. }
  560. if (desc->prio_regs) {
  561. d->prio = alloc_bootmem(desc->nr_vectors * sizeof(*d->prio));
  562. for (i = 0; i < desc->nr_prio_regs; i++) {
  563. smp = IS_SMP(desc->prio_regs[i]);
  564. k += save_reg(d, k, desc->prio_regs[i].set_reg, smp);
  565. k += save_reg(d, k, desc->prio_regs[i].clr_reg, smp);
  566. }
  567. }
  568. if (desc->sense_regs) {
  569. d->sense = alloc_bootmem(desc->nr_vectors * sizeof(*d->sense));
  570. for (i = 0; i < desc->nr_sense_regs; i++) {
  571. k += save_reg(d, k, desc->sense_regs[i].reg, 0);
  572. }
  573. }
  574. d->chip.name = desc->name;
  575. d->chip.mask = intc_disable;
  576. d->chip.unmask = intc_enable;
  577. d->chip.mask_ack = intc_disable;
  578. d->chip.set_type = intc_set_sense;
  579. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  580. if (desc->ack_regs) {
  581. for (i = 0; i < desc->nr_ack_regs; i++)
  582. k += save_reg(d, k, desc->ack_regs[i].set_reg, 0);
  583. d->chip.mask_ack = intc_mask_ack;
  584. }
  585. #endif
  586. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  587. for (i = 0; i < desc->nr_vectors; i++) {
  588. struct intc_vect *vect = desc->vectors + i;
  589. intc_register_irq(desc, d, vect->enum_id, evt2irq(vect->vect));
  590. }
  591. }