pgtable.h 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999, 2000
  4. * Author(s): Hartmut Penner (hp@de.ibm.com)
  5. * Ulrich Weigand (weigand@de.ibm.com)
  6. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  7. *
  8. * Derived from "include/asm-i386/pgtable.h"
  9. */
  10. #ifndef _ASM_S390_PGTABLE_H
  11. #define _ASM_S390_PGTABLE_H
  12. /*
  13. * The Linux memory management assumes a three-level page table setup. For
  14. * s390 31 bit we "fold" the mid level into the top-level page table, so
  15. * that we physically have the same two-level page table as the s390 mmu
  16. * expects in 31 bit mode. For s390 64 bit we use three of the five levels
  17. * the hardware provides (region first and region second tables are not
  18. * used).
  19. *
  20. * The "pgd_xxx()" functions are trivial for a folded two-level
  21. * setup: the pgd is never bad, and a pmd always exists (as it's folded
  22. * into the pgd entry)
  23. *
  24. * This file contains the functions and defines necessary to modify and use
  25. * the S390 page table tree.
  26. */
  27. #ifndef __ASSEMBLY__
  28. #include <linux/sched.h>
  29. #include <linux/mm_types.h>
  30. #include <linux/page-flags.h>
  31. #include <asm/bug.h>
  32. #include <asm/page.h>
  33. extern pgd_t swapper_pg_dir[] __attribute__ ((aligned (4096)));
  34. extern void paging_init(void);
  35. extern void vmem_map_init(void);
  36. /*
  37. * The S390 doesn't have any external MMU info: the kernel page
  38. * tables contain all the necessary information.
  39. */
  40. #define update_mmu_cache(vma, address, ptep) do { } while (0)
  41. #define update_mmu_cache_pmd(vma, address, ptep) do { } while (0)
  42. /*
  43. * ZERO_PAGE is a global shared page that is always zero; used
  44. * for zero-mapped memory areas etc..
  45. */
  46. extern unsigned long empty_zero_page;
  47. extern unsigned long zero_page_mask;
  48. #define ZERO_PAGE(vaddr) \
  49. (virt_to_page((void *)(empty_zero_page + \
  50. (((unsigned long)(vaddr)) &zero_page_mask))))
  51. #define __HAVE_COLOR_ZERO_PAGE
  52. #endif /* !__ASSEMBLY__ */
  53. /*
  54. * PMD_SHIFT determines the size of the area a second-level page
  55. * table can map
  56. * PGDIR_SHIFT determines what a third-level page table entry can map
  57. */
  58. #ifndef CONFIG_64BIT
  59. # define PMD_SHIFT 20
  60. # define PUD_SHIFT 20
  61. # define PGDIR_SHIFT 20
  62. #else /* CONFIG_64BIT */
  63. # define PMD_SHIFT 20
  64. # define PUD_SHIFT 31
  65. # define PGDIR_SHIFT 42
  66. #endif /* CONFIG_64BIT */
  67. #define PMD_SIZE (1UL << PMD_SHIFT)
  68. #define PMD_MASK (~(PMD_SIZE-1))
  69. #define PUD_SIZE (1UL << PUD_SHIFT)
  70. #define PUD_MASK (~(PUD_SIZE-1))
  71. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  72. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  73. /*
  74. * entries per page directory level: the S390 is two-level, so
  75. * we don't really have any PMD directory physically.
  76. * for S390 segment-table entries are combined to one PGD
  77. * that leads to 1024 pte per pgd
  78. */
  79. #define PTRS_PER_PTE 256
  80. #ifndef CONFIG_64BIT
  81. #define PTRS_PER_PMD 1
  82. #define PTRS_PER_PUD 1
  83. #else /* CONFIG_64BIT */
  84. #define PTRS_PER_PMD 2048
  85. #define PTRS_PER_PUD 2048
  86. #endif /* CONFIG_64BIT */
  87. #define PTRS_PER_PGD 2048
  88. #define FIRST_USER_ADDRESS 0
  89. #define pte_ERROR(e) \
  90. printk("%s:%d: bad pte %p.\n", __FILE__, __LINE__, (void *) pte_val(e))
  91. #define pmd_ERROR(e) \
  92. printk("%s:%d: bad pmd %p.\n", __FILE__, __LINE__, (void *) pmd_val(e))
  93. #define pud_ERROR(e) \
  94. printk("%s:%d: bad pud %p.\n", __FILE__, __LINE__, (void *) pud_val(e))
  95. #define pgd_ERROR(e) \
  96. printk("%s:%d: bad pgd %p.\n", __FILE__, __LINE__, (void *) pgd_val(e))
  97. #ifndef __ASSEMBLY__
  98. /*
  99. * The vmalloc and module area will always be on the topmost area of the kernel
  100. * mapping. We reserve 96MB (31bit) / 128GB (64bit) for vmalloc and modules.
  101. * On 64 bit kernels we have a 2GB area at the top of the vmalloc area where
  102. * modules will reside. That makes sure that inter module branches always
  103. * happen without trampolines and in addition the placement within a 2GB frame
  104. * is branch prediction unit friendly.
  105. */
  106. extern unsigned long VMALLOC_START;
  107. extern unsigned long VMALLOC_END;
  108. extern struct page *vmemmap;
  109. #define VMEM_MAX_PHYS ((unsigned long) vmemmap)
  110. #ifdef CONFIG_64BIT
  111. extern unsigned long MODULES_VADDR;
  112. extern unsigned long MODULES_END;
  113. #define MODULES_VADDR MODULES_VADDR
  114. #define MODULES_END MODULES_END
  115. #define MODULES_LEN (1UL << 31)
  116. #endif
  117. /*
  118. * A 31 bit pagetable entry of S390 has following format:
  119. * | PFRA | | OS |
  120. * 0 0IP0
  121. * 00000000001111111111222222222233
  122. * 01234567890123456789012345678901
  123. *
  124. * I Page-Invalid Bit: Page is not available for address-translation
  125. * P Page-Protection Bit: Store access not possible for page
  126. *
  127. * A 31 bit segmenttable entry of S390 has following format:
  128. * | P-table origin | |PTL
  129. * 0 IC
  130. * 00000000001111111111222222222233
  131. * 01234567890123456789012345678901
  132. *
  133. * I Segment-Invalid Bit: Segment is not available for address-translation
  134. * C Common-Segment Bit: Segment is not private (PoP 3-30)
  135. * PTL Page-Table-Length: Page-table length (PTL+1*16 entries -> up to 256)
  136. *
  137. * The 31 bit segmenttable origin of S390 has following format:
  138. *
  139. * |S-table origin | | STL |
  140. * X **GPS
  141. * 00000000001111111111222222222233
  142. * 01234567890123456789012345678901
  143. *
  144. * X Space-Switch event:
  145. * G Segment-Invalid Bit: *
  146. * P Private-Space Bit: Segment is not private (PoP 3-30)
  147. * S Storage-Alteration:
  148. * STL Segment-Table-Length: Segment-table length (STL+1*16 entries -> up to 2048)
  149. *
  150. * A 64 bit pagetable entry of S390 has following format:
  151. * | PFRA |0IPC| OS |
  152. * 0000000000111111111122222222223333333333444444444455555555556666
  153. * 0123456789012345678901234567890123456789012345678901234567890123
  154. *
  155. * I Page-Invalid Bit: Page is not available for address-translation
  156. * P Page-Protection Bit: Store access not possible for page
  157. * C Change-bit override: HW is not required to set change bit
  158. *
  159. * A 64 bit segmenttable entry of S390 has following format:
  160. * | P-table origin | TT
  161. * 0000000000111111111122222222223333333333444444444455555555556666
  162. * 0123456789012345678901234567890123456789012345678901234567890123
  163. *
  164. * I Segment-Invalid Bit: Segment is not available for address-translation
  165. * C Common-Segment Bit: Segment is not private (PoP 3-30)
  166. * P Page-Protection Bit: Store access not possible for page
  167. * TT Type 00
  168. *
  169. * A 64 bit region table entry of S390 has following format:
  170. * | S-table origin | TF TTTL
  171. * 0000000000111111111122222222223333333333444444444455555555556666
  172. * 0123456789012345678901234567890123456789012345678901234567890123
  173. *
  174. * I Segment-Invalid Bit: Segment is not available for address-translation
  175. * TT Type 01
  176. * TF
  177. * TL Table length
  178. *
  179. * The 64 bit regiontable origin of S390 has following format:
  180. * | region table origon | DTTL
  181. * 0000000000111111111122222222223333333333444444444455555555556666
  182. * 0123456789012345678901234567890123456789012345678901234567890123
  183. *
  184. * X Space-Switch event:
  185. * G Segment-Invalid Bit:
  186. * P Private-Space Bit:
  187. * S Storage-Alteration:
  188. * R Real space
  189. * TL Table-Length:
  190. *
  191. * A storage key has the following format:
  192. * | ACC |F|R|C|0|
  193. * 0 3 4 5 6 7
  194. * ACC: access key
  195. * F : fetch protection bit
  196. * R : referenced bit
  197. * C : changed bit
  198. */
  199. /* Hardware bits in the page table entry */
  200. #define _PAGE_CO 0x100 /* HW Change-bit override */
  201. #define _PAGE_RO 0x200 /* HW read-only bit */
  202. #define _PAGE_INVALID 0x400 /* HW invalid bit */
  203. /* Software bits in the page table entry */
  204. #define _PAGE_SWT 0x001 /* SW pte type bit t */
  205. #define _PAGE_SWX 0x002 /* SW pte type bit x */
  206. #define _PAGE_SWC 0x004 /* SW pte changed bit */
  207. #define _PAGE_SWR 0x008 /* SW pte referenced bit */
  208. #define _PAGE_SWW 0x010 /* SW pte write bit */
  209. #define _PAGE_SPECIAL 0x020 /* SW associated with special page */
  210. #define __HAVE_ARCH_PTE_SPECIAL
  211. /* Set of bits not changed in pte_modify */
  212. #define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_SPECIAL | _PAGE_CO | \
  213. _PAGE_SWC | _PAGE_SWR)
  214. /* Six different types of pages. */
  215. #define _PAGE_TYPE_EMPTY 0x400
  216. #define _PAGE_TYPE_NONE 0x401
  217. #define _PAGE_TYPE_SWAP 0x403
  218. #define _PAGE_TYPE_FILE 0x601 /* bit 0x002 is used for offset !! */
  219. #define _PAGE_TYPE_RO 0x200
  220. #define _PAGE_TYPE_RW 0x000
  221. /*
  222. * Only four types for huge pages, using the invalid bit and protection bit
  223. * of a segment table entry.
  224. */
  225. #define _HPAGE_TYPE_EMPTY 0x020 /* _SEGMENT_ENTRY_INV */
  226. #define _HPAGE_TYPE_NONE 0x220
  227. #define _HPAGE_TYPE_RO 0x200 /* _SEGMENT_ENTRY_RO */
  228. #define _HPAGE_TYPE_RW 0x000
  229. /*
  230. * PTE type bits are rather complicated. handle_pte_fault uses pte_present,
  231. * pte_none and pte_file to find out the pte type WITHOUT holding the page
  232. * table lock. ptep_clear_flush on the other hand uses ptep_clear_flush to
  233. * invalidate a given pte. ipte sets the hw invalid bit and clears all tlbs
  234. * for the page. The page table entry is set to _PAGE_TYPE_EMPTY afterwards.
  235. * This change is done while holding the lock, but the intermediate step
  236. * of a previously valid pte with the hw invalid bit set can be observed by
  237. * handle_pte_fault. That makes it necessary that all valid pte types with
  238. * the hw invalid bit set must be distinguishable from the four pte types
  239. * empty, none, swap and file.
  240. *
  241. * irxt ipte irxt
  242. * _PAGE_TYPE_EMPTY 1000 -> 1000
  243. * _PAGE_TYPE_NONE 1001 -> 1001
  244. * _PAGE_TYPE_SWAP 1011 -> 1011
  245. * _PAGE_TYPE_FILE 11?1 -> 11?1
  246. * _PAGE_TYPE_RO 0100 -> 1100
  247. * _PAGE_TYPE_RW 0000 -> 1000
  248. *
  249. * pte_none is true for bits combinations 1000, 1010, 1100, 1110
  250. * pte_present is true for bits combinations 0000, 0010, 0100, 0110, 1001
  251. * pte_file is true for bits combinations 1101, 1111
  252. * swap pte is 1011 and 0001, 0011, 0101, 0111 are invalid.
  253. */
  254. #ifndef CONFIG_64BIT
  255. /* Bits in the segment table address-space-control-element */
  256. #define _ASCE_SPACE_SWITCH 0x80000000UL /* space switch event */
  257. #define _ASCE_ORIGIN_MASK 0x7ffff000UL /* segment table origin */
  258. #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
  259. #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
  260. #define _ASCE_TABLE_LENGTH 0x7f /* 128 x 64 entries = 8k */
  261. /* Bits in the segment table entry */
  262. #define _SEGMENT_ENTRY_ORIGIN 0x7fffffc0UL /* page table origin */
  263. #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
  264. #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
  265. #define _SEGMENT_ENTRY_COMMON 0x10 /* common segment bit */
  266. #define _SEGMENT_ENTRY_PTL 0x0f /* page table length */
  267. #define _SEGMENT_ENTRY (_SEGMENT_ENTRY_PTL)
  268. #define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
  269. /* Page status table bits for virtualization */
  270. #define RCP_ACC_BITS 0xf0000000UL
  271. #define RCP_FP_BIT 0x08000000UL
  272. #define RCP_PCL_BIT 0x00800000UL
  273. #define RCP_HR_BIT 0x00400000UL
  274. #define RCP_HC_BIT 0x00200000UL
  275. #define RCP_GR_BIT 0x00040000UL
  276. #define RCP_GC_BIT 0x00020000UL
  277. /* User dirty / referenced bit for KVM's migration feature */
  278. #define KVM_UR_BIT 0x00008000UL
  279. #define KVM_UC_BIT 0x00004000UL
  280. #else /* CONFIG_64BIT */
  281. /* Bits in the segment/region table address-space-control-element */
  282. #define _ASCE_ORIGIN ~0xfffUL/* segment table origin */
  283. #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
  284. #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
  285. #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
  286. #define _ASCE_REAL_SPACE 0x20 /* real space control */
  287. #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
  288. #define _ASCE_TYPE_REGION1 0x0c /* region first table type */
  289. #define _ASCE_TYPE_REGION2 0x08 /* region second table type */
  290. #define _ASCE_TYPE_REGION3 0x04 /* region third table type */
  291. #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
  292. #define _ASCE_TABLE_LENGTH 0x03 /* region table length */
  293. /* Bits in the region table entry */
  294. #define _REGION_ENTRY_ORIGIN ~0xfffUL/* region/segment table origin */
  295. #define _REGION_ENTRY_RO 0x200 /* region protection bit */
  296. #define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
  297. #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
  298. #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
  299. #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
  300. #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
  301. #define _REGION_ENTRY_LENGTH 0x03 /* region third length */
  302. #define _REGION1_ENTRY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_LENGTH)
  303. #define _REGION1_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_INV)
  304. #define _REGION2_ENTRY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_LENGTH)
  305. #define _REGION2_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_INV)
  306. #define _REGION3_ENTRY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_LENGTH)
  307. #define _REGION3_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_INV)
  308. #define _REGION3_ENTRY_LARGE 0x400 /* RTTE-format control, large page */
  309. #define _REGION3_ENTRY_RO 0x200 /* page protection bit */
  310. #define _REGION3_ENTRY_CO 0x100 /* change-recording override */
  311. /* Bits in the segment table entry */
  312. #define _SEGMENT_ENTRY_ORIGIN ~0x7ffUL/* segment table origin */
  313. #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
  314. #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
  315. #define _SEGMENT_ENTRY (0)
  316. #define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
  317. #define _SEGMENT_ENTRY_LARGE 0x400 /* STE-format control, large page */
  318. #define _SEGMENT_ENTRY_CO 0x100 /* change-recording override */
  319. #define _SEGMENT_ENTRY_SPLIT_BIT 0 /* THP splitting bit number */
  320. #define _SEGMENT_ENTRY_SPLIT (1UL << _SEGMENT_ENTRY_SPLIT_BIT)
  321. /* Set of bits not changed in pmd_modify */
  322. #define _SEGMENT_CHG_MASK (_SEGMENT_ENTRY_ORIGIN | _SEGMENT_ENTRY_LARGE \
  323. | _SEGMENT_ENTRY_SPLIT | _SEGMENT_ENTRY_CO)
  324. /* Page status table bits for virtualization */
  325. #define RCP_ACC_BITS 0xf000000000000000UL
  326. #define RCP_FP_BIT 0x0800000000000000UL
  327. #define RCP_PCL_BIT 0x0080000000000000UL
  328. #define RCP_HR_BIT 0x0040000000000000UL
  329. #define RCP_HC_BIT 0x0020000000000000UL
  330. #define RCP_GR_BIT 0x0004000000000000UL
  331. #define RCP_GC_BIT 0x0002000000000000UL
  332. /* User dirty / referenced bit for KVM's migration feature */
  333. #define KVM_UR_BIT 0x0000800000000000UL
  334. #define KVM_UC_BIT 0x0000400000000000UL
  335. #endif /* CONFIG_64BIT */
  336. /*
  337. * A user page table pointer has the space-switch-event bit, the
  338. * private-space-control bit and the storage-alteration-event-control
  339. * bit set. A kernel page table pointer doesn't need them.
  340. */
  341. #define _ASCE_USER_BITS (_ASCE_SPACE_SWITCH | _ASCE_PRIVATE_SPACE | \
  342. _ASCE_ALT_EVENT)
  343. /*
  344. * Page protection definitions.
  345. */
  346. #define PAGE_NONE __pgprot(_PAGE_TYPE_NONE)
  347. #define PAGE_RO __pgprot(_PAGE_TYPE_RO)
  348. #define PAGE_RW __pgprot(_PAGE_TYPE_RO | _PAGE_SWW)
  349. #define PAGE_RWC __pgprot(_PAGE_TYPE_RW | _PAGE_SWW | _PAGE_SWC)
  350. #define PAGE_KERNEL PAGE_RWC
  351. #define PAGE_SHARED PAGE_KERNEL
  352. #define PAGE_COPY PAGE_RO
  353. /*
  354. * On s390 the page table entry has an invalid bit and a read-only bit.
  355. * Read permission implies execute permission and write permission
  356. * implies read permission.
  357. */
  358. /*xwr*/
  359. #define __P000 PAGE_NONE
  360. #define __P001 PAGE_RO
  361. #define __P010 PAGE_RO
  362. #define __P011 PAGE_RO
  363. #define __P100 PAGE_RO
  364. #define __P101 PAGE_RO
  365. #define __P110 PAGE_RO
  366. #define __P111 PAGE_RO
  367. #define __S000 PAGE_NONE
  368. #define __S001 PAGE_RO
  369. #define __S010 PAGE_RW
  370. #define __S011 PAGE_RW
  371. #define __S100 PAGE_RO
  372. #define __S101 PAGE_RO
  373. #define __S110 PAGE_RW
  374. #define __S111 PAGE_RW
  375. static inline int mm_exclusive(struct mm_struct *mm)
  376. {
  377. return likely(mm == current->active_mm &&
  378. atomic_read(&mm->context.attach_count) <= 1);
  379. }
  380. static inline int mm_has_pgste(struct mm_struct *mm)
  381. {
  382. #ifdef CONFIG_PGSTE
  383. if (unlikely(mm->context.has_pgste))
  384. return 1;
  385. #endif
  386. return 0;
  387. }
  388. /*
  389. * pgd/pmd/pte query functions
  390. */
  391. #ifndef CONFIG_64BIT
  392. static inline int pgd_present(pgd_t pgd) { return 1; }
  393. static inline int pgd_none(pgd_t pgd) { return 0; }
  394. static inline int pgd_bad(pgd_t pgd) { return 0; }
  395. static inline int pud_present(pud_t pud) { return 1; }
  396. static inline int pud_none(pud_t pud) { return 0; }
  397. static inline int pud_large(pud_t pud) { return 0; }
  398. static inline int pud_bad(pud_t pud) { return 0; }
  399. #else /* CONFIG_64BIT */
  400. static inline int pgd_present(pgd_t pgd)
  401. {
  402. if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
  403. return 1;
  404. return (pgd_val(pgd) & _REGION_ENTRY_ORIGIN) != 0UL;
  405. }
  406. static inline int pgd_none(pgd_t pgd)
  407. {
  408. if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
  409. return 0;
  410. return (pgd_val(pgd) & _REGION_ENTRY_INV) != 0UL;
  411. }
  412. static inline int pgd_bad(pgd_t pgd)
  413. {
  414. /*
  415. * With dynamic page table levels the pgd can be a region table
  416. * entry or a segment table entry. Check for the bit that are
  417. * invalid for either table entry.
  418. */
  419. unsigned long mask =
  420. ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INV &
  421. ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
  422. return (pgd_val(pgd) & mask) != 0;
  423. }
  424. static inline int pud_present(pud_t pud)
  425. {
  426. if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
  427. return 1;
  428. return (pud_val(pud) & _REGION_ENTRY_ORIGIN) != 0UL;
  429. }
  430. static inline int pud_none(pud_t pud)
  431. {
  432. if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
  433. return 0;
  434. return (pud_val(pud) & _REGION_ENTRY_INV) != 0UL;
  435. }
  436. static inline int pud_large(pud_t pud)
  437. {
  438. if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) != _REGION_ENTRY_TYPE_R3)
  439. return 0;
  440. return !!(pud_val(pud) & _REGION3_ENTRY_LARGE);
  441. }
  442. static inline int pud_bad(pud_t pud)
  443. {
  444. /*
  445. * With dynamic page table levels the pud can be a region table
  446. * entry or a segment table entry. Check for the bit that are
  447. * invalid for either table entry.
  448. */
  449. unsigned long mask =
  450. ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INV &
  451. ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
  452. return (pud_val(pud) & mask) != 0;
  453. }
  454. #endif /* CONFIG_64BIT */
  455. static inline int pmd_present(pmd_t pmd)
  456. {
  457. unsigned long mask = _SEGMENT_ENTRY_INV | _SEGMENT_ENTRY_RO;
  458. return (pmd_val(pmd) & mask) == _HPAGE_TYPE_NONE ||
  459. !(pmd_val(pmd) & _SEGMENT_ENTRY_INV);
  460. }
  461. static inline int pmd_none(pmd_t pmd)
  462. {
  463. return (pmd_val(pmd) & _SEGMENT_ENTRY_INV) &&
  464. !(pmd_val(pmd) & _SEGMENT_ENTRY_RO);
  465. }
  466. static inline int pmd_large(pmd_t pmd)
  467. {
  468. #ifdef CONFIG_64BIT
  469. return !!(pmd_val(pmd) & _SEGMENT_ENTRY_LARGE);
  470. #else
  471. return 0;
  472. #endif
  473. }
  474. static inline int pmd_bad(pmd_t pmd)
  475. {
  476. unsigned long mask = ~_SEGMENT_ENTRY_ORIGIN & ~_SEGMENT_ENTRY_INV;
  477. return (pmd_val(pmd) & mask) != _SEGMENT_ENTRY;
  478. }
  479. #define __HAVE_ARCH_PMDP_SPLITTING_FLUSH
  480. extern void pmdp_splitting_flush(struct vm_area_struct *vma,
  481. unsigned long addr, pmd_t *pmdp);
  482. #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
  483. extern int pmdp_set_access_flags(struct vm_area_struct *vma,
  484. unsigned long address, pmd_t *pmdp,
  485. pmd_t entry, int dirty);
  486. #define __HAVE_ARCH_PMDP_CLEAR_YOUNG_FLUSH
  487. extern int pmdp_clear_flush_young(struct vm_area_struct *vma,
  488. unsigned long address, pmd_t *pmdp);
  489. #define __HAVE_ARCH_PMD_WRITE
  490. static inline int pmd_write(pmd_t pmd)
  491. {
  492. return (pmd_val(pmd) & _SEGMENT_ENTRY_RO) == 0;
  493. }
  494. static inline int pmd_young(pmd_t pmd)
  495. {
  496. return 0;
  497. }
  498. static inline int pte_none(pte_t pte)
  499. {
  500. return (pte_val(pte) & _PAGE_INVALID) && !(pte_val(pte) & _PAGE_SWT);
  501. }
  502. static inline int pte_present(pte_t pte)
  503. {
  504. unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT | _PAGE_SWX;
  505. return (pte_val(pte) & mask) == _PAGE_TYPE_NONE ||
  506. (!(pte_val(pte) & _PAGE_INVALID) &&
  507. !(pte_val(pte) & _PAGE_SWT));
  508. }
  509. static inline int pte_file(pte_t pte)
  510. {
  511. unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT;
  512. return (pte_val(pte) & mask) == _PAGE_TYPE_FILE;
  513. }
  514. static inline int pte_special(pte_t pte)
  515. {
  516. return (pte_val(pte) & _PAGE_SPECIAL);
  517. }
  518. #define __HAVE_ARCH_PTE_SAME
  519. static inline int pte_same(pte_t a, pte_t b)
  520. {
  521. return pte_val(a) == pte_val(b);
  522. }
  523. static inline pgste_t pgste_get_lock(pte_t *ptep)
  524. {
  525. unsigned long new = 0;
  526. #ifdef CONFIG_PGSTE
  527. unsigned long old;
  528. preempt_disable();
  529. asm(
  530. " lg %0,%2\n"
  531. "0: lgr %1,%0\n"
  532. " nihh %0,0xff7f\n" /* clear RCP_PCL_BIT in old */
  533. " oihh %1,0x0080\n" /* set RCP_PCL_BIT in new */
  534. " csg %0,%1,%2\n"
  535. " jl 0b\n"
  536. : "=&d" (old), "=&d" (new), "=Q" (ptep[PTRS_PER_PTE])
  537. : "Q" (ptep[PTRS_PER_PTE]) : "cc");
  538. #endif
  539. return __pgste(new);
  540. }
  541. static inline void pgste_set_unlock(pte_t *ptep, pgste_t pgste)
  542. {
  543. #ifdef CONFIG_PGSTE
  544. asm(
  545. " nihh %1,0xff7f\n" /* clear RCP_PCL_BIT */
  546. " stg %1,%0\n"
  547. : "=Q" (ptep[PTRS_PER_PTE])
  548. : "d" (pgste_val(pgste)), "Q" (ptep[PTRS_PER_PTE]) : "cc");
  549. preempt_enable();
  550. #endif
  551. }
  552. static inline pgste_t pgste_update_all(pte_t *ptep, pgste_t pgste)
  553. {
  554. #ifdef CONFIG_PGSTE
  555. unsigned long address, bits;
  556. unsigned char skey;
  557. if (!pte_present(*ptep))
  558. return pgste;
  559. address = pte_val(*ptep) & PAGE_MASK;
  560. skey = page_get_storage_key(address);
  561. bits = skey & (_PAGE_CHANGED | _PAGE_REFERENCED);
  562. /* Clear page changed & referenced bit in the storage key */
  563. if (bits & _PAGE_CHANGED)
  564. page_set_storage_key(address, skey ^ bits, 0);
  565. else if (bits)
  566. page_reset_referenced(address);
  567. /* Transfer page changed & referenced bit to guest bits in pgste */
  568. pgste_val(pgste) |= bits << 48; /* RCP_GR_BIT & RCP_GC_BIT */
  569. /* Get host changed & referenced bits from pgste */
  570. bits |= (pgste_val(pgste) & (RCP_HR_BIT | RCP_HC_BIT)) >> 52;
  571. /* Transfer page changed & referenced bit to kvm user bits */
  572. pgste_val(pgste) |= bits << 45; /* KVM_UR_BIT & KVM_UC_BIT */
  573. /* Clear relevant host bits in pgste. */
  574. pgste_val(pgste) &= ~(RCP_HR_BIT | RCP_HC_BIT);
  575. pgste_val(pgste) &= ~(RCP_ACC_BITS | RCP_FP_BIT);
  576. /* Copy page access key and fetch protection bit to pgste */
  577. pgste_val(pgste) |=
  578. (unsigned long) (skey & (_PAGE_ACC_BITS | _PAGE_FP_BIT)) << 56;
  579. /* Transfer referenced bit to pte */
  580. pte_val(*ptep) |= (bits & _PAGE_REFERENCED) << 1;
  581. #endif
  582. return pgste;
  583. }
  584. static inline pgste_t pgste_update_young(pte_t *ptep, pgste_t pgste)
  585. {
  586. #ifdef CONFIG_PGSTE
  587. int young;
  588. if (!pte_present(*ptep))
  589. return pgste;
  590. /* Get referenced bit from storage key */
  591. young = page_reset_referenced(pte_val(*ptep) & PAGE_MASK);
  592. if (young)
  593. pgste_val(pgste) |= RCP_GR_BIT;
  594. /* Get host referenced bit from pgste */
  595. if (pgste_val(pgste) & RCP_HR_BIT) {
  596. pgste_val(pgste) &= ~RCP_HR_BIT;
  597. young = 1;
  598. }
  599. /* Transfer referenced bit to kvm user bits and pte */
  600. if (young) {
  601. pgste_val(pgste) |= KVM_UR_BIT;
  602. pte_val(*ptep) |= _PAGE_SWR;
  603. }
  604. #endif
  605. return pgste;
  606. }
  607. static inline void pgste_set_key(pte_t *ptep, pgste_t pgste, pte_t entry)
  608. {
  609. #ifdef CONFIG_PGSTE
  610. unsigned long address;
  611. unsigned long okey, nkey;
  612. if (!pte_present(entry))
  613. return;
  614. address = pte_val(entry) & PAGE_MASK;
  615. okey = nkey = page_get_storage_key(address);
  616. nkey &= ~(_PAGE_ACC_BITS | _PAGE_FP_BIT);
  617. /* Set page access key and fetch protection bit from pgste */
  618. nkey |= (pgste_val(pgste) & (RCP_ACC_BITS | RCP_FP_BIT)) >> 56;
  619. if (okey != nkey)
  620. page_set_storage_key(address, nkey, 0);
  621. #endif
  622. }
  623. static inline void pgste_set_pte(pte_t *ptep, pte_t entry)
  624. {
  625. if (!MACHINE_HAS_ESOP && (pte_val(entry) & _PAGE_SWW)) {
  626. /*
  627. * Without enhanced suppression-on-protection force
  628. * the dirty bit on for all writable ptes.
  629. */
  630. pte_val(entry) |= _PAGE_SWC;
  631. pte_val(entry) &= ~_PAGE_RO;
  632. }
  633. *ptep = entry;
  634. }
  635. /**
  636. * struct gmap_struct - guest address space
  637. * @mm: pointer to the parent mm_struct
  638. * @table: pointer to the page directory
  639. * @asce: address space control element for gmap page table
  640. * @crst_list: list of all crst tables used in the guest address space
  641. */
  642. struct gmap {
  643. struct list_head list;
  644. struct mm_struct *mm;
  645. unsigned long *table;
  646. unsigned long asce;
  647. struct list_head crst_list;
  648. };
  649. /**
  650. * struct gmap_rmap - reverse mapping for segment table entries
  651. * @next: pointer to the next gmap_rmap structure in the list
  652. * @entry: pointer to a segment table entry
  653. */
  654. struct gmap_rmap {
  655. struct list_head list;
  656. unsigned long *entry;
  657. };
  658. /**
  659. * struct gmap_pgtable - gmap information attached to a page table
  660. * @vmaddr: address of the 1MB segment in the process virtual memory
  661. * @mapper: list of segment table entries maping a page table
  662. */
  663. struct gmap_pgtable {
  664. unsigned long vmaddr;
  665. struct list_head mapper;
  666. };
  667. struct gmap *gmap_alloc(struct mm_struct *mm);
  668. void gmap_free(struct gmap *gmap);
  669. void gmap_enable(struct gmap *gmap);
  670. void gmap_disable(struct gmap *gmap);
  671. int gmap_map_segment(struct gmap *gmap, unsigned long from,
  672. unsigned long to, unsigned long length);
  673. int gmap_unmap_segment(struct gmap *gmap, unsigned long to, unsigned long len);
  674. unsigned long __gmap_translate(unsigned long address, struct gmap *);
  675. unsigned long gmap_translate(unsigned long address, struct gmap *);
  676. unsigned long __gmap_fault(unsigned long address, struct gmap *);
  677. unsigned long gmap_fault(unsigned long address, struct gmap *);
  678. void gmap_discard(unsigned long from, unsigned long to, struct gmap *);
  679. /*
  680. * Certain architectures need to do special things when PTEs
  681. * within a page table are directly modified. Thus, the following
  682. * hook is made available.
  683. */
  684. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  685. pte_t *ptep, pte_t entry)
  686. {
  687. pgste_t pgste;
  688. if (mm_has_pgste(mm)) {
  689. pgste = pgste_get_lock(ptep);
  690. pgste_set_key(ptep, pgste, entry);
  691. pgste_set_pte(ptep, entry);
  692. pgste_set_unlock(ptep, pgste);
  693. } else {
  694. if (!(pte_val(entry) & _PAGE_INVALID) && MACHINE_HAS_EDAT1)
  695. pte_val(entry) |= _PAGE_CO;
  696. *ptep = entry;
  697. }
  698. }
  699. /*
  700. * query functions pte_write/pte_dirty/pte_young only work if
  701. * pte_present() is true. Undefined behaviour if not..
  702. */
  703. static inline int pte_write(pte_t pte)
  704. {
  705. return (pte_val(pte) & _PAGE_SWW) != 0;
  706. }
  707. static inline int pte_dirty(pte_t pte)
  708. {
  709. return (pte_val(pte) & _PAGE_SWC) != 0;
  710. }
  711. static inline int pte_young(pte_t pte)
  712. {
  713. #ifdef CONFIG_PGSTE
  714. if (pte_val(pte) & _PAGE_SWR)
  715. return 1;
  716. #endif
  717. return 0;
  718. }
  719. /*
  720. * pgd/pmd/pte modification functions
  721. */
  722. static inline void pgd_clear(pgd_t *pgd)
  723. {
  724. #ifdef CONFIG_64BIT
  725. if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
  726. pgd_val(*pgd) = _REGION2_ENTRY_EMPTY;
  727. #endif
  728. }
  729. static inline void pud_clear(pud_t *pud)
  730. {
  731. #ifdef CONFIG_64BIT
  732. if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
  733. pud_val(*pud) = _REGION3_ENTRY_EMPTY;
  734. #endif
  735. }
  736. static inline void pmd_clear(pmd_t *pmdp)
  737. {
  738. pmd_val(*pmdp) = _SEGMENT_ENTRY_EMPTY;
  739. }
  740. static inline void pte_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
  741. {
  742. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  743. }
  744. /*
  745. * The following pte modification functions only work if
  746. * pte_present() is true. Undefined behaviour if not..
  747. */
  748. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  749. {
  750. pte_val(pte) &= _PAGE_CHG_MASK;
  751. pte_val(pte) |= pgprot_val(newprot);
  752. if ((pte_val(pte) & _PAGE_SWC) && (pte_val(pte) & _PAGE_SWW))
  753. pte_val(pte) &= ~_PAGE_RO;
  754. return pte;
  755. }
  756. static inline pte_t pte_wrprotect(pte_t pte)
  757. {
  758. pte_val(pte) &= ~_PAGE_SWW;
  759. /* Do not clobber _PAGE_TYPE_NONE pages! */
  760. if (!(pte_val(pte) & _PAGE_INVALID))
  761. pte_val(pte) |= _PAGE_RO;
  762. return pte;
  763. }
  764. static inline pte_t pte_mkwrite(pte_t pte)
  765. {
  766. pte_val(pte) |= _PAGE_SWW;
  767. if (pte_val(pte) & _PAGE_SWC)
  768. pte_val(pte) &= ~_PAGE_RO;
  769. return pte;
  770. }
  771. static inline pte_t pte_mkclean(pte_t pte)
  772. {
  773. pte_val(pte) &= ~_PAGE_SWC;
  774. /* Do not clobber _PAGE_TYPE_NONE pages! */
  775. if (!(pte_val(pte) & _PAGE_INVALID))
  776. pte_val(pte) |= _PAGE_RO;
  777. return pte;
  778. }
  779. static inline pte_t pte_mkdirty(pte_t pte)
  780. {
  781. pte_val(pte) |= _PAGE_SWC;
  782. if (pte_val(pte) & _PAGE_SWW)
  783. pte_val(pte) &= ~_PAGE_RO;
  784. return pte;
  785. }
  786. static inline pte_t pte_mkold(pte_t pte)
  787. {
  788. #ifdef CONFIG_PGSTE
  789. pte_val(pte) &= ~_PAGE_SWR;
  790. #endif
  791. return pte;
  792. }
  793. static inline pte_t pte_mkyoung(pte_t pte)
  794. {
  795. return pte;
  796. }
  797. static inline pte_t pte_mkspecial(pte_t pte)
  798. {
  799. pte_val(pte) |= _PAGE_SPECIAL;
  800. return pte;
  801. }
  802. #ifdef CONFIG_HUGETLB_PAGE
  803. static inline pte_t pte_mkhuge(pte_t pte)
  804. {
  805. /*
  806. * PROT_NONE needs to be remapped from the pte type to the ste type.
  807. * The HW invalid bit is also different for pte and ste. The pte
  808. * invalid bit happens to be the same as the ste _SEGMENT_ENTRY_LARGE
  809. * bit, so we don't have to clear it.
  810. */
  811. if (pte_val(pte) & _PAGE_INVALID) {
  812. if (pte_val(pte) & _PAGE_SWT)
  813. pte_val(pte) |= _HPAGE_TYPE_NONE;
  814. pte_val(pte) |= _SEGMENT_ENTRY_INV;
  815. }
  816. /*
  817. * Clear SW pte bits, there are no SW bits in a segment table entry.
  818. */
  819. pte_val(pte) &= ~(_PAGE_SWT | _PAGE_SWX | _PAGE_SWC |
  820. _PAGE_SWR | _PAGE_SWW);
  821. /*
  822. * Also set the change-override bit because we don't need dirty bit
  823. * tracking for hugetlbfs pages.
  824. */
  825. pte_val(pte) |= (_SEGMENT_ENTRY_LARGE | _SEGMENT_ENTRY_CO);
  826. return pte;
  827. }
  828. #endif
  829. /*
  830. * Get (and clear) the user dirty bit for a pte.
  831. */
  832. static inline int ptep_test_and_clear_user_dirty(struct mm_struct *mm,
  833. pte_t *ptep)
  834. {
  835. pgste_t pgste;
  836. int dirty = 0;
  837. if (mm_has_pgste(mm)) {
  838. pgste = pgste_get_lock(ptep);
  839. pgste = pgste_update_all(ptep, pgste);
  840. dirty = !!(pgste_val(pgste) & KVM_UC_BIT);
  841. pgste_val(pgste) &= ~KVM_UC_BIT;
  842. pgste_set_unlock(ptep, pgste);
  843. return dirty;
  844. }
  845. return dirty;
  846. }
  847. /*
  848. * Get (and clear) the user referenced bit for a pte.
  849. */
  850. static inline int ptep_test_and_clear_user_young(struct mm_struct *mm,
  851. pte_t *ptep)
  852. {
  853. pgste_t pgste;
  854. int young = 0;
  855. if (mm_has_pgste(mm)) {
  856. pgste = pgste_get_lock(ptep);
  857. pgste = pgste_update_young(ptep, pgste);
  858. young = !!(pgste_val(pgste) & KVM_UR_BIT);
  859. pgste_val(pgste) &= ~KVM_UR_BIT;
  860. pgste_set_unlock(ptep, pgste);
  861. }
  862. return young;
  863. }
  864. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  865. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  866. unsigned long addr, pte_t *ptep)
  867. {
  868. pgste_t pgste;
  869. pte_t pte;
  870. if (mm_has_pgste(vma->vm_mm)) {
  871. pgste = pgste_get_lock(ptep);
  872. pgste = pgste_update_young(ptep, pgste);
  873. pte = *ptep;
  874. *ptep = pte_mkold(pte);
  875. pgste_set_unlock(ptep, pgste);
  876. return pte_young(pte);
  877. }
  878. return 0;
  879. }
  880. #define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
  881. static inline int ptep_clear_flush_young(struct vm_area_struct *vma,
  882. unsigned long address, pte_t *ptep)
  883. {
  884. /* No need to flush TLB
  885. * On s390 reference bits are in storage key and never in TLB
  886. * With virtualization we handle the reference bit, without we
  887. * we can simply return */
  888. return ptep_test_and_clear_young(vma, address, ptep);
  889. }
  890. static inline void __ptep_ipte(unsigned long address, pte_t *ptep)
  891. {
  892. if (!(pte_val(*ptep) & _PAGE_INVALID)) {
  893. #ifndef CONFIG_64BIT
  894. /* pto must point to the start of the segment table */
  895. pte_t *pto = (pte_t *) (((unsigned long) ptep) & 0x7ffffc00);
  896. #else
  897. /* ipte in zarch mode can do the math */
  898. pte_t *pto = ptep;
  899. #endif
  900. asm volatile(
  901. " ipte %2,%3"
  902. : "=m" (*ptep) : "m" (*ptep),
  903. "a" (pto), "a" (address));
  904. }
  905. }
  906. /*
  907. * This is hard to understand. ptep_get_and_clear and ptep_clear_flush
  908. * both clear the TLB for the unmapped pte. The reason is that
  909. * ptep_get_and_clear is used in common code (e.g. change_pte_range)
  910. * to modify an active pte. The sequence is
  911. * 1) ptep_get_and_clear
  912. * 2) set_pte_at
  913. * 3) flush_tlb_range
  914. * On s390 the tlb needs to get flushed with the modification of the pte
  915. * if the pte is active. The only way how this can be implemented is to
  916. * have ptep_get_and_clear do the tlb flush. In exchange flush_tlb_range
  917. * is a nop.
  918. */
  919. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  920. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  921. unsigned long address, pte_t *ptep)
  922. {
  923. pgste_t pgste;
  924. pte_t pte;
  925. mm->context.flush_mm = 1;
  926. if (mm_has_pgste(mm))
  927. pgste = pgste_get_lock(ptep);
  928. pte = *ptep;
  929. if (!mm_exclusive(mm))
  930. __ptep_ipte(address, ptep);
  931. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  932. if (mm_has_pgste(mm)) {
  933. pgste = pgste_update_all(&pte, pgste);
  934. pgste_set_unlock(ptep, pgste);
  935. }
  936. return pte;
  937. }
  938. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  939. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm,
  940. unsigned long address,
  941. pte_t *ptep)
  942. {
  943. pte_t pte;
  944. mm->context.flush_mm = 1;
  945. if (mm_has_pgste(mm))
  946. pgste_get_lock(ptep);
  947. pte = *ptep;
  948. if (!mm_exclusive(mm))
  949. __ptep_ipte(address, ptep);
  950. return pte;
  951. }
  952. static inline void ptep_modify_prot_commit(struct mm_struct *mm,
  953. unsigned long address,
  954. pte_t *ptep, pte_t pte)
  955. {
  956. if (mm_has_pgste(mm)) {
  957. pgste_set_pte(ptep, pte);
  958. pgste_set_unlock(ptep, *(pgste_t *)(ptep + PTRS_PER_PTE));
  959. } else
  960. *ptep = pte;
  961. }
  962. #define __HAVE_ARCH_PTEP_CLEAR_FLUSH
  963. static inline pte_t ptep_clear_flush(struct vm_area_struct *vma,
  964. unsigned long address, pte_t *ptep)
  965. {
  966. pgste_t pgste;
  967. pte_t pte;
  968. if (mm_has_pgste(vma->vm_mm))
  969. pgste = pgste_get_lock(ptep);
  970. pte = *ptep;
  971. __ptep_ipte(address, ptep);
  972. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  973. if (mm_has_pgste(vma->vm_mm)) {
  974. pgste = pgste_update_all(&pte, pgste);
  975. pgste_set_unlock(ptep, pgste);
  976. }
  977. return pte;
  978. }
  979. /*
  980. * The batched pte unmap code uses ptep_get_and_clear_full to clear the
  981. * ptes. Here an optimization is possible. tlb_gather_mmu flushes all
  982. * tlbs of an mm if it can guarantee that the ptes of the mm_struct
  983. * cannot be accessed while the batched unmap is running. In this case
  984. * full==1 and a simple pte_clear is enough. See tlb.h.
  985. */
  986. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
  987. static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm,
  988. unsigned long address,
  989. pte_t *ptep, int full)
  990. {
  991. pgste_t pgste;
  992. pte_t pte;
  993. if (mm_has_pgste(mm))
  994. pgste = pgste_get_lock(ptep);
  995. pte = *ptep;
  996. if (!full)
  997. __ptep_ipte(address, ptep);
  998. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  999. if (mm_has_pgste(mm)) {
  1000. pgste = pgste_update_all(&pte, pgste);
  1001. pgste_set_unlock(ptep, pgste);
  1002. }
  1003. return pte;
  1004. }
  1005. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  1006. static inline pte_t ptep_set_wrprotect(struct mm_struct *mm,
  1007. unsigned long address, pte_t *ptep)
  1008. {
  1009. pgste_t pgste;
  1010. pte_t pte = *ptep;
  1011. if (pte_write(pte)) {
  1012. mm->context.flush_mm = 1;
  1013. if (mm_has_pgste(mm))
  1014. pgste = pgste_get_lock(ptep);
  1015. if (!mm_exclusive(mm))
  1016. __ptep_ipte(address, ptep);
  1017. pte = pte_wrprotect(pte);
  1018. if (mm_has_pgste(mm)) {
  1019. pgste_set_pte(ptep, pte);
  1020. pgste_set_unlock(ptep, pgste);
  1021. } else
  1022. *ptep = pte;
  1023. }
  1024. return pte;
  1025. }
  1026. #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
  1027. static inline int ptep_set_access_flags(struct vm_area_struct *vma,
  1028. unsigned long address, pte_t *ptep,
  1029. pte_t entry, int dirty)
  1030. {
  1031. pgste_t pgste;
  1032. if (pte_same(*ptep, entry))
  1033. return 0;
  1034. if (mm_has_pgste(vma->vm_mm))
  1035. pgste = pgste_get_lock(ptep);
  1036. __ptep_ipte(address, ptep);
  1037. if (mm_has_pgste(vma->vm_mm)) {
  1038. pgste_set_pte(ptep, entry);
  1039. pgste_set_unlock(ptep, pgste);
  1040. } else
  1041. *ptep = entry;
  1042. return 1;
  1043. }
  1044. /*
  1045. * Conversion functions: convert a page and protection to a page entry,
  1046. * and a page entry and page directory to the page they refer to.
  1047. */
  1048. static inline pte_t mk_pte_phys(unsigned long physpage, pgprot_t pgprot)
  1049. {
  1050. pte_t __pte;
  1051. pte_val(__pte) = physpage + pgprot_val(pgprot);
  1052. return __pte;
  1053. }
  1054. static inline pte_t mk_pte(struct page *page, pgprot_t pgprot)
  1055. {
  1056. unsigned long physpage = page_to_phys(page);
  1057. pte_t __pte = mk_pte_phys(physpage, pgprot);
  1058. if ((pte_val(__pte) & _PAGE_SWW) && PageDirty(page)) {
  1059. pte_val(__pte) |= _PAGE_SWC;
  1060. pte_val(__pte) &= ~_PAGE_RO;
  1061. }
  1062. return __pte;
  1063. }
  1064. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
  1065. #define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  1066. #define pmd_index(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
  1067. #define pte_index(address) (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE-1))
  1068. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  1069. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  1070. #ifndef CONFIG_64BIT
  1071. #define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
  1072. #define pud_deref(pmd) ({ BUG(); 0UL; })
  1073. #define pgd_deref(pmd) ({ BUG(); 0UL; })
  1074. #define pud_offset(pgd, address) ((pud_t *) pgd)
  1075. #define pmd_offset(pud, address) ((pmd_t *) pud + pmd_index(address))
  1076. #else /* CONFIG_64BIT */
  1077. #define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
  1078. #define pud_deref(pud) (pud_val(pud) & _REGION_ENTRY_ORIGIN)
  1079. #define pgd_deref(pgd) (pgd_val(pgd) & _REGION_ENTRY_ORIGIN)
  1080. static inline pud_t *pud_offset(pgd_t *pgd, unsigned long address)
  1081. {
  1082. pud_t *pud = (pud_t *) pgd;
  1083. if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
  1084. pud = (pud_t *) pgd_deref(*pgd);
  1085. return pud + pud_index(address);
  1086. }
  1087. static inline pmd_t *pmd_offset(pud_t *pud, unsigned long address)
  1088. {
  1089. pmd_t *pmd = (pmd_t *) pud;
  1090. if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
  1091. pmd = (pmd_t *) pud_deref(*pud);
  1092. return pmd + pmd_index(address);
  1093. }
  1094. #endif /* CONFIG_64BIT */
  1095. #define pfn_pte(pfn,pgprot) mk_pte_phys(__pa((pfn) << PAGE_SHIFT),(pgprot))
  1096. #define pte_pfn(x) (pte_val(x) >> PAGE_SHIFT)
  1097. #define pte_page(x) pfn_to_page(pte_pfn(x))
  1098. #define pmd_page(pmd) pfn_to_page(pmd_val(pmd) >> PAGE_SHIFT)
  1099. /* Find an entry in the lowest level page table.. */
  1100. #define pte_offset(pmd, addr) ((pte_t *) pmd_deref(*(pmd)) + pte_index(addr))
  1101. #define pte_offset_kernel(pmd, address) pte_offset(pmd,address)
  1102. #define pte_offset_map(pmd, address) pte_offset_kernel(pmd, address)
  1103. #define pte_unmap(pte) do { } while (0)
  1104. static inline void __pmd_idte(unsigned long address, pmd_t *pmdp)
  1105. {
  1106. unsigned long sto = (unsigned long) pmdp -
  1107. pmd_index(address) * sizeof(pmd_t);
  1108. if (!(pmd_val(*pmdp) & _SEGMENT_ENTRY_INV)) {
  1109. asm volatile(
  1110. " .insn rrf,0xb98e0000,%2,%3,0,0"
  1111. : "=m" (*pmdp)
  1112. : "m" (*pmdp), "a" (sto),
  1113. "a" ((address & HPAGE_MASK))
  1114. : "cc"
  1115. );
  1116. }
  1117. }
  1118. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  1119. #define SEGMENT_NONE __pgprot(_HPAGE_TYPE_NONE)
  1120. #define SEGMENT_RO __pgprot(_HPAGE_TYPE_RO)
  1121. #define SEGMENT_RW __pgprot(_HPAGE_TYPE_RW)
  1122. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  1123. extern void pgtable_trans_huge_deposit(struct mm_struct *mm, pgtable_t pgtable);
  1124. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  1125. extern pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm);
  1126. static inline int pmd_trans_splitting(pmd_t pmd)
  1127. {
  1128. return pmd_val(pmd) & _SEGMENT_ENTRY_SPLIT;
  1129. }
  1130. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  1131. pmd_t *pmdp, pmd_t entry)
  1132. {
  1133. if (!(pmd_val(entry) & _SEGMENT_ENTRY_INV) && MACHINE_HAS_EDAT1)
  1134. pmd_val(entry) |= _SEGMENT_ENTRY_CO;
  1135. *pmdp = entry;
  1136. }
  1137. static inline unsigned long massage_pgprot_pmd(pgprot_t pgprot)
  1138. {
  1139. /*
  1140. * pgprot is PAGE_NONE, PAGE_RO, or PAGE_RW (see __Pxxx / __Sxxx)
  1141. * Convert to segment table entry format.
  1142. */
  1143. if (pgprot_val(pgprot) == pgprot_val(PAGE_NONE))
  1144. return pgprot_val(SEGMENT_NONE);
  1145. if (pgprot_val(pgprot) == pgprot_val(PAGE_RO))
  1146. return pgprot_val(SEGMENT_RO);
  1147. return pgprot_val(SEGMENT_RW);
  1148. }
  1149. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  1150. {
  1151. pmd_val(pmd) &= _SEGMENT_CHG_MASK;
  1152. pmd_val(pmd) |= massage_pgprot_pmd(newprot);
  1153. return pmd;
  1154. }
  1155. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  1156. {
  1157. pmd_val(pmd) |= _SEGMENT_ENTRY_LARGE;
  1158. return pmd;
  1159. }
  1160. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  1161. {
  1162. /* Do not clobber _HPAGE_TYPE_NONE pages! */
  1163. if (!(pmd_val(pmd) & _SEGMENT_ENTRY_INV))
  1164. pmd_val(pmd) &= ~_SEGMENT_ENTRY_RO;
  1165. return pmd;
  1166. }
  1167. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  1168. {
  1169. pmd_val(pmd) |= _SEGMENT_ENTRY_RO;
  1170. return pmd;
  1171. }
  1172. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  1173. {
  1174. /* No dirty bit in the segment table entry. */
  1175. return pmd;
  1176. }
  1177. static inline pmd_t pmd_mkold(pmd_t pmd)
  1178. {
  1179. /* No referenced bit in the segment table entry. */
  1180. return pmd;
  1181. }
  1182. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  1183. {
  1184. /* No referenced bit in the segment table entry. */
  1185. return pmd;
  1186. }
  1187. #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
  1188. static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
  1189. unsigned long address, pmd_t *pmdp)
  1190. {
  1191. unsigned long pmd_addr = pmd_val(*pmdp) & HPAGE_MASK;
  1192. long tmp, rc;
  1193. int counter;
  1194. rc = 0;
  1195. if (MACHINE_HAS_RRBM) {
  1196. counter = PTRS_PER_PTE >> 6;
  1197. asm volatile(
  1198. "0: .insn rre,0xb9ae0000,%0,%3\n" /* rrbm */
  1199. " ogr %1,%0\n"
  1200. " la %3,0(%4,%3)\n"
  1201. " brct %2,0b\n"
  1202. : "=&d" (tmp), "+&d" (rc), "+d" (counter),
  1203. "+a" (pmd_addr)
  1204. : "a" (64 * 4096UL) : "cc");
  1205. rc = !!rc;
  1206. } else {
  1207. counter = PTRS_PER_PTE;
  1208. asm volatile(
  1209. "0: rrbe 0,%2\n"
  1210. " la %2,0(%3,%2)\n"
  1211. " brc 12,1f\n"
  1212. " lhi %0,1\n"
  1213. "1: brct %1,0b\n"
  1214. : "+d" (rc), "+d" (counter), "+a" (pmd_addr)
  1215. : "a" (4096UL) : "cc");
  1216. }
  1217. return rc;
  1218. }
  1219. #define __HAVE_ARCH_PMDP_GET_AND_CLEAR
  1220. static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
  1221. unsigned long address, pmd_t *pmdp)
  1222. {
  1223. pmd_t pmd = *pmdp;
  1224. __pmd_idte(address, pmdp);
  1225. pmd_clear(pmdp);
  1226. return pmd;
  1227. }
  1228. #define __HAVE_ARCH_PMDP_CLEAR_FLUSH
  1229. static inline pmd_t pmdp_clear_flush(struct vm_area_struct *vma,
  1230. unsigned long address, pmd_t *pmdp)
  1231. {
  1232. return pmdp_get_and_clear(vma->vm_mm, address, pmdp);
  1233. }
  1234. #define __HAVE_ARCH_PMDP_INVALIDATE
  1235. static inline void pmdp_invalidate(struct vm_area_struct *vma,
  1236. unsigned long address, pmd_t *pmdp)
  1237. {
  1238. __pmd_idte(address, pmdp);
  1239. }
  1240. #define __HAVE_ARCH_PMDP_SET_WRPROTECT
  1241. static inline void pmdp_set_wrprotect(struct mm_struct *mm,
  1242. unsigned long address, pmd_t *pmdp)
  1243. {
  1244. pmd_t pmd = *pmdp;
  1245. if (pmd_write(pmd)) {
  1246. __pmd_idte(address, pmdp);
  1247. set_pmd_at(mm, address, pmdp, pmd_wrprotect(pmd));
  1248. }
  1249. }
  1250. static inline pmd_t mk_pmd_phys(unsigned long physpage, pgprot_t pgprot)
  1251. {
  1252. pmd_t __pmd;
  1253. pmd_val(__pmd) = physpage + massage_pgprot_pmd(pgprot);
  1254. return __pmd;
  1255. }
  1256. #define pfn_pmd(pfn, pgprot) mk_pmd_phys(__pa((pfn) << PAGE_SHIFT), (pgprot))
  1257. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  1258. static inline int pmd_trans_huge(pmd_t pmd)
  1259. {
  1260. return pmd_val(pmd) & _SEGMENT_ENTRY_LARGE;
  1261. }
  1262. static inline int has_transparent_hugepage(void)
  1263. {
  1264. return MACHINE_HAS_HPAGE ? 1 : 0;
  1265. }
  1266. static inline unsigned long pmd_pfn(pmd_t pmd)
  1267. {
  1268. return pmd_val(pmd) >> PAGE_SHIFT;
  1269. }
  1270. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  1271. /*
  1272. * 31 bit swap entry format:
  1273. * A page-table entry has some bits we have to treat in a special way.
  1274. * Bits 0, 20 and bit 23 have to be zero, otherwise an specification
  1275. * exception will occur instead of a page translation exception. The
  1276. * specifiation exception has the bad habit not to store necessary
  1277. * information in the lowcore.
  1278. * Bit 21 and bit 22 are the page invalid bit and the page protection
  1279. * bit. We set both to indicate a swapped page.
  1280. * Bit 30 and 31 are used to distinguish the different page types. For
  1281. * a swapped page these bits need to be zero.
  1282. * This leaves the bits 1-19 and bits 24-29 to store type and offset.
  1283. * We use the 5 bits from 25-29 for the type and the 20 bits from 1-19
  1284. * plus 24 for the offset.
  1285. * 0| offset |0110|o|type |00|
  1286. * 0 0000000001111111111 2222 2 22222 33
  1287. * 0 1234567890123456789 0123 4 56789 01
  1288. *
  1289. * 64 bit swap entry format:
  1290. * A page-table entry has some bits we have to treat in a special way.
  1291. * Bits 52 and bit 55 have to be zero, otherwise an specification
  1292. * exception will occur instead of a page translation exception. The
  1293. * specifiation exception has the bad habit not to store necessary
  1294. * information in the lowcore.
  1295. * Bit 53 and bit 54 are the page invalid bit and the page protection
  1296. * bit. We set both to indicate a swapped page.
  1297. * Bit 62 and 63 are used to distinguish the different page types. For
  1298. * a swapped page these bits need to be zero.
  1299. * This leaves the bits 0-51 and bits 56-61 to store type and offset.
  1300. * We use the 5 bits from 57-61 for the type and the 53 bits from 0-51
  1301. * plus 56 for the offset.
  1302. * | offset |0110|o|type |00|
  1303. * 0000000000111111111122222222223333333333444444444455 5555 5 55566 66
  1304. * 0123456789012345678901234567890123456789012345678901 2345 6 78901 23
  1305. */
  1306. #ifndef CONFIG_64BIT
  1307. #define __SWP_OFFSET_MASK (~0UL >> 12)
  1308. #else
  1309. #define __SWP_OFFSET_MASK (~0UL >> 11)
  1310. #endif
  1311. static inline pte_t mk_swap_pte(unsigned long type, unsigned long offset)
  1312. {
  1313. pte_t pte;
  1314. offset &= __SWP_OFFSET_MASK;
  1315. pte_val(pte) = _PAGE_TYPE_SWAP | ((type & 0x1f) << 2) |
  1316. ((offset & 1UL) << 7) | ((offset & ~1UL) << 11);
  1317. return pte;
  1318. }
  1319. #define __swp_type(entry) (((entry).val >> 2) & 0x1f)
  1320. #define __swp_offset(entry) (((entry).val >> 11) | (((entry).val >> 7) & 1))
  1321. #define __swp_entry(type,offset) ((swp_entry_t) { pte_val(mk_swap_pte((type),(offset))) })
  1322. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  1323. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  1324. #ifndef CONFIG_64BIT
  1325. # define PTE_FILE_MAX_BITS 26
  1326. #else /* CONFIG_64BIT */
  1327. # define PTE_FILE_MAX_BITS 59
  1328. #endif /* CONFIG_64BIT */
  1329. #define pte_to_pgoff(__pte) \
  1330. ((((__pte).pte >> 12) << 7) + (((__pte).pte >> 1) & 0x7f))
  1331. #define pgoff_to_pte(__off) \
  1332. ((pte_t) { ((((__off) & 0x7f) << 1) + (((__off) >> 7) << 12)) \
  1333. | _PAGE_TYPE_FILE })
  1334. #endif /* !__ASSEMBLY__ */
  1335. #define kern_addr_valid(addr) (1)
  1336. extern int vmem_add_mapping(unsigned long start, unsigned long size);
  1337. extern int vmem_remove_mapping(unsigned long start, unsigned long size);
  1338. extern int s390_enable_sie(void);
  1339. /*
  1340. * No page table caches to initialise
  1341. */
  1342. #define pgtable_cache_init() do { } while (0)
  1343. #include <asm-generic/pgtable.h>
  1344. #endif /* _S390_PAGE_H */