wm8990.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <sound/core.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/initval.h>
  26. #include <sound/tlv.h>
  27. #include <asm/div64.h>
  28. #include "wm8990.h"
  29. #define WM8990_VERSION "0.2"
  30. /* codec private data */
  31. struct wm8990_priv {
  32. unsigned int sysclk;
  33. unsigned int pcmclk;
  34. };
  35. /*
  36. * wm8990 register cache. Note that register 0 is not included in the
  37. * cache.
  38. */
  39. static const u16 wm8990_reg[] = {
  40. 0x8990, /* R0 - Reset */
  41. 0x0000, /* R1 - Power Management (1) */
  42. 0x6000, /* R2 - Power Management (2) */
  43. 0x0000, /* R3 - Power Management (3) */
  44. 0x4050, /* R4 - Audio Interface (1) */
  45. 0x4000, /* R5 - Audio Interface (2) */
  46. 0x01C8, /* R6 - Clocking (1) */
  47. 0x0000, /* R7 - Clocking (2) */
  48. 0x0040, /* R8 - Audio Interface (3) */
  49. 0x0040, /* R9 - Audio Interface (4) */
  50. 0x0004, /* R10 - DAC CTRL */
  51. 0x00C0, /* R11 - Left DAC Digital Volume */
  52. 0x00C0, /* R12 - Right DAC Digital Volume */
  53. 0x0000, /* R13 - Digital Side Tone */
  54. 0x0100, /* R14 - ADC CTRL */
  55. 0x00C0, /* R15 - Left ADC Digital Volume */
  56. 0x00C0, /* R16 - Right ADC Digital Volume */
  57. 0x0000, /* R17 */
  58. 0x0000, /* R18 - GPIO CTRL 1 */
  59. 0x1000, /* R19 - GPIO1 & GPIO2 */
  60. 0x1010, /* R20 - GPIO3 & GPIO4 */
  61. 0x1010, /* R21 - GPIO5 & GPIO6 */
  62. 0x8000, /* R22 - GPIOCTRL 2 */
  63. 0x0800, /* R23 - GPIO_POL */
  64. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  65. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  66. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  67. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  68. 0x0000, /* R28 - Left Output Volume */
  69. 0x0000, /* R29 - Right Output Volume */
  70. 0x0066, /* R30 - Line Outputs Volume */
  71. 0x0022, /* R31 - Out3/4 Volume */
  72. 0x0079, /* R32 - Left OPGA Volume */
  73. 0x0079, /* R33 - Right OPGA Volume */
  74. 0x0003, /* R34 - Speaker Volume */
  75. 0x0003, /* R35 - ClassD1 */
  76. 0x0000, /* R36 */
  77. 0x0100, /* R37 - ClassD3 */
  78. 0x0079, /* R38 - ClassD4 */
  79. 0x0000, /* R39 - Input Mixer1 */
  80. 0x0000, /* R40 - Input Mixer2 */
  81. 0x0000, /* R41 - Input Mixer3 */
  82. 0x0000, /* R42 - Input Mixer4 */
  83. 0x0000, /* R43 - Input Mixer5 */
  84. 0x0000, /* R44 - Input Mixer6 */
  85. 0x0000, /* R45 - Output Mixer1 */
  86. 0x0000, /* R46 - Output Mixer2 */
  87. 0x0000, /* R47 - Output Mixer3 */
  88. 0x0000, /* R48 - Output Mixer4 */
  89. 0x0000, /* R49 - Output Mixer5 */
  90. 0x0000, /* R50 - Output Mixer6 */
  91. 0x0180, /* R51 - Out3/4 Mixer */
  92. 0x0000, /* R52 - Line Mixer1 */
  93. 0x0000, /* R53 - Line Mixer2 */
  94. 0x0000, /* R54 - Speaker Mixer */
  95. 0x0000, /* R55 - Additional Control */
  96. 0x0000, /* R56 - AntiPOP1 */
  97. 0x0000, /* R57 - AntiPOP2 */
  98. 0x0000, /* R58 - MICBIAS */
  99. 0x0000, /* R59 */
  100. 0x0008, /* R60 - PLL1 */
  101. 0x0031, /* R61 - PLL2 */
  102. 0x0026, /* R62 - PLL3 */
  103. 0x0000, /* R63 - Driver internal */
  104. };
  105. /*
  106. * read wm8990 register cache
  107. */
  108. static inline unsigned int wm8990_read_reg_cache(struct snd_soc_codec *codec,
  109. unsigned int reg)
  110. {
  111. u16 *cache = codec->reg_cache;
  112. BUG_ON(reg > (ARRAY_SIZE(wm8990_reg)) - 1);
  113. return cache[reg];
  114. }
  115. /*
  116. * write wm8990 register cache
  117. */
  118. static inline void wm8990_write_reg_cache(struct snd_soc_codec *codec,
  119. unsigned int reg, unsigned int value)
  120. {
  121. u16 *cache = codec->reg_cache;
  122. /* Reset register and reserved registers are uncached */
  123. if (reg == 0 || reg > ARRAY_SIZE(wm8990_reg) - 1)
  124. return;
  125. cache[reg] = value;
  126. }
  127. /*
  128. * write to the wm8990 register space
  129. */
  130. static int wm8990_write(struct snd_soc_codec *codec, unsigned int reg,
  131. unsigned int value)
  132. {
  133. u8 data[3];
  134. data[0] = reg & 0xFF;
  135. data[1] = (value >> 8) & 0xFF;
  136. data[2] = value & 0xFF;
  137. wm8990_write_reg_cache(codec, reg, value);
  138. if (codec->hw_write(codec->control_data, data, 3) == 2)
  139. return 0;
  140. else
  141. return -EIO;
  142. }
  143. #define wm8990_reset(c) wm8990_write(c, WM8990_RESET, 0)
  144. static const DECLARE_TLV_DB_LINEAR(rec_mix_tlv, -1500, 600);
  145. static const DECLARE_TLV_DB_LINEAR(in_pga_tlv, -1650, 3000);
  146. static const DECLARE_TLV_DB_LINEAR(out_mix_tlv, 0, -2100);
  147. static const DECLARE_TLV_DB_LINEAR(out_pga_tlv, -7300, 600);
  148. static const DECLARE_TLV_DB_LINEAR(out_omix_tlv, -600, 0);
  149. static const DECLARE_TLV_DB_LINEAR(out_dac_tlv, -7163, 0);
  150. static const DECLARE_TLV_DB_LINEAR(in_adc_tlv, -7163, 1763);
  151. static const DECLARE_TLV_DB_LINEAR(out_sidetone_tlv, -3600, 0);
  152. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  153. struct snd_ctl_elem_value *ucontrol)
  154. {
  155. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  156. int reg = kcontrol->private_value & 0xff;
  157. int ret;
  158. u16 val;
  159. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  160. if (ret < 0)
  161. return ret;
  162. /* now hit the volume update bits (always bit 8) */
  163. val = wm8990_read_reg_cache(codec, reg);
  164. return wm8990_write(codec, reg, val | 0x0100);
  165. }
  166. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  167. tlv_array) {\
  168. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  169. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  170. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  171. .tlv.p = (tlv_array), \
  172. .info = snd_soc_info_volsw, \
  173. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  174. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  175. static const char *wm8990_digital_sidetone[] =
  176. {"None", "Left ADC", "Right ADC", "Reserved"};
  177. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  178. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  179. WM8990_ADC_TO_DACL_SHIFT,
  180. WM8990_ADC_TO_DACL_MASK,
  181. wm8990_digital_sidetone);
  182. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  183. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  184. WM8990_ADC_TO_DACR_SHIFT,
  185. WM8990_ADC_TO_DACR_MASK,
  186. wm8990_digital_sidetone);
  187. static const char *wm8990_adcmode[] =
  188. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  189. static const struct soc_enum wm8990_right_adcmode_enum =
  190. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  191. WM8990_ADC_HPF_CUT_SHIFT,
  192. WM8990_ADC_HPF_CUT_MASK,
  193. wm8990_adcmode);
  194. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  195. /* INMIXL */
  196. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  197. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  198. /* INMIXR */
  199. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  200. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  201. /* LOMIX */
  202. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  203. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  204. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  205. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  206. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  207. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  208. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  209. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  210. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  211. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  212. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  213. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  214. /* ROMIX */
  215. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  216. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  217. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  218. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  219. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  220. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  221. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  222. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  223. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  224. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  225. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  226. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  227. /* LOUT */
  228. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  229. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  230. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  231. /* ROUT */
  232. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  233. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  234. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  235. /* LOPGA */
  236. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  237. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  238. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  239. WM8990_LOPGAZC_BIT, 1, 0),
  240. /* ROPGA */
  241. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  242. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  243. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  244. WM8990_ROPGAZC_BIT, 1, 0),
  245. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  246. WM8990_LONMUTE_BIT, 1, 0),
  247. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  248. WM8990_LOPMUTE_BIT, 1, 0),
  249. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  250. WM8990_LOATTN_BIT, 1, 0),
  251. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  252. WM8990_RONMUTE_BIT, 1, 0),
  253. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  254. WM8990_ROPMUTE_BIT, 1, 0),
  255. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  256. WM8990_ROATTN_BIT, 1, 0),
  257. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  258. WM8990_OUT3MUTE_BIT, 1, 0),
  259. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  260. WM8990_OUT3ATTN_BIT, 1, 0),
  261. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  262. WM8990_OUT4MUTE_BIT, 1, 0),
  263. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  264. WM8990_OUT4ATTN_BIT, 1, 0),
  265. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  266. WM8990_CDMODE_BIT, 1, 0),
  267. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  268. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  269. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  270. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  271. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  272. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  273. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  274. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  275. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  276. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  277. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  278. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  279. WM8990_DACL_VOL_SHIFT,
  280. WM8990_DACL_VOL_MASK,
  281. 0,
  282. out_dac_tlv),
  283. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  284. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  285. WM8990_DACR_VOL_SHIFT,
  286. WM8990_DACR_VOL_MASK,
  287. 0,
  288. out_dac_tlv),
  289. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  290. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  291. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  292. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  293. out_sidetone_tlv),
  294. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  295. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  296. out_sidetone_tlv),
  297. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  298. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  299. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  300. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  301. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  302. WM8990_ADCL_VOL_SHIFT,
  303. WM8990_ADCL_VOL_MASK,
  304. 0,
  305. in_adc_tlv),
  306. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  307. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  308. WM8990_ADCR_VOL_SHIFT,
  309. WM8990_ADCR_VOL_MASK,
  310. 0,
  311. in_adc_tlv),
  312. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  313. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  314. WM8990_LIN12VOL_SHIFT,
  315. WM8990_LIN12VOL_MASK,
  316. 0,
  317. in_pga_tlv),
  318. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  319. WM8990_LI12ZC_BIT, 1, 0),
  320. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  321. WM8990_LI12MUTE_BIT, 1, 0),
  322. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  323. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  324. WM8990_LIN34VOL_SHIFT,
  325. WM8990_LIN34VOL_MASK,
  326. 0,
  327. in_pga_tlv),
  328. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  329. WM8990_LI34ZC_BIT, 1, 0),
  330. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  331. WM8990_LI34MUTE_BIT, 1, 0),
  332. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  333. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  334. WM8990_RIN12VOL_SHIFT,
  335. WM8990_RIN12VOL_MASK,
  336. 0,
  337. in_pga_tlv),
  338. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  339. WM8990_RI12ZC_BIT, 1, 0),
  340. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  341. WM8990_RI12MUTE_BIT, 1, 0),
  342. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  343. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  344. WM8990_RIN34VOL_SHIFT,
  345. WM8990_RIN34VOL_MASK,
  346. 0,
  347. in_pga_tlv),
  348. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  349. WM8990_RI34ZC_BIT, 1, 0),
  350. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  351. WM8990_RI34MUTE_BIT, 1, 0),
  352. };
  353. /* add non dapm controls */
  354. static int wm8990_add_controls(struct snd_soc_codec *codec)
  355. {
  356. int err, i;
  357. for (i = 0; i < ARRAY_SIZE(wm8990_snd_controls); i++) {
  358. err = snd_ctl_add(codec->card,
  359. snd_soc_cnew(&wm8990_snd_controls[i], codec,
  360. NULL));
  361. if (err < 0)
  362. return err;
  363. }
  364. return 0;
  365. }
  366. /*
  367. * _DAPM_ Controls
  368. */
  369. static int inmixer_event(struct snd_soc_dapm_widget *w,
  370. struct snd_kcontrol *kcontrol, int event)
  371. {
  372. u16 reg, fakepower;
  373. reg = wm8990_read_reg_cache(w->codec, WM8990_POWER_MANAGEMENT_2);
  374. fakepower = wm8990_read_reg_cache(w->codec, WM8990_INTDRIVBITS);
  375. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  376. (1 << WM8990_AINLMUX_PWR_BIT))) {
  377. reg |= WM8990_AINL_ENA;
  378. } else {
  379. reg &= ~WM8990_AINL_ENA;
  380. }
  381. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  382. (1 << WM8990_AINRMUX_PWR_BIT))) {
  383. reg |= WM8990_AINR_ENA;
  384. } else {
  385. reg &= ~WM8990_AINL_ENA;
  386. }
  387. wm8990_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  388. return 0;
  389. }
  390. static int outmixer_event(struct snd_soc_dapm_widget *w,
  391. struct snd_kcontrol *kcontrol, int event)
  392. {
  393. u32 reg_shift = kcontrol->private_value & 0xfff;
  394. int ret = 0;
  395. u16 reg;
  396. switch (reg_shift) {
  397. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  398. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER1);
  399. if (reg & WM8990_LDLO) {
  400. printk(KERN_WARNING
  401. "Cannot set as Output Mixer 1 LDLO Set\n");
  402. ret = -1;
  403. }
  404. break;
  405. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  406. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER2);
  407. if (reg & WM8990_RDRO) {
  408. printk(KERN_WARNING
  409. "Cannot set as Output Mixer 2 RDRO Set\n");
  410. ret = -1;
  411. }
  412. break;
  413. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  414. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  415. if (reg & WM8990_LDSPK) {
  416. printk(KERN_WARNING
  417. "Cannot set as Speaker Mixer LDSPK Set\n");
  418. ret = -1;
  419. }
  420. break;
  421. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  422. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  423. if (reg & WM8990_RDSPK) {
  424. printk(KERN_WARNING
  425. "Cannot set as Speaker Mixer RDSPK Set\n");
  426. ret = -1;
  427. }
  428. break;
  429. }
  430. return ret;
  431. }
  432. /* INMIX dB values */
  433. static const unsigned int in_mix_tlv[] = {
  434. TLV_DB_RANGE_HEAD(1),
  435. 0, 7, TLV_DB_LINEAR_ITEM(-1200, 600),
  436. };
  437. /* Left In PGA Connections */
  438. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  439. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  440. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  441. };
  442. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  443. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  444. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  445. };
  446. /* Right In PGA Connections */
  447. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  448. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  449. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  450. };
  451. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  452. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  453. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  454. };
  455. /* INMIXL */
  456. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  457. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  458. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  459. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  460. 7, 0, in_mix_tlv),
  461. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  462. 1, 0),
  463. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  464. 1, 0),
  465. };
  466. /* INMIXR */
  467. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  468. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  469. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  470. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  471. 7, 0, in_mix_tlv),
  472. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  473. 1, 0),
  474. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  475. 1, 0),
  476. };
  477. /* AINLMUX */
  478. static const char *wm8990_ainlmux[] =
  479. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  480. static const struct soc_enum wm8990_ainlmux_enum =
  481. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  482. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  483. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  484. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  485. /* DIFFINL */
  486. /* AINRMUX */
  487. static const char *wm8990_ainrmux[] =
  488. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  489. static const struct soc_enum wm8990_ainrmux_enum =
  490. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  491. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  492. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  493. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  494. /* RXVOICE */
  495. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  496. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  497. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  498. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  499. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  500. };
  501. /* LOMIX */
  502. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  503. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  504. WM8990_LRBLO_BIT, 1, 0),
  505. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  506. WM8990_LLBLO_BIT, 1, 0),
  507. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  508. WM8990_LRI3LO_BIT, 1, 0),
  509. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  510. WM8990_LLI3LO_BIT, 1, 0),
  511. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  512. WM8990_LR12LO_BIT, 1, 0),
  513. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  514. WM8990_LL12LO_BIT, 1, 0),
  515. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  516. WM8990_LDLO_BIT, 1, 0),
  517. };
  518. /* ROMIX */
  519. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  520. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  521. WM8990_RLBRO_BIT, 1, 0),
  522. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  523. WM8990_RRBRO_BIT, 1, 0),
  524. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  525. WM8990_RLI3RO_BIT, 1, 0),
  526. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  527. WM8990_RRI3RO_BIT, 1, 0),
  528. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  529. WM8990_RL12RO_BIT, 1, 0),
  530. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  531. WM8990_RR12RO_BIT, 1, 0),
  532. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  533. WM8990_RDRO_BIT, 1, 0),
  534. };
  535. /* LONMIX */
  536. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  537. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  538. WM8990_LLOPGALON_BIT, 1, 0),
  539. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  540. WM8990_LROPGALON_BIT, 1, 0),
  541. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  542. WM8990_LOPLON_BIT, 1, 0),
  543. };
  544. /* LOPMIX */
  545. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  546. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  547. WM8990_LR12LOP_BIT, 1, 0),
  548. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  549. WM8990_LL12LOP_BIT, 1, 0),
  550. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  551. WM8990_LLOPGALOP_BIT, 1, 0),
  552. };
  553. /* RONMIX */
  554. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  555. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  556. WM8990_RROPGARON_BIT, 1, 0),
  557. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  558. WM8990_RLOPGARON_BIT, 1, 0),
  559. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  560. WM8990_ROPRON_BIT, 1, 0),
  561. };
  562. /* ROPMIX */
  563. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  564. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  565. WM8990_RL12ROP_BIT, 1, 0),
  566. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  567. WM8990_RR12ROP_BIT, 1, 0),
  568. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  569. WM8990_RROPGAROP_BIT, 1, 0),
  570. };
  571. /* OUT3MIX */
  572. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  573. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  574. WM8990_LI4O3_BIT, 1, 0),
  575. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  576. WM8990_LPGAO3_BIT, 1, 0),
  577. };
  578. /* OUT4MIX */
  579. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  580. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  581. WM8990_RPGAO4_BIT, 1, 0),
  582. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  583. WM8990_RI4O4_BIT, 1, 0),
  584. };
  585. /* SPKMIX */
  586. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  587. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  588. WM8990_LI2SPK_BIT, 1, 0),
  589. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  590. WM8990_LB2SPK_BIT, 1, 0),
  591. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  592. WM8990_LOPGASPK_BIT, 1, 0),
  593. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  594. WM8990_LDSPK_BIT, 1, 0),
  595. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  596. WM8990_RDSPK_BIT, 1, 0),
  597. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  598. WM8990_ROPGASPK_BIT, 1, 0),
  599. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  600. WM8990_RL12ROP_BIT, 1, 0),
  601. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  602. WM8990_RI2SPK_BIT, 1, 0),
  603. };
  604. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  605. /* Input Side */
  606. /* Input Lines */
  607. SND_SOC_DAPM_INPUT("LIN1"),
  608. SND_SOC_DAPM_INPUT("LIN2"),
  609. SND_SOC_DAPM_INPUT("LIN3"),
  610. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  611. SND_SOC_DAPM_INPUT("RIN3"),
  612. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  613. SND_SOC_DAPM_INPUT("RIN1"),
  614. SND_SOC_DAPM_INPUT("RIN2"),
  615. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  616. /* DACs */
  617. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  618. WM8990_ADCL_ENA_BIT, 0),
  619. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  620. WM8990_ADCR_ENA_BIT, 0),
  621. /* Input PGAs */
  622. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  623. 0, &wm8990_dapm_lin12_pga_controls[0],
  624. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  625. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  626. 0, &wm8990_dapm_lin34_pga_controls[0],
  627. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  628. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  629. 0, &wm8990_dapm_rin12_pga_controls[0],
  630. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  631. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  632. 0, &wm8990_dapm_rin34_pga_controls[0],
  633. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  634. /* INMIXL */
  635. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  636. &wm8990_dapm_inmixl_controls[0],
  637. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  638. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  639. /* AINLMUX */
  640. SND_SOC_DAPM_MUX_E("AILNMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  641. &wm8990_dapm_ainlmux_controls, inmixer_event,
  642. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  643. /* INMIXR */
  644. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  645. &wm8990_dapm_inmixr_controls[0],
  646. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  647. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  648. /* AINRMUX */
  649. SND_SOC_DAPM_MUX_E("AIRNMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  650. &wm8990_dapm_ainrmux_controls, inmixer_event,
  651. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  652. /* Output Side */
  653. /* DACs */
  654. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  655. WM8990_DACL_ENA_BIT, 0),
  656. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  657. WM8990_DACR_ENA_BIT, 0),
  658. /* LOMIX */
  659. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  660. 0, &wm8990_dapm_lomix_controls[0],
  661. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  662. outmixer_event, SND_SOC_DAPM_PRE_REG),
  663. /* LONMIX */
  664. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  665. &wm8990_dapm_lonmix_controls[0],
  666. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  667. /* LOPMIX */
  668. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  669. &wm8990_dapm_lopmix_controls[0],
  670. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  671. /* OUT3MIX */
  672. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  673. &wm8990_dapm_out3mix_controls[0],
  674. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  675. /* SPKMIX */
  676. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  677. &wm8990_dapm_spkmix_controls[0],
  678. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  679. SND_SOC_DAPM_PRE_REG),
  680. /* OUT4MIX */
  681. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  682. &wm8990_dapm_out4mix_controls[0],
  683. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  684. /* ROPMIX */
  685. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  686. &wm8990_dapm_ropmix_controls[0],
  687. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  688. /* RONMIX */
  689. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  690. &wm8990_dapm_ronmix_controls[0],
  691. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  692. /* ROMIX */
  693. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  694. 0, &wm8990_dapm_romix_controls[0],
  695. ARRAY_SIZE(wm8990_dapm_romix_controls),
  696. outmixer_event, SND_SOC_DAPM_PRE_REG),
  697. /* LOUT PGA */
  698. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  699. NULL, 0),
  700. /* ROUT PGA */
  701. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  702. NULL, 0),
  703. /* LOPGA */
  704. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  705. NULL, 0),
  706. /* ROPGA */
  707. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  708. NULL, 0),
  709. /* MICBIAS */
  710. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  711. WM8990_MICBIAS_ENA_BIT, 0),
  712. SND_SOC_DAPM_OUTPUT("LON"),
  713. SND_SOC_DAPM_OUTPUT("LOP"),
  714. SND_SOC_DAPM_OUTPUT("OUT3"),
  715. SND_SOC_DAPM_OUTPUT("LOUT"),
  716. SND_SOC_DAPM_OUTPUT("SPKN"),
  717. SND_SOC_DAPM_OUTPUT("SPKP"),
  718. SND_SOC_DAPM_OUTPUT("ROUT"),
  719. SND_SOC_DAPM_OUTPUT("OUT4"),
  720. SND_SOC_DAPM_OUTPUT("ROP"),
  721. SND_SOC_DAPM_OUTPUT("RON"),
  722. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  723. };
  724. static const struct snd_soc_dapm_route audio_map[] = {
  725. /* Make DACs turn on when playing even if not mixed into any outputs */
  726. {"Internal DAC Sink", NULL, "Left DAC"},
  727. {"Internal DAC Sink", NULL, "Right DAC"},
  728. /* Make ADCs turn on when recording even if not mixed from any inputs */
  729. {"Left ADC", NULL, "Internal ADC Source"},
  730. {"Right ADC", NULL, "Internal ADC Source"},
  731. /* Input Side */
  732. /* LIN12 PGA */
  733. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  734. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  735. /* LIN34 PGA */
  736. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  737. {"LIN34 PGA", "LIN4 Switch", "LIN4"},
  738. /* INMIXL */
  739. {"INMIXL", "Record Left Volume", "LOMIX"},
  740. {"INMIXL", "LIN2 Volume", "LIN2"},
  741. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  742. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  743. /* AILNMUX */
  744. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  745. {"AILNMUX", "DIFFINL Mix", "LIN12PGA"},
  746. {"AILNMUX", "DIFFINL Mix", "LIN34PGA"},
  747. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  748. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  749. /* ADC */
  750. {"Left ADC", NULL, "AILNMUX"},
  751. /* RIN12 PGA */
  752. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  753. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  754. /* RIN34 PGA */
  755. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  756. {"RIN34 PGA", "RIN4 Switch", "RIN4"},
  757. /* INMIXL */
  758. {"INMIXR", "Record Right Volume", "ROMIX"},
  759. {"INMIXR", "RIN2 Volume", "RIN2"},
  760. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  761. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  762. /* AIRNMUX */
  763. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  764. {"AIRNMUX", "DIFFINR Mix", "RIN12PGA"},
  765. {"AIRNMUX", "DIFFINR Mix", "RIN34PGA"},
  766. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXN"},
  767. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  768. /* ADC */
  769. {"Right ADC", NULL, "AIRNMUX"},
  770. /* LOMIX */
  771. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  772. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  773. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  774. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  775. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  776. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  777. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  778. /* ROMIX */
  779. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  780. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  781. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  782. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  783. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  784. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  785. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  786. /* SPKMIX */
  787. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  788. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  789. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  790. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  791. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  792. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  793. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  794. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  795. /* LONMIX */
  796. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  797. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  798. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  799. /* LOPMIX */
  800. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  801. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  802. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  803. /* OUT3MIX */
  804. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXP"},
  805. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  806. /* OUT4MIX */
  807. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  808. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  809. /* RONMIX */
  810. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  811. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  812. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  813. /* ROPMIX */
  814. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  815. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  816. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  817. /* Out Mixer PGAs */
  818. {"LOPGA", NULL, "LOMIX"},
  819. {"ROPGA", NULL, "ROMIX"},
  820. {"LOUT PGA", NULL, "LOMIX"},
  821. {"ROUT PGA", NULL, "ROMIX"},
  822. /* Output Pins */
  823. {"LON", NULL, "LONMIX"},
  824. {"LOP", NULL, "LOPMIX"},
  825. {"OUT", NULL, "OUT3MIX"},
  826. {"LOUT", NULL, "LOUT PGA"},
  827. {"SPKN", NULL, "SPKMIX"},
  828. {"ROUT", NULL, "ROUT PGA"},
  829. {"OUT4", NULL, "OUT4MIX"},
  830. {"ROP", NULL, "ROPMIX"},
  831. {"RON", NULL, "RONMIX"},
  832. };
  833. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  834. {
  835. snd_soc_dapm_new_controls(codec, wm8990_dapm_widgets,
  836. ARRAY_SIZE(wm8990_dapm_widgets));
  837. /* set up the WM8990 audio map */
  838. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  839. snd_soc_dapm_new_widgets(codec);
  840. return 0;
  841. }
  842. /* PLL divisors */
  843. struct _pll_div {
  844. u32 div2;
  845. u32 n;
  846. u32 k;
  847. };
  848. /* The size in bits of the pll divide multiplied by 10
  849. * to allow rounding later */
  850. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  851. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  852. unsigned int source)
  853. {
  854. u64 Kpart;
  855. unsigned int K, Ndiv, Nmod;
  856. Ndiv = target / source;
  857. if (Ndiv < 6) {
  858. source >>= 1;
  859. pll_div->div2 = 1;
  860. Ndiv = target / source;
  861. } else
  862. pll_div->div2 = 0;
  863. if ((Ndiv < 6) || (Ndiv > 12))
  864. printk(KERN_WARNING
  865. "WM8990 N value outwith recommended range! N = %d\n", Ndiv);
  866. pll_div->n = Ndiv;
  867. Nmod = target % source;
  868. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  869. do_div(Kpart, source);
  870. K = Kpart & 0xFFFFFFFF;
  871. /* Check if we need to round */
  872. if ((K % 10) >= 5)
  873. K += 5;
  874. /* Move down to proper range now rounding is done */
  875. K /= 10;
  876. pll_div->k = K;
  877. }
  878. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai,
  879. int pll_id, unsigned int freq_in, unsigned int freq_out)
  880. {
  881. u16 reg;
  882. struct snd_soc_codec *codec = codec_dai->codec;
  883. struct _pll_div pll_div;
  884. if (freq_in && freq_out) {
  885. pll_factors(&pll_div, freq_out * 4, freq_in);
  886. /* Turn on PLL */
  887. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  888. reg |= WM8990_PLL_ENA;
  889. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  890. /* sysclk comes from PLL */
  891. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2);
  892. wm8990_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
  893. /* set up N , fractional mode and pre-divisor if neccessary */
  894. wm8990_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  895. (pll_div.div2?WM8990_PRESCALE:0));
  896. wm8990_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  897. wm8990_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  898. } else {
  899. /* Turn on PLL */
  900. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  901. reg &= ~WM8990_PLL_ENA;
  902. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  903. }
  904. return 0;
  905. }
  906. /*
  907. * Clock after PLL and dividers
  908. */
  909. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  910. int clk_id, unsigned int freq, int dir)
  911. {
  912. struct snd_soc_codec *codec = codec_dai->codec;
  913. struct wm8990_priv *wm8990 = codec->private_data;
  914. wm8990->sysclk = freq;
  915. return 0;
  916. }
  917. /*
  918. * Set's ADC and Voice DAC format.
  919. */
  920. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  921. unsigned int fmt)
  922. {
  923. struct snd_soc_codec *codec = codec_dai->codec;
  924. u16 audio1, audio3;
  925. audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  926. audio3 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_3);
  927. /* set master/slave audio interface */
  928. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  929. case SND_SOC_DAIFMT_CBS_CFS:
  930. audio3 &= ~WM8990_AIF_MSTR1;
  931. break;
  932. case SND_SOC_DAIFMT_CBM_CFM:
  933. audio3 |= WM8990_AIF_MSTR1;
  934. break;
  935. default:
  936. return -EINVAL;
  937. }
  938. audio1 &= ~WM8990_AIF_FMT_MASK;
  939. /* interface format */
  940. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  941. case SND_SOC_DAIFMT_I2S:
  942. audio1 |= WM8990_AIF_TMF_I2S;
  943. audio1 &= ~WM8990_AIF_LRCLK_INV;
  944. break;
  945. case SND_SOC_DAIFMT_RIGHT_J:
  946. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  947. audio1 &= ~WM8990_AIF_LRCLK_INV;
  948. break;
  949. case SND_SOC_DAIFMT_LEFT_J:
  950. audio1 |= WM8990_AIF_TMF_LEFTJ;
  951. audio1 &= ~WM8990_AIF_LRCLK_INV;
  952. break;
  953. case SND_SOC_DAIFMT_DSP_A:
  954. audio1 |= WM8990_AIF_TMF_DSP;
  955. audio1 &= ~WM8990_AIF_LRCLK_INV;
  956. break;
  957. case SND_SOC_DAIFMT_DSP_B:
  958. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  959. break;
  960. default:
  961. return -EINVAL;
  962. }
  963. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  964. wm8990_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  965. return 0;
  966. }
  967. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  968. int div_id, int div)
  969. {
  970. struct snd_soc_codec *codec = codec_dai->codec;
  971. u16 reg;
  972. switch (div_id) {
  973. case WM8990_MCLK_DIV:
  974. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  975. ~WM8990_MCLK_DIV_MASK;
  976. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  977. break;
  978. case WM8990_DACCLK_DIV:
  979. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  980. ~WM8990_DAC_CLKDIV_MASK;
  981. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  982. break;
  983. case WM8990_ADCCLK_DIV:
  984. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  985. ~WM8990_ADC_CLKDIV_MASK;
  986. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  987. break;
  988. case WM8990_BCLK_DIV:
  989. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_1) &
  990. ~WM8990_BCLK_DIV_MASK;
  991. wm8990_write(codec, WM8990_CLOCKING_1, reg | div);
  992. break;
  993. default:
  994. return -EINVAL;
  995. }
  996. return 0;
  997. }
  998. /*
  999. * Set PCM DAI bit size and sample rate.
  1000. */
  1001. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  1002. struct snd_pcm_hw_params *params,
  1003. struct snd_soc_dai *dai)
  1004. {
  1005. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1006. struct snd_soc_device *socdev = rtd->socdev;
  1007. struct snd_soc_codec *codec = socdev->codec;
  1008. u16 audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  1009. audio1 &= ~WM8990_AIF_WL_MASK;
  1010. /* bit size */
  1011. switch (params_format(params)) {
  1012. case SNDRV_PCM_FORMAT_S16_LE:
  1013. break;
  1014. case SNDRV_PCM_FORMAT_S20_3LE:
  1015. audio1 |= WM8990_AIF_WL_20BITS;
  1016. break;
  1017. case SNDRV_PCM_FORMAT_S24_LE:
  1018. audio1 |= WM8990_AIF_WL_24BITS;
  1019. break;
  1020. case SNDRV_PCM_FORMAT_S32_LE:
  1021. audio1 |= WM8990_AIF_WL_32BITS;
  1022. break;
  1023. }
  1024. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  1025. return 0;
  1026. }
  1027. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  1028. {
  1029. struct snd_soc_codec *codec = dai->codec;
  1030. u16 val;
  1031. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  1032. if (mute)
  1033. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1034. else
  1035. wm8990_write(codec, WM8990_DAC_CTRL, val);
  1036. return 0;
  1037. }
  1038. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  1039. enum snd_soc_bias_level level)
  1040. {
  1041. u16 val;
  1042. switch (level) {
  1043. case SND_SOC_BIAS_ON:
  1044. break;
  1045. case SND_SOC_BIAS_PREPARE:
  1046. /* VMID=2*50k */
  1047. val = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_1) &
  1048. ~WM8990_VMID_MODE_MASK;
  1049. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x2);
  1050. break;
  1051. case SND_SOC_BIAS_STANDBY:
  1052. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1053. /* Enable all output discharge bits */
  1054. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1055. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1056. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1057. WM8990_DIS_ROUT);
  1058. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1059. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1060. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1061. WM8990_VMIDTOG);
  1062. /* Delay to allow output caps to discharge */
  1063. msleep(msecs_to_jiffies(300));
  1064. /* Disable VMIDTOG */
  1065. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1066. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1067. /* disable all output discharge bits */
  1068. wm8990_write(codec, WM8990_ANTIPOP1, 0);
  1069. /* Enable outputs */
  1070. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1071. msleep(msecs_to_jiffies(50));
  1072. /* Enable VMID at 2x50k */
  1073. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1074. msleep(msecs_to_jiffies(100));
  1075. /* Enable VREF */
  1076. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1077. msleep(msecs_to_jiffies(600));
  1078. /* Enable BUFIOEN */
  1079. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1080. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1081. WM8990_BUFIOEN);
  1082. /* Disable outputs */
  1083. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1084. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1085. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1086. /* Enable workaround for ADC clocking issue. */
  1087. wm8990_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
  1088. wm8990_write(codec, WM8990_EXT_CTL1, 0xa003);
  1089. wm8990_write(codec, WM8990_EXT_ACCESS_ENA, 0);
  1090. }
  1091. /* VMID=2*250k */
  1092. val = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_1) &
  1093. ~WM8990_VMID_MODE_MASK;
  1094. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x4);
  1095. break;
  1096. case SND_SOC_BIAS_OFF:
  1097. /* Enable POBCTRL and SOFT_ST */
  1098. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1099. WM8990_POBCTRL | WM8990_BUFIOEN);
  1100. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1101. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1102. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1103. WM8990_BUFIOEN);
  1104. /* mute DAC */
  1105. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL);
  1106. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1107. /* Enable any disabled outputs */
  1108. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1109. /* Disable VMID */
  1110. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1111. msleep(msecs_to_jiffies(300));
  1112. /* Enable all output discharge bits */
  1113. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1114. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1115. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1116. WM8990_DIS_ROUT);
  1117. /* Disable VREF */
  1118. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1119. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1120. wm8990_write(codec, WM8990_ANTIPOP2, 0x0);
  1121. break;
  1122. }
  1123. codec->bias_level = level;
  1124. return 0;
  1125. }
  1126. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1127. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1128. SNDRV_PCM_RATE_48000)
  1129. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1130. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1131. /*
  1132. * The WM8990 supports 2 different and mutually exclusive DAI
  1133. * configurations.
  1134. *
  1135. * 1. ADC/DAC on Primary Interface
  1136. * 2. ADC on Primary Interface/DAC on secondary
  1137. */
  1138. struct snd_soc_dai wm8990_dai = {
  1139. /* ADC/DAC on primary */
  1140. .name = "WM8990 ADC/DAC Primary",
  1141. .id = 1,
  1142. .playback = {
  1143. .stream_name = "Playback",
  1144. .channels_min = 1,
  1145. .channels_max = 2,
  1146. .rates = WM8990_RATES,
  1147. .formats = WM8990_FORMATS,},
  1148. .capture = {
  1149. .stream_name = "Capture",
  1150. .channels_min = 1,
  1151. .channels_max = 2,
  1152. .rates = WM8990_RATES,
  1153. .formats = WM8990_FORMATS,},
  1154. .ops = {
  1155. .hw_params = wm8990_hw_params,
  1156. .digital_mute = wm8990_mute,
  1157. .set_fmt = wm8990_set_dai_fmt,
  1158. .set_clkdiv = wm8990_set_dai_clkdiv,
  1159. .set_pll = wm8990_set_dai_pll,
  1160. .set_sysclk = wm8990_set_dai_sysclk,
  1161. },
  1162. };
  1163. EXPORT_SYMBOL_GPL(wm8990_dai);
  1164. static int wm8990_suspend(struct platform_device *pdev, pm_message_t state)
  1165. {
  1166. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1167. struct snd_soc_codec *codec = socdev->codec;
  1168. /* we only need to suspend if we are a valid card */
  1169. if (!codec->card)
  1170. return 0;
  1171. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1172. return 0;
  1173. }
  1174. static int wm8990_resume(struct platform_device *pdev)
  1175. {
  1176. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1177. struct snd_soc_codec *codec = socdev->codec;
  1178. int i;
  1179. u8 data[2];
  1180. u16 *cache = codec->reg_cache;
  1181. /* we only need to resume if we are a valid card */
  1182. if (!codec->card)
  1183. return 0;
  1184. /* Sync reg_cache with the hardware */
  1185. for (i = 0; i < ARRAY_SIZE(wm8990_reg); i++) {
  1186. if (i + 1 == WM8990_RESET)
  1187. continue;
  1188. data[0] = ((i + 1) << 1) | ((cache[i] >> 8) & 0x0001);
  1189. data[1] = cache[i] & 0x00ff;
  1190. codec->hw_write(codec->control_data, data, 2);
  1191. }
  1192. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1193. return 0;
  1194. }
  1195. /*
  1196. * initialise the WM8990 driver
  1197. * register the mixer and dsp interfaces with the kernel
  1198. */
  1199. static int wm8990_init(struct snd_soc_device *socdev)
  1200. {
  1201. struct snd_soc_codec *codec = socdev->codec;
  1202. u16 reg;
  1203. int ret = 0;
  1204. codec->name = "WM8990";
  1205. codec->owner = THIS_MODULE;
  1206. codec->read = wm8990_read_reg_cache;
  1207. codec->write = wm8990_write;
  1208. codec->set_bias_level = wm8990_set_bias_level;
  1209. codec->dai = &wm8990_dai;
  1210. codec->num_dai = 2;
  1211. codec->reg_cache_size = ARRAY_SIZE(wm8990_reg);
  1212. codec->reg_cache = kmemdup(wm8990_reg, sizeof(wm8990_reg), GFP_KERNEL);
  1213. if (codec->reg_cache == NULL)
  1214. return -ENOMEM;
  1215. wm8990_reset(codec);
  1216. /* register pcms */
  1217. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1218. if (ret < 0) {
  1219. printk(KERN_ERR "wm8990: failed to create pcms\n");
  1220. goto pcm_err;
  1221. }
  1222. /* charge output caps */
  1223. codec->bias_level = SND_SOC_BIAS_OFF;
  1224. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1225. reg = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_4);
  1226. wm8990_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
  1227. reg = wm8990_read_reg_cache(codec, WM8990_GPIO1_GPIO2) &
  1228. ~WM8990_GPIO1_SEL_MASK;
  1229. wm8990_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
  1230. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  1231. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
  1232. wm8990_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1233. wm8990_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1234. wm8990_add_controls(codec);
  1235. wm8990_add_widgets(codec);
  1236. ret = snd_soc_init_card(socdev);
  1237. if (ret < 0) {
  1238. printk(KERN_ERR "wm8990: failed to register card\n");
  1239. goto card_err;
  1240. }
  1241. return ret;
  1242. card_err:
  1243. snd_soc_free_pcms(socdev);
  1244. snd_soc_dapm_free(socdev);
  1245. pcm_err:
  1246. kfree(codec->reg_cache);
  1247. return ret;
  1248. }
  1249. /* If the i2c layer weren't so broken, we could pass this kind of data
  1250. around */
  1251. static struct snd_soc_device *wm8990_socdev;
  1252. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1253. /*
  1254. * WM891 2 wire address is determined by GPIO5
  1255. * state during powerup.
  1256. * low = 0x34
  1257. * high = 0x36
  1258. */
  1259. static int wm8990_i2c_probe(struct i2c_client *i2c,
  1260. const struct i2c_device_id *id)
  1261. {
  1262. struct snd_soc_device *socdev = wm8990_socdev;
  1263. struct snd_soc_codec *codec = socdev->codec;
  1264. int ret;
  1265. i2c_set_clientdata(i2c, codec);
  1266. codec->control_data = i2c;
  1267. ret = wm8990_init(socdev);
  1268. if (ret < 0)
  1269. pr_err("failed to initialise WM8990\n");
  1270. return ret;
  1271. }
  1272. static int wm8990_i2c_remove(struct i2c_client *client)
  1273. {
  1274. struct snd_soc_codec *codec = i2c_get_clientdata(client);
  1275. kfree(codec->reg_cache);
  1276. return 0;
  1277. }
  1278. static const struct i2c_device_id wm8990_i2c_id[] = {
  1279. { "wm8990", 0 },
  1280. { }
  1281. };
  1282. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1283. static struct i2c_driver wm8990_i2c_driver = {
  1284. .driver = {
  1285. .name = "WM8990 I2C Codec",
  1286. .owner = THIS_MODULE,
  1287. },
  1288. .probe = wm8990_i2c_probe,
  1289. .remove = wm8990_i2c_remove,
  1290. .id_table = wm8990_i2c_id,
  1291. };
  1292. static int wm8990_add_i2c_device(struct platform_device *pdev,
  1293. const struct wm8990_setup_data *setup)
  1294. {
  1295. struct i2c_board_info info;
  1296. struct i2c_adapter *adapter;
  1297. struct i2c_client *client;
  1298. int ret;
  1299. ret = i2c_add_driver(&wm8990_i2c_driver);
  1300. if (ret != 0) {
  1301. dev_err(&pdev->dev, "can't add i2c driver\n");
  1302. return ret;
  1303. }
  1304. memset(&info, 0, sizeof(struct i2c_board_info));
  1305. info.addr = setup->i2c_address;
  1306. strlcpy(info.type, "wm8990", I2C_NAME_SIZE);
  1307. adapter = i2c_get_adapter(setup->i2c_bus);
  1308. if (!adapter) {
  1309. dev_err(&pdev->dev, "can't get i2c adapter %d\n",
  1310. setup->i2c_bus);
  1311. goto err_driver;
  1312. }
  1313. client = i2c_new_device(adapter, &info);
  1314. i2c_put_adapter(adapter);
  1315. if (!client) {
  1316. dev_err(&pdev->dev, "can't add i2c device at 0x%x\n",
  1317. (unsigned int)info.addr);
  1318. goto err_driver;
  1319. }
  1320. return 0;
  1321. err_driver:
  1322. i2c_del_driver(&wm8990_i2c_driver);
  1323. return -ENODEV;
  1324. }
  1325. #endif
  1326. static int wm8990_probe(struct platform_device *pdev)
  1327. {
  1328. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1329. struct wm8990_setup_data *setup;
  1330. struct snd_soc_codec *codec;
  1331. struct wm8990_priv *wm8990;
  1332. int ret;
  1333. pr_info("WM8990 Audio Codec %s\n", WM8990_VERSION);
  1334. setup = socdev->codec_data;
  1335. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1336. if (codec == NULL)
  1337. return -ENOMEM;
  1338. wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
  1339. if (wm8990 == NULL) {
  1340. kfree(codec);
  1341. return -ENOMEM;
  1342. }
  1343. codec->private_data = wm8990;
  1344. socdev->codec = codec;
  1345. mutex_init(&codec->mutex);
  1346. INIT_LIST_HEAD(&codec->dapm_widgets);
  1347. INIT_LIST_HEAD(&codec->dapm_paths);
  1348. wm8990_socdev = socdev;
  1349. ret = -ENODEV;
  1350. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1351. if (setup->i2c_address) {
  1352. codec->hw_write = (hw_write_t)i2c_master_send;
  1353. ret = wm8990_add_i2c_device(pdev, setup);
  1354. }
  1355. #endif
  1356. if (ret != 0) {
  1357. kfree(codec->private_data);
  1358. kfree(codec);
  1359. }
  1360. return ret;
  1361. }
  1362. /* power down chip */
  1363. static int wm8990_remove(struct platform_device *pdev)
  1364. {
  1365. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1366. struct snd_soc_codec *codec = socdev->codec;
  1367. if (codec->control_data)
  1368. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1369. snd_soc_free_pcms(socdev);
  1370. snd_soc_dapm_free(socdev);
  1371. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1372. i2c_unregister_device(codec->control_data);
  1373. i2c_del_driver(&wm8990_i2c_driver);
  1374. #endif
  1375. kfree(codec->private_data);
  1376. kfree(codec);
  1377. return 0;
  1378. }
  1379. struct snd_soc_codec_device soc_codec_dev_wm8990 = {
  1380. .probe = wm8990_probe,
  1381. .remove = wm8990_remove,
  1382. .suspend = wm8990_suspend,
  1383. .resume = wm8990_resume,
  1384. };
  1385. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8990);
  1386. static int __init wm8990_modinit(void)
  1387. {
  1388. return snd_soc_register_dai(&wm8990_dai);
  1389. }
  1390. module_init(wm8990_modinit);
  1391. static void __exit wm8990_exit(void)
  1392. {
  1393. snd_soc_unregister_dai(&wm8990_dai);
  1394. }
  1395. module_exit(wm8990_exit);
  1396. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1397. MODULE_AUTHOR("Liam Girdwood");
  1398. MODULE_LICENSE("GPL");