apic.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/ioport.h>
  25. #include <linux/cpu.h>
  26. #include <linux/clockchips.h>
  27. #include <linux/acpi_pmtmr.h>
  28. #include <linux/module.h>
  29. #include <linux/dmi.h>
  30. #include <linux/dmar.h>
  31. #include <linux/ftrace.h>
  32. #include <asm/atomic.h>
  33. #include <asm/smp.h>
  34. #include <asm/mtrr.h>
  35. #include <asm/mpspec.h>
  36. #include <asm/desc.h>
  37. #include <asm/arch_hooks.h>
  38. #include <asm/hpet.h>
  39. #include <asm/pgalloc.h>
  40. #include <asm/i8253.h>
  41. #include <asm/nmi.h>
  42. #include <asm/idle.h>
  43. #include <asm/proto.h>
  44. #include <asm/timex.h>
  45. #include <asm/apic.h>
  46. #include <asm/i8259.h>
  47. #include <mach_apic.h>
  48. #include <mach_apicdef.h>
  49. #include <mach_ipi.h>
  50. /*
  51. * Sanity check
  52. */
  53. #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
  54. # error SPURIOUS_APIC_VECTOR definition error
  55. #endif
  56. #ifdef CONFIG_X86_32
  57. /*
  58. * Knob to control our willingness to enable the local APIC.
  59. *
  60. * +1=force-enable
  61. */
  62. static int force_enable_local_apic;
  63. /*
  64. * APIC command line parameters
  65. */
  66. static int __init parse_lapic(char *arg)
  67. {
  68. force_enable_local_apic = 1;
  69. return 0;
  70. }
  71. early_param("lapic", parse_lapic);
  72. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  73. static int enabled_via_apicbase;
  74. #endif
  75. #ifdef CONFIG_X86_64
  76. static int apic_calibrate_pmtmr __initdata;
  77. static __init int setup_apicpmtimer(char *s)
  78. {
  79. apic_calibrate_pmtmr = 1;
  80. notsc_setup(NULL);
  81. return 0;
  82. }
  83. __setup("apicpmtimer", setup_apicpmtimer);
  84. #endif
  85. #ifdef CONFIG_X86_64
  86. #define HAVE_X2APIC
  87. #endif
  88. #ifdef HAVE_X2APIC
  89. int x2apic;
  90. /* x2apic enabled before OS handover */
  91. int x2apic_preenabled;
  92. int disable_x2apic;
  93. static __init int setup_nox2apic(char *str)
  94. {
  95. disable_x2apic = 1;
  96. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  97. return 0;
  98. }
  99. early_param("nox2apic", setup_nox2apic);
  100. #endif
  101. unsigned long mp_lapic_addr;
  102. int disable_apic;
  103. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  104. static int disable_apic_timer __cpuinitdata;
  105. /* Local APIC timer works in C2 */
  106. int local_apic_timer_c2_ok;
  107. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  108. int first_system_vector = 0xfe;
  109. char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
  110. /*
  111. * Debug level, exported for io_apic.c
  112. */
  113. unsigned int apic_verbosity;
  114. int pic_mode;
  115. /* Have we found an MP table */
  116. int smp_found_config;
  117. static struct resource lapic_resource = {
  118. .name = "Local APIC",
  119. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  120. };
  121. static unsigned int calibration_result;
  122. static int lapic_next_event(unsigned long delta,
  123. struct clock_event_device *evt);
  124. static void lapic_timer_setup(enum clock_event_mode mode,
  125. struct clock_event_device *evt);
  126. static void lapic_timer_broadcast(cpumask_t mask);
  127. static void apic_pm_activate(void);
  128. /*
  129. * The local apic timer can be used for any function which is CPU local.
  130. */
  131. static struct clock_event_device lapic_clockevent = {
  132. .name = "lapic",
  133. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  134. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  135. .shift = 32,
  136. .set_mode = lapic_timer_setup,
  137. .set_next_event = lapic_next_event,
  138. .broadcast = lapic_timer_broadcast,
  139. .rating = 100,
  140. .irq = -1,
  141. };
  142. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  143. static unsigned long apic_phys;
  144. /*
  145. * Get the LAPIC version
  146. */
  147. static inline int lapic_get_version(void)
  148. {
  149. return GET_APIC_VERSION(apic_read(APIC_LVR));
  150. }
  151. /*
  152. * Check, if the APIC is integrated or a separate chip
  153. */
  154. static inline int lapic_is_integrated(void)
  155. {
  156. #ifdef CONFIG_X86_64
  157. return 1;
  158. #else
  159. return APIC_INTEGRATED(lapic_get_version());
  160. #endif
  161. }
  162. /*
  163. * Check, whether this is a modern or a first generation APIC
  164. */
  165. static int modern_apic(void)
  166. {
  167. /* AMD systems use old APIC versions, so check the CPU */
  168. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  169. boot_cpu_data.x86 >= 0xf)
  170. return 1;
  171. return lapic_get_version() >= 0x14;
  172. }
  173. /*
  174. * Paravirt kernels also might be using these below ops. So we still
  175. * use generic apic_read()/apic_write(), which might be pointing to different
  176. * ops in PARAVIRT case.
  177. */
  178. void xapic_wait_icr_idle(void)
  179. {
  180. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  181. cpu_relax();
  182. }
  183. u32 safe_xapic_wait_icr_idle(void)
  184. {
  185. u32 send_status;
  186. int timeout;
  187. timeout = 0;
  188. do {
  189. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  190. if (!send_status)
  191. break;
  192. udelay(100);
  193. } while (timeout++ < 1000);
  194. return send_status;
  195. }
  196. void xapic_icr_write(u32 low, u32 id)
  197. {
  198. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  199. apic_write(APIC_ICR, low);
  200. }
  201. u64 xapic_icr_read(void)
  202. {
  203. u32 icr1, icr2;
  204. icr2 = apic_read(APIC_ICR2);
  205. icr1 = apic_read(APIC_ICR);
  206. return icr1 | ((u64)icr2 << 32);
  207. }
  208. static struct apic_ops xapic_ops = {
  209. .read = native_apic_mem_read,
  210. .write = native_apic_mem_write,
  211. .icr_read = xapic_icr_read,
  212. .icr_write = xapic_icr_write,
  213. .wait_icr_idle = xapic_wait_icr_idle,
  214. .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
  215. };
  216. struct apic_ops __read_mostly *apic_ops = &xapic_ops;
  217. EXPORT_SYMBOL_GPL(apic_ops);
  218. #ifdef HAVE_X2APIC
  219. static void x2apic_wait_icr_idle(void)
  220. {
  221. /* no need to wait for icr idle in x2apic */
  222. return;
  223. }
  224. static u32 safe_x2apic_wait_icr_idle(void)
  225. {
  226. /* no need to wait for icr idle in x2apic */
  227. return 0;
  228. }
  229. void x2apic_icr_write(u32 low, u32 id)
  230. {
  231. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  232. }
  233. u64 x2apic_icr_read(void)
  234. {
  235. unsigned long val;
  236. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  237. return val;
  238. }
  239. static struct apic_ops x2apic_ops = {
  240. .read = native_apic_msr_read,
  241. .write = native_apic_msr_write,
  242. .icr_read = x2apic_icr_read,
  243. .icr_write = x2apic_icr_write,
  244. .wait_icr_idle = x2apic_wait_icr_idle,
  245. .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
  246. };
  247. #endif
  248. /**
  249. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  250. */
  251. void __cpuinit enable_NMI_through_LVT0(void)
  252. {
  253. unsigned int v;
  254. /* unmask and set to NMI */
  255. v = APIC_DM_NMI;
  256. /* Level triggered for 82489DX (32bit mode) */
  257. if (!lapic_is_integrated())
  258. v |= APIC_LVT_LEVEL_TRIGGER;
  259. apic_write(APIC_LVT0, v);
  260. }
  261. #ifdef CONFIG_X86_32
  262. /**
  263. * get_physical_broadcast - Get number of physical broadcast IDs
  264. */
  265. int get_physical_broadcast(void)
  266. {
  267. return modern_apic() ? 0xff : 0xf;
  268. }
  269. #endif
  270. /**
  271. * lapic_get_maxlvt - get the maximum number of local vector table entries
  272. */
  273. int lapic_get_maxlvt(void)
  274. {
  275. unsigned int v;
  276. v = apic_read(APIC_LVR);
  277. /*
  278. * - we always have APIC integrated on 64bit mode
  279. * - 82489DXs do not report # of LVT entries
  280. */
  281. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  282. }
  283. /*
  284. * Local APIC timer
  285. */
  286. /* Clock divisor */
  287. #define APIC_DIVISOR 16
  288. /*
  289. * This function sets up the local APIC timer, with a timeout of
  290. * 'clocks' APIC bus clock. During calibration we actually call
  291. * this function twice on the boot CPU, once with a bogus timeout
  292. * value, second time for real. The other (noncalibrating) CPUs
  293. * call this function only once, with the real, calibrated value.
  294. *
  295. * We do reads before writes even if unnecessary, to get around the
  296. * P5 APIC double write bug.
  297. */
  298. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  299. {
  300. unsigned int lvtt_value, tmp_value;
  301. lvtt_value = LOCAL_TIMER_VECTOR;
  302. if (!oneshot)
  303. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  304. if (!lapic_is_integrated())
  305. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  306. if (!irqen)
  307. lvtt_value |= APIC_LVT_MASKED;
  308. apic_write(APIC_LVTT, lvtt_value);
  309. /*
  310. * Divide PICLK by 16
  311. */
  312. tmp_value = apic_read(APIC_TDCR);
  313. apic_write(APIC_TDCR,
  314. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  315. APIC_TDR_DIV_16);
  316. if (!oneshot)
  317. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  318. }
  319. /*
  320. * Setup extended LVT, AMD specific (K8, family 10h)
  321. *
  322. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  323. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  324. *
  325. * If mask=1, the LVT entry does not generate interrupts while mask=0
  326. * enables the vector. See also the BKDGs.
  327. */
  328. #define APIC_EILVT_LVTOFF_MCE 0
  329. #define APIC_EILVT_LVTOFF_IBS 1
  330. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  331. {
  332. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  333. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  334. apic_write(reg, v);
  335. }
  336. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  337. {
  338. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  339. return APIC_EILVT_LVTOFF_MCE;
  340. }
  341. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  342. {
  343. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  344. return APIC_EILVT_LVTOFF_IBS;
  345. }
  346. EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
  347. /*
  348. * Program the next event, relative to now
  349. */
  350. static int lapic_next_event(unsigned long delta,
  351. struct clock_event_device *evt)
  352. {
  353. apic_write(APIC_TMICT, delta);
  354. return 0;
  355. }
  356. /*
  357. * Setup the lapic timer in periodic or oneshot mode
  358. */
  359. static void lapic_timer_setup(enum clock_event_mode mode,
  360. struct clock_event_device *evt)
  361. {
  362. unsigned long flags;
  363. unsigned int v;
  364. /* Lapic used as dummy for broadcast ? */
  365. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  366. return;
  367. local_irq_save(flags);
  368. switch (mode) {
  369. case CLOCK_EVT_MODE_PERIODIC:
  370. case CLOCK_EVT_MODE_ONESHOT:
  371. __setup_APIC_LVTT(calibration_result,
  372. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  373. break;
  374. case CLOCK_EVT_MODE_UNUSED:
  375. case CLOCK_EVT_MODE_SHUTDOWN:
  376. v = apic_read(APIC_LVTT);
  377. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  378. apic_write(APIC_LVTT, v);
  379. break;
  380. case CLOCK_EVT_MODE_RESUME:
  381. /* Nothing to do here */
  382. break;
  383. }
  384. local_irq_restore(flags);
  385. }
  386. /*
  387. * Local APIC timer broadcast function
  388. */
  389. static void lapic_timer_broadcast(cpumask_t mask)
  390. {
  391. #ifdef CONFIG_SMP
  392. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  393. #endif
  394. }
  395. /*
  396. * Setup the local APIC timer for this CPU. Copy the initilized values
  397. * of the boot CPU and register the clock event in the framework.
  398. */
  399. static void __cpuinit setup_APIC_timer(void)
  400. {
  401. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  402. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  403. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  404. clockevents_register_device(levt);
  405. }
  406. /*
  407. * In this functions we calibrate APIC bus clocks to the external timer.
  408. *
  409. * We want to do the calibration only once since we want to have local timer
  410. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  411. * frequency.
  412. *
  413. * This was previously done by reading the PIT/HPET and waiting for a wrap
  414. * around to find out, that a tick has elapsed. I have a box, where the PIT
  415. * readout is broken, so it never gets out of the wait loop again. This was
  416. * also reported by others.
  417. *
  418. * Monitoring the jiffies value is inaccurate and the clockevents
  419. * infrastructure allows us to do a simple substitution of the interrupt
  420. * handler.
  421. *
  422. * The calibration routine also uses the pm_timer when possible, as the PIT
  423. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  424. * back to normal later in the boot process).
  425. */
  426. #define LAPIC_CAL_LOOPS (HZ/10)
  427. static __initdata int lapic_cal_loops = -1;
  428. static __initdata long lapic_cal_t1, lapic_cal_t2;
  429. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  430. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  431. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  432. /*
  433. * Temporary interrupt handler.
  434. */
  435. static void __init lapic_cal_handler(struct clock_event_device *dev)
  436. {
  437. unsigned long long tsc = 0;
  438. long tapic = apic_read(APIC_TMCCT);
  439. unsigned long pm = acpi_pm_read_early();
  440. if (cpu_has_tsc)
  441. rdtscll(tsc);
  442. switch (lapic_cal_loops++) {
  443. case 0:
  444. lapic_cal_t1 = tapic;
  445. lapic_cal_tsc1 = tsc;
  446. lapic_cal_pm1 = pm;
  447. lapic_cal_j1 = jiffies;
  448. break;
  449. case LAPIC_CAL_LOOPS:
  450. lapic_cal_t2 = tapic;
  451. lapic_cal_tsc2 = tsc;
  452. if (pm < lapic_cal_pm1)
  453. pm += ACPI_PM_OVRRUN;
  454. lapic_cal_pm2 = pm;
  455. lapic_cal_j2 = jiffies;
  456. break;
  457. }
  458. }
  459. static int __init calibrate_by_pmtimer(long deltapm, long *delta)
  460. {
  461. const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
  462. const long pm_thresh = pm_100ms / 100;
  463. unsigned long mult;
  464. u64 res;
  465. #ifndef CONFIG_X86_PM_TIMER
  466. return -1;
  467. #endif
  468. apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
  469. /* Check, if the PM timer is available */
  470. if (!deltapm)
  471. return -1;
  472. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  473. if (deltapm > (pm_100ms - pm_thresh) &&
  474. deltapm < (pm_100ms + pm_thresh)) {
  475. apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
  476. } else {
  477. res = (((u64)deltapm) * mult) >> 22;
  478. do_div(res, 1000000);
  479. printk(KERN_WARNING "APIC calibration not consistent "
  480. "with PM Timer: %ldms instead of 100ms\n",
  481. (long)res);
  482. /* Correct the lapic counter value */
  483. res = (((u64)(*delta)) * pm_100ms);
  484. do_div(res, deltapm);
  485. printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
  486. "%lu (%ld)\n", (unsigned long)res, *delta);
  487. *delta = (long)res;
  488. }
  489. return 0;
  490. }
  491. static int __init calibrate_APIC_clock(void)
  492. {
  493. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  494. void (*real_handler)(struct clock_event_device *dev);
  495. unsigned long deltaj;
  496. long delta;
  497. int pm_referenced = 0;
  498. local_irq_disable();
  499. /* Replace the global interrupt handler */
  500. real_handler = global_clock_event->event_handler;
  501. global_clock_event->event_handler = lapic_cal_handler;
  502. /*
  503. * Setup the APIC counter to maximum. There is no way the lapic
  504. * can underflow in the 100ms detection time frame
  505. */
  506. __setup_APIC_LVTT(0xffffffff, 0, 0);
  507. /* Let the interrupts run */
  508. local_irq_enable();
  509. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  510. cpu_relax();
  511. local_irq_disable();
  512. /* Restore the real event handler */
  513. global_clock_event->event_handler = real_handler;
  514. /* Build delta t1-t2 as apic timer counts down */
  515. delta = lapic_cal_t1 - lapic_cal_t2;
  516. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  517. /* we trust the PM based calibration if possible */
  518. pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
  519. &delta);
  520. /* Calculate the scaled math multiplication factor */
  521. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  522. lapic_clockevent.shift);
  523. lapic_clockevent.max_delta_ns =
  524. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  525. lapic_clockevent.min_delta_ns =
  526. clockevent_delta2ns(0xF, &lapic_clockevent);
  527. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  528. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  529. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  530. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  531. calibration_result);
  532. if (cpu_has_tsc) {
  533. delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  534. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  535. "%ld.%04ld MHz.\n",
  536. (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  537. (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  538. }
  539. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  540. "%u.%04u MHz.\n",
  541. calibration_result / (1000000 / HZ),
  542. calibration_result % (1000000 / HZ));
  543. /*
  544. * Do a sanity check on the APIC calibration result
  545. */
  546. if (calibration_result < (1000000 / HZ)) {
  547. local_irq_enable();
  548. printk(KERN_WARNING
  549. "APIC frequency too slow, disabling apic timer\n");
  550. return -1;
  551. }
  552. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  553. /*
  554. * PM timer calibration failed or not turned on
  555. * so lets try APIC timer based calibration
  556. */
  557. if (!pm_referenced) {
  558. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  559. /*
  560. * Setup the apic timer manually
  561. */
  562. levt->event_handler = lapic_cal_handler;
  563. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  564. lapic_cal_loops = -1;
  565. /* Let the interrupts run */
  566. local_irq_enable();
  567. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  568. cpu_relax();
  569. local_irq_disable();
  570. /* Stop the lapic timer */
  571. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  572. local_irq_enable();
  573. /* Jiffies delta */
  574. deltaj = lapic_cal_j2 - lapic_cal_j1;
  575. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  576. /* Check, if the jiffies result is consistent */
  577. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  578. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  579. else
  580. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  581. } else
  582. local_irq_enable();
  583. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  584. printk(KERN_WARNING
  585. "APIC timer disabled due to verification failure.\n");
  586. return -1;
  587. }
  588. return 0;
  589. }
  590. /*
  591. * Setup the boot APIC
  592. *
  593. * Calibrate and verify the result.
  594. */
  595. void __init setup_boot_APIC_clock(void)
  596. {
  597. /*
  598. * The local apic timer can be disabled via the kernel
  599. * commandline or from the CPU detection code. Register the lapic
  600. * timer as a dummy clock event source on SMP systems, so the
  601. * broadcast mechanism is used. On UP systems simply ignore it.
  602. */
  603. if (disable_apic_timer) {
  604. printk(KERN_INFO "Disabling APIC timer\n");
  605. /* No broadcast on UP ! */
  606. if (num_possible_cpus() > 1) {
  607. lapic_clockevent.mult = 1;
  608. setup_APIC_timer();
  609. }
  610. return;
  611. }
  612. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  613. "calibrating APIC timer ...\n");
  614. if (calibrate_APIC_clock()) {
  615. /* No broadcast on UP ! */
  616. if (num_possible_cpus() > 1)
  617. setup_APIC_timer();
  618. return;
  619. }
  620. /*
  621. * If nmi_watchdog is set to IO_APIC, we need the
  622. * PIT/HPET going. Otherwise register lapic as a dummy
  623. * device.
  624. */
  625. if (nmi_watchdog != NMI_IO_APIC)
  626. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  627. else
  628. printk(KERN_WARNING "APIC timer registered as dummy,"
  629. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  630. /* Setup the lapic or request the broadcast */
  631. setup_APIC_timer();
  632. }
  633. void __cpuinit setup_secondary_APIC_clock(void)
  634. {
  635. setup_APIC_timer();
  636. }
  637. /*
  638. * The guts of the apic timer interrupt
  639. */
  640. static void local_apic_timer_interrupt(void)
  641. {
  642. int cpu = smp_processor_id();
  643. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  644. /*
  645. * Normally we should not be here till LAPIC has been initialized but
  646. * in some cases like kdump, its possible that there is a pending LAPIC
  647. * timer interrupt from previous kernel's context and is delivered in
  648. * new kernel the moment interrupts are enabled.
  649. *
  650. * Interrupts are enabled early and LAPIC is setup much later, hence
  651. * its possible that when we get here evt->event_handler is NULL.
  652. * Check for event_handler being NULL and discard the interrupt as
  653. * spurious.
  654. */
  655. if (!evt->event_handler) {
  656. printk(KERN_WARNING
  657. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  658. /* Switch it off */
  659. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  660. return;
  661. }
  662. /*
  663. * the NMI deadlock-detector uses this.
  664. */
  665. #ifdef CONFIG_X86_64
  666. add_pda(apic_timer_irqs, 1);
  667. #else
  668. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  669. #endif
  670. evt->event_handler(evt);
  671. }
  672. /*
  673. * Local APIC timer interrupt. This is the most natural way for doing
  674. * local interrupts, but local timer interrupts can be emulated by
  675. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  676. *
  677. * [ if a single-CPU system runs an SMP kernel then we call the local
  678. * interrupt as well. Thus we cannot inline the local irq ... ]
  679. */
  680. void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
  681. {
  682. struct pt_regs *old_regs = set_irq_regs(regs);
  683. /*
  684. * NOTE! We'd better ACK the irq immediately,
  685. * because timer handling can be slow.
  686. */
  687. ack_APIC_irq();
  688. /*
  689. * update_process_times() expects us to have done irq_enter().
  690. * Besides, if we don't timer interrupts ignore the global
  691. * interrupt lock, which is the WrongThing (tm) to do.
  692. */
  693. #ifdef CONFIG_X86_64
  694. exit_idle();
  695. #endif
  696. irq_enter();
  697. local_apic_timer_interrupt();
  698. irq_exit();
  699. set_irq_regs(old_regs);
  700. }
  701. int setup_profiling_timer(unsigned int multiplier)
  702. {
  703. return -EINVAL;
  704. }
  705. /*
  706. * Local APIC start and shutdown
  707. */
  708. /**
  709. * clear_local_APIC - shutdown the local APIC
  710. *
  711. * This is called, when a CPU is disabled and before rebooting, so the state of
  712. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  713. * leftovers during boot.
  714. */
  715. void clear_local_APIC(void)
  716. {
  717. int maxlvt;
  718. u32 v;
  719. /* APIC hasn't been mapped yet */
  720. if (!apic_phys)
  721. return;
  722. maxlvt = lapic_get_maxlvt();
  723. /*
  724. * Masking an LVT entry can trigger a local APIC error
  725. * if the vector is zero. Mask LVTERR first to prevent this.
  726. */
  727. if (maxlvt >= 3) {
  728. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  729. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  730. }
  731. /*
  732. * Careful: we have to set masks only first to deassert
  733. * any level-triggered sources.
  734. */
  735. v = apic_read(APIC_LVTT);
  736. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  737. v = apic_read(APIC_LVT0);
  738. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  739. v = apic_read(APIC_LVT1);
  740. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  741. if (maxlvt >= 4) {
  742. v = apic_read(APIC_LVTPC);
  743. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  744. }
  745. /* lets not touch this if we didn't frob it */
  746. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
  747. if (maxlvt >= 5) {
  748. v = apic_read(APIC_LVTTHMR);
  749. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  750. }
  751. #endif
  752. /*
  753. * Clean APIC state for other OSs:
  754. */
  755. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  756. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  757. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  758. if (maxlvt >= 3)
  759. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  760. if (maxlvt >= 4)
  761. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  762. /* Integrated APIC (!82489DX) ? */
  763. if (lapic_is_integrated()) {
  764. if (maxlvt > 3)
  765. /* Clear ESR due to Pentium errata 3AP and 11AP */
  766. apic_write(APIC_ESR, 0);
  767. apic_read(APIC_ESR);
  768. }
  769. }
  770. /**
  771. * disable_local_APIC - clear and disable the local APIC
  772. */
  773. void disable_local_APIC(void)
  774. {
  775. unsigned int value;
  776. clear_local_APIC();
  777. /*
  778. * Disable APIC (implies clearing of registers
  779. * for 82489DX!).
  780. */
  781. value = apic_read(APIC_SPIV);
  782. value &= ~APIC_SPIV_APIC_ENABLED;
  783. apic_write(APIC_SPIV, value);
  784. #ifdef CONFIG_X86_32
  785. /*
  786. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  787. * restore the disabled state.
  788. */
  789. if (enabled_via_apicbase) {
  790. unsigned int l, h;
  791. rdmsr(MSR_IA32_APICBASE, l, h);
  792. l &= ~MSR_IA32_APICBASE_ENABLE;
  793. wrmsr(MSR_IA32_APICBASE, l, h);
  794. }
  795. #endif
  796. }
  797. /*
  798. * If Linux enabled the LAPIC against the BIOS default disable it down before
  799. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  800. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  801. * for the case where Linux didn't enable the LAPIC.
  802. */
  803. void lapic_shutdown(void)
  804. {
  805. unsigned long flags;
  806. if (!cpu_has_apic)
  807. return;
  808. local_irq_save(flags);
  809. #ifdef CONFIG_X86_32
  810. if (!enabled_via_apicbase)
  811. clear_local_APIC();
  812. else
  813. #endif
  814. disable_local_APIC();
  815. local_irq_restore(flags);
  816. }
  817. /*
  818. * This is to verify that we're looking at a real local APIC.
  819. * Check these against your board if the CPUs aren't getting
  820. * started for no apparent reason.
  821. */
  822. int __init verify_local_APIC(void)
  823. {
  824. unsigned int reg0, reg1;
  825. /*
  826. * The version register is read-only in a real APIC.
  827. */
  828. reg0 = apic_read(APIC_LVR);
  829. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  830. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  831. reg1 = apic_read(APIC_LVR);
  832. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  833. /*
  834. * The two version reads above should print the same
  835. * numbers. If the second one is different, then we
  836. * poke at a non-APIC.
  837. */
  838. if (reg1 != reg0)
  839. return 0;
  840. /*
  841. * Check if the version looks reasonably.
  842. */
  843. reg1 = GET_APIC_VERSION(reg0);
  844. if (reg1 == 0x00 || reg1 == 0xff)
  845. return 0;
  846. reg1 = lapic_get_maxlvt();
  847. if (reg1 < 0x02 || reg1 == 0xff)
  848. return 0;
  849. /*
  850. * The ID register is read/write in a real APIC.
  851. */
  852. reg0 = apic_read(APIC_ID);
  853. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  854. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  855. reg1 = apic_read(APIC_ID);
  856. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  857. apic_write(APIC_ID, reg0);
  858. if (reg1 != (reg0 ^ APIC_ID_MASK))
  859. return 0;
  860. /*
  861. * The next two are just to see if we have sane values.
  862. * They're only really relevant if we're in Virtual Wire
  863. * compatibility mode, but most boxes are anymore.
  864. */
  865. reg0 = apic_read(APIC_LVT0);
  866. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  867. reg1 = apic_read(APIC_LVT1);
  868. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  869. return 1;
  870. }
  871. /**
  872. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  873. */
  874. void __init sync_Arb_IDs(void)
  875. {
  876. /*
  877. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  878. * needed on AMD.
  879. */
  880. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  881. return;
  882. /*
  883. * Wait for idle.
  884. */
  885. apic_wait_icr_idle();
  886. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  887. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  888. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  889. }
  890. /*
  891. * An initial setup of the virtual wire mode.
  892. */
  893. void __init init_bsp_APIC(void)
  894. {
  895. unsigned int value;
  896. /*
  897. * Don't do the setup now if we have a SMP BIOS as the
  898. * through-I/O-APIC virtual wire mode might be active.
  899. */
  900. if (smp_found_config || !cpu_has_apic)
  901. return;
  902. /*
  903. * Do not trust the local APIC being empty at bootup.
  904. */
  905. clear_local_APIC();
  906. /*
  907. * Enable APIC.
  908. */
  909. value = apic_read(APIC_SPIV);
  910. value &= ~APIC_VECTOR_MASK;
  911. value |= APIC_SPIV_APIC_ENABLED;
  912. #ifdef CONFIG_X86_32
  913. /* This bit is reserved on P4/Xeon and should be cleared */
  914. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  915. (boot_cpu_data.x86 == 15))
  916. value &= ~APIC_SPIV_FOCUS_DISABLED;
  917. else
  918. #endif
  919. value |= APIC_SPIV_FOCUS_DISABLED;
  920. value |= SPURIOUS_APIC_VECTOR;
  921. apic_write(APIC_SPIV, value);
  922. /*
  923. * Set up the virtual wire mode.
  924. */
  925. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  926. value = APIC_DM_NMI;
  927. if (!lapic_is_integrated()) /* 82489DX */
  928. value |= APIC_LVT_LEVEL_TRIGGER;
  929. apic_write(APIC_LVT1, value);
  930. }
  931. static void __cpuinit lapic_setup_esr(void)
  932. {
  933. unsigned int oldvalue, value, maxlvt;
  934. if (!lapic_is_integrated()) {
  935. printk(KERN_INFO "No ESR for 82489DX.\n");
  936. return;
  937. }
  938. if (esr_disable) {
  939. /*
  940. * Something untraceable is creating bad interrupts on
  941. * secondary quads ... for the moment, just leave the
  942. * ESR disabled - we can't do anything useful with the
  943. * errors anyway - mbligh
  944. */
  945. printk(KERN_INFO "Leaving ESR disabled.\n");
  946. return;
  947. }
  948. maxlvt = lapic_get_maxlvt();
  949. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  950. apic_write(APIC_ESR, 0);
  951. oldvalue = apic_read(APIC_ESR);
  952. /* enables sending errors */
  953. value = ERROR_APIC_VECTOR;
  954. apic_write(APIC_LVTERR, value);
  955. /*
  956. * spec says clear errors after enabling vector.
  957. */
  958. if (maxlvt > 3)
  959. apic_write(APIC_ESR, 0);
  960. value = apic_read(APIC_ESR);
  961. if (value != oldvalue)
  962. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  963. "vector: 0x%08x after: 0x%08x\n",
  964. oldvalue, value);
  965. }
  966. /**
  967. * setup_local_APIC - setup the local APIC
  968. */
  969. void __cpuinit setup_local_APIC(void)
  970. {
  971. unsigned int value;
  972. int i, j;
  973. #ifdef CONFIG_X86_32
  974. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  975. if (lapic_is_integrated() && esr_disable) {
  976. apic_write(APIC_ESR, 0);
  977. apic_write(APIC_ESR, 0);
  978. apic_write(APIC_ESR, 0);
  979. apic_write(APIC_ESR, 0);
  980. }
  981. #endif
  982. preempt_disable();
  983. /*
  984. * Double-check whether this APIC is really registered.
  985. * This is meaningless in clustered apic mode, so we skip it.
  986. */
  987. if (!apic_id_registered())
  988. BUG();
  989. /*
  990. * Intel recommends to set DFR, LDR and TPR before enabling
  991. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  992. * document number 292116). So here it goes...
  993. */
  994. init_apic_ldr();
  995. /*
  996. * Set Task Priority to 'accept all'. We never change this
  997. * later on.
  998. */
  999. value = apic_read(APIC_TASKPRI);
  1000. value &= ~APIC_TPRI_MASK;
  1001. apic_write(APIC_TASKPRI, value);
  1002. /*
  1003. * After a crash, we no longer service the interrupts and a pending
  1004. * interrupt from previous kernel might still have ISR bit set.
  1005. *
  1006. * Most probably by now CPU has serviced that pending interrupt and
  1007. * it might not have done the ack_APIC_irq() because it thought,
  1008. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  1009. * does not clear the ISR bit and cpu thinks it has already serivced
  1010. * the interrupt. Hence a vector might get locked. It was noticed
  1011. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  1012. */
  1013. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  1014. value = apic_read(APIC_ISR + i*0x10);
  1015. for (j = 31; j >= 0; j--) {
  1016. if (value & (1<<j))
  1017. ack_APIC_irq();
  1018. }
  1019. }
  1020. /*
  1021. * Now that we are all set up, enable the APIC
  1022. */
  1023. value = apic_read(APIC_SPIV);
  1024. value &= ~APIC_VECTOR_MASK;
  1025. /*
  1026. * Enable APIC
  1027. */
  1028. value |= APIC_SPIV_APIC_ENABLED;
  1029. #ifdef CONFIG_X86_32
  1030. /*
  1031. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  1032. * certain networking cards. If high frequency interrupts are
  1033. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  1034. * entry is masked/unmasked at a high rate as well then sooner or
  1035. * later IOAPIC line gets 'stuck', no more interrupts are received
  1036. * from the device. If focus CPU is disabled then the hang goes
  1037. * away, oh well :-(
  1038. *
  1039. * [ This bug can be reproduced easily with a level-triggered
  1040. * PCI Ne2000 networking cards and PII/PIII processors, dual
  1041. * BX chipset. ]
  1042. */
  1043. /*
  1044. * Actually disabling the focus CPU check just makes the hang less
  1045. * frequent as it makes the interrupt distributon model be more
  1046. * like LRU than MRU (the short-term load is more even across CPUs).
  1047. * See also the comment in end_level_ioapic_irq(). --macro
  1048. */
  1049. /*
  1050. * - enable focus processor (bit==0)
  1051. * - 64bit mode always use processor focus
  1052. * so no need to set it
  1053. */
  1054. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1055. #endif
  1056. /*
  1057. * Set spurious IRQ vector
  1058. */
  1059. value |= SPURIOUS_APIC_VECTOR;
  1060. apic_write(APIC_SPIV, value);
  1061. /*
  1062. * Set up LVT0, LVT1:
  1063. *
  1064. * set up through-local-APIC on the BP's LINT0. This is not
  1065. * strictly necessary in pure symmetric-IO mode, but sometimes
  1066. * we delegate interrupts to the 8259A.
  1067. */
  1068. /*
  1069. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  1070. */
  1071. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  1072. if (!smp_processor_id() && (pic_mode || !value)) {
  1073. value = APIC_DM_EXTINT;
  1074. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  1075. smp_processor_id());
  1076. } else {
  1077. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  1078. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  1079. smp_processor_id());
  1080. }
  1081. apic_write(APIC_LVT0, value);
  1082. /*
  1083. * only the BP should see the LINT1 NMI signal, obviously.
  1084. */
  1085. if (!smp_processor_id())
  1086. value = APIC_DM_NMI;
  1087. else
  1088. value = APIC_DM_NMI | APIC_LVT_MASKED;
  1089. if (!lapic_is_integrated()) /* 82489DX */
  1090. value |= APIC_LVT_LEVEL_TRIGGER;
  1091. apic_write(APIC_LVT1, value);
  1092. preempt_enable();
  1093. }
  1094. void __cpuinit end_local_APIC_setup(void)
  1095. {
  1096. lapic_setup_esr();
  1097. #ifdef CONFIG_X86_32
  1098. {
  1099. unsigned int value;
  1100. /* Disable the local apic timer */
  1101. value = apic_read(APIC_LVTT);
  1102. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  1103. apic_write(APIC_LVTT, value);
  1104. }
  1105. #endif
  1106. setup_apic_nmi_watchdog(NULL);
  1107. apic_pm_activate();
  1108. }
  1109. #ifdef HAVE_X2APIC
  1110. void check_x2apic(void)
  1111. {
  1112. int msr, msr2;
  1113. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  1114. if (msr & X2APIC_ENABLE) {
  1115. printk("x2apic enabled by BIOS, switching to x2apic ops\n");
  1116. x2apic_preenabled = x2apic = 1;
  1117. apic_ops = &x2apic_ops;
  1118. }
  1119. }
  1120. void enable_x2apic(void)
  1121. {
  1122. int msr, msr2;
  1123. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  1124. if (!(msr & X2APIC_ENABLE)) {
  1125. printk("Enabling x2apic\n");
  1126. wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
  1127. }
  1128. }
  1129. void __init enable_IR_x2apic(void)
  1130. {
  1131. #ifdef CONFIG_INTR_REMAP
  1132. int ret;
  1133. unsigned long flags;
  1134. if (!cpu_has_x2apic)
  1135. return;
  1136. if (!x2apic_preenabled && disable_x2apic) {
  1137. printk(KERN_INFO
  1138. "Skipped enabling x2apic and Interrupt-remapping "
  1139. "because of nox2apic\n");
  1140. return;
  1141. }
  1142. if (x2apic_preenabled && disable_x2apic)
  1143. panic("Bios already enabled x2apic, can't enforce nox2apic");
  1144. if (!x2apic_preenabled && skip_ioapic_setup) {
  1145. printk(KERN_INFO
  1146. "Skipped enabling x2apic and Interrupt-remapping "
  1147. "because of skipping io-apic setup\n");
  1148. return;
  1149. }
  1150. ret = dmar_table_init();
  1151. if (ret) {
  1152. printk(KERN_INFO
  1153. "dmar_table_init() failed with %d:\n", ret);
  1154. if (x2apic_preenabled)
  1155. panic("x2apic enabled by bios. But IR enabling failed");
  1156. else
  1157. printk(KERN_INFO
  1158. "Not enabling x2apic,Intr-remapping\n");
  1159. return;
  1160. }
  1161. local_irq_save(flags);
  1162. mask_8259A();
  1163. ret = save_mask_IO_APIC_setup();
  1164. if (ret) {
  1165. printk(KERN_INFO "Saving IO-APIC state failed: %d\n", ret);
  1166. goto end;
  1167. }
  1168. ret = enable_intr_remapping(1);
  1169. if (ret && x2apic_preenabled) {
  1170. local_irq_restore(flags);
  1171. panic("x2apic enabled by bios. But IR enabling failed");
  1172. }
  1173. if (ret)
  1174. goto end_restore;
  1175. if (!x2apic) {
  1176. x2apic = 1;
  1177. apic_ops = &x2apic_ops;
  1178. enable_x2apic();
  1179. }
  1180. end_restore:
  1181. if (ret)
  1182. /*
  1183. * IR enabling failed
  1184. */
  1185. restore_IO_APIC_setup();
  1186. else
  1187. reinit_intr_remapped_IO_APIC(x2apic_preenabled);
  1188. end:
  1189. unmask_8259A();
  1190. local_irq_restore(flags);
  1191. if (!ret) {
  1192. if (!x2apic_preenabled)
  1193. printk(KERN_INFO
  1194. "Enabled x2apic and interrupt-remapping\n");
  1195. else
  1196. printk(KERN_INFO
  1197. "Enabled Interrupt-remapping\n");
  1198. } else
  1199. printk(KERN_ERR
  1200. "Failed to enable Interrupt-remapping and x2apic\n");
  1201. #else
  1202. if (!cpu_has_x2apic)
  1203. return;
  1204. if (x2apic_preenabled)
  1205. panic("x2apic enabled prior OS handover,"
  1206. " enable CONFIG_INTR_REMAP");
  1207. printk(KERN_INFO "Enable CONFIG_INTR_REMAP for enabling intr-remapping "
  1208. " and x2apic\n");
  1209. #endif
  1210. return;
  1211. }
  1212. #endif /* HAVE_X2APIC */
  1213. #ifdef CONFIG_X86_64
  1214. /*
  1215. * Detect and enable local APICs on non-SMP boards.
  1216. * Original code written by Keir Fraser.
  1217. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  1218. * not correctly set up (usually the APIC timer won't work etc.)
  1219. */
  1220. static int __init detect_init_APIC(void)
  1221. {
  1222. if (!cpu_has_apic) {
  1223. printk(KERN_INFO "No local APIC present\n");
  1224. return -1;
  1225. }
  1226. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1227. boot_cpu_physical_apicid = 0;
  1228. return 0;
  1229. }
  1230. #else
  1231. /*
  1232. * Detect and initialize APIC
  1233. */
  1234. static int __init detect_init_APIC(void)
  1235. {
  1236. u32 h, l, features;
  1237. /* Disabled by kernel option? */
  1238. if (disable_apic)
  1239. return -1;
  1240. switch (boot_cpu_data.x86_vendor) {
  1241. case X86_VENDOR_AMD:
  1242. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1243. (boot_cpu_data.x86 == 15))
  1244. break;
  1245. goto no_apic;
  1246. case X86_VENDOR_INTEL:
  1247. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1248. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1249. break;
  1250. goto no_apic;
  1251. default:
  1252. goto no_apic;
  1253. }
  1254. if (!cpu_has_apic) {
  1255. /*
  1256. * Over-ride BIOS and try to enable the local APIC only if
  1257. * "lapic" specified.
  1258. */
  1259. if (!force_enable_local_apic) {
  1260. printk(KERN_INFO "Local APIC disabled by BIOS -- "
  1261. "you can enable it with \"lapic\"\n");
  1262. return -1;
  1263. }
  1264. /*
  1265. * Some BIOSes disable the local APIC in the APIC_BASE
  1266. * MSR. This can only be done in software for Intel P6 or later
  1267. * and AMD K7 (Model > 1) or later.
  1268. */
  1269. rdmsr(MSR_IA32_APICBASE, l, h);
  1270. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1271. printk(KERN_INFO
  1272. "Local APIC disabled by BIOS -- reenabling.\n");
  1273. l &= ~MSR_IA32_APICBASE_BASE;
  1274. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  1275. wrmsr(MSR_IA32_APICBASE, l, h);
  1276. enabled_via_apicbase = 1;
  1277. }
  1278. }
  1279. /*
  1280. * The APIC feature bit should now be enabled
  1281. * in `cpuid'
  1282. */
  1283. features = cpuid_edx(1);
  1284. if (!(features & (1 << X86_FEATURE_APIC))) {
  1285. printk(KERN_WARNING "Could not enable APIC!\n");
  1286. return -1;
  1287. }
  1288. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1289. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1290. /* The BIOS may have set up the APIC at some other address */
  1291. rdmsr(MSR_IA32_APICBASE, l, h);
  1292. if (l & MSR_IA32_APICBASE_ENABLE)
  1293. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1294. printk(KERN_INFO "Found and enabled local APIC!\n");
  1295. apic_pm_activate();
  1296. return 0;
  1297. no_apic:
  1298. printk(KERN_INFO "No local APIC present or hardware disabled\n");
  1299. return -1;
  1300. }
  1301. #endif
  1302. #ifdef CONFIG_X86_64
  1303. void __init early_init_lapic_mapping(void)
  1304. {
  1305. unsigned long phys_addr;
  1306. /*
  1307. * If no local APIC can be found then go out
  1308. * : it means there is no mpatable and MADT
  1309. */
  1310. if (!smp_found_config)
  1311. return;
  1312. phys_addr = mp_lapic_addr;
  1313. set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
  1314. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1315. APIC_BASE, phys_addr);
  1316. /*
  1317. * Fetch the APIC ID of the BSP in case we have a
  1318. * default configuration (or the MP table is broken).
  1319. */
  1320. boot_cpu_physical_apicid = read_apic_id();
  1321. }
  1322. #endif
  1323. /**
  1324. * init_apic_mappings - initialize APIC mappings
  1325. */
  1326. void __init init_apic_mappings(void)
  1327. {
  1328. #ifdef HAVE_X2APIC
  1329. if (x2apic) {
  1330. boot_cpu_physical_apicid = read_apic_id();
  1331. return;
  1332. }
  1333. #endif
  1334. /*
  1335. * If no local APIC can be found then set up a fake all
  1336. * zeroes page to simulate the local APIC and another
  1337. * one for the IO-APIC.
  1338. */
  1339. if (!smp_found_config && detect_init_APIC()) {
  1340. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1341. apic_phys = __pa(apic_phys);
  1342. } else
  1343. apic_phys = mp_lapic_addr;
  1344. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1345. apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
  1346. APIC_BASE, apic_phys);
  1347. /*
  1348. * Fetch the APIC ID of the BSP in case we have a
  1349. * default configuration (or the MP table is broken).
  1350. */
  1351. if (boot_cpu_physical_apicid == -1U)
  1352. boot_cpu_physical_apicid = read_apic_id();
  1353. }
  1354. /*
  1355. * This initializes the IO-APIC and APIC hardware if this is
  1356. * a UP kernel.
  1357. */
  1358. int apic_version[MAX_APICS];
  1359. int __init APIC_init_uniprocessor(void)
  1360. {
  1361. #ifdef CONFIG_X86_64
  1362. if (disable_apic) {
  1363. printk(KERN_INFO "Apic disabled\n");
  1364. return -1;
  1365. }
  1366. if (!cpu_has_apic) {
  1367. disable_apic = 1;
  1368. printk(KERN_INFO "Apic disabled by BIOS\n");
  1369. return -1;
  1370. }
  1371. #else
  1372. if (!smp_found_config && !cpu_has_apic)
  1373. return -1;
  1374. /*
  1375. * Complain if the BIOS pretends there is one.
  1376. */
  1377. if (!cpu_has_apic &&
  1378. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1379. printk(KERN_ERR "BIOS bug, local APIC 0x%x not detected!...\n",
  1380. boot_cpu_physical_apicid);
  1381. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1382. return -1;
  1383. }
  1384. #endif
  1385. #ifdef HAVE_X2APIC
  1386. enable_IR_x2apic();
  1387. #endif
  1388. #ifdef CONFIG_X86_64
  1389. setup_apic_routing();
  1390. #endif
  1391. verify_local_APIC();
  1392. connect_bsp_APIC();
  1393. #ifdef CONFIG_X86_64
  1394. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  1395. #else
  1396. /*
  1397. * Hack: In case of kdump, after a crash, kernel might be booting
  1398. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1399. * might be zero if read from MP tables. Get it from LAPIC.
  1400. */
  1401. # ifdef CONFIG_CRASH_DUMP
  1402. boot_cpu_physical_apicid = read_apic_id();
  1403. # endif
  1404. #endif
  1405. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1406. setup_local_APIC();
  1407. #ifdef CONFIG_X86_64
  1408. /*
  1409. * Now enable IO-APICs, actually call clear_IO_APIC
  1410. * We need clear_IO_APIC before enabling vector on BP
  1411. */
  1412. if (!skip_ioapic_setup && nr_ioapics)
  1413. enable_IO_APIC();
  1414. #endif
  1415. #ifdef CONFIG_X86_IO_APIC
  1416. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  1417. #endif
  1418. localise_nmi_watchdog();
  1419. end_local_APIC_setup();
  1420. #ifdef CONFIG_X86_IO_APIC
  1421. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1422. setup_IO_APIC();
  1423. # ifdef CONFIG_X86_64
  1424. else
  1425. nr_ioapics = 0;
  1426. # endif
  1427. #endif
  1428. #ifdef CONFIG_X86_64
  1429. setup_boot_APIC_clock();
  1430. check_nmi_watchdog();
  1431. #else
  1432. setup_boot_clock();
  1433. #endif
  1434. return 0;
  1435. }
  1436. /*
  1437. * Local APIC interrupts
  1438. */
  1439. /*
  1440. * This interrupt should _never_ happen with our APIC/SMP architecture
  1441. */
  1442. void smp_spurious_interrupt(struct pt_regs *regs)
  1443. {
  1444. u32 v;
  1445. #ifdef CONFIG_X86_64
  1446. exit_idle();
  1447. #endif
  1448. irq_enter();
  1449. /*
  1450. * Check if this really is a spurious interrupt and ACK it
  1451. * if it is a vectored one. Just in case...
  1452. * Spurious interrupts should not be ACKed.
  1453. */
  1454. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1455. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1456. ack_APIC_irq();
  1457. #ifdef CONFIG_X86_64
  1458. add_pda(irq_spurious_count, 1);
  1459. #else
  1460. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1461. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
  1462. "should never happen.\n", smp_processor_id());
  1463. __get_cpu_var(irq_stat).irq_spurious_count++;
  1464. #endif
  1465. irq_exit();
  1466. }
  1467. /*
  1468. * This interrupt should never happen with our APIC/SMP architecture
  1469. */
  1470. void smp_error_interrupt(struct pt_regs *regs)
  1471. {
  1472. u32 v, v1;
  1473. #ifdef CONFIG_X86_64
  1474. exit_idle();
  1475. #endif
  1476. irq_enter();
  1477. /* First tickle the hardware, only then report what went on. -- REW */
  1478. v = apic_read(APIC_ESR);
  1479. apic_write(APIC_ESR, 0);
  1480. v1 = apic_read(APIC_ESR);
  1481. ack_APIC_irq();
  1482. atomic_inc(&irq_err_count);
  1483. /* Here is what the APIC error bits mean:
  1484. 0: Send CS error
  1485. 1: Receive CS error
  1486. 2: Send accept error
  1487. 3: Receive accept error
  1488. 4: Reserved
  1489. 5: Send illegal vector
  1490. 6: Received illegal vector
  1491. 7: Illegal register address
  1492. */
  1493. printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
  1494. smp_processor_id(), v , v1);
  1495. irq_exit();
  1496. }
  1497. /**
  1498. * connect_bsp_APIC - attach the APIC to the interrupt system
  1499. */
  1500. void __init connect_bsp_APIC(void)
  1501. {
  1502. #ifdef CONFIG_X86_32
  1503. if (pic_mode) {
  1504. /*
  1505. * Do not trust the local APIC being empty at bootup.
  1506. */
  1507. clear_local_APIC();
  1508. /*
  1509. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1510. * local APIC to INT and NMI lines.
  1511. */
  1512. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1513. "enabling APIC mode.\n");
  1514. outb(0x70, 0x22);
  1515. outb(0x01, 0x23);
  1516. }
  1517. #endif
  1518. enable_apic_mode();
  1519. }
  1520. /**
  1521. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1522. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1523. *
  1524. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1525. * APIC is disabled.
  1526. */
  1527. void disconnect_bsp_APIC(int virt_wire_setup)
  1528. {
  1529. unsigned int value;
  1530. #ifdef CONFIG_X86_32
  1531. if (pic_mode) {
  1532. /*
  1533. * Put the board back into PIC mode (has an effect only on
  1534. * certain older boards). Note that APIC interrupts, including
  1535. * IPIs, won't work beyond this point! The only exception are
  1536. * INIT IPIs.
  1537. */
  1538. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1539. "entering PIC mode.\n");
  1540. outb(0x70, 0x22);
  1541. outb(0x00, 0x23);
  1542. return;
  1543. }
  1544. #endif
  1545. /* Go back to Virtual Wire compatibility mode */
  1546. /* For the spurious interrupt use vector F, and enable it */
  1547. value = apic_read(APIC_SPIV);
  1548. value &= ~APIC_VECTOR_MASK;
  1549. value |= APIC_SPIV_APIC_ENABLED;
  1550. value |= 0xf;
  1551. apic_write(APIC_SPIV, value);
  1552. if (!virt_wire_setup) {
  1553. /*
  1554. * For LVT0 make it edge triggered, active high,
  1555. * external and enabled
  1556. */
  1557. value = apic_read(APIC_LVT0);
  1558. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1559. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1560. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1561. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1562. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1563. apic_write(APIC_LVT0, value);
  1564. } else {
  1565. /* Disable LVT0 */
  1566. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1567. }
  1568. /*
  1569. * For LVT1 make it edge triggered, active high,
  1570. * nmi and enabled
  1571. */
  1572. value = apic_read(APIC_LVT1);
  1573. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1574. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1575. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1576. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1577. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1578. apic_write(APIC_LVT1, value);
  1579. }
  1580. void __cpuinit generic_processor_info(int apicid, int version)
  1581. {
  1582. int cpu;
  1583. cpumask_t tmp_map;
  1584. /*
  1585. * Validate version
  1586. */
  1587. if (version == 0x0) {
  1588. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  1589. "fixing up to 0x10. (tell your hw vendor)\n",
  1590. version);
  1591. version = 0x10;
  1592. }
  1593. apic_version[apicid] = version;
  1594. if (num_processors >= NR_CPUS) {
  1595. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  1596. " Processor ignored.\n", NR_CPUS);
  1597. return;
  1598. }
  1599. num_processors++;
  1600. cpus_complement(tmp_map, cpu_present_map);
  1601. cpu = first_cpu(tmp_map);
  1602. physid_set(apicid, phys_cpu_present_map);
  1603. if (apicid == boot_cpu_physical_apicid) {
  1604. /*
  1605. * x86_bios_cpu_apicid is required to have processors listed
  1606. * in same order as logical cpu numbers. Hence the first
  1607. * entry is BSP, and so on.
  1608. */
  1609. cpu = 0;
  1610. }
  1611. if (apicid > max_physical_apicid)
  1612. max_physical_apicid = apicid;
  1613. #ifdef CONFIG_X86_32
  1614. /*
  1615. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1616. * but we need to work other dependencies like SMP_SUSPEND etc
  1617. * before this can be done without some confusion.
  1618. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1619. * - Ashok Raj <ashok.raj@intel.com>
  1620. */
  1621. if (max_physical_apicid >= 8) {
  1622. switch (boot_cpu_data.x86_vendor) {
  1623. case X86_VENDOR_INTEL:
  1624. if (!APIC_XAPIC(version)) {
  1625. def_to_bigsmp = 0;
  1626. break;
  1627. }
  1628. /* If P4 and above fall through */
  1629. case X86_VENDOR_AMD:
  1630. def_to_bigsmp = 1;
  1631. }
  1632. }
  1633. #endif
  1634. #if defined(CONFIG_X86_SMP) || defined(CONFIG_X86_64)
  1635. /* are we being called early in kernel startup? */
  1636. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  1637. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  1638. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1639. cpu_to_apicid[cpu] = apicid;
  1640. bios_cpu_apicid[cpu] = apicid;
  1641. } else {
  1642. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1643. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1644. }
  1645. #endif
  1646. cpu_set(cpu, cpu_possible_map);
  1647. cpu_set(cpu, cpu_present_map);
  1648. }
  1649. #ifdef CONFIG_X86_64
  1650. int hard_smp_processor_id(void)
  1651. {
  1652. return read_apic_id();
  1653. }
  1654. #endif
  1655. /*
  1656. * Power management
  1657. */
  1658. #ifdef CONFIG_PM
  1659. static struct {
  1660. /*
  1661. * 'active' is true if the local APIC was enabled by us and
  1662. * not the BIOS; this signifies that we are also responsible
  1663. * for disabling it before entering apm/acpi suspend
  1664. */
  1665. int active;
  1666. /* r/w apic fields */
  1667. unsigned int apic_id;
  1668. unsigned int apic_taskpri;
  1669. unsigned int apic_ldr;
  1670. unsigned int apic_dfr;
  1671. unsigned int apic_spiv;
  1672. unsigned int apic_lvtt;
  1673. unsigned int apic_lvtpc;
  1674. unsigned int apic_lvt0;
  1675. unsigned int apic_lvt1;
  1676. unsigned int apic_lvterr;
  1677. unsigned int apic_tmict;
  1678. unsigned int apic_tdcr;
  1679. unsigned int apic_thmr;
  1680. } apic_pm_state;
  1681. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1682. {
  1683. unsigned long flags;
  1684. int maxlvt;
  1685. if (!apic_pm_state.active)
  1686. return 0;
  1687. maxlvt = lapic_get_maxlvt();
  1688. apic_pm_state.apic_id = apic_read(APIC_ID);
  1689. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1690. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1691. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1692. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1693. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1694. if (maxlvt >= 4)
  1695. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1696. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1697. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1698. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1699. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1700. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1701. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1702. if (maxlvt >= 5)
  1703. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1704. #endif
  1705. local_irq_save(flags);
  1706. disable_local_APIC();
  1707. local_irq_restore(flags);
  1708. return 0;
  1709. }
  1710. static int lapic_resume(struct sys_device *dev)
  1711. {
  1712. unsigned int l, h;
  1713. unsigned long flags;
  1714. int maxlvt;
  1715. if (!apic_pm_state.active)
  1716. return 0;
  1717. maxlvt = lapic_get_maxlvt();
  1718. local_irq_save(flags);
  1719. #ifdef HAVE_X2APIC
  1720. if (x2apic)
  1721. enable_x2apic();
  1722. else
  1723. #endif
  1724. {
  1725. /*
  1726. * Make sure the APICBASE points to the right address
  1727. *
  1728. * FIXME! This will be wrong if we ever support suspend on
  1729. * SMP! We'll need to do this as part of the CPU restore!
  1730. */
  1731. rdmsr(MSR_IA32_APICBASE, l, h);
  1732. l &= ~MSR_IA32_APICBASE_BASE;
  1733. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1734. wrmsr(MSR_IA32_APICBASE, l, h);
  1735. }
  1736. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1737. apic_write(APIC_ID, apic_pm_state.apic_id);
  1738. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1739. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1740. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1741. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1742. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1743. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1744. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1745. if (maxlvt >= 5)
  1746. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1747. #endif
  1748. if (maxlvt >= 4)
  1749. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1750. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1751. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1752. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1753. apic_write(APIC_ESR, 0);
  1754. apic_read(APIC_ESR);
  1755. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1756. apic_write(APIC_ESR, 0);
  1757. apic_read(APIC_ESR);
  1758. local_irq_restore(flags);
  1759. return 0;
  1760. }
  1761. /*
  1762. * This device has no shutdown method - fully functioning local APICs
  1763. * are needed on every CPU up until machine_halt/restart/poweroff.
  1764. */
  1765. static struct sysdev_class lapic_sysclass = {
  1766. .name = "lapic",
  1767. .resume = lapic_resume,
  1768. .suspend = lapic_suspend,
  1769. };
  1770. static struct sys_device device_lapic = {
  1771. .id = 0,
  1772. .cls = &lapic_sysclass,
  1773. };
  1774. static void __cpuinit apic_pm_activate(void)
  1775. {
  1776. apic_pm_state.active = 1;
  1777. }
  1778. static int __init init_lapic_sysfs(void)
  1779. {
  1780. int error;
  1781. if (!cpu_has_apic)
  1782. return 0;
  1783. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1784. error = sysdev_class_register(&lapic_sysclass);
  1785. if (!error)
  1786. error = sysdev_register(&device_lapic);
  1787. return error;
  1788. }
  1789. device_initcall(init_lapic_sysfs);
  1790. #else /* CONFIG_PM */
  1791. static void apic_pm_activate(void) { }
  1792. #endif /* CONFIG_PM */
  1793. #ifdef CONFIG_X86_64
  1794. /*
  1795. * apic_is_clustered_box() -- Check if we can expect good TSC
  1796. *
  1797. * Thus far, the major user of this is IBM's Summit2 series:
  1798. *
  1799. * Clustered boxes may have unsynced TSC problems if they are
  1800. * multi-chassis. Use available data to take a good guess.
  1801. * If in doubt, go HPET.
  1802. */
  1803. __cpuinit int apic_is_clustered_box(void)
  1804. {
  1805. int i, clusters, zeros;
  1806. unsigned id;
  1807. u16 *bios_cpu_apicid;
  1808. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1809. /*
  1810. * there is not this kind of box with AMD CPU yet.
  1811. * Some AMD box with quadcore cpu and 8 sockets apicid
  1812. * will be [4, 0x23] or [8, 0x27] could be thought to
  1813. * vsmp box still need checking...
  1814. */
  1815. if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
  1816. return 0;
  1817. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1818. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1819. for (i = 0; i < NR_CPUS; i++) {
  1820. /* are we being called early in kernel startup? */
  1821. if (bios_cpu_apicid) {
  1822. id = bios_cpu_apicid[i];
  1823. }
  1824. else if (i < nr_cpu_ids) {
  1825. if (cpu_present(i))
  1826. id = per_cpu(x86_bios_cpu_apicid, i);
  1827. else
  1828. continue;
  1829. }
  1830. else
  1831. break;
  1832. if (id != BAD_APICID)
  1833. __set_bit(APIC_CLUSTERID(id), clustermap);
  1834. }
  1835. /* Problem: Partially populated chassis may not have CPUs in some of
  1836. * the APIC clusters they have been allocated. Only present CPUs have
  1837. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1838. * Since clusters are allocated sequentially, count zeros only if
  1839. * they are bounded by ones.
  1840. */
  1841. clusters = 0;
  1842. zeros = 0;
  1843. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1844. if (test_bit(i, clustermap)) {
  1845. clusters += 1 + zeros;
  1846. zeros = 0;
  1847. } else
  1848. ++zeros;
  1849. }
  1850. /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1851. * not guaranteed to be synced between boards
  1852. */
  1853. if (is_vsmp_box() && clusters > 1)
  1854. return 1;
  1855. /*
  1856. * If clusters > 2, then should be multi-chassis.
  1857. * May have to revisit this when multi-core + hyperthreaded CPUs come
  1858. * out, but AFAIK this will work even for them.
  1859. */
  1860. return (clusters > 2);
  1861. }
  1862. #endif
  1863. /*
  1864. * APIC command line parameters
  1865. */
  1866. static int __init setup_disableapic(char *arg)
  1867. {
  1868. disable_apic = 1;
  1869. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1870. return 0;
  1871. }
  1872. early_param("disableapic", setup_disableapic);
  1873. /* same as disableapic, for compatibility */
  1874. static int __init setup_nolapic(char *arg)
  1875. {
  1876. return setup_disableapic(arg);
  1877. }
  1878. early_param("nolapic", setup_nolapic);
  1879. static int __init parse_lapic_timer_c2_ok(char *arg)
  1880. {
  1881. local_apic_timer_c2_ok = 1;
  1882. return 0;
  1883. }
  1884. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1885. static int __init parse_disable_apic_timer(char *arg)
  1886. {
  1887. disable_apic_timer = 1;
  1888. return 0;
  1889. }
  1890. early_param("noapictimer", parse_disable_apic_timer);
  1891. static int __init parse_nolapic_timer(char *arg)
  1892. {
  1893. disable_apic_timer = 1;
  1894. return 0;
  1895. }
  1896. early_param("nolapic_timer", parse_nolapic_timer);
  1897. static int __init apic_set_verbosity(char *arg)
  1898. {
  1899. if (!arg) {
  1900. #ifdef CONFIG_X86_64
  1901. skip_ioapic_setup = 0;
  1902. return 0;
  1903. #endif
  1904. return -EINVAL;
  1905. }
  1906. if (strcmp("debug", arg) == 0)
  1907. apic_verbosity = APIC_DEBUG;
  1908. else if (strcmp("verbose", arg) == 0)
  1909. apic_verbosity = APIC_VERBOSE;
  1910. else {
  1911. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  1912. " use apic=verbose or apic=debug\n", arg);
  1913. return -EINVAL;
  1914. }
  1915. return 0;
  1916. }
  1917. early_param("apic", apic_set_verbosity);
  1918. static int __init lapic_insert_resource(void)
  1919. {
  1920. if (!apic_phys)
  1921. return -1;
  1922. /* Put local APIC into the resource map. */
  1923. lapic_resource.start = apic_phys;
  1924. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1925. insert_resource(&iomem_resource, &lapic_resource);
  1926. return 0;
  1927. }
  1928. /*
  1929. * need call insert after e820_reserve_resources()
  1930. * that is using request_resource
  1931. */
  1932. late_initcall(lapic_insert_resource);