omap_hwmod_44xx_data.c 128 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'dmm' class
  47. * instance(s): dmm
  48. */
  49. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  50. .name = "dmm",
  51. };
  52. /* dmm */
  53. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  54. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  55. { .irq = -1 }
  56. };
  57. static struct omap_hwmod omap44xx_dmm_hwmod = {
  58. .name = "dmm",
  59. .class = &omap44xx_dmm_hwmod_class,
  60. .clkdm_name = "l3_emif_clkdm",
  61. .mpu_irqs = omap44xx_dmm_irqs,
  62. .prcm = {
  63. .omap4 = {
  64. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  65. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  66. },
  67. },
  68. };
  69. /*
  70. * 'emif_fw' class
  71. * instance(s): emif_fw
  72. */
  73. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  74. .name = "emif_fw",
  75. };
  76. /* emif_fw */
  77. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  78. .name = "emif_fw",
  79. .class = &omap44xx_emif_fw_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'l3' class
  90. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  91. */
  92. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  93. .name = "l3",
  94. };
  95. /* l3_instr */
  96. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  97. .name = "l3_instr",
  98. .class = &omap44xx_l3_hwmod_class,
  99. .clkdm_name = "l3_instr_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  104. .modulemode = MODULEMODE_HWCTRL,
  105. },
  106. },
  107. };
  108. /* l3_main_1 */
  109. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  110. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  111. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  112. { .irq = -1 }
  113. };
  114. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  115. .name = "l3_main_1",
  116. .class = &omap44xx_l3_hwmod_class,
  117. .clkdm_name = "l3_1_clkdm",
  118. .mpu_irqs = omap44xx_l3_main_1_irqs,
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  123. },
  124. },
  125. };
  126. /* l3_main_2 */
  127. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  128. .name = "l3_main_2",
  129. .class = &omap44xx_l3_hwmod_class,
  130. .clkdm_name = "l3_2_clkdm",
  131. .prcm = {
  132. .omap4 = {
  133. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  134. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  135. },
  136. },
  137. };
  138. /* l3_main_3 */
  139. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  140. .name = "l3_main_3",
  141. .class = &omap44xx_l3_hwmod_class,
  142. .clkdm_name = "l3_instr_clkdm",
  143. .prcm = {
  144. .omap4 = {
  145. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  146. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  147. .modulemode = MODULEMODE_HWCTRL,
  148. },
  149. },
  150. };
  151. /*
  152. * 'l4' class
  153. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  154. */
  155. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  156. .name = "l4",
  157. };
  158. /* l4_abe */
  159. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  160. .name = "l4_abe",
  161. .class = &omap44xx_l4_hwmod_class,
  162. .clkdm_name = "abe_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  166. },
  167. },
  168. };
  169. /* l4_cfg */
  170. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  171. .name = "l4_cfg",
  172. .class = &omap44xx_l4_hwmod_class,
  173. .clkdm_name = "l4_cfg_clkdm",
  174. .prcm = {
  175. .omap4 = {
  176. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  177. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  178. },
  179. },
  180. };
  181. /* l4_per */
  182. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  183. .name = "l4_per",
  184. .class = &omap44xx_l4_hwmod_class,
  185. .clkdm_name = "l4_per_clkdm",
  186. .prcm = {
  187. .omap4 = {
  188. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  189. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  190. },
  191. },
  192. };
  193. /* l4_wkup */
  194. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  195. .name = "l4_wkup",
  196. .class = &omap44xx_l4_hwmod_class,
  197. .clkdm_name = "l4_wkup_clkdm",
  198. .prcm = {
  199. .omap4 = {
  200. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  201. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  202. },
  203. },
  204. };
  205. /*
  206. * 'mpu_bus' class
  207. * instance(s): mpu_private
  208. */
  209. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  210. .name = "mpu_bus",
  211. };
  212. /* mpu_private */
  213. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  214. .name = "mpu_private",
  215. .class = &omap44xx_mpu_bus_hwmod_class,
  216. .clkdm_name = "mpuss_clkdm",
  217. };
  218. /*
  219. * Modules omap_hwmod structures
  220. *
  221. * The following IPs are excluded for the moment because:
  222. * - They do not need an explicit SW control using omap_hwmod API.
  223. * - They still need to be validated with the driver
  224. * properly adapted to omap_hwmod / omap_device
  225. *
  226. * c2c
  227. * c2c_target_fw
  228. * cm_core
  229. * cm_core_aon
  230. * ctrl_module_core
  231. * ctrl_module_pad_core
  232. * ctrl_module_pad_wkup
  233. * ctrl_module_wkup
  234. * debugss
  235. * efuse_ctrl_cust
  236. * efuse_ctrl_std
  237. * elm
  238. * mcasp
  239. * mpu_c0
  240. * mpu_c1
  241. * ocmc_ram
  242. * ocp2scp_usb_phy
  243. * ocp_wp_noc
  244. * prcm_mpu
  245. * prm
  246. * scrm
  247. * sl2if
  248. * slimbus1
  249. * slimbus2
  250. * usb_host_fs
  251. * usb_host_hs
  252. * usb_phy_cm
  253. * usb_tll_hs
  254. * usim
  255. */
  256. /*
  257. * 'aess' class
  258. * audio engine sub system
  259. */
  260. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  261. .rev_offs = 0x0000,
  262. .sysc_offs = 0x0010,
  263. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  264. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  265. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  266. MSTANDBY_SMART_WKUP),
  267. .sysc_fields = &omap_hwmod_sysc_type2,
  268. };
  269. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  270. .name = "aess",
  271. .sysc = &omap44xx_aess_sysc,
  272. };
  273. /* aess */
  274. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  275. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  276. { .irq = -1 }
  277. };
  278. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  279. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  280. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  281. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  282. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  283. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  284. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  285. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  286. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  287. { .dma_req = -1 }
  288. };
  289. static struct omap_hwmod omap44xx_aess_hwmod = {
  290. .name = "aess",
  291. .class = &omap44xx_aess_hwmod_class,
  292. .clkdm_name = "abe_clkdm",
  293. .mpu_irqs = omap44xx_aess_irqs,
  294. .sdma_reqs = omap44xx_aess_sdma_reqs,
  295. .main_clk = "aess_fck",
  296. .prcm = {
  297. .omap4 = {
  298. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  299. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  300. .modulemode = MODULEMODE_SWCTRL,
  301. },
  302. },
  303. };
  304. /*
  305. * 'counter' class
  306. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  307. */
  308. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  309. .rev_offs = 0x0000,
  310. .sysc_offs = 0x0004,
  311. .sysc_flags = SYSC_HAS_SIDLEMODE,
  312. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  313. SIDLE_SMART_WKUP),
  314. .sysc_fields = &omap_hwmod_sysc_type1,
  315. };
  316. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  317. .name = "counter",
  318. .sysc = &omap44xx_counter_sysc,
  319. };
  320. /* counter_32k */
  321. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  322. .name = "counter_32k",
  323. .class = &omap44xx_counter_hwmod_class,
  324. .clkdm_name = "l4_wkup_clkdm",
  325. .flags = HWMOD_SWSUP_SIDLE,
  326. .main_clk = "sys_32k_ck",
  327. .prcm = {
  328. .omap4 = {
  329. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  330. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  331. },
  332. },
  333. };
  334. /*
  335. * 'dma' class
  336. * dma controller for data exchange between memory to memory (i.e. internal or
  337. * external memory) and gp peripherals to memory or memory to gp peripherals
  338. */
  339. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  340. .rev_offs = 0x0000,
  341. .sysc_offs = 0x002c,
  342. .syss_offs = 0x0028,
  343. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  344. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  345. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  346. SYSS_HAS_RESET_STATUS),
  347. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  348. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  349. .sysc_fields = &omap_hwmod_sysc_type1,
  350. };
  351. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  352. .name = "dma",
  353. .sysc = &omap44xx_dma_sysc,
  354. };
  355. /* dma dev_attr */
  356. static struct omap_dma_dev_attr dma_dev_attr = {
  357. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  358. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  359. .lch_count = 32,
  360. };
  361. /* dma_system */
  362. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  363. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  364. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  365. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  366. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  367. { .irq = -1 }
  368. };
  369. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  370. .name = "dma_system",
  371. .class = &omap44xx_dma_hwmod_class,
  372. .clkdm_name = "l3_dma_clkdm",
  373. .mpu_irqs = omap44xx_dma_system_irqs,
  374. .main_clk = "l3_div_ck",
  375. .prcm = {
  376. .omap4 = {
  377. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  378. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  379. },
  380. },
  381. .dev_attr = &dma_dev_attr,
  382. };
  383. /*
  384. * 'dmic' class
  385. * digital microphone controller
  386. */
  387. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  388. .rev_offs = 0x0000,
  389. .sysc_offs = 0x0010,
  390. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  391. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  392. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  393. SIDLE_SMART_WKUP),
  394. .sysc_fields = &omap_hwmod_sysc_type2,
  395. };
  396. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  397. .name = "dmic",
  398. .sysc = &omap44xx_dmic_sysc,
  399. };
  400. /* dmic */
  401. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  402. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  403. { .irq = -1 }
  404. };
  405. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  406. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  407. { .dma_req = -1 }
  408. };
  409. static struct omap_hwmod omap44xx_dmic_hwmod = {
  410. .name = "dmic",
  411. .class = &omap44xx_dmic_hwmod_class,
  412. .clkdm_name = "abe_clkdm",
  413. .mpu_irqs = omap44xx_dmic_irqs,
  414. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  415. .main_clk = "dmic_fck",
  416. .prcm = {
  417. .omap4 = {
  418. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  419. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  420. .modulemode = MODULEMODE_SWCTRL,
  421. },
  422. },
  423. };
  424. /*
  425. * 'dsp' class
  426. * dsp sub-system
  427. */
  428. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  429. .name = "dsp",
  430. };
  431. /* dsp */
  432. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  433. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  434. { .irq = -1 }
  435. };
  436. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  437. { .name = "dsp", .rst_shift = 0 },
  438. { .name = "mmu_cache", .rst_shift = 1 },
  439. };
  440. static struct omap_hwmod omap44xx_dsp_hwmod = {
  441. .name = "dsp",
  442. .class = &omap44xx_dsp_hwmod_class,
  443. .clkdm_name = "tesla_clkdm",
  444. .mpu_irqs = omap44xx_dsp_irqs,
  445. .rst_lines = omap44xx_dsp_resets,
  446. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  447. .main_clk = "dsp_fck",
  448. .prcm = {
  449. .omap4 = {
  450. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  451. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  452. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  453. .modulemode = MODULEMODE_HWCTRL,
  454. },
  455. },
  456. };
  457. /*
  458. * 'dss' class
  459. * display sub-system
  460. */
  461. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  462. .rev_offs = 0x0000,
  463. .syss_offs = 0x0014,
  464. .sysc_flags = SYSS_HAS_RESET_STATUS,
  465. };
  466. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  467. .name = "dss",
  468. .sysc = &omap44xx_dss_sysc,
  469. .reset = omap_dss_reset,
  470. };
  471. /* dss */
  472. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  473. { .role = "sys_clk", .clk = "dss_sys_clk" },
  474. { .role = "tv_clk", .clk = "dss_tv_clk" },
  475. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  476. };
  477. static struct omap_hwmod omap44xx_dss_hwmod = {
  478. .name = "dss_core",
  479. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  480. .class = &omap44xx_dss_hwmod_class,
  481. .clkdm_name = "l3_dss_clkdm",
  482. .main_clk = "dss_dss_clk",
  483. .prcm = {
  484. .omap4 = {
  485. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  486. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  487. },
  488. },
  489. .opt_clks = dss_opt_clks,
  490. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  491. };
  492. /*
  493. * 'dispc' class
  494. * display controller
  495. */
  496. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  497. .rev_offs = 0x0000,
  498. .sysc_offs = 0x0010,
  499. .syss_offs = 0x0014,
  500. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  501. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  502. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  503. SYSS_HAS_RESET_STATUS),
  504. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  505. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  506. .sysc_fields = &omap_hwmod_sysc_type1,
  507. };
  508. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  509. .name = "dispc",
  510. .sysc = &omap44xx_dispc_sysc,
  511. };
  512. /* dss_dispc */
  513. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  514. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  515. { .irq = -1 }
  516. };
  517. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  518. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  519. { .dma_req = -1 }
  520. };
  521. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  522. .manager_count = 3,
  523. .has_framedonetv_irq = 1
  524. };
  525. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  526. .name = "dss_dispc",
  527. .class = &omap44xx_dispc_hwmod_class,
  528. .clkdm_name = "l3_dss_clkdm",
  529. .mpu_irqs = omap44xx_dss_dispc_irqs,
  530. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  531. .main_clk = "dss_dss_clk",
  532. .prcm = {
  533. .omap4 = {
  534. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  535. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  536. },
  537. },
  538. .dev_attr = &omap44xx_dss_dispc_dev_attr
  539. };
  540. /*
  541. * 'dsi' class
  542. * display serial interface controller
  543. */
  544. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  545. .rev_offs = 0x0000,
  546. .sysc_offs = 0x0010,
  547. .syss_offs = 0x0014,
  548. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  549. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  550. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  551. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  552. .sysc_fields = &omap_hwmod_sysc_type1,
  553. };
  554. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  555. .name = "dsi",
  556. .sysc = &omap44xx_dsi_sysc,
  557. };
  558. /* dss_dsi1 */
  559. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  560. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  561. { .irq = -1 }
  562. };
  563. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  564. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  565. { .dma_req = -1 }
  566. };
  567. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  568. { .role = "sys_clk", .clk = "dss_sys_clk" },
  569. };
  570. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  571. .name = "dss_dsi1",
  572. .class = &omap44xx_dsi_hwmod_class,
  573. .clkdm_name = "l3_dss_clkdm",
  574. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  575. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  576. .main_clk = "dss_dss_clk",
  577. .prcm = {
  578. .omap4 = {
  579. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  580. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  581. },
  582. },
  583. .opt_clks = dss_dsi1_opt_clks,
  584. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  585. };
  586. /* dss_dsi2 */
  587. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  588. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  589. { .irq = -1 }
  590. };
  591. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  592. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  593. { .dma_req = -1 }
  594. };
  595. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  596. { .role = "sys_clk", .clk = "dss_sys_clk" },
  597. };
  598. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  599. .name = "dss_dsi2",
  600. .class = &omap44xx_dsi_hwmod_class,
  601. .clkdm_name = "l3_dss_clkdm",
  602. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  603. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  604. .main_clk = "dss_dss_clk",
  605. .prcm = {
  606. .omap4 = {
  607. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  608. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  609. },
  610. },
  611. .opt_clks = dss_dsi2_opt_clks,
  612. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  613. };
  614. /*
  615. * 'hdmi' class
  616. * hdmi controller
  617. */
  618. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  619. .rev_offs = 0x0000,
  620. .sysc_offs = 0x0010,
  621. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  622. SYSC_HAS_SOFTRESET),
  623. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  624. SIDLE_SMART_WKUP),
  625. .sysc_fields = &omap_hwmod_sysc_type2,
  626. };
  627. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  628. .name = "hdmi",
  629. .sysc = &omap44xx_hdmi_sysc,
  630. };
  631. /* dss_hdmi */
  632. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  633. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  634. { .irq = -1 }
  635. };
  636. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  637. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  638. { .dma_req = -1 }
  639. };
  640. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  641. { .role = "sys_clk", .clk = "dss_sys_clk" },
  642. };
  643. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  644. .name = "dss_hdmi",
  645. .class = &omap44xx_hdmi_hwmod_class,
  646. .clkdm_name = "l3_dss_clkdm",
  647. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  648. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  649. .main_clk = "dss_48mhz_clk",
  650. .prcm = {
  651. .omap4 = {
  652. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  653. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  654. },
  655. },
  656. .opt_clks = dss_hdmi_opt_clks,
  657. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  658. };
  659. /*
  660. * 'rfbi' class
  661. * remote frame buffer interface
  662. */
  663. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  664. .rev_offs = 0x0000,
  665. .sysc_offs = 0x0010,
  666. .syss_offs = 0x0014,
  667. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  668. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  669. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  670. .sysc_fields = &omap_hwmod_sysc_type1,
  671. };
  672. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  673. .name = "rfbi",
  674. .sysc = &omap44xx_rfbi_sysc,
  675. };
  676. /* dss_rfbi */
  677. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  678. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  679. { .dma_req = -1 }
  680. };
  681. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  682. { .role = "ick", .clk = "dss_fck" },
  683. };
  684. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  685. .name = "dss_rfbi",
  686. .class = &omap44xx_rfbi_hwmod_class,
  687. .clkdm_name = "l3_dss_clkdm",
  688. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  689. .main_clk = "dss_dss_clk",
  690. .prcm = {
  691. .omap4 = {
  692. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  693. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  694. },
  695. },
  696. .opt_clks = dss_rfbi_opt_clks,
  697. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  698. };
  699. /*
  700. * 'venc' class
  701. * video encoder
  702. */
  703. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  704. .name = "venc",
  705. };
  706. /* dss_venc */
  707. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  708. .name = "dss_venc",
  709. .class = &omap44xx_venc_hwmod_class,
  710. .clkdm_name = "l3_dss_clkdm",
  711. .main_clk = "dss_tv_clk",
  712. .prcm = {
  713. .omap4 = {
  714. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  715. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  716. },
  717. },
  718. };
  719. /*
  720. * 'emif' class
  721. * external memory interface no1
  722. */
  723. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  724. .rev_offs = 0x0000,
  725. };
  726. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  727. .name = "emif",
  728. .sysc = &omap44xx_emif_sysc,
  729. };
  730. /* emif1 */
  731. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  732. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  733. { .irq = -1 }
  734. };
  735. static struct omap_hwmod omap44xx_emif1_hwmod = {
  736. .name = "emif1",
  737. .class = &omap44xx_emif_hwmod_class,
  738. .clkdm_name = "l3_emif_clkdm",
  739. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  740. .mpu_irqs = omap44xx_emif1_irqs,
  741. .main_clk = "ddrphy_ck",
  742. .prcm = {
  743. .omap4 = {
  744. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  745. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  746. .modulemode = MODULEMODE_HWCTRL,
  747. },
  748. },
  749. };
  750. /* emif2 */
  751. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  752. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  753. { .irq = -1 }
  754. };
  755. static struct omap_hwmod omap44xx_emif2_hwmod = {
  756. .name = "emif2",
  757. .class = &omap44xx_emif_hwmod_class,
  758. .clkdm_name = "l3_emif_clkdm",
  759. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  760. .mpu_irqs = omap44xx_emif2_irqs,
  761. .main_clk = "ddrphy_ck",
  762. .prcm = {
  763. .omap4 = {
  764. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  765. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  766. .modulemode = MODULEMODE_HWCTRL,
  767. },
  768. },
  769. };
  770. /*
  771. * 'fdif' class
  772. * face detection hw accelerator module
  773. */
  774. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  775. .rev_offs = 0x0000,
  776. .sysc_offs = 0x0010,
  777. /*
  778. * FDIF needs 100 OCP clk cycles delay after a softreset before
  779. * accessing sysconfig again.
  780. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  781. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  782. *
  783. * TODO: Indicate errata when available.
  784. */
  785. .srst_udelay = 2,
  786. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  787. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  788. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  789. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  790. .sysc_fields = &omap_hwmod_sysc_type2,
  791. };
  792. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  793. .name = "fdif",
  794. .sysc = &omap44xx_fdif_sysc,
  795. };
  796. /* fdif */
  797. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  798. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  799. { .irq = -1 }
  800. };
  801. static struct omap_hwmod omap44xx_fdif_hwmod = {
  802. .name = "fdif",
  803. .class = &omap44xx_fdif_hwmod_class,
  804. .clkdm_name = "iss_clkdm",
  805. .mpu_irqs = omap44xx_fdif_irqs,
  806. .main_clk = "fdif_fck",
  807. .prcm = {
  808. .omap4 = {
  809. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  810. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  811. .modulemode = MODULEMODE_SWCTRL,
  812. },
  813. },
  814. };
  815. /*
  816. * 'gpio' class
  817. * general purpose io module
  818. */
  819. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  820. .rev_offs = 0x0000,
  821. .sysc_offs = 0x0010,
  822. .syss_offs = 0x0114,
  823. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  824. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  825. SYSS_HAS_RESET_STATUS),
  826. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  827. SIDLE_SMART_WKUP),
  828. .sysc_fields = &omap_hwmod_sysc_type1,
  829. };
  830. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  831. .name = "gpio",
  832. .sysc = &omap44xx_gpio_sysc,
  833. .rev = 2,
  834. };
  835. /* gpio dev_attr */
  836. static struct omap_gpio_dev_attr gpio_dev_attr = {
  837. .bank_width = 32,
  838. .dbck_flag = true,
  839. };
  840. /* gpio1 */
  841. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  842. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  843. { .irq = -1 }
  844. };
  845. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  846. { .role = "dbclk", .clk = "gpio1_dbclk" },
  847. };
  848. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  849. .name = "gpio1",
  850. .class = &omap44xx_gpio_hwmod_class,
  851. .clkdm_name = "l4_wkup_clkdm",
  852. .mpu_irqs = omap44xx_gpio1_irqs,
  853. .main_clk = "gpio1_ick",
  854. .prcm = {
  855. .omap4 = {
  856. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  857. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  858. .modulemode = MODULEMODE_HWCTRL,
  859. },
  860. },
  861. .opt_clks = gpio1_opt_clks,
  862. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  863. .dev_attr = &gpio_dev_attr,
  864. };
  865. /* gpio2 */
  866. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  867. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  868. { .irq = -1 }
  869. };
  870. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  871. { .role = "dbclk", .clk = "gpio2_dbclk" },
  872. };
  873. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  874. .name = "gpio2",
  875. .class = &omap44xx_gpio_hwmod_class,
  876. .clkdm_name = "l4_per_clkdm",
  877. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  878. .mpu_irqs = omap44xx_gpio2_irqs,
  879. .main_clk = "gpio2_ick",
  880. .prcm = {
  881. .omap4 = {
  882. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  883. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  884. .modulemode = MODULEMODE_HWCTRL,
  885. },
  886. },
  887. .opt_clks = gpio2_opt_clks,
  888. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  889. .dev_attr = &gpio_dev_attr,
  890. };
  891. /* gpio3 */
  892. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  893. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  894. { .irq = -1 }
  895. };
  896. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  897. { .role = "dbclk", .clk = "gpio3_dbclk" },
  898. };
  899. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  900. .name = "gpio3",
  901. .class = &omap44xx_gpio_hwmod_class,
  902. .clkdm_name = "l4_per_clkdm",
  903. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  904. .mpu_irqs = omap44xx_gpio3_irqs,
  905. .main_clk = "gpio3_ick",
  906. .prcm = {
  907. .omap4 = {
  908. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  909. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  910. .modulemode = MODULEMODE_HWCTRL,
  911. },
  912. },
  913. .opt_clks = gpio3_opt_clks,
  914. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  915. .dev_attr = &gpio_dev_attr,
  916. };
  917. /* gpio4 */
  918. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  919. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  920. { .irq = -1 }
  921. };
  922. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  923. { .role = "dbclk", .clk = "gpio4_dbclk" },
  924. };
  925. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  926. .name = "gpio4",
  927. .class = &omap44xx_gpio_hwmod_class,
  928. .clkdm_name = "l4_per_clkdm",
  929. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  930. .mpu_irqs = omap44xx_gpio4_irqs,
  931. .main_clk = "gpio4_ick",
  932. .prcm = {
  933. .omap4 = {
  934. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  935. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  936. .modulemode = MODULEMODE_HWCTRL,
  937. },
  938. },
  939. .opt_clks = gpio4_opt_clks,
  940. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  941. .dev_attr = &gpio_dev_attr,
  942. };
  943. /* gpio5 */
  944. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  945. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  946. { .irq = -1 }
  947. };
  948. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  949. { .role = "dbclk", .clk = "gpio5_dbclk" },
  950. };
  951. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  952. .name = "gpio5",
  953. .class = &omap44xx_gpio_hwmod_class,
  954. .clkdm_name = "l4_per_clkdm",
  955. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  956. .mpu_irqs = omap44xx_gpio5_irqs,
  957. .main_clk = "gpio5_ick",
  958. .prcm = {
  959. .omap4 = {
  960. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  961. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  962. .modulemode = MODULEMODE_HWCTRL,
  963. },
  964. },
  965. .opt_clks = gpio5_opt_clks,
  966. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  967. .dev_attr = &gpio_dev_attr,
  968. };
  969. /* gpio6 */
  970. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  971. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  972. { .irq = -1 }
  973. };
  974. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  975. { .role = "dbclk", .clk = "gpio6_dbclk" },
  976. };
  977. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  978. .name = "gpio6",
  979. .class = &omap44xx_gpio_hwmod_class,
  980. .clkdm_name = "l4_per_clkdm",
  981. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  982. .mpu_irqs = omap44xx_gpio6_irqs,
  983. .main_clk = "gpio6_ick",
  984. .prcm = {
  985. .omap4 = {
  986. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  987. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  988. .modulemode = MODULEMODE_HWCTRL,
  989. },
  990. },
  991. .opt_clks = gpio6_opt_clks,
  992. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  993. .dev_attr = &gpio_dev_attr,
  994. };
  995. /*
  996. * 'gpmc' class
  997. * general purpose memory controller
  998. */
  999. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1000. .rev_offs = 0x0000,
  1001. .sysc_offs = 0x0010,
  1002. .syss_offs = 0x0014,
  1003. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1004. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1005. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1006. .sysc_fields = &omap_hwmod_sysc_type1,
  1007. };
  1008. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1009. .name = "gpmc",
  1010. .sysc = &omap44xx_gpmc_sysc,
  1011. };
  1012. /* gpmc */
  1013. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1014. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1015. { .irq = -1 }
  1016. };
  1017. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1018. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1019. { .dma_req = -1 }
  1020. };
  1021. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1022. .name = "gpmc",
  1023. .class = &omap44xx_gpmc_hwmod_class,
  1024. .clkdm_name = "l3_2_clkdm",
  1025. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1026. .mpu_irqs = omap44xx_gpmc_irqs,
  1027. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1028. .prcm = {
  1029. .omap4 = {
  1030. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1031. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1032. .modulemode = MODULEMODE_HWCTRL,
  1033. },
  1034. },
  1035. };
  1036. /*
  1037. * 'gpu' class
  1038. * 2d/3d graphics accelerator
  1039. */
  1040. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1041. .rev_offs = 0x1fc00,
  1042. .sysc_offs = 0x1fc10,
  1043. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1044. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1045. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1046. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1047. .sysc_fields = &omap_hwmod_sysc_type2,
  1048. };
  1049. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1050. .name = "gpu",
  1051. .sysc = &omap44xx_gpu_sysc,
  1052. };
  1053. /* gpu */
  1054. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1055. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1056. { .irq = -1 }
  1057. };
  1058. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1059. .name = "gpu",
  1060. .class = &omap44xx_gpu_hwmod_class,
  1061. .clkdm_name = "l3_gfx_clkdm",
  1062. .mpu_irqs = omap44xx_gpu_irqs,
  1063. .main_clk = "gpu_fck",
  1064. .prcm = {
  1065. .omap4 = {
  1066. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1067. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1068. .modulemode = MODULEMODE_SWCTRL,
  1069. },
  1070. },
  1071. };
  1072. /*
  1073. * 'hdq1w' class
  1074. * hdq / 1-wire serial interface controller
  1075. */
  1076. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1077. .rev_offs = 0x0000,
  1078. .sysc_offs = 0x0014,
  1079. .syss_offs = 0x0018,
  1080. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1081. SYSS_HAS_RESET_STATUS),
  1082. .sysc_fields = &omap_hwmod_sysc_type1,
  1083. };
  1084. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1085. .name = "hdq1w",
  1086. .sysc = &omap44xx_hdq1w_sysc,
  1087. };
  1088. /* hdq1w */
  1089. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1090. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1091. { .irq = -1 }
  1092. };
  1093. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1094. .name = "hdq1w",
  1095. .class = &omap44xx_hdq1w_hwmod_class,
  1096. .clkdm_name = "l4_per_clkdm",
  1097. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1098. .mpu_irqs = omap44xx_hdq1w_irqs,
  1099. .main_clk = "hdq1w_fck",
  1100. .prcm = {
  1101. .omap4 = {
  1102. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1103. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1104. .modulemode = MODULEMODE_SWCTRL,
  1105. },
  1106. },
  1107. };
  1108. /*
  1109. * 'hsi' class
  1110. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1111. * serial if)
  1112. */
  1113. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1114. .rev_offs = 0x0000,
  1115. .sysc_offs = 0x0010,
  1116. .syss_offs = 0x0014,
  1117. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1118. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1119. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1120. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1121. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1122. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1123. .sysc_fields = &omap_hwmod_sysc_type1,
  1124. };
  1125. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1126. .name = "hsi",
  1127. .sysc = &omap44xx_hsi_sysc,
  1128. };
  1129. /* hsi */
  1130. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1131. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1132. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1133. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1134. { .irq = -1 }
  1135. };
  1136. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1137. .name = "hsi",
  1138. .class = &omap44xx_hsi_hwmod_class,
  1139. .clkdm_name = "l3_init_clkdm",
  1140. .mpu_irqs = omap44xx_hsi_irqs,
  1141. .main_clk = "hsi_fck",
  1142. .prcm = {
  1143. .omap4 = {
  1144. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1145. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1146. .modulemode = MODULEMODE_HWCTRL,
  1147. },
  1148. },
  1149. };
  1150. /*
  1151. * 'i2c' class
  1152. * multimaster high-speed i2c controller
  1153. */
  1154. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1155. .sysc_offs = 0x0010,
  1156. .syss_offs = 0x0090,
  1157. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1158. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1159. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1160. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1161. SIDLE_SMART_WKUP),
  1162. .clockact = CLOCKACT_TEST_ICLK,
  1163. .sysc_fields = &omap_hwmod_sysc_type1,
  1164. };
  1165. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1166. .name = "i2c",
  1167. .sysc = &omap44xx_i2c_sysc,
  1168. .rev = OMAP_I2C_IP_VERSION_2,
  1169. .reset = &omap_i2c_reset,
  1170. };
  1171. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1172. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1173. };
  1174. /* i2c1 */
  1175. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1176. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1177. { .irq = -1 }
  1178. };
  1179. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1180. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1181. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1182. { .dma_req = -1 }
  1183. };
  1184. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1185. .name = "i2c1",
  1186. .class = &omap44xx_i2c_hwmod_class,
  1187. .clkdm_name = "l4_per_clkdm",
  1188. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1189. .mpu_irqs = omap44xx_i2c1_irqs,
  1190. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1191. .main_clk = "i2c1_fck",
  1192. .prcm = {
  1193. .omap4 = {
  1194. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1195. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1196. .modulemode = MODULEMODE_SWCTRL,
  1197. },
  1198. },
  1199. .dev_attr = &i2c_dev_attr,
  1200. };
  1201. /* i2c2 */
  1202. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1203. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1204. { .irq = -1 }
  1205. };
  1206. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1207. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1208. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1209. { .dma_req = -1 }
  1210. };
  1211. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1212. .name = "i2c2",
  1213. .class = &omap44xx_i2c_hwmod_class,
  1214. .clkdm_name = "l4_per_clkdm",
  1215. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1216. .mpu_irqs = omap44xx_i2c2_irqs,
  1217. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1218. .main_clk = "i2c2_fck",
  1219. .prcm = {
  1220. .omap4 = {
  1221. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1222. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1223. .modulemode = MODULEMODE_SWCTRL,
  1224. },
  1225. },
  1226. .dev_attr = &i2c_dev_attr,
  1227. };
  1228. /* i2c3 */
  1229. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1230. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1231. { .irq = -1 }
  1232. };
  1233. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1234. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1235. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1236. { .dma_req = -1 }
  1237. };
  1238. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1239. .name = "i2c3",
  1240. .class = &omap44xx_i2c_hwmod_class,
  1241. .clkdm_name = "l4_per_clkdm",
  1242. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1243. .mpu_irqs = omap44xx_i2c3_irqs,
  1244. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1245. .main_clk = "i2c3_fck",
  1246. .prcm = {
  1247. .omap4 = {
  1248. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1249. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1250. .modulemode = MODULEMODE_SWCTRL,
  1251. },
  1252. },
  1253. .dev_attr = &i2c_dev_attr,
  1254. };
  1255. /* i2c4 */
  1256. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1257. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1258. { .irq = -1 }
  1259. };
  1260. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1261. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1262. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1263. { .dma_req = -1 }
  1264. };
  1265. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1266. .name = "i2c4",
  1267. .class = &omap44xx_i2c_hwmod_class,
  1268. .clkdm_name = "l4_per_clkdm",
  1269. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1270. .mpu_irqs = omap44xx_i2c4_irqs,
  1271. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1272. .main_clk = "i2c4_fck",
  1273. .prcm = {
  1274. .omap4 = {
  1275. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1276. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1277. .modulemode = MODULEMODE_SWCTRL,
  1278. },
  1279. },
  1280. .dev_attr = &i2c_dev_attr,
  1281. };
  1282. /*
  1283. * 'ipu' class
  1284. * imaging processor unit
  1285. */
  1286. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1287. .name = "ipu",
  1288. };
  1289. /* ipu */
  1290. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1291. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1292. { .irq = -1 }
  1293. };
  1294. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1295. { .name = "cpu0", .rst_shift = 0 },
  1296. { .name = "cpu1", .rst_shift = 1 },
  1297. { .name = "mmu_cache", .rst_shift = 2 },
  1298. };
  1299. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1300. .name = "ipu",
  1301. .class = &omap44xx_ipu_hwmod_class,
  1302. .clkdm_name = "ducati_clkdm",
  1303. .mpu_irqs = omap44xx_ipu_irqs,
  1304. .rst_lines = omap44xx_ipu_resets,
  1305. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1306. .main_clk = "ipu_fck",
  1307. .prcm = {
  1308. .omap4 = {
  1309. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1310. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1311. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1312. .modulemode = MODULEMODE_HWCTRL,
  1313. },
  1314. },
  1315. };
  1316. /*
  1317. * 'iss' class
  1318. * external images sensor pixel data processor
  1319. */
  1320. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1321. .rev_offs = 0x0000,
  1322. .sysc_offs = 0x0010,
  1323. /*
  1324. * ISS needs 100 OCP clk cycles delay after a softreset before
  1325. * accessing sysconfig again.
  1326. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1327. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1328. *
  1329. * TODO: Indicate errata when available.
  1330. */
  1331. .srst_udelay = 2,
  1332. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1333. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1334. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1335. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1336. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1337. .sysc_fields = &omap_hwmod_sysc_type2,
  1338. };
  1339. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1340. .name = "iss",
  1341. .sysc = &omap44xx_iss_sysc,
  1342. };
  1343. /* iss */
  1344. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1345. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1346. { .irq = -1 }
  1347. };
  1348. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1349. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1350. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1351. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1352. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1353. { .dma_req = -1 }
  1354. };
  1355. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1356. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1357. };
  1358. static struct omap_hwmod omap44xx_iss_hwmod = {
  1359. .name = "iss",
  1360. .class = &omap44xx_iss_hwmod_class,
  1361. .clkdm_name = "iss_clkdm",
  1362. .mpu_irqs = omap44xx_iss_irqs,
  1363. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1364. .main_clk = "iss_fck",
  1365. .prcm = {
  1366. .omap4 = {
  1367. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1368. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1369. .modulemode = MODULEMODE_SWCTRL,
  1370. },
  1371. },
  1372. .opt_clks = iss_opt_clks,
  1373. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1374. };
  1375. /*
  1376. * 'iva' class
  1377. * multi-standard video encoder/decoder hardware accelerator
  1378. */
  1379. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1380. .name = "iva",
  1381. };
  1382. /* iva */
  1383. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1384. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1385. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1386. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1387. { .irq = -1 }
  1388. };
  1389. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1390. { .name = "seq0", .rst_shift = 0 },
  1391. { .name = "seq1", .rst_shift = 1 },
  1392. { .name = "logic", .rst_shift = 2 },
  1393. };
  1394. static struct omap_hwmod omap44xx_iva_hwmod = {
  1395. .name = "iva",
  1396. .class = &omap44xx_iva_hwmod_class,
  1397. .clkdm_name = "ivahd_clkdm",
  1398. .mpu_irqs = omap44xx_iva_irqs,
  1399. .rst_lines = omap44xx_iva_resets,
  1400. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1401. .main_clk = "iva_fck",
  1402. .prcm = {
  1403. .omap4 = {
  1404. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1405. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1406. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1407. .modulemode = MODULEMODE_HWCTRL,
  1408. },
  1409. },
  1410. };
  1411. /*
  1412. * 'kbd' class
  1413. * keyboard controller
  1414. */
  1415. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1416. .rev_offs = 0x0000,
  1417. .sysc_offs = 0x0010,
  1418. .syss_offs = 0x0014,
  1419. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1420. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1421. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1422. SYSS_HAS_RESET_STATUS),
  1423. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1424. .sysc_fields = &omap_hwmod_sysc_type1,
  1425. };
  1426. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1427. .name = "kbd",
  1428. .sysc = &omap44xx_kbd_sysc,
  1429. };
  1430. /* kbd */
  1431. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1432. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1433. { .irq = -1 }
  1434. };
  1435. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1436. .name = "kbd",
  1437. .class = &omap44xx_kbd_hwmod_class,
  1438. .clkdm_name = "l4_wkup_clkdm",
  1439. .mpu_irqs = omap44xx_kbd_irqs,
  1440. .main_clk = "kbd_fck",
  1441. .prcm = {
  1442. .omap4 = {
  1443. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1444. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1445. .modulemode = MODULEMODE_SWCTRL,
  1446. },
  1447. },
  1448. };
  1449. /*
  1450. * 'mailbox' class
  1451. * mailbox module allowing communication between the on-chip processors using a
  1452. * queued mailbox-interrupt mechanism.
  1453. */
  1454. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1455. .rev_offs = 0x0000,
  1456. .sysc_offs = 0x0010,
  1457. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1458. SYSC_HAS_SOFTRESET),
  1459. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1460. .sysc_fields = &omap_hwmod_sysc_type2,
  1461. };
  1462. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1463. .name = "mailbox",
  1464. .sysc = &omap44xx_mailbox_sysc,
  1465. };
  1466. /* mailbox */
  1467. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1468. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1469. { .irq = -1 }
  1470. };
  1471. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1472. .name = "mailbox",
  1473. .class = &omap44xx_mailbox_hwmod_class,
  1474. .clkdm_name = "l4_cfg_clkdm",
  1475. .mpu_irqs = omap44xx_mailbox_irqs,
  1476. .prcm = {
  1477. .omap4 = {
  1478. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1479. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1480. },
  1481. },
  1482. };
  1483. /*
  1484. * 'mcbsp' class
  1485. * multi channel buffered serial port controller
  1486. */
  1487. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1488. .sysc_offs = 0x008c,
  1489. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1490. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1491. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1492. .sysc_fields = &omap_hwmod_sysc_type1,
  1493. };
  1494. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1495. .name = "mcbsp",
  1496. .sysc = &omap44xx_mcbsp_sysc,
  1497. .rev = MCBSP_CONFIG_TYPE4,
  1498. };
  1499. /* mcbsp1 */
  1500. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1501. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1502. { .irq = -1 }
  1503. };
  1504. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1505. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1506. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1507. { .dma_req = -1 }
  1508. };
  1509. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1510. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1511. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  1512. };
  1513. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1514. .name = "mcbsp1",
  1515. .class = &omap44xx_mcbsp_hwmod_class,
  1516. .clkdm_name = "abe_clkdm",
  1517. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1518. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1519. .main_clk = "mcbsp1_fck",
  1520. .prcm = {
  1521. .omap4 = {
  1522. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1523. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1524. .modulemode = MODULEMODE_SWCTRL,
  1525. },
  1526. },
  1527. .opt_clks = mcbsp1_opt_clks,
  1528. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1529. };
  1530. /* mcbsp2 */
  1531. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1532. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1533. { .irq = -1 }
  1534. };
  1535. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1536. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1537. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1538. { .dma_req = -1 }
  1539. };
  1540. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1541. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1542. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  1543. };
  1544. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1545. .name = "mcbsp2",
  1546. .class = &omap44xx_mcbsp_hwmod_class,
  1547. .clkdm_name = "abe_clkdm",
  1548. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1549. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1550. .main_clk = "mcbsp2_fck",
  1551. .prcm = {
  1552. .omap4 = {
  1553. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1554. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1555. .modulemode = MODULEMODE_SWCTRL,
  1556. },
  1557. },
  1558. .opt_clks = mcbsp2_opt_clks,
  1559. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1560. };
  1561. /* mcbsp3 */
  1562. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1563. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1564. { .irq = -1 }
  1565. };
  1566. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1567. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1568. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1569. { .dma_req = -1 }
  1570. };
  1571. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1572. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1573. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  1574. };
  1575. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1576. .name = "mcbsp3",
  1577. .class = &omap44xx_mcbsp_hwmod_class,
  1578. .clkdm_name = "abe_clkdm",
  1579. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1580. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1581. .main_clk = "mcbsp3_fck",
  1582. .prcm = {
  1583. .omap4 = {
  1584. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1585. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1586. .modulemode = MODULEMODE_SWCTRL,
  1587. },
  1588. },
  1589. .opt_clks = mcbsp3_opt_clks,
  1590. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1591. };
  1592. /* mcbsp4 */
  1593. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1594. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1595. { .irq = -1 }
  1596. };
  1597. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1598. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1599. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1600. { .dma_req = -1 }
  1601. };
  1602. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1603. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1604. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  1605. };
  1606. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1607. .name = "mcbsp4",
  1608. .class = &omap44xx_mcbsp_hwmod_class,
  1609. .clkdm_name = "l4_per_clkdm",
  1610. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1611. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1612. .main_clk = "mcbsp4_fck",
  1613. .prcm = {
  1614. .omap4 = {
  1615. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1616. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1617. .modulemode = MODULEMODE_SWCTRL,
  1618. },
  1619. },
  1620. .opt_clks = mcbsp4_opt_clks,
  1621. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1622. };
  1623. /*
  1624. * 'mcpdm' class
  1625. * multi channel pdm controller (proprietary interface with phoenix power
  1626. * ic)
  1627. */
  1628. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1629. .rev_offs = 0x0000,
  1630. .sysc_offs = 0x0010,
  1631. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1632. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1633. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1634. SIDLE_SMART_WKUP),
  1635. .sysc_fields = &omap_hwmod_sysc_type2,
  1636. };
  1637. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1638. .name = "mcpdm",
  1639. .sysc = &omap44xx_mcpdm_sysc,
  1640. };
  1641. /* mcpdm */
  1642. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1643. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1644. { .irq = -1 }
  1645. };
  1646. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1647. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1648. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1649. { .dma_req = -1 }
  1650. };
  1651. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1652. .name = "mcpdm",
  1653. .class = &omap44xx_mcpdm_hwmod_class,
  1654. .clkdm_name = "abe_clkdm",
  1655. .mpu_irqs = omap44xx_mcpdm_irqs,
  1656. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1657. .main_clk = "mcpdm_fck",
  1658. .prcm = {
  1659. .omap4 = {
  1660. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1661. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1662. .modulemode = MODULEMODE_SWCTRL,
  1663. },
  1664. },
  1665. };
  1666. /*
  1667. * 'mcspi' class
  1668. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1669. * bus
  1670. */
  1671. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1672. .rev_offs = 0x0000,
  1673. .sysc_offs = 0x0010,
  1674. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1675. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1676. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1677. SIDLE_SMART_WKUP),
  1678. .sysc_fields = &omap_hwmod_sysc_type2,
  1679. };
  1680. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1681. .name = "mcspi",
  1682. .sysc = &omap44xx_mcspi_sysc,
  1683. .rev = OMAP4_MCSPI_REV,
  1684. };
  1685. /* mcspi1 */
  1686. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1687. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1688. { .irq = -1 }
  1689. };
  1690. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1691. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1692. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1693. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1694. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1695. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1696. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1697. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1698. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1699. { .dma_req = -1 }
  1700. };
  1701. /* mcspi1 dev_attr */
  1702. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1703. .num_chipselect = 4,
  1704. };
  1705. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1706. .name = "mcspi1",
  1707. .class = &omap44xx_mcspi_hwmod_class,
  1708. .clkdm_name = "l4_per_clkdm",
  1709. .mpu_irqs = omap44xx_mcspi1_irqs,
  1710. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1711. .main_clk = "mcspi1_fck",
  1712. .prcm = {
  1713. .omap4 = {
  1714. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1715. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1716. .modulemode = MODULEMODE_SWCTRL,
  1717. },
  1718. },
  1719. .dev_attr = &mcspi1_dev_attr,
  1720. };
  1721. /* mcspi2 */
  1722. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1723. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1724. { .irq = -1 }
  1725. };
  1726. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1727. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1728. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1729. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1730. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1731. { .dma_req = -1 }
  1732. };
  1733. /* mcspi2 dev_attr */
  1734. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1735. .num_chipselect = 2,
  1736. };
  1737. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1738. .name = "mcspi2",
  1739. .class = &omap44xx_mcspi_hwmod_class,
  1740. .clkdm_name = "l4_per_clkdm",
  1741. .mpu_irqs = omap44xx_mcspi2_irqs,
  1742. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1743. .main_clk = "mcspi2_fck",
  1744. .prcm = {
  1745. .omap4 = {
  1746. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1747. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1748. .modulemode = MODULEMODE_SWCTRL,
  1749. },
  1750. },
  1751. .dev_attr = &mcspi2_dev_attr,
  1752. };
  1753. /* mcspi3 */
  1754. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1755. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1756. { .irq = -1 }
  1757. };
  1758. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1759. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1760. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1761. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1762. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1763. { .dma_req = -1 }
  1764. };
  1765. /* mcspi3 dev_attr */
  1766. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1767. .num_chipselect = 2,
  1768. };
  1769. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1770. .name = "mcspi3",
  1771. .class = &omap44xx_mcspi_hwmod_class,
  1772. .clkdm_name = "l4_per_clkdm",
  1773. .mpu_irqs = omap44xx_mcspi3_irqs,
  1774. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1775. .main_clk = "mcspi3_fck",
  1776. .prcm = {
  1777. .omap4 = {
  1778. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1779. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  1780. .modulemode = MODULEMODE_SWCTRL,
  1781. },
  1782. },
  1783. .dev_attr = &mcspi3_dev_attr,
  1784. };
  1785. /* mcspi4 */
  1786. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  1787. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  1788. { .irq = -1 }
  1789. };
  1790. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  1791. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  1792. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  1793. { .dma_req = -1 }
  1794. };
  1795. /* mcspi4 dev_attr */
  1796. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  1797. .num_chipselect = 1,
  1798. };
  1799. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  1800. .name = "mcspi4",
  1801. .class = &omap44xx_mcspi_hwmod_class,
  1802. .clkdm_name = "l4_per_clkdm",
  1803. .mpu_irqs = omap44xx_mcspi4_irqs,
  1804. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  1805. .main_clk = "mcspi4_fck",
  1806. .prcm = {
  1807. .omap4 = {
  1808. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  1809. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  1810. .modulemode = MODULEMODE_SWCTRL,
  1811. },
  1812. },
  1813. .dev_attr = &mcspi4_dev_attr,
  1814. };
  1815. /*
  1816. * 'mmc' class
  1817. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  1818. */
  1819. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  1820. .rev_offs = 0x0000,
  1821. .sysc_offs = 0x0010,
  1822. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  1823. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1824. SYSC_HAS_SOFTRESET),
  1825. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1826. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1827. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1828. .sysc_fields = &omap_hwmod_sysc_type2,
  1829. };
  1830. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  1831. .name = "mmc",
  1832. .sysc = &omap44xx_mmc_sysc,
  1833. };
  1834. /* mmc1 */
  1835. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  1836. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  1837. { .irq = -1 }
  1838. };
  1839. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  1840. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  1841. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  1842. { .dma_req = -1 }
  1843. };
  1844. /* mmc1 dev_attr */
  1845. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  1846. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1847. };
  1848. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  1849. .name = "mmc1",
  1850. .class = &omap44xx_mmc_hwmod_class,
  1851. .clkdm_name = "l3_init_clkdm",
  1852. .mpu_irqs = omap44xx_mmc1_irqs,
  1853. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  1854. .main_clk = "mmc1_fck",
  1855. .prcm = {
  1856. .omap4 = {
  1857. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  1858. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  1859. .modulemode = MODULEMODE_SWCTRL,
  1860. },
  1861. },
  1862. .dev_attr = &mmc1_dev_attr,
  1863. };
  1864. /* mmc2 */
  1865. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  1866. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  1867. { .irq = -1 }
  1868. };
  1869. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  1870. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  1871. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  1872. { .dma_req = -1 }
  1873. };
  1874. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  1875. .name = "mmc2",
  1876. .class = &omap44xx_mmc_hwmod_class,
  1877. .clkdm_name = "l3_init_clkdm",
  1878. .mpu_irqs = omap44xx_mmc2_irqs,
  1879. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  1880. .main_clk = "mmc2_fck",
  1881. .prcm = {
  1882. .omap4 = {
  1883. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  1884. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  1885. .modulemode = MODULEMODE_SWCTRL,
  1886. },
  1887. },
  1888. };
  1889. /* mmc3 */
  1890. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  1891. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  1892. { .irq = -1 }
  1893. };
  1894. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  1895. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  1896. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  1897. { .dma_req = -1 }
  1898. };
  1899. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  1900. .name = "mmc3",
  1901. .class = &omap44xx_mmc_hwmod_class,
  1902. .clkdm_name = "l4_per_clkdm",
  1903. .mpu_irqs = omap44xx_mmc3_irqs,
  1904. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  1905. .main_clk = "mmc3_fck",
  1906. .prcm = {
  1907. .omap4 = {
  1908. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  1909. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  1910. .modulemode = MODULEMODE_SWCTRL,
  1911. },
  1912. },
  1913. };
  1914. /* mmc4 */
  1915. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  1916. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  1917. { .irq = -1 }
  1918. };
  1919. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  1920. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  1921. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  1922. { .dma_req = -1 }
  1923. };
  1924. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  1925. .name = "mmc4",
  1926. .class = &omap44xx_mmc_hwmod_class,
  1927. .clkdm_name = "l4_per_clkdm",
  1928. .mpu_irqs = omap44xx_mmc4_irqs,
  1929. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  1930. .main_clk = "mmc4_fck",
  1931. .prcm = {
  1932. .omap4 = {
  1933. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  1934. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  1935. .modulemode = MODULEMODE_SWCTRL,
  1936. },
  1937. },
  1938. };
  1939. /* mmc5 */
  1940. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  1941. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  1942. { .irq = -1 }
  1943. };
  1944. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  1945. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  1946. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  1947. { .dma_req = -1 }
  1948. };
  1949. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  1950. .name = "mmc5",
  1951. .class = &omap44xx_mmc_hwmod_class,
  1952. .clkdm_name = "l4_per_clkdm",
  1953. .mpu_irqs = omap44xx_mmc5_irqs,
  1954. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  1955. .main_clk = "mmc5_fck",
  1956. .prcm = {
  1957. .omap4 = {
  1958. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  1959. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  1960. .modulemode = MODULEMODE_SWCTRL,
  1961. },
  1962. },
  1963. };
  1964. /*
  1965. * 'mpu' class
  1966. * mpu sub-system
  1967. */
  1968. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  1969. .name = "mpu",
  1970. };
  1971. /* mpu */
  1972. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  1973. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  1974. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  1975. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  1976. { .irq = -1 }
  1977. };
  1978. static struct omap_hwmod omap44xx_mpu_hwmod = {
  1979. .name = "mpu",
  1980. .class = &omap44xx_mpu_hwmod_class,
  1981. .clkdm_name = "mpuss_clkdm",
  1982. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1983. .mpu_irqs = omap44xx_mpu_irqs,
  1984. .main_clk = "dpll_mpu_m2_ck",
  1985. .prcm = {
  1986. .omap4 = {
  1987. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  1988. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  1989. },
  1990. },
  1991. };
  1992. /*
  1993. * 'smartreflex' class
  1994. * smartreflex module (monitor silicon performance and outputs a measure of
  1995. * performance error)
  1996. */
  1997. /* The IP is not compliant to type1 / type2 scheme */
  1998. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  1999. .sidle_shift = 24,
  2000. .enwkup_shift = 26,
  2001. };
  2002. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2003. .sysc_offs = 0x0038,
  2004. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2005. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2006. SIDLE_SMART_WKUP),
  2007. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2008. };
  2009. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2010. .name = "smartreflex",
  2011. .sysc = &omap44xx_smartreflex_sysc,
  2012. .rev = 2,
  2013. };
  2014. /* smartreflex_core */
  2015. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2016. .sensor_voltdm_name = "core",
  2017. };
  2018. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2019. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2020. { .irq = -1 }
  2021. };
  2022. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2023. .name = "smartreflex_core",
  2024. .class = &omap44xx_smartreflex_hwmod_class,
  2025. .clkdm_name = "l4_ao_clkdm",
  2026. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2027. .main_clk = "smartreflex_core_fck",
  2028. .prcm = {
  2029. .omap4 = {
  2030. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2031. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2032. .modulemode = MODULEMODE_SWCTRL,
  2033. },
  2034. },
  2035. .dev_attr = &smartreflex_core_dev_attr,
  2036. };
  2037. /* smartreflex_iva */
  2038. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2039. .sensor_voltdm_name = "iva",
  2040. };
  2041. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2042. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2043. { .irq = -1 }
  2044. };
  2045. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2046. .name = "smartreflex_iva",
  2047. .class = &omap44xx_smartreflex_hwmod_class,
  2048. .clkdm_name = "l4_ao_clkdm",
  2049. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2050. .main_clk = "smartreflex_iva_fck",
  2051. .prcm = {
  2052. .omap4 = {
  2053. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2054. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2055. .modulemode = MODULEMODE_SWCTRL,
  2056. },
  2057. },
  2058. .dev_attr = &smartreflex_iva_dev_attr,
  2059. };
  2060. /* smartreflex_mpu */
  2061. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2062. .sensor_voltdm_name = "mpu",
  2063. };
  2064. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2065. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2066. { .irq = -1 }
  2067. };
  2068. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2069. .name = "smartreflex_mpu",
  2070. .class = &omap44xx_smartreflex_hwmod_class,
  2071. .clkdm_name = "l4_ao_clkdm",
  2072. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2073. .main_clk = "smartreflex_mpu_fck",
  2074. .prcm = {
  2075. .omap4 = {
  2076. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2077. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2078. .modulemode = MODULEMODE_SWCTRL,
  2079. },
  2080. },
  2081. .dev_attr = &smartreflex_mpu_dev_attr,
  2082. };
  2083. /*
  2084. * 'spinlock' class
  2085. * spinlock provides hardware assistance for synchronizing the processes
  2086. * running on multiple processors
  2087. */
  2088. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2089. .rev_offs = 0x0000,
  2090. .sysc_offs = 0x0010,
  2091. .syss_offs = 0x0014,
  2092. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2093. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2094. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2095. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2096. SIDLE_SMART_WKUP),
  2097. .sysc_fields = &omap_hwmod_sysc_type1,
  2098. };
  2099. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2100. .name = "spinlock",
  2101. .sysc = &omap44xx_spinlock_sysc,
  2102. };
  2103. /* spinlock */
  2104. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2105. .name = "spinlock",
  2106. .class = &omap44xx_spinlock_hwmod_class,
  2107. .clkdm_name = "l4_cfg_clkdm",
  2108. .prcm = {
  2109. .omap4 = {
  2110. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2111. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2112. },
  2113. },
  2114. };
  2115. /*
  2116. * 'timer' class
  2117. * general purpose timer module with accurate 1ms tick
  2118. * This class contains several variants: ['timer_1ms', 'timer']
  2119. */
  2120. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2121. .rev_offs = 0x0000,
  2122. .sysc_offs = 0x0010,
  2123. .syss_offs = 0x0014,
  2124. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2125. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2126. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2127. SYSS_HAS_RESET_STATUS),
  2128. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2129. .sysc_fields = &omap_hwmod_sysc_type1,
  2130. };
  2131. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2132. .name = "timer",
  2133. .sysc = &omap44xx_timer_1ms_sysc,
  2134. };
  2135. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2136. .rev_offs = 0x0000,
  2137. .sysc_offs = 0x0010,
  2138. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2139. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2140. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2141. SIDLE_SMART_WKUP),
  2142. .sysc_fields = &omap_hwmod_sysc_type2,
  2143. };
  2144. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2145. .name = "timer",
  2146. .sysc = &omap44xx_timer_sysc,
  2147. };
  2148. /* always-on timers dev attribute */
  2149. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2150. .timer_capability = OMAP_TIMER_ALWON,
  2151. };
  2152. /* pwm timers dev attribute */
  2153. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2154. .timer_capability = OMAP_TIMER_HAS_PWM,
  2155. };
  2156. /* timer1 */
  2157. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2158. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2159. { .irq = -1 }
  2160. };
  2161. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2162. .name = "timer1",
  2163. .class = &omap44xx_timer_1ms_hwmod_class,
  2164. .clkdm_name = "l4_wkup_clkdm",
  2165. .mpu_irqs = omap44xx_timer1_irqs,
  2166. .main_clk = "timer1_fck",
  2167. .prcm = {
  2168. .omap4 = {
  2169. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2170. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2171. .modulemode = MODULEMODE_SWCTRL,
  2172. },
  2173. },
  2174. .dev_attr = &capability_alwon_dev_attr,
  2175. };
  2176. /* timer2 */
  2177. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2178. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2179. { .irq = -1 }
  2180. };
  2181. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2182. .name = "timer2",
  2183. .class = &omap44xx_timer_1ms_hwmod_class,
  2184. .clkdm_name = "l4_per_clkdm",
  2185. .mpu_irqs = omap44xx_timer2_irqs,
  2186. .main_clk = "timer2_fck",
  2187. .prcm = {
  2188. .omap4 = {
  2189. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2190. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2191. .modulemode = MODULEMODE_SWCTRL,
  2192. },
  2193. },
  2194. .dev_attr = &capability_alwon_dev_attr,
  2195. };
  2196. /* timer3 */
  2197. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2198. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2199. { .irq = -1 }
  2200. };
  2201. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2202. .name = "timer3",
  2203. .class = &omap44xx_timer_hwmod_class,
  2204. .clkdm_name = "l4_per_clkdm",
  2205. .mpu_irqs = omap44xx_timer3_irqs,
  2206. .main_clk = "timer3_fck",
  2207. .prcm = {
  2208. .omap4 = {
  2209. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2210. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2211. .modulemode = MODULEMODE_SWCTRL,
  2212. },
  2213. },
  2214. .dev_attr = &capability_alwon_dev_attr,
  2215. };
  2216. /* timer4 */
  2217. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2218. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2219. { .irq = -1 }
  2220. };
  2221. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2222. .name = "timer4",
  2223. .class = &omap44xx_timer_hwmod_class,
  2224. .clkdm_name = "l4_per_clkdm",
  2225. .mpu_irqs = omap44xx_timer4_irqs,
  2226. .main_clk = "timer4_fck",
  2227. .prcm = {
  2228. .omap4 = {
  2229. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2230. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2231. .modulemode = MODULEMODE_SWCTRL,
  2232. },
  2233. },
  2234. .dev_attr = &capability_alwon_dev_attr,
  2235. };
  2236. /* timer5 */
  2237. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2238. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2239. { .irq = -1 }
  2240. };
  2241. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2242. .name = "timer5",
  2243. .class = &omap44xx_timer_hwmod_class,
  2244. .clkdm_name = "abe_clkdm",
  2245. .mpu_irqs = omap44xx_timer5_irqs,
  2246. .main_clk = "timer5_fck",
  2247. .prcm = {
  2248. .omap4 = {
  2249. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2250. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2251. .modulemode = MODULEMODE_SWCTRL,
  2252. },
  2253. },
  2254. .dev_attr = &capability_alwon_dev_attr,
  2255. };
  2256. /* timer6 */
  2257. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2258. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2259. { .irq = -1 }
  2260. };
  2261. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2262. .name = "timer6",
  2263. .class = &omap44xx_timer_hwmod_class,
  2264. .clkdm_name = "abe_clkdm",
  2265. .mpu_irqs = omap44xx_timer6_irqs,
  2266. .main_clk = "timer6_fck",
  2267. .prcm = {
  2268. .omap4 = {
  2269. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2270. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2271. .modulemode = MODULEMODE_SWCTRL,
  2272. },
  2273. },
  2274. .dev_attr = &capability_alwon_dev_attr,
  2275. };
  2276. /* timer7 */
  2277. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2278. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2279. { .irq = -1 }
  2280. };
  2281. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2282. .name = "timer7",
  2283. .class = &omap44xx_timer_hwmod_class,
  2284. .clkdm_name = "abe_clkdm",
  2285. .mpu_irqs = omap44xx_timer7_irqs,
  2286. .main_clk = "timer7_fck",
  2287. .prcm = {
  2288. .omap4 = {
  2289. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2290. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2291. .modulemode = MODULEMODE_SWCTRL,
  2292. },
  2293. },
  2294. .dev_attr = &capability_alwon_dev_attr,
  2295. };
  2296. /* timer8 */
  2297. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2298. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2299. { .irq = -1 }
  2300. };
  2301. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2302. .name = "timer8",
  2303. .class = &omap44xx_timer_hwmod_class,
  2304. .clkdm_name = "abe_clkdm",
  2305. .mpu_irqs = omap44xx_timer8_irqs,
  2306. .main_clk = "timer8_fck",
  2307. .prcm = {
  2308. .omap4 = {
  2309. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2310. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2311. .modulemode = MODULEMODE_SWCTRL,
  2312. },
  2313. },
  2314. .dev_attr = &capability_pwm_dev_attr,
  2315. };
  2316. /* timer9 */
  2317. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2318. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2319. { .irq = -1 }
  2320. };
  2321. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2322. .name = "timer9",
  2323. .class = &omap44xx_timer_hwmod_class,
  2324. .clkdm_name = "l4_per_clkdm",
  2325. .mpu_irqs = omap44xx_timer9_irqs,
  2326. .main_clk = "timer9_fck",
  2327. .prcm = {
  2328. .omap4 = {
  2329. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2330. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2331. .modulemode = MODULEMODE_SWCTRL,
  2332. },
  2333. },
  2334. .dev_attr = &capability_pwm_dev_attr,
  2335. };
  2336. /* timer10 */
  2337. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2338. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2339. { .irq = -1 }
  2340. };
  2341. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2342. .name = "timer10",
  2343. .class = &omap44xx_timer_1ms_hwmod_class,
  2344. .clkdm_name = "l4_per_clkdm",
  2345. .mpu_irqs = omap44xx_timer10_irqs,
  2346. .main_clk = "timer10_fck",
  2347. .prcm = {
  2348. .omap4 = {
  2349. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2350. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2351. .modulemode = MODULEMODE_SWCTRL,
  2352. },
  2353. },
  2354. .dev_attr = &capability_pwm_dev_attr,
  2355. };
  2356. /* timer11 */
  2357. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2358. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2359. { .irq = -1 }
  2360. };
  2361. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2362. .name = "timer11",
  2363. .class = &omap44xx_timer_hwmod_class,
  2364. .clkdm_name = "l4_per_clkdm",
  2365. .mpu_irqs = omap44xx_timer11_irqs,
  2366. .main_clk = "timer11_fck",
  2367. .prcm = {
  2368. .omap4 = {
  2369. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2370. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2371. .modulemode = MODULEMODE_SWCTRL,
  2372. },
  2373. },
  2374. .dev_attr = &capability_pwm_dev_attr,
  2375. };
  2376. /*
  2377. * 'uart' class
  2378. * universal asynchronous receiver/transmitter (uart)
  2379. */
  2380. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2381. .rev_offs = 0x0050,
  2382. .sysc_offs = 0x0054,
  2383. .syss_offs = 0x0058,
  2384. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2385. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2386. SYSS_HAS_RESET_STATUS),
  2387. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2388. SIDLE_SMART_WKUP),
  2389. .sysc_fields = &omap_hwmod_sysc_type1,
  2390. };
  2391. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2392. .name = "uart",
  2393. .sysc = &omap44xx_uart_sysc,
  2394. };
  2395. /* uart1 */
  2396. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2397. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2398. { .irq = -1 }
  2399. };
  2400. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2401. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2402. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2403. { .dma_req = -1 }
  2404. };
  2405. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2406. .name = "uart1",
  2407. .class = &omap44xx_uart_hwmod_class,
  2408. .clkdm_name = "l4_per_clkdm",
  2409. .mpu_irqs = omap44xx_uart1_irqs,
  2410. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2411. .main_clk = "uart1_fck",
  2412. .prcm = {
  2413. .omap4 = {
  2414. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2415. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2416. .modulemode = MODULEMODE_SWCTRL,
  2417. },
  2418. },
  2419. };
  2420. /* uart2 */
  2421. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2422. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2423. { .irq = -1 }
  2424. };
  2425. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2426. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2427. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2428. { .dma_req = -1 }
  2429. };
  2430. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2431. .name = "uart2",
  2432. .class = &omap44xx_uart_hwmod_class,
  2433. .clkdm_name = "l4_per_clkdm",
  2434. .mpu_irqs = omap44xx_uart2_irqs,
  2435. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2436. .main_clk = "uart2_fck",
  2437. .prcm = {
  2438. .omap4 = {
  2439. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2440. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2441. .modulemode = MODULEMODE_SWCTRL,
  2442. },
  2443. },
  2444. };
  2445. /* uart3 */
  2446. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2447. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2448. { .irq = -1 }
  2449. };
  2450. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2451. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2452. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2453. { .dma_req = -1 }
  2454. };
  2455. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2456. .name = "uart3",
  2457. .class = &omap44xx_uart_hwmod_class,
  2458. .clkdm_name = "l4_per_clkdm",
  2459. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2460. .mpu_irqs = omap44xx_uart3_irqs,
  2461. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2462. .main_clk = "uart3_fck",
  2463. .prcm = {
  2464. .omap4 = {
  2465. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2466. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2467. .modulemode = MODULEMODE_SWCTRL,
  2468. },
  2469. },
  2470. };
  2471. /* uart4 */
  2472. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2473. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2474. { .irq = -1 }
  2475. };
  2476. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2477. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2478. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2479. { .dma_req = -1 }
  2480. };
  2481. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2482. .name = "uart4",
  2483. .class = &omap44xx_uart_hwmod_class,
  2484. .clkdm_name = "l4_per_clkdm",
  2485. .mpu_irqs = omap44xx_uart4_irqs,
  2486. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2487. .main_clk = "uart4_fck",
  2488. .prcm = {
  2489. .omap4 = {
  2490. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2491. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2492. .modulemode = MODULEMODE_SWCTRL,
  2493. },
  2494. },
  2495. };
  2496. /*
  2497. * 'usb_host_hs' class
  2498. * high-speed multi-port usb host controller
  2499. */
  2500. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2501. .rev_offs = 0x0000,
  2502. .sysc_offs = 0x0010,
  2503. .syss_offs = 0x0014,
  2504. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2505. SYSC_HAS_SOFTRESET),
  2506. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2507. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2508. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2509. .sysc_fields = &omap_hwmod_sysc_type2,
  2510. };
  2511. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  2512. .name = "usb_host_hs",
  2513. .sysc = &omap44xx_usb_host_hs_sysc,
  2514. };
  2515. /* usb_host_hs */
  2516. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  2517. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  2518. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  2519. { .irq = -1 }
  2520. };
  2521. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  2522. .name = "usb_host_hs",
  2523. .class = &omap44xx_usb_host_hs_hwmod_class,
  2524. .clkdm_name = "l3_init_clkdm",
  2525. .main_clk = "usb_host_hs_fck",
  2526. .prcm = {
  2527. .omap4 = {
  2528. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  2529. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  2530. .modulemode = MODULEMODE_SWCTRL,
  2531. },
  2532. },
  2533. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  2534. /*
  2535. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  2536. * id: i660
  2537. *
  2538. * Description:
  2539. * In the following configuration :
  2540. * - USBHOST module is set to smart-idle mode
  2541. * - PRCM asserts idle_req to the USBHOST module ( This typically
  2542. * happens when the system is going to a low power mode : all ports
  2543. * have been suspended, the master part of the USBHOST module has
  2544. * entered the standby state, and SW has cut the functional clocks)
  2545. * - an USBHOST interrupt occurs before the module is able to answer
  2546. * idle_ack, typically a remote wakeup IRQ.
  2547. * Then the USB HOST module will enter a deadlock situation where it
  2548. * is no more accessible nor functional.
  2549. *
  2550. * Workaround:
  2551. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  2552. */
  2553. /*
  2554. * Errata: USB host EHCI may stall when entering smart-standby mode
  2555. * Id: i571
  2556. *
  2557. * Description:
  2558. * When the USBHOST module is set to smart-standby mode, and when it is
  2559. * ready to enter the standby state (i.e. all ports are suspended and
  2560. * all attached devices are in suspend mode), then it can wrongly assert
  2561. * the Mstandby signal too early while there are still some residual OCP
  2562. * transactions ongoing. If this condition occurs, the internal state
  2563. * machine may go to an undefined state and the USB link may be stuck
  2564. * upon the next resume.
  2565. *
  2566. * Workaround:
  2567. * Don't use smart standby; use only force standby,
  2568. * hence HWMOD_SWSUP_MSTANDBY
  2569. */
  2570. /*
  2571. * During system boot; If the hwmod framework resets the module
  2572. * the module will have smart idle settings; which can lead to deadlock
  2573. * (above Errata Id:i660); so, dont reset the module during boot;
  2574. * Use HWMOD_INIT_NO_RESET.
  2575. */
  2576. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  2577. HWMOD_INIT_NO_RESET,
  2578. };
  2579. /*
  2580. * 'usb_otg_hs' class
  2581. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  2582. */
  2583. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  2584. .rev_offs = 0x0400,
  2585. .sysc_offs = 0x0404,
  2586. .syss_offs = 0x0408,
  2587. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2588. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2589. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2590. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2591. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2592. MSTANDBY_SMART),
  2593. .sysc_fields = &omap_hwmod_sysc_type1,
  2594. };
  2595. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  2596. .name = "usb_otg_hs",
  2597. .sysc = &omap44xx_usb_otg_hs_sysc,
  2598. };
  2599. /* usb_otg_hs */
  2600. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  2601. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  2602. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  2603. { .irq = -1 }
  2604. };
  2605. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  2606. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  2607. };
  2608. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  2609. .name = "usb_otg_hs",
  2610. .class = &omap44xx_usb_otg_hs_hwmod_class,
  2611. .clkdm_name = "l3_init_clkdm",
  2612. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  2613. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  2614. .main_clk = "usb_otg_hs_ick",
  2615. .prcm = {
  2616. .omap4 = {
  2617. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  2618. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  2619. .modulemode = MODULEMODE_HWCTRL,
  2620. },
  2621. },
  2622. .opt_clks = usb_otg_hs_opt_clks,
  2623. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  2624. };
  2625. /*
  2626. * 'usb_tll_hs' class
  2627. * usb_tll_hs module is the adapter on the usb_host_hs ports
  2628. */
  2629. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  2630. .rev_offs = 0x0000,
  2631. .sysc_offs = 0x0010,
  2632. .syss_offs = 0x0014,
  2633. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2634. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  2635. SYSC_HAS_AUTOIDLE),
  2636. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2637. .sysc_fields = &omap_hwmod_sysc_type1,
  2638. };
  2639. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  2640. .name = "usb_tll_hs",
  2641. .sysc = &omap44xx_usb_tll_hs_sysc,
  2642. };
  2643. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  2644. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  2645. { .irq = -1 }
  2646. };
  2647. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  2648. .name = "usb_tll_hs",
  2649. .class = &omap44xx_usb_tll_hs_hwmod_class,
  2650. .clkdm_name = "l3_init_clkdm",
  2651. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  2652. .main_clk = "usb_tll_hs_ick",
  2653. .prcm = {
  2654. .omap4 = {
  2655. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  2656. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  2657. .modulemode = MODULEMODE_HWCTRL,
  2658. },
  2659. },
  2660. };
  2661. /*
  2662. * 'wd_timer' class
  2663. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  2664. * overflow condition
  2665. */
  2666. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  2667. .rev_offs = 0x0000,
  2668. .sysc_offs = 0x0010,
  2669. .syss_offs = 0x0014,
  2670. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  2671. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2672. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2673. SIDLE_SMART_WKUP),
  2674. .sysc_fields = &omap_hwmod_sysc_type1,
  2675. };
  2676. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  2677. .name = "wd_timer",
  2678. .sysc = &omap44xx_wd_timer_sysc,
  2679. .pre_shutdown = &omap2_wd_timer_disable,
  2680. };
  2681. /* wd_timer2 */
  2682. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  2683. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  2684. { .irq = -1 }
  2685. };
  2686. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  2687. .name = "wd_timer2",
  2688. .class = &omap44xx_wd_timer_hwmod_class,
  2689. .clkdm_name = "l4_wkup_clkdm",
  2690. .mpu_irqs = omap44xx_wd_timer2_irqs,
  2691. .main_clk = "wd_timer2_fck",
  2692. .prcm = {
  2693. .omap4 = {
  2694. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  2695. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  2696. .modulemode = MODULEMODE_SWCTRL,
  2697. },
  2698. },
  2699. };
  2700. /* wd_timer3 */
  2701. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  2702. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  2703. { .irq = -1 }
  2704. };
  2705. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  2706. .name = "wd_timer3",
  2707. .class = &omap44xx_wd_timer_hwmod_class,
  2708. .clkdm_name = "abe_clkdm",
  2709. .mpu_irqs = omap44xx_wd_timer3_irqs,
  2710. .main_clk = "wd_timer3_fck",
  2711. .prcm = {
  2712. .omap4 = {
  2713. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  2714. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  2715. .modulemode = MODULEMODE_SWCTRL,
  2716. },
  2717. },
  2718. };
  2719. /*
  2720. * interfaces
  2721. */
  2722. /* l3_main_1 -> dmm */
  2723. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  2724. .master = &omap44xx_l3_main_1_hwmod,
  2725. .slave = &omap44xx_dmm_hwmod,
  2726. .clk = "l3_div_ck",
  2727. .user = OCP_USER_SDMA,
  2728. };
  2729. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  2730. {
  2731. .pa_start = 0x4e000000,
  2732. .pa_end = 0x4e0007ff,
  2733. .flags = ADDR_TYPE_RT
  2734. },
  2735. { }
  2736. };
  2737. /* mpu -> dmm */
  2738. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  2739. .master = &omap44xx_mpu_hwmod,
  2740. .slave = &omap44xx_dmm_hwmod,
  2741. .clk = "l3_div_ck",
  2742. .addr = omap44xx_dmm_addrs,
  2743. .user = OCP_USER_MPU,
  2744. };
  2745. /* dmm -> emif_fw */
  2746. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  2747. .master = &omap44xx_dmm_hwmod,
  2748. .slave = &omap44xx_emif_fw_hwmod,
  2749. .clk = "l3_div_ck",
  2750. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2751. };
  2752. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  2753. {
  2754. .pa_start = 0x4a20c000,
  2755. .pa_end = 0x4a20c0ff,
  2756. .flags = ADDR_TYPE_RT
  2757. },
  2758. { }
  2759. };
  2760. /* l4_cfg -> emif_fw */
  2761. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  2762. .master = &omap44xx_l4_cfg_hwmod,
  2763. .slave = &omap44xx_emif_fw_hwmod,
  2764. .clk = "l4_div_ck",
  2765. .addr = omap44xx_emif_fw_addrs,
  2766. .user = OCP_USER_MPU,
  2767. };
  2768. /* iva -> l3_instr */
  2769. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  2770. .master = &omap44xx_iva_hwmod,
  2771. .slave = &omap44xx_l3_instr_hwmod,
  2772. .clk = "l3_div_ck",
  2773. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2774. };
  2775. /* l3_main_3 -> l3_instr */
  2776. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  2777. .master = &omap44xx_l3_main_3_hwmod,
  2778. .slave = &omap44xx_l3_instr_hwmod,
  2779. .clk = "l3_div_ck",
  2780. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2781. };
  2782. /* dsp -> l3_main_1 */
  2783. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  2784. .master = &omap44xx_dsp_hwmod,
  2785. .slave = &omap44xx_l3_main_1_hwmod,
  2786. .clk = "l3_div_ck",
  2787. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2788. };
  2789. /* dss -> l3_main_1 */
  2790. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  2791. .master = &omap44xx_dss_hwmod,
  2792. .slave = &omap44xx_l3_main_1_hwmod,
  2793. .clk = "l3_div_ck",
  2794. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2795. };
  2796. /* l3_main_2 -> l3_main_1 */
  2797. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  2798. .master = &omap44xx_l3_main_2_hwmod,
  2799. .slave = &omap44xx_l3_main_1_hwmod,
  2800. .clk = "l3_div_ck",
  2801. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2802. };
  2803. /* l4_cfg -> l3_main_1 */
  2804. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  2805. .master = &omap44xx_l4_cfg_hwmod,
  2806. .slave = &omap44xx_l3_main_1_hwmod,
  2807. .clk = "l4_div_ck",
  2808. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2809. };
  2810. /* mmc1 -> l3_main_1 */
  2811. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  2812. .master = &omap44xx_mmc1_hwmod,
  2813. .slave = &omap44xx_l3_main_1_hwmod,
  2814. .clk = "l3_div_ck",
  2815. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2816. };
  2817. /* mmc2 -> l3_main_1 */
  2818. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  2819. .master = &omap44xx_mmc2_hwmod,
  2820. .slave = &omap44xx_l3_main_1_hwmod,
  2821. .clk = "l3_div_ck",
  2822. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2823. };
  2824. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  2825. {
  2826. .pa_start = 0x44000000,
  2827. .pa_end = 0x44000fff,
  2828. .flags = ADDR_TYPE_RT
  2829. },
  2830. { }
  2831. };
  2832. /* mpu -> l3_main_1 */
  2833. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  2834. .master = &omap44xx_mpu_hwmod,
  2835. .slave = &omap44xx_l3_main_1_hwmod,
  2836. .clk = "l3_div_ck",
  2837. .addr = omap44xx_l3_main_1_addrs,
  2838. .user = OCP_USER_MPU,
  2839. };
  2840. /* dma_system -> l3_main_2 */
  2841. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  2842. .master = &omap44xx_dma_system_hwmod,
  2843. .slave = &omap44xx_l3_main_2_hwmod,
  2844. .clk = "l3_div_ck",
  2845. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2846. };
  2847. /* fdif -> l3_main_2 */
  2848. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  2849. .master = &omap44xx_fdif_hwmod,
  2850. .slave = &omap44xx_l3_main_2_hwmod,
  2851. .clk = "l3_div_ck",
  2852. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2853. };
  2854. /* gpu -> l3_main_2 */
  2855. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  2856. .master = &omap44xx_gpu_hwmod,
  2857. .slave = &omap44xx_l3_main_2_hwmod,
  2858. .clk = "l3_div_ck",
  2859. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2860. };
  2861. /* hsi -> l3_main_2 */
  2862. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  2863. .master = &omap44xx_hsi_hwmod,
  2864. .slave = &omap44xx_l3_main_2_hwmod,
  2865. .clk = "l3_div_ck",
  2866. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2867. };
  2868. /* ipu -> l3_main_2 */
  2869. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  2870. .master = &omap44xx_ipu_hwmod,
  2871. .slave = &omap44xx_l3_main_2_hwmod,
  2872. .clk = "l3_div_ck",
  2873. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2874. };
  2875. /* iss -> l3_main_2 */
  2876. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  2877. .master = &omap44xx_iss_hwmod,
  2878. .slave = &omap44xx_l3_main_2_hwmod,
  2879. .clk = "l3_div_ck",
  2880. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2881. };
  2882. /* iva -> l3_main_2 */
  2883. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  2884. .master = &omap44xx_iva_hwmod,
  2885. .slave = &omap44xx_l3_main_2_hwmod,
  2886. .clk = "l3_div_ck",
  2887. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2888. };
  2889. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  2890. {
  2891. .pa_start = 0x44800000,
  2892. .pa_end = 0x44801fff,
  2893. .flags = ADDR_TYPE_RT
  2894. },
  2895. { }
  2896. };
  2897. /* l3_main_1 -> l3_main_2 */
  2898. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  2899. .master = &omap44xx_l3_main_1_hwmod,
  2900. .slave = &omap44xx_l3_main_2_hwmod,
  2901. .clk = "l3_div_ck",
  2902. .addr = omap44xx_l3_main_2_addrs,
  2903. .user = OCP_USER_MPU,
  2904. };
  2905. /* l4_cfg -> l3_main_2 */
  2906. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  2907. .master = &omap44xx_l4_cfg_hwmod,
  2908. .slave = &omap44xx_l3_main_2_hwmod,
  2909. .clk = "l4_div_ck",
  2910. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2911. };
  2912. /* usb_host_hs -> l3_main_2 */
  2913. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  2914. .master = &omap44xx_usb_host_hs_hwmod,
  2915. .slave = &omap44xx_l3_main_2_hwmod,
  2916. .clk = "l3_div_ck",
  2917. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2918. };
  2919. /* usb_otg_hs -> l3_main_2 */
  2920. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  2921. .master = &omap44xx_usb_otg_hs_hwmod,
  2922. .slave = &omap44xx_l3_main_2_hwmod,
  2923. .clk = "l3_div_ck",
  2924. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2925. };
  2926. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  2927. {
  2928. .pa_start = 0x45000000,
  2929. .pa_end = 0x45000fff,
  2930. .flags = ADDR_TYPE_RT
  2931. },
  2932. { }
  2933. };
  2934. /* l3_main_1 -> l3_main_3 */
  2935. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  2936. .master = &omap44xx_l3_main_1_hwmod,
  2937. .slave = &omap44xx_l3_main_3_hwmod,
  2938. .clk = "l3_div_ck",
  2939. .addr = omap44xx_l3_main_3_addrs,
  2940. .user = OCP_USER_MPU,
  2941. };
  2942. /* l3_main_2 -> l3_main_3 */
  2943. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  2944. .master = &omap44xx_l3_main_2_hwmod,
  2945. .slave = &omap44xx_l3_main_3_hwmod,
  2946. .clk = "l3_div_ck",
  2947. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2948. };
  2949. /* l4_cfg -> l3_main_3 */
  2950. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  2951. .master = &omap44xx_l4_cfg_hwmod,
  2952. .slave = &omap44xx_l3_main_3_hwmod,
  2953. .clk = "l4_div_ck",
  2954. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2955. };
  2956. /* aess -> l4_abe */
  2957. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  2958. .master = &omap44xx_aess_hwmod,
  2959. .slave = &omap44xx_l4_abe_hwmod,
  2960. .clk = "ocp_abe_iclk",
  2961. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2962. };
  2963. /* dsp -> l4_abe */
  2964. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  2965. .master = &omap44xx_dsp_hwmod,
  2966. .slave = &omap44xx_l4_abe_hwmod,
  2967. .clk = "ocp_abe_iclk",
  2968. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2969. };
  2970. /* l3_main_1 -> l4_abe */
  2971. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  2972. .master = &omap44xx_l3_main_1_hwmod,
  2973. .slave = &omap44xx_l4_abe_hwmod,
  2974. .clk = "l3_div_ck",
  2975. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2976. };
  2977. /* mpu -> l4_abe */
  2978. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  2979. .master = &omap44xx_mpu_hwmod,
  2980. .slave = &omap44xx_l4_abe_hwmod,
  2981. .clk = "ocp_abe_iclk",
  2982. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2983. };
  2984. /* l3_main_1 -> l4_cfg */
  2985. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  2986. .master = &omap44xx_l3_main_1_hwmod,
  2987. .slave = &omap44xx_l4_cfg_hwmod,
  2988. .clk = "l3_div_ck",
  2989. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2990. };
  2991. /* l3_main_2 -> l4_per */
  2992. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  2993. .master = &omap44xx_l3_main_2_hwmod,
  2994. .slave = &omap44xx_l4_per_hwmod,
  2995. .clk = "l3_div_ck",
  2996. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2997. };
  2998. /* l4_cfg -> l4_wkup */
  2999. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3000. .master = &omap44xx_l4_cfg_hwmod,
  3001. .slave = &omap44xx_l4_wkup_hwmod,
  3002. .clk = "l4_div_ck",
  3003. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3004. };
  3005. /* mpu -> mpu_private */
  3006. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3007. .master = &omap44xx_mpu_hwmod,
  3008. .slave = &omap44xx_mpu_private_hwmod,
  3009. .clk = "l3_div_ck",
  3010. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3011. };
  3012. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3013. {
  3014. .pa_start = 0x401f1000,
  3015. .pa_end = 0x401f13ff,
  3016. .flags = ADDR_TYPE_RT
  3017. },
  3018. { }
  3019. };
  3020. /* l4_abe -> aess */
  3021. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  3022. .master = &omap44xx_l4_abe_hwmod,
  3023. .slave = &omap44xx_aess_hwmod,
  3024. .clk = "ocp_abe_iclk",
  3025. .addr = omap44xx_aess_addrs,
  3026. .user = OCP_USER_MPU,
  3027. };
  3028. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3029. {
  3030. .pa_start = 0x490f1000,
  3031. .pa_end = 0x490f13ff,
  3032. .flags = ADDR_TYPE_RT
  3033. },
  3034. { }
  3035. };
  3036. /* l4_abe -> aess (dma) */
  3037. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  3038. .master = &omap44xx_l4_abe_hwmod,
  3039. .slave = &omap44xx_aess_hwmod,
  3040. .clk = "ocp_abe_iclk",
  3041. .addr = omap44xx_aess_dma_addrs,
  3042. .user = OCP_USER_SDMA,
  3043. };
  3044. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3045. {
  3046. .pa_start = 0x4a304000,
  3047. .pa_end = 0x4a30401f,
  3048. .flags = ADDR_TYPE_RT
  3049. },
  3050. { }
  3051. };
  3052. /* l4_wkup -> counter_32k */
  3053. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3054. .master = &omap44xx_l4_wkup_hwmod,
  3055. .slave = &omap44xx_counter_32k_hwmod,
  3056. .clk = "l4_wkup_clk_mux_ck",
  3057. .addr = omap44xx_counter_32k_addrs,
  3058. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3059. };
  3060. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3061. {
  3062. .pa_start = 0x4a056000,
  3063. .pa_end = 0x4a056fff,
  3064. .flags = ADDR_TYPE_RT
  3065. },
  3066. { }
  3067. };
  3068. /* l4_cfg -> dma_system */
  3069. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3070. .master = &omap44xx_l4_cfg_hwmod,
  3071. .slave = &omap44xx_dma_system_hwmod,
  3072. .clk = "l4_div_ck",
  3073. .addr = omap44xx_dma_system_addrs,
  3074. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3075. };
  3076. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3077. {
  3078. .name = "mpu",
  3079. .pa_start = 0x4012e000,
  3080. .pa_end = 0x4012e07f,
  3081. .flags = ADDR_TYPE_RT
  3082. },
  3083. { }
  3084. };
  3085. /* l4_abe -> dmic */
  3086. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3087. .master = &omap44xx_l4_abe_hwmod,
  3088. .slave = &omap44xx_dmic_hwmod,
  3089. .clk = "ocp_abe_iclk",
  3090. .addr = omap44xx_dmic_addrs,
  3091. .user = OCP_USER_MPU,
  3092. };
  3093. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3094. {
  3095. .name = "dma",
  3096. .pa_start = 0x4902e000,
  3097. .pa_end = 0x4902e07f,
  3098. .flags = ADDR_TYPE_RT
  3099. },
  3100. { }
  3101. };
  3102. /* l4_abe -> dmic (dma) */
  3103. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3104. .master = &omap44xx_l4_abe_hwmod,
  3105. .slave = &omap44xx_dmic_hwmod,
  3106. .clk = "ocp_abe_iclk",
  3107. .addr = omap44xx_dmic_dma_addrs,
  3108. .user = OCP_USER_SDMA,
  3109. };
  3110. /* dsp -> iva */
  3111. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3112. .master = &omap44xx_dsp_hwmod,
  3113. .slave = &omap44xx_iva_hwmod,
  3114. .clk = "dpll_iva_m5x2_ck",
  3115. .user = OCP_USER_DSP,
  3116. };
  3117. /* l4_cfg -> dsp */
  3118. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3119. .master = &omap44xx_l4_cfg_hwmod,
  3120. .slave = &omap44xx_dsp_hwmod,
  3121. .clk = "l4_div_ck",
  3122. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3123. };
  3124. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3125. {
  3126. .pa_start = 0x58000000,
  3127. .pa_end = 0x5800007f,
  3128. .flags = ADDR_TYPE_RT
  3129. },
  3130. { }
  3131. };
  3132. /* l3_main_2 -> dss */
  3133. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3134. .master = &omap44xx_l3_main_2_hwmod,
  3135. .slave = &omap44xx_dss_hwmod,
  3136. .clk = "dss_fck",
  3137. .addr = omap44xx_dss_dma_addrs,
  3138. .user = OCP_USER_SDMA,
  3139. };
  3140. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3141. {
  3142. .pa_start = 0x48040000,
  3143. .pa_end = 0x4804007f,
  3144. .flags = ADDR_TYPE_RT
  3145. },
  3146. { }
  3147. };
  3148. /* l4_per -> dss */
  3149. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3150. .master = &omap44xx_l4_per_hwmod,
  3151. .slave = &omap44xx_dss_hwmod,
  3152. .clk = "l4_div_ck",
  3153. .addr = omap44xx_dss_addrs,
  3154. .user = OCP_USER_MPU,
  3155. };
  3156. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3157. {
  3158. .pa_start = 0x58001000,
  3159. .pa_end = 0x58001fff,
  3160. .flags = ADDR_TYPE_RT
  3161. },
  3162. { }
  3163. };
  3164. /* l3_main_2 -> dss_dispc */
  3165. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3166. .master = &omap44xx_l3_main_2_hwmod,
  3167. .slave = &omap44xx_dss_dispc_hwmod,
  3168. .clk = "dss_fck",
  3169. .addr = omap44xx_dss_dispc_dma_addrs,
  3170. .user = OCP_USER_SDMA,
  3171. };
  3172. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3173. {
  3174. .pa_start = 0x48041000,
  3175. .pa_end = 0x48041fff,
  3176. .flags = ADDR_TYPE_RT
  3177. },
  3178. { }
  3179. };
  3180. /* l4_per -> dss_dispc */
  3181. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3182. .master = &omap44xx_l4_per_hwmod,
  3183. .slave = &omap44xx_dss_dispc_hwmod,
  3184. .clk = "l4_div_ck",
  3185. .addr = omap44xx_dss_dispc_addrs,
  3186. .user = OCP_USER_MPU,
  3187. };
  3188. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3189. {
  3190. .pa_start = 0x58004000,
  3191. .pa_end = 0x580041ff,
  3192. .flags = ADDR_TYPE_RT
  3193. },
  3194. { }
  3195. };
  3196. /* l3_main_2 -> dss_dsi1 */
  3197. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3198. .master = &omap44xx_l3_main_2_hwmod,
  3199. .slave = &omap44xx_dss_dsi1_hwmod,
  3200. .clk = "dss_fck",
  3201. .addr = omap44xx_dss_dsi1_dma_addrs,
  3202. .user = OCP_USER_SDMA,
  3203. };
  3204. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3205. {
  3206. .pa_start = 0x48044000,
  3207. .pa_end = 0x480441ff,
  3208. .flags = ADDR_TYPE_RT
  3209. },
  3210. { }
  3211. };
  3212. /* l4_per -> dss_dsi1 */
  3213. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3214. .master = &omap44xx_l4_per_hwmod,
  3215. .slave = &omap44xx_dss_dsi1_hwmod,
  3216. .clk = "l4_div_ck",
  3217. .addr = omap44xx_dss_dsi1_addrs,
  3218. .user = OCP_USER_MPU,
  3219. };
  3220. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3221. {
  3222. .pa_start = 0x58005000,
  3223. .pa_end = 0x580051ff,
  3224. .flags = ADDR_TYPE_RT
  3225. },
  3226. { }
  3227. };
  3228. /* l3_main_2 -> dss_dsi2 */
  3229. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3230. .master = &omap44xx_l3_main_2_hwmod,
  3231. .slave = &omap44xx_dss_dsi2_hwmod,
  3232. .clk = "dss_fck",
  3233. .addr = omap44xx_dss_dsi2_dma_addrs,
  3234. .user = OCP_USER_SDMA,
  3235. };
  3236. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3237. {
  3238. .pa_start = 0x48045000,
  3239. .pa_end = 0x480451ff,
  3240. .flags = ADDR_TYPE_RT
  3241. },
  3242. { }
  3243. };
  3244. /* l4_per -> dss_dsi2 */
  3245. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3246. .master = &omap44xx_l4_per_hwmod,
  3247. .slave = &omap44xx_dss_dsi2_hwmod,
  3248. .clk = "l4_div_ck",
  3249. .addr = omap44xx_dss_dsi2_addrs,
  3250. .user = OCP_USER_MPU,
  3251. };
  3252. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3253. {
  3254. .pa_start = 0x58006000,
  3255. .pa_end = 0x58006fff,
  3256. .flags = ADDR_TYPE_RT
  3257. },
  3258. { }
  3259. };
  3260. /* l3_main_2 -> dss_hdmi */
  3261. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3262. .master = &omap44xx_l3_main_2_hwmod,
  3263. .slave = &omap44xx_dss_hdmi_hwmod,
  3264. .clk = "dss_fck",
  3265. .addr = omap44xx_dss_hdmi_dma_addrs,
  3266. .user = OCP_USER_SDMA,
  3267. };
  3268. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3269. {
  3270. .pa_start = 0x48046000,
  3271. .pa_end = 0x48046fff,
  3272. .flags = ADDR_TYPE_RT
  3273. },
  3274. { }
  3275. };
  3276. /* l4_per -> dss_hdmi */
  3277. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3278. .master = &omap44xx_l4_per_hwmod,
  3279. .slave = &omap44xx_dss_hdmi_hwmod,
  3280. .clk = "l4_div_ck",
  3281. .addr = omap44xx_dss_hdmi_addrs,
  3282. .user = OCP_USER_MPU,
  3283. };
  3284. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3285. {
  3286. .pa_start = 0x58002000,
  3287. .pa_end = 0x580020ff,
  3288. .flags = ADDR_TYPE_RT
  3289. },
  3290. { }
  3291. };
  3292. /* l3_main_2 -> dss_rfbi */
  3293. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3294. .master = &omap44xx_l3_main_2_hwmod,
  3295. .slave = &omap44xx_dss_rfbi_hwmod,
  3296. .clk = "dss_fck",
  3297. .addr = omap44xx_dss_rfbi_dma_addrs,
  3298. .user = OCP_USER_SDMA,
  3299. };
  3300. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3301. {
  3302. .pa_start = 0x48042000,
  3303. .pa_end = 0x480420ff,
  3304. .flags = ADDR_TYPE_RT
  3305. },
  3306. { }
  3307. };
  3308. /* l4_per -> dss_rfbi */
  3309. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3310. .master = &omap44xx_l4_per_hwmod,
  3311. .slave = &omap44xx_dss_rfbi_hwmod,
  3312. .clk = "l4_div_ck",
  3313. .addr = omap44xx_dss_rfbi_addrs,
  3314. .user = OCP_USER_MPU,
  3315. };
  3316. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3317. {
  3318. .pa_start = 0x58003000,
  3319. .pa_end = 0x580030ff,
  3320. .flags = ADDR_TYPE_RT
  3321. },
  3322. { }
  3323. };
  3324. /* l3_main_2 -> dss_venc */
  3325. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3326. .master = &omap44xx_l3_main_2_hwmod,
  3327. .slave = &omap44xx_dss_venc_hwmod,
  3328. .clk = "dss_fck",
  3329. .addr = omap44xx_dss_venc_dma_addrs,
  3330. .user = OCP_USER_SDMA,
  3331. };
  3332. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3333. {
  3334. .pa_start = 0x48043000,
  3335. .pa_end = 0x480430ff,
  3336. .flags = ADDR_TYPE_RT
  3337. },
  3338. { }
  3339. };
  3340. /* l4_per -> dss_venc */
  3341. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  3342. .master = &omap44xx_l4_per_hwmod,
  3343. .slave = &omap44xx_dss_venc_hwmod,
  3344. .clk = "l4_div_ck",
  3345. .addr = omap44xx_dss_venc_addrs,
  3346. .user = OCP_USER_MPU,
  3347. };
  3348. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  3349. {
  3350. .pa_start = 0x4c000000,
  3351. .pa_end = 0x4c0000ff,
  3352. .flags = ADDR_TYPE_RT
  3353. },
  3354. { }
  3355. };
  3356. /* emif_fw -> emif1 */
  3357. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  3358. .master = &omap44xx_emif_fw_hwmod,
  3359. .slave = &omap44xx_emif1_hwmod,
  3360. .clk = "l3_div_ck",
  3361. .addr = omap44xx_emif1_addrs,
  3362. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3363. };
  3364. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  3365. {
  3366. .pa_start = 0x4d000000,
  3367. .pa_end = 0x4d0000ff,
  3368. .flags = ADDR_TYPE_RT
  3369. },
  3370. { }
  3371. };
  3372. /* emif_fw -> emif2 */
  3373. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  3374. .master = &omap44xx_emif_fw_hwmod,
  3375. .slave = &omap44xx_emif2_hwmod,
  3376. .clk = "l3_div_ck",
  3377. .addr = omap44xx_emif2_addrs,
  3378. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3379. };
  3380. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  3381. {
  3382. .pa_start = 0x4a10a000,
  3383. .pa_end = 0x4a10a1ff,
  3384. .flags = ADDR_TYPE_RT
  3385. },
  3386. { }
  3387. };
  3388. /* l4_cfg -> fdif */
  3389. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  3390. .master = &omap44xx_l4_cfg_hwmod,
  3391. .slave = &omap44xx_fdif_hwmod,
  3392. .clk = "l4_div_ck",
  3393. .addr = omap44xx_fdif_addrs,
  3394. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3395. };
  3396. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  3397. {
  3398. .pa_start = 0x4a310000,
  3399. .pa_end = 0x4a3101ff,
  3400. .flags = ADDR_TYPE_RT
  3401. },
  3402. { }
  3403. };
  3404. /* l4_wkup -> gpio1 */
  3405. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  3406. .master = &omap44xx_l4_wkup_hwmod,
  3407. .slave = &omap44xx_gpio1_hwmod,
  3408. .clk = "l4_wkup_clk_mux_ck",
  3409. .addr = omap44xx_gpio1_addrs,
  3410. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3411. };
  3412. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  3413. {
  3414. .pa_start = 0x48055000,
  3415. .pa_end = 0x480551ff,
  3416. .flags = ADDR_TYPE_RT
  3417. },
  3418. { }
  3419. };
  3420. /* l4_per -> gpio2 */
  3421. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  3422. .master = &omap44xx_l4_per_hwmod,
  3423. .slave = &omap44xx_gpio2_hwmod,
  3424. .clk = "l4_div_ck",
  3425. .addr = omap44xx_gpio2_addrs,
  3426. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3427. };
  3428. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  3429. {
  3430. .pa_start = 0x48057000,
  3431. .pa_end = 0x480571ff,
  3432. .flags = ADDR_TYPE_RT
  3433. },
  3434. { }
  3435. };
  3436. /* l4_per -> gpio3 */
  3437. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  3438. .master = &omap44xx_l4_per_hwmod,
  3439. .slave = &omap44xx_gpio3_hwmod,
  3440. .clk = "l4_div_ck",
  3441. .addr = omap44xx_gpio3_addrs,
  3442. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3443. };
  3444. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  3445. {
  3446. .pa_start = 0x48059000,
  3447. .pa_end = 0x480591ff,
  3448. .flags = ADDR_TYPE_RT
  3449. },
  3450. { }
  3451. };
  3452. /* l4_per -> gpio4 */
  3453. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  3454. .master = &omap44xx_l4_per_hwmod,
  3455. .slave = &omap44xx_gpio4_hwmod,
  3456. .clk = "l4_div_ck",
  3457. .addr = omap44xx_gpio4_addrs,
  3458. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3459. };
  3460. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  3461. {
  3462. .pa_start = 0x4805b000,
  3463. .pa_end = 0x4805b1ff,
  3464. .flags = ADDR_TYPE_RT
  3465. },
  3466. { }
  3467. };
  3468. /* l4_per -> gpio5 */
  3469. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  3470. .master = &omap44xx_l4_per_hwmod,
  3471. .slave = &omap44xx_gpio5_hwmod,
  3472. .clk = "l4_div_ck",
  3473. .addr = omap44xx_gpio5_addrs,
  3474. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3475. };
  3476. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  3477. {
  3478. .pa_start = 0x4805d000,
  3479. .pa_end = 0x4805d1ff,
  3480. .flags = ADDR_TYPE_RT
  3481. },
  3482. { }
  3483. };
  3484. /* l4_per -> gpio6 */
  3485. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  3486. .master = &omap44xx_l4_per_hwmod,
  3487. .slave = &omap44xx_gpio6_hwmod,
  3488. .clk = "l4_div_ck",
  3489. .addr = omap44xx_gpio6_addrs,
  3490. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3491. };
  3492. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  3493. {
  3494. .pa_start = 0x50000000,
  3495. .pa_end = 0x500003ff,
  3496. .flags = ADDR_TYPE_RT
  3497. },
  3498. { }
  3499. };
  3500. /* l3_main_2 -> gpmc */
  3501. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  3502. .master = &omap44xx_l3_main_2_hwmod,
  3503. .slave = &omap44xx_gpmc_hwmod,
  3504. .clk = "l3_div_ck",
  3505. .addr = omap44xx_gpmc_addrs,
  3506. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3507. };
  3508. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  3509. {
  3510. .pa_start = 0x56000000,
  3511. .pa_end = 0x5600ffff,
  3512. .flags = ADDR_TYPE_RT
  3513. },
  3514. { }
  3515. };
  3516. /* l3_main_2 -> gpu */
  3517. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  3518. .master = &omap44xx_l3_main_2_hwmod,
  3519. .slave = &omap44xx_gpu_hwmod,
  3520. .clk = "l3_div_ck",
  3521. .addr = omap44xx_gpu_addrs,
  3522. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3523. };
  3524. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  3525. {
  3526. .pa_start = 0x480b2000,
  3527. .pa_end = 0x480b201f,
  3528. .flags = ADDR_TYPE_RT
  3529. },
  3530. { }
  3531. };
  3532. /* l4_per -> hdq1w */
  3533. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  3534. .master = &omap44xx_l4_per_hwmod,
  3535. .slave = &omap44xx_hdq1w_hwmod,
  3536. .clk = "l4_div_ck",
  3537. .addr = omap44xx_hdq1w_addrs,
  3538. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3539. };
  3540. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  3541. {
  3542. .pa_start = 0x4a058000,
  3543. .pa_end = 0x4a05bfff,
  3544. .flags = ADDR_TYPE_RT
  3545. },
  3546. { }
  3547. };
  3548. /* l4_cfg -> hsi */
  3549. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  3550. .master = &omap44xx_l4_cfg_hwmod,
  3551. .slave = &omap44xx_hsi_hwmod,
  3552. .clk = "l4_div_ck",
  3553. .addr = omap44xx_hsi_addrs,
  3554. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3555. };
  3556. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  3557. {
  3558. .pa_start = 0x48070000,
  3559. .pa_end = 0x480700ff,
  3560. .flags = ADDR_TYPE_RT
  3561. },
  3562. { }
  3563. };
  3564. /* l4_per -> i2c1 */
  3565. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  3566. .master = &omap44xx_l4_per_hwmod,
  3567. .slave = &omap44xx_i2c1_hwmod,
  3568. .clk = "l4_div_ck",
  3569. .addr = omap44xx_i2c1_addrs,
  3570. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3571. };
  3572. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  3573. {
  3574. .pa_start = 0x48072000,
  3575. .pa_end = 0x480720ff,
  3576. .flags = ADDR_TYPE_RT
  3577. },
  3578. { }
  3579. };
  3580. /* l4_per -> i2c2 */
  3581. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  3582. .master = &omap44xx_l4_per_hwmod,
  3583. .slave = &omap44xx_i2c2_hwmod,
  3584. .clk = "l4_div_ck",
  3585. .addr = omap44xx_i2c2_addrs,
  3586. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3587. };
  3588. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  3589. {
  3590. .pa_start = 0x48060000,
  3591. .pa_end = 0x480600ff,
  3592. .flags = ADDR_TYPE_RT
  3593. },
  3594. { }
  3595. };
  3596. /* l4_per -> i2c3 */
  3597. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  3598. .master = &omap44xx_l4_per_hwmod,
  3599. .slave = &omap44xx_i2c3_hwmod,
  3600. .clk = "l4_div_ck",
  3601. .addr = omap44xx_i2c3_addrs,
  3602. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3603. };
  3604. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  3605. {
  3606. .pa_start = 0x48350000,
  3607. .pa_end = 0x483500ff,
  3608. .flags = ADDR_TYPE_RT
  3609. },
  3610. { }
  3611. };
  3612. /* l4_per -> i2c4 */
  3613. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  3614. .master = &omap44xx_l4_per_hwmod,
  3615. .slave = &omap44xx_i2c4_hwmod,
  3616. .clk = "l4_div_ck",
  3617. .addr = omap44xx_i2c4_addrs,
  3618. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3619. };
  3620. /* l3_main_2 -> ipu */
  3621. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  3622. .master = &omap44xx_l3_main_2_hwmod,
  3623. .slave = &omap44xx_ipu_hwmod,
  3624. .clk = "l3_div_ck",
  3625. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3626. };
  3627. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  3628. {
  3629. .pa_start = 0x52000000,
  3630. .pa_end = 0x520000ff,
  3631. .flags = ADDR_TYPE_RT
  3632. },
  3633. { }
  3634. };
  3635. /* l3_main_2 -> iss */
  3636. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  3637. .master = &omap44xx_l3_main_2_hwmod,
  3638. .slave = &omap44xx_iss_hwmod,
  3639. .clk = "l3_div_ck",
  3640. .addr = omap44xx_iss_addrs,
  3641. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3642. };
  3643. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  3644. {
  3645. .pa_start = 0x5a000000,
  3646. .pa_end = 0x5a07ffff,
  3647. .flags = ADDR_TYPE_RT
  3648. },
  3649. { }
  3650. };
  3651. /* l3_main_2 -> iva */
  3652. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  3653. .master = &omap44xx_l3_main_2_hwmod,
  3654. .slave = &omap44xx_iva_hwmod,
  3655. .clk = "l3_div_ck",
  3656. .addr = omap44xx_iva_addrs,
  3657. .user = OCP_USER_MPU,
  3658. };
  3659. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  3660. {
  3661. .pa_start = 0x4a31c000,
  3662. .pa_end = 0x4a31c07f,
  3663. .flags = ADDR_TYPE_RT
  3664. },
  3665. { }
  3666. };
  3667. /* l4_wkup -> kbd */
  3668. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  3669. .master = &omap44xx_l4_wkup_hwmod,
  3670. .slave = &omap44xx_kbd_hwmod,
  3671. .clk = "l4_wkup_clk_mux_ck",
  3672. .addr = omap44xx_kbd_addrs,
  3673. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3674. };
  3675. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  3676. {
  3677. .pa_start = 0x4a0f4000,
  3678. .pa_end = 0x4a0f41ff,
  3679. .flags = ADDR_TYPE_RT
  3680. },
  3681. { }
  3682. };
  3683. /* l4_cfg -> mailbox */
  3684. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  3685. .master = &omap44xx_l4_cfg_hwmod,
  3686. .slave = &omap44xx_mailbox_hwmod,
  3687. .clk = "l4_div_ck",
  3688. .addr = omap44xx_mailbox_addrs,
  3689. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3690. };
  3691. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  3692. {
  3693. .name = "mpu",
  3694. .pa_start = 0x40122000,
  3695. .pa_end = 0x401220ff,
  3696. .flags = ADDR_TYPE_RT
  3697. },
  3698. { }
  3699. };
  3700. /* l4_abe -> mcbsp1 */
  3701. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  3702. .master = &omap44xx_l4_abe_hwmod,
  3703. .slave = &omap44xx_mcbsp1_hwmod,
  3704. .clk = "ocp_abe_iclk",
  3705. .addr = omap44xx_mcbsp1_addrs,
  3706. .user = OCP_USER_MPU,
  3707. };
  3708. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  3709. {
  3710. .name = "dma",
  3711. .pa_start = 0x49022000,
  3712. .pa_end = 0x490220ff,
  3713. .flags = ADDR_TYPE_RT
  3714. },
  3715. { }
  3716. };
  3717. /* l4_abe -> mcbsp1 (dma) */
  3718. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  3719. .master = &omap44xx_l4_abe_hwmod,
  3720. .slave = &omap44xx_mcbsp1_hwmod,
  3721. .clk = "ocp_abe_iclk",
  3722. .addr = omap44xx_mcbsp1_dma_addrs,
  3723. .user = OCP_USER_SDMA,
  3724. };
  3725. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  3726. {
  3727. .name = "mpu",
  3728. .pa_start = 0x40124000,
  3729. .pa_end = 0x401240ff,
  3730. .flags = ADDR_TYPE_RT
  3731. },
  3732. { }
  3733. };
  3734. /* l4_abe -> mcbsp2 */
  3735. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  3736. .master = &omap44xx_l4_abe_hwmod,
  3737. .slave = &omap44xx_mcbsp2_hwmod,
  3738. .clk = "ocp_abe_iclk",
  3739. .addr = omap44xx_mcbsp2_addrs,
  3740. .user = OCP_USER_MPU,
  3741. };
  3742. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  3743. {
  3744. .name = "dma",
  3745. .pa_start = 0x49024000,
  3746. .pa_end = 0x490240ff,
  3747. .flags = ADDR_TYPE_RT
  3748. },
  3749. { }
  3750. };
  3751. /* l4_abe -> mcbsp2 (dma) */
  3752. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  3753. .master = &omap44xx_l4_abe_hwmod,
  3754. .slave = &omap44xx_mcbsp2_hwmod,
  3755. .clk = "ocp_abe_iclk",
  3756. .addr = omap44xx_mcbsp2_dma_addrs,
  3757. .user = OCP_USER_SDMA,
  3758. };
  3759. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  3760. {
  3761. .name = "mpu",
  3762. .pa_start = 0x40126000,
  3763. .pa_end = 0x401260ff,
  3764. .flags = ADDR_TYPE_RT
  3765. },
  3766. { }
  3767. };
  3768. /* l4_abe -> mcbsp3 */
  3769. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  3770. .master = &omap44xx_l4_abe_hwmod,
  3771. .slave = &omap44xx_mcbsp3_hwmod,
  3772. .clk = "ocp_abe_iclk",
  3773. .addr = omap44xx_mcbsp3_addrs,
  3774. .user = OCP_USER_MPU,
  3775. };
  3776. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  3777. {
  3778. .name = "dma",
  3779. .pa_start = 0x49026000,
  3780. .pa_end = 0x490260ff,
  3781. .flags = ADDR_TYPE_RT
  3782. },
  3783. { }
  3784. };
  3785. /* l4_abe -> mcbsp3 (dma) */
  3786. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  3787. .master = &omap44xx_l4_abe_hwmod,
  3788. .slave = &omap44xx_mcbsp3_hwmod,
  3789. .clk = "ocp_abe_iclk",
  3790. .addr = omap44xx_mcbsp3_dma_addrs,
  3791. .user = OCP_USER_SDMA,
  3792. };
  3793. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  3794. {
  3795. .pa_start = 0x48096000,
  3796. .pa_end = 0x480960ff,
  3797. .flags = ADDR_TYPE_RT
  3798. },
  3799. { }
  3800. };
  3801. /* l4_per -> mcbsp4 */
  3802. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  3803. .master = &omap44xx_l4_per_hwmod,
  3804. .slave = &omap44xx_mcbsp4_hwmod,
  3805. .clk = "l4_div_ck",
  3806. .addr = omap44xx_mcbsp4_addrs,
  3807. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3808. };
  3809. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  3810. {
  3811. .pa_start = 0x40132000,
  3812. .pa_end = 0x4013207f,
  3813. .flags = ADDR_TYPE_RT
  3814. },
  3815. { }
  3816. };
  3817. /* l4_abe -> mcpdm */
  3818. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  3819. .master = &omap44xx_l4_abe_hwmod,
  3820. .slave = &omap44xx_mcpdm_hwmod,
  3821. .clk = "ocp_abe_iclk",
  3822. .addr = omap44xx_mcpdm_addrs,
  3823. .user = OCP_USER_MPU,
  3824. };
  3825. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  3826. {
  3827. .pa_start = 0x49032000,
  3828. .pa_end = 0x4903207f,
  3829. .flags = ADDR_TYPE_RT
  3830. },
  3831. { }
  3832. };
  3833. /* l4_abe -> mcpdm (dma) */
  3834. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  3835. .master = &omap44xx_l4_abe_hwmod,
  3836. .slave = &omap44xx_mcpdm_hwmod,
  3837. .clk = "ocp_abe_iclk",
  3838. .addr = omap44xx_mcpdm_dma_addrs,
  3839. .user = OCP_USER_SDMA,
  3840. };
  3841. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  3842. {
  3843. .pa_start = 0x48098000,
  3844. .pa_end = 0x480981ff,
  3845. .flags = ADDR_TYPE_RT
  3846. },
  3847. { }
  3848. };
  3849. /* l4_per -> mcspi1 */
  3850. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  3851. .master = &omap44xx_l4_per_hwmod,
  3852. .slave = &omap44xx_mcspi1_hwmod,
  3853. .clk = "l4_div_ck",
  3854. .addr = omap44xx_mcspi1_addrs,
  3855. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3856. };
  3857. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3858. {
  3859. .pa_start = 0x4809a000,
  3860. .pa_end = 0x4809a1ff,
  3861. .flags = ADDR_TYPE_RT
  3862. },
  3863. { }
  3864. };
  3865. /* l4_per -> mcspi2 */
  3866. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3867. .master = &omap44xx_l4_per_hwmod,
  3868. .slave = &omap44xx_mcspi2_hwmod,
  3869. .clk = "l4_div_ck",
  3870. .addr = omap44xx_mcspi2_addrs,
  3871. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3872. };
  3873. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3874. {
  3875. .pa_start = 0x480b8000,
  3876. .pa_end = 0x480b81ff,
  3877. .flags = ADDR_TYPE_RT
  3878. },
  3879. { }
  3880. };
  3881. /* l4_per -> mcspi3 */
  3882. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3883. .master = &omap44xx_l4_per_hwmod,
  3884. .slave = &omap44xx_mcspi3_hwmod,
  3885. .clk = "l4_div_ck",
  3886. .addr = omap44xx_mcspi3_addrs,
  3887. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3888. };
  3889. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3890. {
  3891. .pa_start = 0x480ba000,
  3892. .pa_end = 0x480ba1ff,
  3893. .flags = ADDR_TYPE_RT
  3894. },
  3895. { }
  3896. };
  3897. /* l4_per -> mcspi4 */
  3898. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3899. .master = &omap44xx_l4_per_hwmod,
  3900. .slave = &omap44xx_mcspi4_hwmod,
  3901. .clk = "l4_div_ck",
  3902. .addr = omap44xx_mcspi4_addrs,
  3903. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3904. };
  3905. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3906. {
  3907. .pa_start = 0x4809c000,
  3908. .pa_end = 0x4809c3ff,
  3909. .flags = ADDR_TYPE_RT
  3910. },
  3911. { }
  3912. };
  3913. /* l4_per -> mmc1 */
  3914. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3915. .master = &omap44xx_l4_per_hwmod,
  3916. .slave = &omap44xx_mmc1_hwmod,
  3917. .clk = "l4_div_ck",
  3918. .addr = omap44xx_mmc1_addrs,
  3919. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3920. };
  3921. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3922. {
  3923. .pa_start = 0x480b4000,
  3924. .pa_end = 0x480b43ff,
  3925. .flags = ADDR_TYPE_RT
  3926. },
  3927. { }
  3928. };
  3929. /* l4_per -> mmc2 */
  3930. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3931. .master = &omap44xx_l4_per_hwmod,
  3932. .slave = &omap44xx_mmc2_hwmod,
  3933. .clk = "l4_div_ck",
  3934. .addr = omap44xx_mmc2_addrs,
  3935. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3936. };
  3937. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3938. {
  3939. .pa_start = 0x480ad000,
  3940. .pa_end = 0x480ad3ff,
  3941. .flags = ADDR_TYPE_RT
  3942. },
  3943. { }
  3944. };
  3945. /* l4_per -> mmc3 */
  3946. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3947. .master = &omap44xx_l4_per_hwmod,
  3948. .slave = &omap44xx_mmc3_hwmod,
  3949. .clk = "l4_div_ck",
  3950. .addr = omap44xx_mmc3_addrs,
  3951. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3952. };
  3953. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3954. {
  3955. .pa_start = 0x480d1000,
  3956. .pa_end = 0x480d13ff,
  3957. .flags = ADDR_TYPE_RT
  3958. },
  3959. { }
  3960. };
  3961. /* l4_per -> mmc4 */
  3962. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3963. .master = &omap44xx_l4_per_hwmod,
  3964. .slave = &omap44xx_mmc4_hwmod,
  3965. .clk = "l4_div_ck",
  3966. .addr = omap44xx_mmc4_addrs,
  3967. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3968. };
  3969. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3970. {
  3971. .pa_start = 0x480d5000,
  3972. .pa_end = 0x480d53ff,
  3973. .flags = ADDR_TYPE_RT
  3974. },
  3975. { }
  3976. };
  3977. /* l4_per -> mmc5 */
  3978. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3979. .master = &omap44xx_l4_per_hwmod,
  3980. .slave = &omap44xx_mmc5_hwmod,
  3981. .clk = "l4_div_ck",
  3982. .addr = omap44xx_mmc5_addrs,
  3983. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3984. };
  3985. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3986. {
  3987. .pa_start = 0x4a0dd000,
  3988. .pa_end = 0x4a0dd03f,
  3989. .flags = ADDR_TYPE_RT
  3990. },
  3991. { }
  3992. };
  3993. /* l4_cfg -> smartreflex_core */
  3994. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3995. .master = &omap44xx_l4_cfg_hwmod,
  3996. .slave = &omap44xx_smartreflex_core_hwmod,
  3997. .clk = "l4_div_ck",
  3998. .addr = omap44xx_smartreflex_core_addrs,
  3999. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4000. };
  4001. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  4002. {
  4003. .pa_start = 0x4a0db000,
  4004. .pa_end = 0x4a0db03f,
  4005. .flags = ADDR_TYPE_RT
  4006. },
  4007. { }
  4008. };
  4009. /* l4_cfg -> smartreflex_iva */
  4010. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  4011. .master = &omap44xx_l4_cfg_hwmod,
  4012. .slave = &omap44xx_smartreflex_iva_hwmod,
  4013. .clk = "l4_div_ck",
  4014. .addr = omap44xx_smartreflex_iva_addrs,
  4015. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4016. };
  4017. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  4018. {
  4019. .pa_start = 0x4a0d9000,
  4020. .pa_end = 0x4a0d903f,
  4021. .flags = ADDR_TYPE_RT
  4022. },
  4023. { }
  4024. };
  4025. /* l4_cfg -> smartreflex_mpu */
  4026. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  4027. .master = &omap44xx_l4_cfg_hwmod,
  4028. .slave = &omap44xx_smartreflex_mpu_hwmod,
  4029. .clk = "l4_div_ck",
  4030. .addr = omap44xx_smartreflex_mpu_addrs,
  4031. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4032. };
  4033. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  4034. {
  4035. .pa_start = 0x4a0f6000,
  4036. .pa_end = 0x4a0f6fff,
  4037. .flags = ADDR_TYPE_RT
  4038. },
  4039. { }
  4040. };
  4041. /* l4_cfg -> spinlock */
  4042. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  4043. .master = &omap44xx_l4_cfg_hwmod,
  4044. .slave = &omap44xx_spinlock_hwmod,
  4045. .clk = "l4_div_ck",
  4046. .addr = omap44xx_spinlock_addrs,
  4047. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4048. };
  4049. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  4050. {
  4051. .pa_start = 0x4a318000,
  4052. .pa_end = 0x4a31807f,
  4053. .flags = ADDR_TYPE_RT
  4054. },
  4055. { }
  4056. };
  4057. /* l4_wkup -> timer1 */
  4058. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  4059. .master = &omap44xx_l4_wkup_hwmod,
  4060. .slave = &omap44xx_timer1_hwmod,
  4061. .clk = "l4_wkup_clk_mux_ck",
  4062. .addr = omap44xx_timer1_addrs,
  4063. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4064. };
  4065. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  4066. {
  4067. .pa_start = 0x48032000,
  4068. .pa_end = 0x4803207f,
  4069. .flags = ADDR_TYPE_RT
  4070. },
  4071. { }
  4072. };
  4073. /* l4_per -> timer2 */
  4074. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  4075. .master = &omap44xx_l4_per_hwmod,
  4076. .slave = &omap44xx_timer2_hwmod,
  4077. .clk = "l4_div_ck",
  4078. .addr = omap44xx_timer2_addrs,
  4079. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4080. };
  4081. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  4082. {
  4083. .pa_start = 0x48034000,
  4084. .pa_end = 0x4803407f,
  4085. .flags = ADDR_TYPE_RT
  4086. },
  4087. { }
  4088. };
  4089. /* l4_per -> timer3 */
  4090. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  4091. .master = &omap44xx_l4_per_hwmod,
  4092. .slave = &omap44xx_timer3_hwmod,
  4093. .clk = "l4_div_ck",
  4094. .addr = omap44xx_timer3_addrs,
  4095. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4096. };
  4097. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  4098. {
  4099. .pa_start = 0x48036000,
  4100. .pa_end = 0x4803607f,
  4101. .flags = ADDR_TYPE_RT
  4102. },
  4103. { }
  4104. };
  4105. /* l4_per -> timer4 */
  4106. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  4107. .master = &omap44xx_l4_per_hwmod,
  4108. .slave = &omap44xx_timer4_hwmod,
  4109. .clk = "l4_div_ck",
  4110. .addr = omap44xx_timer4_addrs,
  4111. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4112. };
  4113. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  4114. {
  4115. .pa_start = 0x40138000,
  4116. .pa_end = 0x4013807f,
  4117. .flags = ADDR_TYPE_RT
  4118. },
  4119. { }
  4120. };
  4121. /* l4_abe -> timer5 */
  4122. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  4123. .master = &omap44xx_l4_abe_hwmod,
  4124. .slave = &omap44xx_timer5_hwmod,
  4125. .clk = "ocp_abe_iclk",
  4126. .addr = omap44xx_timer5_addrs,
  4127. .user = OCP_USER_MPU,
  4128. };
  4129. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  4130. {
  4131. .pa_start = 0x49038000,
  4132. .pa_end = 0x4903807f,
  4133. .flags = ADDR_TYPE_RT
  4134. },
  4135. { }
  4136. };
  4137. /* l4_abe -> timer5 (dma) */
  4138. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  4139. .master = &omap44xx_l4_abe_hwmod,
  4140. .slave = &omap44xx_timer5_hwmod,
  4141. .clk = "ocp_abe_iclk",
  4142. .addr = omap44xx_timer5_dma_addrs,
  4143. .user = OCP_USER_SDMA,
  4144. };
  4145. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  4146. {
  4147. .pa_start = 0x4013a000,
  4148. .pa_end = 0x4013a07f,
  4149. .flags = ADDR_TYPE_RT
  4150. },
  4151. { }
  4152. };
  4153. /* l4_abe -> timer6 */
  4154. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  4155. .master = &omap44xx_l4_abe_hwmod,
  4156. .slave = &omap44xx_timer6_hwmod,
  4157. .clk = "ocp_abe_iclk",
  4158. .addr = omap44xx_timer6_addrs,
  4159. .user = OCP_USER_MPU,
  4160. };
  4161. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  4162. {
  4163. .pa_start = 0x4903a000,
  4164. .pa_end = 0x4903a07f,
  4165. .flags = ADDR_TYPE_RT
  4166. },
  4167. { }
  4168. };
  4169. /* l4_abe -> timer6 (dma) */
  4170. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4171. .master = &omap44xx_l4_abe_hwmod,
  4172. .slave = &omap44xx_timer6_hwmod,
  4173. .clk = "ocp_abe_iclk",
  4174. .addr = omap44xx_timer6_dma_addrs,
  4175. .user = OCP_USER_SDMA,
  4176. };
  4177. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4178. {
  4179. .pa_start = 0x4013c000,
  4180. .pa_end = 0x4013c07f,
  4181. .flags = ADDR_TYPE_RT
  4182. },
  4183. { }
  4184. };
  4185. /* l4_abe -> timer7 */
  4186. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4187. .master = &omap44xx_l4_abe_hwmod,
  4188. .slave = &omap44xx_timer7_hwmod,
  4189. .clk = "ocp_abe_iclk",
  4190. .addr = omap44xx_timer7_addrs,
  4191. .user = OCP_USER_MPU,
  4192. };
  4193. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4194. {
  4195. .pa_start = 0x4903c000,
  4196. .pa_end = 0x4903c07f,
  4197. .flags = ADDR_TYPE_RT
  4198. },
  4199. { }
  4200. };
  4201. /* l4_abe -> timer7 (dma) */
  4202. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4203. .master = &omap44xx_l4_abe_hwmod,
  4204. .slave = &omap44xx_timer7_hwmod,
  4205. .clk = "ocp_abe_iclk",
  4206. .addr = omap44xx_timer7_dma_addrs,
  4207. .user = OCP_USER_SDMA,
  4208. };
  4209. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4210. {
  4211. .pa_start = 0x4013e000,
  4212. .pa_end = 0x4013e07f,
  4213. .flags = ADDR_TYPE_RT
  4214. },
  4215. { }
  4216. };
  4217. /* l4_abe -> timer8 */
  4218. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4219. .master = &omap44xx_l4_abe_hwmod,
  4220. .slave = &omap44xx_timer8_hwmod,
  4221. .clk = "ocp_abe_iclk",
  4222. .addr = omap44xx_timer8_addrs,
  4223. .user = OCP_USER_MPU,
  4224. };
  4225. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4226. {
  4227. .pa_start = 0x4903e000,
  4228. .pa_end = 0x4903e07f,
  4229. .flags = ADDR_TYPE_RT
  4230. },
  4231. { }
  4232. };
  4233. /* l4_abe -> timer8 (dma) */
  4234. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4235. .master = &omap44xx_l4_abe_hwmod,
  4236. .slave = &omap44xx_timer8_hwmod,
  4237. .clk = "ocp_abe_iclk",
  4238. .addr = omap44xx_timer8_dma_addrs,
  4239. .user = OCP_USER_SDMA,
  4240. };
  4241. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4242. {
  4243. .pa_start = 0x4803e000,
  4244. .pa_end = 0x4803e07f,
  4245. .flags = ADDR_TYPE_RT
  4246. },
  4247. { }
  4248. };
  4249. /* l4_per -> timer9 */
  4250. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4251. .master = &omap44xx_l4_per_hwmod,
  4252. .slave = &omap44xx_timer9_hwmod,
  4253. .clk = "l4_div_ck",
  4254. .addr = omap44xx_timer9_addrs,
  4255. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4256. };
  4257. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4258. {
  4259. .pa_start = 0x48086000,
  4260. .pa_end = 0x4808607f,
  4261. .flags = ADDR_TYPE_RT
  4262. },
  4263. { }
  4264. };
  4265. /* l4_per -> timer10 */
  4266. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4267. .master = &omap44xx_l4_per_hwmod,
  4268. .slave = &omap44xx_timer10_hwmod,
  4269. .clk = "l4_div_ck",
  4270. .addr = omap44xx_timer10_addrs,
  4271. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4272. };
  4273. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4274. {
  4275. .pa_start = 0x48088000,
  4276. .pa_end = 0x4808807f,
  4277. .flags = ADDR_TYPE_RT
  4278. },
  4279. { }
  4280. };
  4281. /* l4_per -> timer11 */
  4282. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4283. .master = &omap44xx_l4_per_hwmod,
  4284. .slave = &omap44xx_timer11_hwmod,
  4285. .clk = "l4_div_ck",
  4286. .addr = omap44xx_timer11_addrs,
  4287. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4288. };
  4289. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4290. {
  4291. .pa_start = 0x4806a000,
  4292. .pa_end = 0x4806a0ff,
  4293. .flags = ADDR_TYPE_RT
  4294. },
  4295. { }
  4296. };
  4297. /* l4_per -> uart1 */
  4298. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4299. .master = &omap44xx_l4_per_hwmod,
  4300. .slave = &omap44xx_uart1_hwmod,
  4301. .clk = "l4_div_ck",
  4302. .addr = omap44xx_uart1_addrs,
  4303. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4304. };
  4305. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4306. {
  4307. .pa_start = 0x4806c000,
  4308. .pa_end = 0x4806c0ff,
  4309. .flags = ADDR_TYPE_RT
  4310. },
  4311. { }
  4312. };
  4313. /* l4_per -> uart2 */
  4314. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4315. .master = &omap44xx_l4_per_hwmod,
  4316. .slave = &omap44xx_uart2_hwmod,
  4317. .clk = "l4_div_ck",
  4318. .addr = omap44xx_uart2_addrs,
  4319. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4320. };
  4321. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4322. {
  4323. .pa_start = 0x48020000,
  4324. .pa_end = 0x480200ff,
  4325. .flags = ADDR_TYPE_RT
  4326. },
  4327. { }
  4328. };
  4329. /* l4_per -> uart3 */
  4330. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4331. .master = &omap44xx_l4_per_hwmod,
  4332. .slave = &omap44xx_uart3_hwmod,
  4333. .clk = "l4_div_ck",
  4334. .addr = omap44xx_uart3_addrs,
  4335. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4336. };
  4337. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4338. {
  4339. .pa_start = 0x4806e000,
  4340. .pa_end = 0x4806e0ff,
  4341. .flags = ADDR_TYPE_RT
  4342. },
  4343. { }
  4344. };
  4345. /* l4_per -> uart4 */
  4346. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4347. .master = &omap44xx_l4_per_hwmod,
  4348. .slave = &omap44xx_uart4_hwmod,
  4349. .clk = "l4_div_ck",
  4350. .addr = omap44xx_uart4_addrs,
  4351. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4352. };
  4353. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4354. {
  4355. .name = "uhh",
  4356. .pa_start = 0x4a064000,
  4357. .pa_end = 0x4a0647ff,
  4358. .flags = ADDR_TYPE_RT
  4359. },
  4360. {
  4361. .name = "ohci",
  4362. .pa_start = 0x4a064800,
  4363. .pa_end = 0x4a064bff,
  4364. },
  4365. {
  4366. .name = "ehci",
  4367. .pa_start = 0x4a064c00,
  4368. .pa_end = 0x4a064fff,
  4369. },
  4370. {}
  4371. };
  4372. /* l4_cfg -> usb_host_hs */
  4373. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4374. .master = &omap44xx_l4_cfg_hwmod,
  4375. .slave = &omap44xx_usb_host_hs_hwmod,
  4376. .clk = "l4_div_ck",
  4377. .addr = omap44xx_usb_host_hs_addrs,
  4378. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4379. };
  4380. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4381. {
  4382. .pa_start = 0x4a0ab000,
  4383. .pa_end = 0x4a0ab003,
  4384. .flags = ADDR_TYPE_RT
  4385. },
  4386. { }
  4387. };
  4388. /* l4_cfg -> usb_otg_hs */
  4389. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4390. .master = &omap44xx_l4_cfg_hwmod,
  4391. .slave = &omap44xx_usb_otg_hs_hwmod,
  4392. .clk = "l4_div_ck",
  4393. .addr = omap44xx_usb_otg_hs_addrs,
  4394. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4395. };
  4396. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4397. {
  4398. .name = "tll",
  4399. .pa_start = 0x4a062000,
  4400. .pa_end = 0x4a063fff,
  4401. .flags = ADDR_TYPE_RT
  4402. },
  4403. {}
  4404. };
  4405. /* l4_cfg -> usb_tll_hs */
  4406. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4407. .master = &omap44xx_l4_cfg_hwmod,
  4408. .slave = &omap44xx_usb_tll_hs_hwmod,
  4409. .clk = "l4_div_ck",
  4410. .addr = omap44xx_usb_tll_hs_addrs,
  4411. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4412. };
  4413. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4414. {
  4415. .pa_start = 0x4a314000,
  4416. .pa_end = 0x4a31407f,
  4417. .flags = ADDR_TYPE_RT
  4418. },
  4419. { }
  4420. };
  4421. /* l4_wkup -> wd_timer2 */
  4422. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4423. .master = &omap44xx_l4_wkup_hwmod,
  4424. .slave = &omap44xx_wd_timer2_hwmod,
  4425. .clk = "l4_wkup_clk_mux_ck",
  4426. .addr = omap44xx_wd_timer2_addrs,
  4427. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4428. };
  4429. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4430. {
  4431. .pa_start = 0x40130000,
  4432. .pa_end = 0x4013007f,
  4433. .flags = ADDR_TYPE_RT
  4434. },
  4435. { }
  4436. };
  4437. /* l4_abe -> wd_timer3 */
  4438. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4439. .master = &omap44xx_l4_abe_hwmod,
  4440. .slave = &omap44xx_wd_timer3_hwmod,
  4441. .clk = "ocp_abe_iclk",
  4442. .addr = omap44xx_wd_timer3_addrs,
  4443. .user = OCP_USER_MPU,
  4444. };
  4445. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4446. {
  4447. .pa_start = 0x49030000,
  4448. .pa_end = 0x4903007f,
  4449. .flags = ADDR_TYPE_RT
  4450. },
  4451. { }
  4452. };
  4453. /* l4_abe -> wd_timer3 (dma) */
  4454. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4455. .master = &omap44xx_l4_abe_hwmod,
  4456. .slave = &omap44xx_wd_timer3_hwmod,
  4457. .clk = "ocp_abe_iclk",
  4458. .addr = omap44xx_wd_timer3_dma_addrs,
  4459. .user = OCP_USER_SDMA,
  4460. };
  4461. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  4462. &omap44xx_l3_main_1__dmm,
  4463. &omap44xx_mpu__dmm,
  4464. &omap44xx_dmm__emif_fw,
  4465. &omap44xx_l4_cfg__emif_fw,
  4466. &omap44xx_iva__l3_instr,
  4467. &omap44xx_l3_main_3__l3_instr,
  4468. &omap44xx_dsp__l3_main_1,
  4469. &omap44xx_dss__l3_main_1,
  4470. &omap44xx_l3_main_2__l3_main_1,
  4471. &omap44xx_l4_cfg__l3_main_1,
  4472. &omap44xx_mmc1__l3_main_1,
  4473. &omap44xx_mmc2__l3_main_1,
  4474. &omap44xx_mpu__l3_main_1,
  4475. &omap44xx_dma_system__l3_main_2,
  4476. &omap44xx_fdif__l3_main_2,
  4477. &omap44xx_gpu__l3_main_2,
  4478. &omap44xx_hsi__l3_main_2,
  4479. &omap44xx_ipu__l3_main_2,
  4480. &omap44xx_iss__l3_main_2,
  4481. &omap44xx_iva__l3_main_2,
  4482. &omap44xx_l3_main_1__l3_main_2,
  4483. &omap44xx_l4_cfg__l3_main_2,
  4484. &omap44xx_usb_host_hs__l3_main_2,
  4485. &omap44xx_usb_otg_hs__l3_main_2,
  4486. &omap44xx_l3_main_1__l3_main_3,
  4487. &omap44xx_l3_main_2__l3_main_3,
  4488. &omap44xx_l4_cfg__l3_main_3,
  4489. &omap44xx_aess__l4_abe,
  4490. &omap44xx_dsp__l4_abe,
  4491. &omap44xx_l3_main_1__l4_abe,
  4492. &omap44xx_mpu__l4_abe,
  4493. &omap44xx_l3_main_1__l4_cfg,
  4494. &omap44xx_l3_main_2__l4_per,
  4495. &omap44xx_l4_cfg__l4_wkup,
  4496. &omap44xx_mpu__mpu_private,
  4497. &omap44xx_l4_abe__aess,
  4498. &omap44xx_l4_abe__aess_dma,
  4499. &omap44xx_l4_wkup__counter_32k,
  4500. &omap44xx_l4_cfg__dma_system,
  4501. &omap44xx_l4_abe__dmic,
  4502. &omap44xx_l4_abe__dmic_dma,
  4503. &omap44xx_dsp__iva,
  4504. &omap44xx_l4_cfg__dsp,
  4505. &omap44xx_l3_main_2__dss,
  4506. &omap44xx_l4_per__dss,
  4507. &omap44xx_l3_main_2__dss_dispc,
  4508. &omap44xx_l4_per__dss_dispc,
  4509. &omap44xx_l3_main_2__dss_dsi1,
  4510. &omap44xx_l4_per__dss_dsi1,
  4511. &omap44xx_l3_main_2__dss_dsi2,
  4512. &omap44xx_l4_per__dss_dsi2,
  4513. &omap44xx_l3_main_2__dss_hdmi,
  4514. &omap44xx_l4_per__dss_hdmi,
  4515. &omap44xx_l3_main_2__dss_rfbi,
  4516. &omap44xx_l4_per__dss_rfbi,
  4517. &omap44xx_l3_main_2__dss_venc,
  4518. &omap44xx_l4_per__dss_venc,
  4519. &omap44xx_emif_fw__emif1,
  4520. &omap44xx_emif_fw__emif2,
  4521. &omap44xx_l4_cfg__fdif,
  4522. &omap44xx_l4_wkup__gpio1,
  4523. &omap44xx_l4_per__gpio2,
  4524. &omap44xx_l4_per__gpio3,
  4525. &omap44xx_l4_per__gpio4,
  4526. &omap44xx_l4_per__gpio5,
  4527. &omap44xx_l4_per__gpio6,
  4528. &omap44xx_l3_main_2__gpmc,
  4529. &omap44xx_l3_main_2__gpu,
  4530. &omap44xx_l4_per__hdq1w,
  4531. &omap44xx_l4_cfg__hsi,
  4532. &omap44xx_l4_per__i2c1,
  4533. &omap44xx_l4_per__i2c2,
  4534. &omap44xx_l4_per__i2c3,
  4535. &omap44xx_l4_per__i2c4,
  4536. &omap44xx_l3_main_2__ipu,
  4537. &omap44xx_l3_main_2__iss,
  4538. &omap44xx_l3_main_2__iva,
  4539. &omap44xx_l4_wkup__kbd,
  4540. &omap44xx_l4_cfg__mailbox,
  4541. &omap44xx_l4_abe__mcbsp1,
  4542. &omap44xx_l4_abe__mcbsp1_dma,
  4543. &omap44xx_l4_abe__mcbsp2,
  4544. &omap44xx_l4_abe__mcbsp2_dma,
  4545. &omap44xx_l4_abe__mcbsp3,
  4546. &omap44xx_l4_abe__mcbsp3_dma,
  4547. &omap44xx_l4_per__mcbsp4,
  4548. &omap44xx_l4_abe__mcpdm,
  4549. &omap44xx_l4_abe__mcpdm_dma,
  4550. &omap44xx_l4_per__mcspi1,
  4551. &omap44xx_l4_per__mcspi2,
  4552. &omap44xx_l4_per__mcspi3,
  4553. &omap44xx_l4_per__mcspi4,
  4554. &omap44xx_l4_per__mmc1,
  4555. &omap44xx_l4_per__mmc2,
  4556. &omap44xx_l4_per__mmc3,
  4557. &omap44xx_l4_per__mmc4,
  4558. &omap44xx_l4_per__mmc5,
  4559. &omap44xx_l4_cfg__smartreflex_core,
  4560. &omap44xx_l4_cfg__smartreflex_iva,
  4561. &omap44xx_l4_cfg__smartreflex_mpu,
  4562. &omap44xx_l4_cfg__spinlock,
  4563. &omap44xx_l4_wkup__timer1,
  4564. &omap44xx_l4_per__timer2,
  4565. &omap44xx_l4_per__timer3,
  4566. &omap44xx_l4_per__timer4,
  4567. &omap44xx_l4_abe__timer5,
  4568. &omap44xx_l4_abe__timer5_dma,
  4569. &omap44xx_l4_abe__timer6,
  4570. &omap44xx_l4_abe__timer6_dma,
  4571. &omap44xx_l4_abe__timer7,
  4572. &omap44xx_l4_abe__timer7_dma,
  4573. &omap44xx_l4_abe__timer8,
  4574. &omap44xx_l4_abe__timer8_dma,
  4575. &omap44xx_l4_per__timer9,
  4576. &omap44xx_l4_per__timer10,
  4577. &omap44xx_l4_per__timer11,
  4578. &omap44xx_l4_per__uart1,
  4579. &omap44xx_l4_per__uart2,
  4580. &omap44xx_l4_per__uart3,
  4581. &omap44xx_l4_per__uart4,
  4582. &omap44xx_l4_cfg__usb_host_hs,
  4583. &omap44xx_l4_cfg__usb_otg_hs,
  4584. &omap44xx_l4_cfg__usb_tll_hs,
  4585. &omap44xx_l4_wkup__wd_timer2,
  4586. &omap44xx_l4_abe__wd_timer3,
  4587. &omap44xx_l4_abe__wd_timer3_dma,
  4588. NULL,
  4589. };
  4590. int __init omap44xx_hwmod_init(void)
  4591. {
  4592. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  4593. }