fc2580.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529
  1. /*
  2. * FCI FC2580 silicon tuner driver
  3. *
  4. * Copyright (C) 2012 Antti Palosaari <crope@iki.fi>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #include "fc2580_priv.h"
  21. /*
  22. * TODO:
  23. * I2C write and read works only for one single register. Multiple registers
  24. * could not be accessed using normal register address auto-increment.
  25. * There could be (very likely) register to change that behavior....
  26. *
  27. * Due to that limitation functions:
  28. * fc2580_wr_regs()
  29. * fc2580_rd_regs()
  30. * could not be used for accessing more than one register at once.
  31. *
  32. * TODO:
  33. * Currently it blind writes bunch of static registers from the
  34. * fc2580_freq_regs_lut[] when fc2580_set_params() is called. Add some
  35. * logic to reduce unneeded register writes.
  36. * There is also don't-care registers, initialized with value 0xff, and those
  37. * are also written to the chip currently (yes, not wise).
  38. */
  39. /* write multiple registers */
  40. static int fc2580_wr_regs(struct fc2580_priv *priv, u8 reg, u8 *val, int len)
  41. {
  42. int ret;
  43. u8 buf[1 + len];
  44. struct i2c_msg msg[1] = {
  45. {
  46. .addr = priv->cfg->i2c_addr,
  47. .flags = 0,
  48. .len = sizeof(buf),
  49. .buf = buf,
  50. }
  51. };
  52. buf[0] = reg;
  53. memcpy(&buf[1], val, len);
  54. ret = i2c_transfer(priv->i2c, msg, 1);
  55. if (ret == 1) {
  56. ret = 0;
  57. } else {
  58. dev_warn(&priv->i2c->dev, "%s: i2c wr failed=%d reg=%02x " \
  59. "len=%d\n", KBUILD_MODNAME, ret, reg, len);
  60. ret = -EREMOTEIO;
  61. }
  62. return ret;
  63. }
  64. /* read multiple registers */
  65. static int fc2580_rd_regs(struct fc2580_priv *priv, u8 reg, u8 *val, int len)
  66. {
  67. int ret;
  68. u8 buf[len];
  69. struct i2c_msg msg[2] = {
  70. {
  71. .addr = priv->cfg->i2c_addr,
  72. .flags = 0,
  73. .len = 1,
  74. .buf = &reg,
  75. }, {
  76. .addr = priv->cfg->i2c_addr,
  77. .flags = I2C_M_RD,
  78. .len = sizeof(buf),
  79. .buf = buf,
  80. }
  81. };
  82. ret = i2c_transfer(priv->i2c, msg, 2);
  83. if (ret == 2) {
  84. memcpy(val, buf, len);
  85. ret = 0;
  86. } else {
  87. dev_warn(&priv->i2c->dev, "%s: i2c rd failed=%d reg=%02x " \
  88. "len=%d\n", KBUILD_MODNAME, ret, reg, len);
  89. ret = -EREMOTEIO;
  90. }
  91. return ret;
  92. }
  93. /* write single register */
  94. static int fc2580_wr_reg(struct fc2580_priv *priv, u8 reg, u8 val)
  95. {
  96. return fc2580_wr_regs(priv, reg, &val, 1);
  97. }
  98. /* read single register */
  99. static int fc2580_rd_reg(struct fc2580_priv *priv, u8 reg, u8 *val)
  100. {
  101. return fc2580_rd_regs(priv, reg, val, 1);
  102. }
  103. static int fc2580_set_params(struct dvb_frontend *fe)
  104. {
  105. struct fc2580_priv *priv = fe->tuner_priv;
  106. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  107. int ret = 0, i;
  108. unsigned int r_val, n_val, k_val, k_val_reg, f_ref;
  109. u8 tmp_val, r18_val;
  110. u64 f_vco;
  111. /*
  112. * Fractional-N synthesizer/PLL.
  113. * Most likely all those PLL calculations are not correct. I am not
  114. * sure, but it looks like it is divider based Fractional-N synthesizer.
  115. * There is divider for reference clock too?
  116. * Anyhow, synthesizer calculation results seems to be quite correct.
  117. */
  118. dev_dbg(&priv->i2c->dev, "%s: delivery_system=%d frequency=%d " \
  119. "bandwidth_hz=%d\n", __func__,
  120. c->delivery_system, c->frequency, c->bandwidth_hz);
  121. if (fe->ops.i2c_gate_ctrl)
  122. fe->ops.i2c_gate_ctrl(fe, 1);
  123. /* PLL */
  124. for (i = 0; i < ARRAY_SIZE(fc2580_pll_lut); i++) {
  125. if (c->frequency <= fc2580_pll_lut[i].freq)
  126. break;
  127. }
  128. if (i == ARRAY_SIZE(fc2580_pll_lut))
  129. goto err;
  130. f_vco = c->frequency;
  131. f_vco *= fc2580_pll_lut[i].div;
  132. if (f_vco >= 2600000000UL)
  133. tmp_val = 0x0e | fc2580_pll_lut[i].band;
  134. else
  135. tmp_val = 0x06 | fc2580_pll_lut[i].band;
  136. ret = fc2580_wr_reg(priv, 0x02, tmp_val);
  137. if (ret < 0)
  138. goto err;
  139. if (f_vco >= 2UL * 76 * priv->cfg->clock) {
  140. r_val = 1;
  141. r18_val = 0x00;
  142. } else if (f_vco >= 1UL * 76 * priv->cfg->clock) {
  143. r_val = 2;
  144. r18_val = 0x10;
  145. } else {
  146. r_val = 4;
  147. r18_val = 0x20;
  148. }
  149. f_ref = 2UL * priv->cfg->clock / r_val;
  150. n_val = div_u64_rem(f_vco, f_ref, &k_val);
  151. k_val_reg = 1UL * k_val * (1 << 20) / f_ref;
  152. ret = fc2580_wr_reg(priv, 0x18, r18_val | ((k_val_reg >> 16) & 0xff));
  153. if (ret < 0)
  154. goto err;
  155. ret = fc2580_wr_reg(priv, 0x1a, (k_val_reg >> 8) & 0xff);
  156. if (ret < 0)
  157. goto err;
  158. ret = fc2580_wr_reg(priv, 0x1b, (k_val_reg >> 0) & 0xff);
  159. if (ret < 0)
  160. goto err;
  161. ret = fc2580_wr_reg(priv, 0x1c, n_val);
  162. if (ret < 0)
  163. goto err;
  164. if (priv->cfg->clock >= 28000000) {
  165. ret = fc2580_wr_reg(priv, 0x4b, 0x22);
  166. if (ret < 0)
  167. goto err;
  168. }
  169. if (fc2580_pll_lut[i].band == 0x00) {
  170. if (c->frequency <= 794000000)
  171. tmp_val = 0x9f;
  172. else
  173. tmp_val = 0x8f;
  174. ret = fc2580_wr_reg(priv, 0x2d, tmp_val);
  175. if (ret < 0)
  176. goto err;
  177. }
  178. /* registers */
  179. for (i = 0; i < ARRAY_SIZE(fc2580_freq_regs_lut); i++) {
  180. if (c->frequency <= fc2580_freq_regs_lut[i].freq)
  181. break;
  182. }
  183. if (i == ARRAY_SIZE(fc2580_freq_regs_lut))
  184. goto err;
  185. ret = fc2580_wr_reg(priv, 0x25, fc2580_freq_regs_lut[i].r25_val);
  186. if (ret < 0)
  187. goto err;
  188. ret = fc2580_wr_reg(priv, 0x27, fc2580_freq_regs_lut[i].r27_val);
  189. if (ret < 0)
  190. goto err;
  191. ret = fc2580_wr_reg(priv, 0x28, fc2580_freq_regs_lut[i].r28_val);
  192. if (ret < 0)
  193. goto err;
  194. ret = fc2580_wr_reg(priv, 0x29, fc2580_freq_regs_lut[i].r29_val);
  195. if (ret < 0)
  196. goto err;
  197. ret = fc2580_wr_reg(priv, 0x2b, fc2580_freq_regs_lut[i].r2b_val);
  198. if (ret < 0)
  199. goto err;
  200. ret = fc2580_wr_reg(priv, 0x2c, fc2580_freq_regs_lut[i].r2c_val);
  201. if (ret < 0)
  202. goto err;
  203. ret = fc2580_wr_reg(priv, 0x2d, fc2580_freq_regs_lut[i].r2d_val);
  204. if (ret < 0)
  205. goto err;
  206. ret = fc2580_wr_reg(priv, 0x30, fc2580_freq_regs_lut[i].r30_val);
  207. if (ret < 0)
  208. goto err;
  209. ret = fc2580_wr_reg(priv, 0x44, fc2580_freq_regs_lut[i].r44_val);
  210. if (ret < 0)
  211. goto err;
  212. ret = fc2580_wr_reg(priv, 0x50, fc2580_freq_regs_lut[i].r50_val);
  213. if (ret < 0)
  214. goto err;
  215. ret = fc2580_wr_reg(priv, 0x53, fc2580_freq_regs_lut[i].r53_val);
  216. if (ret < 0)
  217. goto err;
  218. ret = fc2580_wr_reg(priv, 0x5f, fc2580_freq_regs_lut[i].r5f_val);
  219. if (ret < 0)
  220. goto err;
  221. ret = fc2580_wr_reg(priv, 0x61, fc2580_freq_regs_lut[i].r61_val);
  222. if (ret < 0)
  223. goto err;
  224. ret = fc2580_wr_reg(priv, 0x62, fc2580_freq_regs_lut[i].r62_val);
  225. if (ret < 0)
  226. goto err;
  227. ret = fc2580_wr_reg(priv, 0x63, fc2580_freq_regs_lut[i].r63_val);
  228. if (ret < 0)
  229. goto err;
  230. ret = fc2580_wr_reg(priv, 0x67, fc2580_freq_regs_lut[i].r67_val);
  231. if (ret < 0)
  232. goto err;
  233. ret = fc2580_wr_reg(priv, 0x68, fc2580_freq_regs_lut[i].r68_val);
  234. if (ret < 0)
  235. goto err;
  236. ret = fc2580_wr_reg(priv, 0x69, fc2580_freq_regs_lut[i].r69_val);
  237. if (ret < 0)
  238. goto err;
  239. ret = fc2580_wr_reg(priv, 0x6a, fc2580_freq_regs_lut[i].r6a_val);
  240. if (ret < 0)
  241. goto err;
  242. ret = fc2580_wr_reg(priv, 0x6b, fc2580_freq_regs_lut[i].r6b_val);
  243. if (ret < 0)
  244. goto err;
  245. ret = fc2580_wr_reg(priv, 0x6c, fc2580_freq_regs_lut[i].r6c_val);
  246. if (ret < 0)
  247. goto err;
  248. ret = fc2580_wr_reg(priv, 0x6d, fc2580_freq_regs_lut[i].r6d_val);
  249. if (ret < 0)
  250. goto err;
  251. ret = fc2580_wr_reg(priv, 0x6e, fc2580_freq_regs_lut[i].r6e_val);
  252. if (ret < 0)
  253. goto err;
  254. ret = fc2580_wr_reg(priv, 0x6f, fc2580_freq_regs_lut[i].r6f_val);
  255. if (ret < 0)
  256. goto err;
  257. /* IF filters */
  258. for (i = 0; i < ARRAY_SIZE(fc2580_if_filter_lut); i++) {
  259. if (c->bandwidth_hz <= fc2580_if_filter_lut[i].freq)
  260. break;
  261. }
  262. if (i == ARRAY_SIZE(fc2580_if_filter_lut))
  263. goto err;
  264. ret = fc2580_wr_reg(priv, 0x36, fc2580_if_filter_lut[i].r36_val);
  265. if (ret < 0)
  266. goto err;
  267. ret = fc2580_wr_reg(priv, 0x37, 1UL * priv->cfg->clock * \
  268. fc2580_if_filter_lut[i].mul / 1000000000);
  269. if (ret < 0)
  270. goto err;
  271. ret = fc2580_wr_reg(priv, 0x39, fc2580_if_filter_lut[i].r39_val);
  272. if (ret < 0)
  273. goto err;
  274. /* calibration? */
  275. ret = fc2580_wr_reg(priv, 0x2e, 0x09);
  276. if (ret < 0)
  277. goto err;
  278. for (i = 0; i < 5; i++) {
  279. ret = fc2580_rd_reg(priv, 0x2f, &tmp_val);
  280. if (ret < 0)
  281. goto err;
  282. /* done when [7:6] are set */
  283. if ((tmp_val & 0xc0) == 0xc0)
  284. break;
  285. ret = fc2580_wr_reg(priv, 0x2e, 0x01);
  286. if (ret < 0)
  287. goto err;
  288. ret = fc2580_wr_reg(priv, 0x2e, 0x09);
  289. if (ret < 0)
  290. goto err;
  291. usleep_range(5000, 25000);
  292. }
  293. dev_dbg(&priv->i2c->dev, "%s: loop=%i\n", __func__, i);
  294. ret = fc2580_wr_reg(priv, 0x2e, 0x01);
  295. if (ret < 0)
  296. goto err;
  297. if (fe->ops.i2c_gate_ctrl)
  298. fe->ops.i2c_gate_ctrl(fe, 0);
  299. return 0;
  300. err:
  301. if (fe->ops.i2c_gate_ctrl)
  302. fe->ops.i2c_gate_ctrl(fe, 0);
  303. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  304. return ret;
  305. }
  306. static int fc2580_init(struct dvb_frontend *fe)
  307. {
  308. struct fc2580_priv *priv = fe->tuner_priv;
  309. int ret, i;
  310. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  311. if (fe->ops.i2c_gate_ctrl)
  312. fe->ops.i2c_gate_ctrl(fe, 1);
  313. for (i = 0; i < ARRAY_SIZE(fc2580_init_reg_vals); i++) {
  314. ret = fc2580_wr_reg(priv, fc2580_init_reg_vals[i].reg,
  315. fc2580_init_reg_vals[i].val);
  316. if (ret < 0)
  317. goto err;
  318. }
  319. if (fe->ops.i2c_gate_ctrl)
  320. fe->ops.i2c_gate_ctrl(fe, 0);
  321. return 0;
  322. err:
  323. if (fe->ops.i2c_gate_ctrl)
  324. fe->ops.i2c_gate_ctrl(fe, 0);
  325. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  326. return ret;
  327. }
  328. static int fc2580_sleep(struct dvb_frontend *fe)
  329. {
  330. struct fc2580_priv *priv = fe->tuner_priv;
  331. int ret;
  332. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  333. if (fe->ops.i2c_gate_ctrl)
  334. fe->ops.i2c_gate_ctrl(fe, 1);
  335. ret = fc2580_wr_reg(priv, 0x02, 0x0a);
  336. if (ret < 0)
  337. goto err;
  338. if (fe->ops.i2c_gate_ctrl)
  339. fe->ops.i2c_gate_ctrl(fe, 0);
  340. return 0;
  341. err:
  342. if (fe->ops.i2c_gate_ctrl)
  343. fe->ops.i2c_gate_ctrl(fe, 0);
  344. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  345. return ret;
  346. }
  347. static int fc2580_get_if_frequency(struct dvb_frontend *fe, u32 *frequency)
  348. {
  349. struct fc2580_priv *priv = fe->tuner_priv;
  350. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  351. *frequency = 0; /* Zero-IF */
  352. return 0;
  353. }
  354. static int fc2580_release(struct dvb_frontend *fe)
  355. {
  356. struct fc2580_priv *priv = fe->tuner_priv;
  357. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  358. kfree(fe->tuner_priv);
  359. return 0;
  360. }
  361. static const struct dvb_tuner_ops fc2580_tuner_ops = {
  362. .info = {
  363. .name = "FCI FC2580",
  364. .frequency_min = 174000000,
  365. .frequency_max = 862000000,
  366. },
  367. .release = fc2580_release,
  368. .init = fc2580_init,
  369. .sleep = fc2580_sleep,
  370. .set_params = fc2580_set_params,
  371. .get_if_frequency = fc2580_get_if_frequency,
  372. };
  373. struct dvb_frontend *fc2580_attach(struct dvb_frontend *fe,
  374. struct i2c_adapter *i2c, const struct fc2580_config *cfg)
  375. {
  376. struct fc2580_priv *priv;
  377. int ret;
  378. u8 chip_id;
  379. if (fe->ops.i2c_gate_ctrl)
  380. fe->ops.i2c_gate_ctrl(fe, 1);
  381. priv = kzalloc(sizeof(struct fc2580_priv), GFP_KERNEL);
  382. if (!priv) {
  383. ret = -ENOMEM;
  384. dev_err(&i2c->dev, "%s: kzalloc() failed\n", KBUILD_MODNAME);
  385. goto err;
  386. }
  387. priv->cfg = cfg;
  388. priv->i2c = i2c;
  389. /* check if the tuner is there */
  390. ret = fc2580_rd_reg(priv, 0x01, &chip_id);
  391. if (ret < 0)
  392. goto err;
  393. dev_dbg(&priv->i2c->dev, "%s: chip_id=%02x\n", __func__, chip_id);
  394. switch (chip_id) {
  395. case 0x56:
  396. case 0x5a:
  397. break;
  398. default:
  399. goto err;
  400. }
  401. dev_info(&priv->i2c->dev,
  402. "%s: FCI FC2580 successfully identified\n",
  403. KBUILD_MODNAME);
  404. fe->tuner_priv = priv;
  405. memcpy(&fe->ops.tuner_ops, &fc2580_tuner_ops,
  406. sizeof(struct dvb_tuner_ops));
  407. if (fe->ops.i2c_gate_ctrl)
  408. fe->ops.i2c_gate_ctrl(fe, 0);
  409. return fe;
  410. err:
  411. if (fe->ops.i2c_gate_ctrl)
  412. fe->ops.i2c_gate_ctrl(fe, 0);
  413. dev_dbg(&i2c->dev, "%s: failed=%d\n", __func__, ret);
  414. kfree(priv);
  415. return NULL;
  416. }
  417. EXPORT_SYMBOL(fc2580_attach);
  418. MODULE_DESCRIPTION("FCI FC2580 silicon tuner driver");
  419. MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
  420. MODULE_LICENSE("GPL");