netxen_nic.h 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. */
  29. #ifndef _NETXEN_NIC_H_
  30. #define _NETXEN_NIC_H_
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/compiler.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/ioport.h>
  39. #include <linux/pci.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/ip.h>
  43. #include <linux/in.h>
  44. #include <linux/tcp.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/version.h>
  47. #include <linux/ethtool.h>
  48. #include <linux/mii.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/timer.h>
  51. #include <linux/mm.h>
  52. #include <linux/mman.h>
  53. #include <linux/vmalloc.h>
  54. #include <asm/system.h>
  55. #include <asm/io.h>
  56. #include <asm/byteorder.h>
  57. #include <asm/uaccess.h>
  58. #include <asm/pgtable.h>
  59. #include "netxen_nic_hw.h"
  60. #define _NETXEN_NIC_LINUX_MAJOR 4
  61. #define _NETXEN_NIC_LINUX_MINOR 0
  62. #define _NETXEN_NIC_LINUX_SUBVERSION 0
  63. #define NETXEN_NIC_LINUX_VERSIONID "4.0.0"
  64. #define NETXEN_VERSION_CODE(a, b, c) (((a) << 16) + ((b) << 8) + (c))
  65. #define NETXEN_NUM_FLASH_SECTORS (64)
  66. #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
  67. #define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
  68. * NETXEN_FLASH_SECTOR_SIZE)
  69. #define PHAN_VENDOR_ID 0x4040
  70. #define RCV_DESC_RINGSIZE \
  71. (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
  72. #define STATUS_DESC_RINGSIZE \
  73. (sizeof(struct status_desc)* adapter->max_rx_desc_count)
  74. #define LRO_DESC_RINGSIZE \
  75. (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
  76. #define TX_RINGSIZE \
  77. (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
  78. #define RCV_BUFFSIZE \
  79. (sizeof(struct netxen_rx_buffer) * rds_ring->max_rx_desc_count)
  80. #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
  81. #define NETXEN_NETDEV_STATUS 0x1
  82. #define NETXEN_RCV_PRODUCER_OFFSET 0
  83. #define NETXEN_RCV_PEG_DB_ID 2
  84. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  85. #define FLASH_SUCCESS 0
  86. #define ADDR_IN_WINDOW1(off) \
  87. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  88. /*
  89. * normalize a 64MB crb address to 32MB PCI window
  90. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  91. */
  92. #define NETXEN_CRB_NORMAL(reg) \
  93. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  94. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  95. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  96. #define DB_NORMALIZE(adapter, off) \
  97. (adapter->ahw.db_base + (off))
  98. #define NX_P2_C0 0x24
  99. #define NX_P2_C1 0x25
  100. #define NX_P3_A0 0x30
  101. #define NX_P3_A2 0x30
  102. #define NX_P3_B0 0x40
  103. #define NX_P3_B1 0x41
  104. #define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
  105. #define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
  106. #define FIRST_PAGE_GROUP_START 0
  107. #define FIRST_PAGE_GROUP_END 0x100000
  108. #define SECOND_PAGE_GROUP_START 0x6000000
  109. #define SECOND_PAGE_GROUP_END 0x68BC000
  110. #define THIRD_PAGE_GROUP_START 0x70E4000
  111. #define THIRD_PAGE_GROUP_END 0x8000000
  112. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  113. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  114. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  115. #define P2_MAX_MTU (8000)
  116. #define P3_MAX_MTU (9600)
  117. #define NX_ETHERMTU 1500
  118. #define NX_MAX_ETHERHDR 32 /* This contains some padding */
  119. #define NX_RX_NORMAL_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
  120. #define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
  121. #define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
  122. #define NX_CT_DEFAULT_RX_BUF_LEN 2048
  123. #define MAX_RX_BUFFER_LENGTH 1760
  124. #define MAX_RX_JUMBO_BUFFER_LENGTH 8062
  125. #define MAX_RX_LRO_BUFFER_LENGTH ((48*1024)-512)
  126. #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
  127. #define RX_JUMBO_DMA_MAP_LEN \
  128. (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
  129. #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
  130. /*
  131. * Maximum number of ring contexts
  132. */
  133. #define MAX_RING_CTX 1
  134. /* Opcodes to be used with the commands */
  135. #define TX_ETHER_PKT 0x01
  136. #define TX_TCP_PKT 0x02
  137. #define TX_UDP_PKT 0x03
  138. #define TX_IP_PKT 0x04
  139. #define TX_TCP_LSO 0x05
  140. #define TX_TCP_LSO6 0x06
  141. #define TX_IPSEC 0x07
  142. #define TX_IPSEC_CMD 0x0a
  143. #define TX_TCPV6_PKT 0x0b
  144. #define TX_UDPV6_PKT 0x0c
  145. /* The following opcodes are for internal consumption. */
  146. #define NETXEN_CONTROL_OP 0x10
  147. #define PEGNET_REQUEST 0x11
  148. #define MAX_NUM_CARDS 4
  149. #define MAX_BUFFERS_PER_CMD 32
  150. /*
  151. * Following are the states of the Phantom. Phantom will set them and
  152. * Host will read to check if the fields are correct.
  153. */
  154. #define PHAN_INITIALIZE_START 0xff00
  155. #define PHAN_INITIALIZE_FAILED 0xffff
  156. #define PHAN_INITIALIZE_COMPLETE 0xff01
  157. /* Host writes the following to notify that it has done the init-handshake */
  158. #define PHAN_INITIALIZE_ACK 0xf00f
  159. #define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
  160. /* descriptor types */
  161. #define RCV_DESC_NORMAL 0x01
  162. #define RCV_DESC_JUMBO 0x02
  163. #define RCV_DESC_LRO 0x04
  164. #define RCV_DESC_NORMAL_CTXID 0
  165. #define RCV_DESC_JUMBO_CTXID 1
  166. #define RCV_DESC_LRO_CTXID 2
  167. #define RCV_DESC_TYPE(ID) \
  168. ((ID == RCV_DESC_JUMBO_CTXID) \
  169. ? RCV_DESC_JUMBO \
  170. : ((ID == RCV_DESC_LRO_CTXID) \
  171. ? RCV_DESC_LRO : \
  172. (RCV_DESC_NORMAL)))
  173. #define MAX_CMD_DESCRIPTORS 4096
  174. #define MAX_RCV_DESCRIPTORS 16384
  175. #define MAX_CMD_DESCRIPTORS_HOST (MAX_CMD_DESCRIPTORS / 4)
  176. #define MAX_RCV_DESCRIPTORS_1G (MAX_RCV_DESCRIPTORS / 4)
  177. #define MAX_RCV_DESCRIPTORS_10G 8192
  178. #define MAX_JUMBO_RCV_DESCRIPTORS 1024
  179. #define MAX_LRO_RCV_DESCRIPTORS 64
  180. #define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
  181. #define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
  182. #define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
  183. #define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
  184. #define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
  185. #define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
  186. MAX_LRO_RCV_DESCRIPTORS)
  187. #define MIN_TX_COUNT 4096
  188. #define MIN_RX_COUNT 4096
  189. #define NETXEN_CTX_SIGNATURE 0xdee0
  190. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  191. #define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
  192. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  193. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  194. #define get_next_index(index, length) \
  195. (((index) + 1) & ((length) - 1))
  196. #define get_index_range(index,length,count) \
  197. (((index) + (count)) & ((length) - 1))
  198. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  199. #define MPORT_MULTI_FUNCTION_MODE 0x2222
  200. #include "netxen_nic_phan_reg.h"
  201. /*
  202. * NetXen host-peg signal message structure
  203. *
  204. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  205. * Bit 2 : priv_id => must be 1
  206. * Bit 3-17 : count => for doorbell
  207. * Bit 18-27 : ctx_id => Context id
  208. * Bit 28-31 : opcode
  209. */
  210. typedef u32 netxen_ctx_msg;
  211. #define netxen_set_msg_peg_id(config_word, val) \
  212. ((config_word) &= ~3, (config_word) |= val & 3)
  213. #define netxen_set_msg_privid(config_word) \
  214. ((config_word) |= 1 << 2)
  215. #define netxen_set_msg_count(config_word, val) \
  216. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  217. #define netxen_set_msg_ctxid(config_word, val) \
  218. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  219. #define netxen_set_msg_opcode(config_word, val) \
  220. ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
  221. struct netxen_rcv_context {
  222. __le64 rcv_ring_addr;
  223. __le32 rcv_ring_size;
  224. __le32 rsrvd;
  225. };
  226. struct netxen_ring_ctx {
  227. /* one command ring */
  228. __le64 cmd_consumer_offset;
  229. __le64 cmd_ring_addr;
  230. __le32 cmd_ring_size;
  231. __le32 rsrvd;
  232. /* three receive rings */
  233. struct netxen_rcv_context rcv_ctx[3];
  234. /* one status ring */
  235. __le64 sts_ring_addr;
  236. __le32 sts_ring_size;
  237. __le32 ctx_id;
  238. } __attribute__ ((aligned(64)));
  239. /*
  240. * Following data structures describe the descriptors that will be used.
  241. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  242. * we are doing LSO (above the 1500 size packet) only.
  243. */
  244. /*
  245. * The size of reference handle been changed to 16 bits to pass the MSS fields
  246. * for the LSO packet
  247. */
  248. #define FLAGS_CHECKSUM_ENABLED 0x01
  249. #define FLAGS_LSO_ENABLED 0x02
  250. #define FLAGS_IPSEC_SA_ADD 0x04
  251. #define FLAGS_IPSEC_SA_DELETE 0x08
  252. #define FLAGS_VLAN_TAGGED 0x10
  253. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  254. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  255. #define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
  256. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  257. #define netxen_set_cmd_desc_flags(cmd_desc, val) \
  258. (cmd_desc)->flags_opcode = ((cmd_desc)->flags_opcode & \
  259. ~cpu_to_le16(0x7f)) | cpu_to_le16((val) & 0x7f)
  260. #define netxen_set_cmd_desc_opcode(cmd_desc, val) \
  261. (cmd_desc)->flags_opcode = ((cmd_desc)->flags_opcode & \
  262. ~cpu_to_le16((u16)0x3f << 7)) | cpu_to_le16(((val) & 0x3f) << 7)
  263. #define netxen_set_cmd_desc_num_of_buff(cmd_desc, val) \
  264. (cmd_desc)->num_of_buffers_total_length = \
  265. ((cmd_desc)->num_of_buffers_total_length & \
  266. ~cpu_to_le32(0xff)) | cpu_to_le32((val) & 0xff)
  267. #define netxen_set_cmd_desc_totallength(cmd_desc, val) \
  268. (cmd_desc)->num_of_buffers_total_length = \
  269. ((cmd_desc)->num_of_buffers_total_length & \
  270. ~cpu_to_le32((u32)0xffffff << 8)) | \
  271. cpu_to_le32(((val) & 0xffffff) << 8)
  272. #define netxen_get_cmd_desc_opcode(cmd_desc) \
  273. ((le16_to_cpu((cmd_desc)->flags_opcode) >> 7) & 0x003f)
  274. #define netxen_get_cmd_desc_totallength(cmd_desc) \
  275. ((le32_to_cpu((cmd_desc)->num_of_buffers_total_length) >> 8) & 0xffffff)
  276. struct cmd_desc_type0 {
  277. u8 tcp_hdr_offset; /* For LSO only */
  278. u8 ip_hdr_offset; /* For LSO only */
  279. /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
  280. __le16 flags_opcode;
  281. /* Bit pattern: 0-7 total number of segments,
  282. 8-31 Total size of the packet */
  283. __le32 num_of_buffers_total_length;
  284. union {
  285. struct {
  286. __le32 addr_low_part2;
  287. __le32 addr_high_part2;
  288. };
  289. __le64 addr_buffer2;
  290. };
  291. __le16 reference_handle; /* changed to u16 to add mss */
  292. __le16 mss; /* passed by NDIS_PACKET for LSO */
  293. /* Bit pattern 0-3 port, 0-3 ctx id */
  294. u8 port_ctxid;
  295. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  296. __le16 conn_id; /* IPSec offoad only */
  297. union {
  298. struct {
  299. __le32 addr_low_part3;
  300. __le32 addr_high_part3;
  301. };
  302. __le64 addr_buffer3;
  303. };
  304. union {
  305. struct {
  306. __le32 addr_low_part1;
  307. __le32 addr_high_part1;
  308. };
  309. __le64 addr_buffer1;
  310. };
  311. __le16 buffer1_length;
  312. __le16 buffer2_length;
  313. __le16 buffer3_length;
  314. __le16 buffer4_length;
  315. union {
  316. struct {
  317. __le32 addr_low_part4;
  318. __le32 addr_high_part4;
  319. };
  320. __le64 addr_buffer4;
  321. };
  322. __le64 unused;
  323. } __attribute__ ((aligned(64)));
  324. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  325. struct rcv_desc {
  326. __le16 reference_handle;
  327. __le16 reserved;
  328. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  329. __le64 addr_buffer;
  330. };
  331. /* opcode field in status_desc */
  332. #define NETXEN_NIC_RXPKT_DESC 0x04
  333. #define NETXEN_OLD_RXPKT_DESC 0x3f
  334. /* for status field in status_desc */
  335. #define STATUS_NEED_CKSUM (1)
  336. #define STATUS_CKSUM_OK (2)
  337. /* owner bits of status_desc */
  338. #define STATUS_OWNER_HOST (0x1)
  339. #define STATUS_OWNER_PHANTOM (0x2)
  340. #define NETXEN_PROT_IP (1)
  341. #define NETXEN_PROT_UNKNOWN (0)
  342. /* Note: sizeof(status_desc) should always be a mutliple of 2 */
  343. #define netxen_get_sts_desc_lro_cnt(status_desc) \
  344. ((status_desc)->lro & 0x7F)
  345. #define netxen_get_sts_desc_lro_last_frag(status_desc) \
  346. (((status_desc)->lro & 0x80) >> 7)
  347. #define netxen_get_sts_port(sts_data) \
  348. ((sts_data) & 0x0F)
  349. #define netxen_get_sts_status(sts_data) \
  350. (((sts_data) >> 4) & 0x0F)
  351. #define netxen_get_sts_type(sts_data) \
  352. (((sts_data) >> 8) & 0x0F)
  353. #define netxen_get_sts_totallength(sts_data) \
  354. (((sts_data) >> 12) & 0xFFFF)
  355. #define netxen_get_sts_refhandle(sts_data) \
  356. (((sts_data) >> 28) & 0xFFFF)
  357. #define netxen_get_sts_prot(sts_data) \
  358. (((sts_data) >> 44) & 0x0F)
  359. #define netxen_get_sts_pkt_offset(sts_data) \
  360. (((sts_data) >> 48) & 0x1F)
  361. #define netxen_get_sts_opcode(sts_data) \
  362. (((sts_data) >> 58) & 0x03F)
  363. #define netxen_get_sts_owner(status_desc) \
  364. ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03)
  365. #define netxen_set_sts_owner(status_desc, val) { \
  366. (status_desc)->status_desc_data = \
  367. ((status_desc)->status_desc_data & \
  368. ~cpu_to_le64(0x3ULL << 56)) | \
  369. cpu_to_le64((u64)((val) & 0x3) << 56); \
  370. }
  371. struct status_desc {
  372. /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  373. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  374. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  375. */
  376. __le64 status_desc_data;
  377. union {
  378. struct {
  379. __le32 hash_value;
  380. u8 hash_type;
  381. u8 msg_type;
  382. u8 unused;
  383. union {
  384. /* Bit pattern: 0-6 lro_count indicates frag
  385. * sequence, 7 last_frag indicates last frag
  386. */
  387. u8 lro;
  388. /* chained buffers */
  389. u8 nr_frags;
  390. };
  391. };
  392. struct {
  393. __le16 frag_handles[4];
  394. };
  395. };
  396. } __attribute__ ((aligned(16)));
  397. enum {
  398. NETXEN_RCV_PEG_0 = 0,
  399. NETXEN_RCV_PEG_1
  400. };
  401. /* The version of the main data structure */
  402. #define NETXEN_BDINFO_VERSION 1
  403. /* Magic number to let user know flash is programmed */
  404. #define NETXEN_BDINFO_MAGIC 0x12345678
  405. /* Max number of Gig ports on a Phantom board */
  406. #define NETXEN_MAX_PORTS 4
  407. typedef enum {
  408. NETXEN_BRDTYPE_P1_BD = 0x0000,
  409. NETXEN_BRDTYPE_P1_SB = 0x0001,
  410. NETXEN_BRDTYPE_P1_SMAX = 0x0002,
  411. NETXEN_BRDTYPE_P1_SOCK = 0x0003,
  412. NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
  413. NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
  414. NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
  415. NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
  416. NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
  417. NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
  418. NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
  419. NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f,
  420. NETXEN_BRDTYPE_P3_REF_QG = 0x0021,
  421. NETXEN_BRDTYPE_P3_HMEZ = 0x0022,
  422. NETXEN_BRDTYPE_P3_10G_CX4_LP = 0x0023,
  423. NETXEN_BRDTYPE_P3_4_GB = 0x0024,
  424. NETXEN_BRDTYPE_P3_IMEZ = 0x0025,
  425. NETXEN_BRDTYPE_P3_10G_SFP_PLUS = 0x0026,
  426. NETXEN_BRDTYPE_P3_10000_BASE_T = 0x0027,
  427. NETXEN_BRDTYPE_P3_XG_LOM = 0x0028,
  428. NETXEN_BRDTYPE_P3_4_GB_MM = 0x0029,
  429. NETXEN_BRDTYPE_P3_10G_SFP_CT = 0x002a,
  430. NETXEN_BRDTYPE_P3_10G_SFP_QT = 0x002b,
  431. NETXEN_BRDTYPE_P3_10G_CX4 = 0x0031,
  432. NETXEN_BRDTYPE_P3_10G_XFP = 0x0032
  433. } netxen_brdtype_t;
  434. typedef enum {
  435. NETXEN_BRDMFG_INVENTEC = 1
  436. } netxen_brdmfg;
  437. typedef enum {
  438. MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
  439. MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
  440. MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
  441. MEM_ORG_256Mbx4 = 0x3,
  442. MEM_ORG_256Mbx8 = 0x4,
  443. MEM_ORG_256Mbx16 = 0x5,
  444. MEM_ORG_512Mbx4 = 0x6,
  445. MEM_ORG_512Mbx8 = 0x7,
  446. MEM_ORG_512Mbx16 = 0x8,
  447. MEM_ORG_1Gbx4 = 0x9,
  448. MEM_ORG_1Gbx8 = 0xa,
  449. MEM_ORG_1Gbx16 = 0xb,
  450. MEM_ORG_2Gbx4 = 0xc,
  451. MEM_ORG_2Gbx8 = 0xd,
  452. MEM_ORG_2Gbx16 = 0xe,
  453. MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
  454. MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
  455. } netxen_mn_mem_org_t;
  456. typedef enum {
  457. MEM_ORG_512Kx36 = 0x0,
  458. MEM_ORG_1Mx36 = 0x1,
  459. MEM_ORG_2Mx36 = 0x2
  460. } netxen_sn_mem_org_t;
  461. typedef enum {
  462. MEM_DEPTH_4MB = 0x1,
  463. MEM_DEPTH_8MB = 0x2,
  464. MEM_DEPTH_16MB = 0x3,
  465. MEM_DEPTH_32MB = 0x4,
  466. MEM_DEPTH_64MB = 0x5,
  467. MEM_DEPTH_128MB = 0x6,
  468. MEM_DEPTH_256MB = 0x7,
  469. MEM_DEPTH_512MB = 0x8,
  470. MEM_DEPTH_1GB = 0x9,
  471. MEM_DEPTH_2GB = 0xa,
  472. MEM_DEPTH_4GB = 0xb,
  473. MEM_DEPTH_8GB = 0xc,
  474. MEM_DEPTH_16GB = 0xd,
  475. MEM_DEPTH_32GB = 0xe
  476. } netxen_mem_depth_t;
  477. struct netxen_board_info {
  478. u32 header_version;
  479. u32 board_mfg;
  480. u32 board_type;
  481. u32 board_num;
  482. u32 chip_id;
  483. u32 chip_minor;
  484. u32 chip_major;
  485. u32 chip_pkg;
  486. u32 chip_lot;
  487. u32 port_mask; /* available niu ports */
  488. u32 peg_mask; /* available pegs */
  489. u32 icache_ok; /* can we run with icache? */
  490. u32 dcache_ok; /* can we run with dcache? */
  491. u32 casper_ok;
  492. u32 mac_addr_lo_0;
  493. u32 mac_addr_lo_1;
  494. u32 mac_addr_lo_2;
  495. u32 mac_addr_lo_3;
  496. /* MN-related config */
  497. u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
  498. u32 mn_sync_shift_cclk;
  499. u32 mn_sync_shift_mclk;
  500. u32 mn_wb_en;
  501. u32 mn_crystal_freq; /* in MHz */
  502. u32 mn_speed; /* in MHz */
  503. u32 mn_org;
  504. u32 mn_depth;
  505. u32 mn_ranks_0; /* ranks per slot */
  506. u32 mn_ranks_1; /* ranks per slot */
  507. u32 mn_rd_latency_0;
  508. u32 mn_rd_latency_1;
  509. u32 mn_rd_latency_2;
  510. u32 mn_rd_latency_3;
  511. u32 mn_rd_latency_4;
  512. u32 mn_rd_latency_5;
  513. u32 mn_rd_latency_6;
  514. u32 mn_rd_latency_7;
  515. u32 mn_rd_latency_8;
  516. u32 mn_dll_val[18];
  517. u32 mn_mode_reg; /* MIU DDR Mode Register */
  518. u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
  519. u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
  520. u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
  521. u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
  522. /* SN-related config */
  523. u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
  524. u32 sn_pt_mode; /* pass through mode */
  525. u32 sn_ecc_en;
  526. u32 sn_wb_en;
  527. u32 sn_crystal_freq;
  528. u32 sn_speed;
  529. u32 sn_org;
  530. u32 sn_depth;
  531. u32 sn_dll_tap;
  532. u32 sn_rd_latency;
  533. u32 mac_addr_hi_0;
  534. u32 mac_addr_hi_1;
  535. u32 mac_addr_hi_2;
  536. u32 mac_addr_hi_3;
  537. u32 magic; /* indicates flash has been initialized */
  538. u32 mn_rdimm;
  539. u32 mn_dll_override;
  540. };
  541. #define FLASH_NUM_PORTS (4)
  542. struct netxen_flash_mac_addr {
  543. u32 flash_addr[32];
  544. };
  545. struct netxen_user_old_info {
  546. u8 flash_md5[16];
  547. u8 crbinit_md5[16];
  548. u8 brdcfg_md5[16];
  549. /* bootloader */
  550. u32 bootld_version;
  551. u32 bootld_size;
  552. u8 bootld_md5[16];
  553. /* image */
  554. u32 image_version;
  555. u32 image_size;
  556. u8 image_md5[16];
  557. /* primary image status */
  558. u32 primary_status;
  559. u32 secondary_present;
  560. /* MAC address , 4 ports */
  561. struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
  562. };
  563. #define FLASH_NUM_MAC_PER_PORT 32
  564. struct netxen_user_info {
  565. u8 flash_md5[16 * 64];
  566. /* bootloader */
  567. u32 bootld_version;
  568. u32 bootld_size;
  569. /* image */
  570. u32 image_version;
  571. u32 image_size;
  572. /* primary image status */
  573. u32 primary_status;
  574. u32 secondary_present;
  575. /* MAC address , 4 ports, 32 address per port */
  576. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  577. u32 sub_sys_id;
  578. u8 serial_num[32];
  579. /* Any user defined data */
  580. };
  581. /*
  582. * Flash Layout - new format.
  583. */
  584. struct netxen_new_user_info {
  585. u8 flash_md5[16 * 64];
  586. /* bootloader */
  587. u32 bootld_version;
  588. u32 bootld_size;
  589. /* image */
  590. u32 image_version;
  591. u32 image_size;
  592. /* primary image status */
  593. u32 primary_status;
  594. u32 secondary_present;
  595. /* MAC address , 4 ports, 32 address per port */
  596. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  597. u32 sub_sys_id;
  598. u8 serial_num[32];
  599. /* Any user defined data */
  600. };
  601. #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
  602. #define SECONDARY_IMAGE_ABSENT 0xffffffff
  603. #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
  604. #define PRIMARY_IMAGE_BAD 0xffffffff
  605. /* Flash memory map */
  606. typedef enum {
  607. NETXEN_CRBINIT_START = 0, /* Crbinit section */
  608. NETXEN_BRDCFG_START = 0x4000, /* board config */
  609. NETXEN_INITCODE_START = 0x6000, /* pegtune code */
  610. NETXEN_BOOTLD_START = 0x10000, /* bootld */
  611. NETXEN_IMAGE_START = 0x43000, /* compressed image */
  612. NETXEN_SECONDARY_START = 0x200000, /* backup images */
  613. NETXEN_PXE_START = 0x3E0000, /* user defined region */
  614. NETXEN_USER_START = 0x3E8000, /* User defined region for new boards */
  615. NETXEN_FIXED_START = 0x3F0000 /* backup of crbinit */
  616. } netxen_flash_map_t;
  617. #define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
  618. #define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
  619. #define NETXEN_INIT_SECTOR (0)
  620. #define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
  621. #define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
  622. #define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
  623. #define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
  624. #define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
  625. #define NETXEN_NUM_PRIMARY_SECTORS (0x20)
  626. #define NETXEN_NUM_CONFIG_SECTORS (1)
  627. #define PFX "NetXen: "
  628. extern char netxen_nic_driver_name[];
  629. /* Note: Make sure to not call this before adapter->port is valid */
  630. #if !defined(NETXEN_DEBUG)
  631. #define DPRINTK(klevel, fmt, args...) do { \
  632. } while (0)
  633. #else
  634. #define DPRINTK(klevel, fmt, args...) do { \
  635. printk(KERN_##klevel PFX "%s: %s: " fmt, __FUNCTION__,\
  636. (adapter != NULL && adapter->netdev != NULL) ? \
  637. adapter->netdev->name : NULL, \
  638. ## args); } while(0)
  639. #endif
  640. /* Number of status descriptors to handle per interrupt */
  641. #define MAX_STATUS_HANDLE (128)
  642. /*
  643. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  644. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  645. */
  646. struct netxen_skb_frag {
  647. u64 dma;
  648. u32 length;
  649. };
  650. #define _netxen_set_bits(config_word, start, bits, val) {\
  651. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
  652. unsigned long long __tvalue = (val); \
  653. (config_word) &= ~__tmask; \
  654. (config_word) |= (((__tvalue) << (start)) & __tmask); \
  655. }
  656. #define _netxen_clear_bits(config_word, start, bits) {\
  657. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
  658. (config_word) &= ~__tmask; \
  659. }
  660. /* Following defines are for the state of the buffers */
  661. #define NETXEN_BUFFER_FREE 0
  662. #define NETXEN_BUFFER_BUSY 1
  663. /*
  664. * There will be one netxen_buffer per skb packet. These will be
  665. * used to save the dma info for pci_unmap_page()
  666. */
  667. struct netxen_cmd_buffer {
  668. struct sk_buff *skb;
  669. struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  670. u32 total_length;
  671. u32 mss;
  672. u16 port;
  673. u8 cmd;
  674. u8 frag_count;
  675. unsigned long time_stamp;
  676. u32 state;
  677. };
  678. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  679. struct netxen_rx_buffer {
  680. struct list_head list;
  681. struct sk_buff *skb;
  682. u64 dma;
  683. u16 ref_handle;
  684. u16 state;
  685. u32 lro_expected_frags;
  686. u32 lro_current_frags;
  687. u32 lro_length;
  688. };
  689. /* Board types */
  690. #define NETXEN_NIC_GBE 0x01
  691. #define NETXEN_NIC_XGBE 0x02
  692. /*
  693. * One hardware_context{} per adapter
  694. * contains interrupt info as well shared hardware info.
  695. */
  696. struct netxen_hardware_context {
  697. void __iomem *pci_base0;
  698. void __iomem *pci_base1;
  699. void __iomem *pci_base2;
  700. unsigned long first_page_group_end;
  701. unsigned long first_page_group_start;
  702. void __iomem *db_base;
  703. unsigned long db_len;
  704. unsigned long pci_len0;
  705. u8 cut_through;
  706. int qdr_sn_window;
  707. int ddr_mn_window;
  708. unsigned long mn_win_crb;
  709. unsigned long ms_win_crb;
  710. u8 revision_id;
  711. u16 board_type;
  712. struct netxen_board_info boardcfg;
  713. u32 linkup;
  714. /* Address of cmd ring in Phantom */
  715. struct cmd_desc_type0 *cmd_desc_head;
  716. dma_addr_t cmd_desc_phys_addr;
  717. struct netxen_adapter *adapter;
  718. int pci_func;
  719. };
  720. #define RCV_RING_LRO RCV_DESC_LRO
  721. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  722. #define ETHERNET_FCS_SIZE 4
  723. struct netxen_adapter_stats {
  724. u64 rcvdbadskb;
  725. u64 xmitcalled;
  726. u64 xmitedframes;
  727. u64 xmitfinished;
  728. u64 badskblen;
  729. u64 nocmddescriptor;
  730. u64 polled;
  731. u64 rxdropped;
  732. u64 txdropped;
  733. u64 csummed;
  734. u64 no_rcv;
  735. u64 rxbytes;
  736. u64 txbytes;
  737. u64 ints;
  738. };
  739. /*
  740. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  741. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  742. */
  743. struct nx_host_rds_ring {
  744. u32 flags;
  745. u32 producer;
  746. dma_addr_t phys_addr;
  747. u32 crb_rcv_producer; /* reg offset */
  748. struct rcv_desc *desc_head; /* address of rx ring in Phantom */
  749. u32 max_rx_desc_count;
  750. u32 dma_size;
  751. u32 skb_size;
  752. struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
  753. struct list_head free_list;
  754. int begin_alloc;
  755. };
  756. /*
  757. * Receive context. There is one such structure per instance of the
  758. * receive processing. Any state information that is relevant to
  759. * the receive, and is must be in this structure. The global data may be
  760. * present elsewhere.
  761. */
  762. struct netxen_recv_context {
  763. u32 state;
  764. u16 context_id;
  765. u16 virt_port;
  766. struct nx_host_rds_ring rds_rings[NUM_RCV_DESC_RINGS];
  767. u32 status_rx_consumer;
  768. u32 crb_sts_consumer; /* reg offset */
  769. dma_addr_t rcv_status_desc_phys_addr;
  770. struct status_desc *rcv_status_desc_head;
  771. };
  772. /* New HW context creation */
  773. #define NX_OS_CRB_RETRY_COUNT 4000
  774. #define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
  775. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  776. #define NX_CDRP_CLEAR 0x00000000
  777. #define NX_CDRP_CMD_BIT 0x80000000
  778. /*
  779. * All responses must have the NX_CDRP_CMD_BIT cleared
  780. * in the crb NX_CDRP_CRB_OFFSET.
  781. */
  782. #define NX_CDRP_FORM_RSP(rsp) (rsp)
  783. #define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
  784. #define NX_CDRP_RSP_OK 0x00000001
  785. #define NX_CDRP_RSP_FAIL 0x00000002
  786. #define NX_CDRP_RSP_TIMEOUT 0x00000003
  787. /*
  788. * All commands must have the NX_CDRP_CMD_BIT set in
  789. * the crb NX_CDRP_CRB_OFFSET.
  790. */
  791. #define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
  792. #define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
  793. #define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  794. #define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  795. #define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  796. #define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  797. #define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  798. #define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  799. #define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
  800. #define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  801. #define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
  802. #define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  803. #define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  804. #define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
  805. #define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
  806. #define NX_CDRP_CMD_SET_MTU 0x00000012
  807. #define NX_CDRP_CMD_MAX 0x00000013
  808. #define NX_RCODE_SUCCESS 0
  809. #define NX_RCODE_NO_HOST_MEM 1
  810. #define NX_RCODE_NO_HOST_RESOURCE 2
  811. #define NX_RCODE_NO_CARD_CRB 3
  812. #define NX_RCODE_NO_CARD_MEM 4
  813. #define NX_RCODE_NO_CARD_RESOURCE 5
  814. #define NX_RCODE_INVALID_ARGS 6
  815. #define NX_RCODE_INVALID_ACTION 7
  816. #define NX_RCODE_INVALID_STATE 8
  817. #define NX_RCODE_NOT_SUPPORTED 9
  818. #define NX_RCODE_NOT_PERMITTED 10
  819. #define NX_RCODE_NOT_READY 11
  820. #define NX_RCODE_DOES_NOT_EXIST 12
  821. #define NX_RCODE_ALREADY_EXISTS 13
  822. #define NX_RCODE_BAD_SIGNATURE 14
  823. #define NX_RCODE_CMD_NOT_IMPL 15
  824. #define NX_RCODE_CMD_INVALID 16
  825. #define NX_RCODE_TIMEOUT 17
  826. #define NX_RCODE_CMD_FAILED 18
  827. #define NX_RCODE_MAX_EXCEEDED 19
  828. #define NX_RCODE_MAX 20
  829. #define NX_DESTROY_CTX_RESET 0
  830. #define NX_DESTROY_CTX_D3_RESET 1
  831. #define NX_DESTROY_CTX_MAX 2
  832. /*
  833. * Capabilities
  834. */
  835. #define NX_CAP_BIT(class, bit) (1 << bit)
  836. #define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
  837. #define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
  838. #define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
  839. #define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
  840. #define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
  841. #define NX_CAP0_LRO NX_CAP_BIT(0, 5)
  842. #define NX_CAP0_LSO NX_CAP_BIT(0, 6)
  843. #define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
  844. #define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
  845. /*
  846. * Context state
  847. */
  848. #define NX_HOST_CTX_STATE_FREED 0
  849. #define NX_HOST_CTX_STATE_ALLOCATED 1
  850. #define NX_HOST_CTX_STATE_ACTIVE 2
  851. #define NX_HOST_CTX_STATE_DISABLED 3
  852. #define NX_HOST_CTX_STATE_QUIESCED 4
  853. #define NX_HOST_CTX_STATE_MAX 5
  854. /*
  855. * Rx context
  856. */
  857. typedef struct {
  858. u64 host_phys_addr; /* Ring base addr */
  859. u32 ring_size; /* Ring entries */
  860. u16 msi_index;
  861. u16 rsvd; /* Padding */
  862. } nx_hostrq_sds_ring_t;
  863. typedef struct {
  864. u64 host_phys_addr; /* Ring base addr */
  865. u64 buff_size; /* Packet buffer size */
  866. u32 ring_size; /* Ring entries */
  867. u32 ring_kind; /* Class of ring */
  868. } nx_hostrq_rds_ring_t;
  869. typedef struct {
  870. u64 host_rsp_dma_addr; /* Response dma'd here */
  871. u32 capabilities[4]; /* Flag bit vector */
  872. u32 host_int_crb_mode; /* Interrupt crb usage */
  873. u32 host_rds_crb_mode; /* RDS crb usage */
  874. /* These ring offsets are relative to data[0] below */
  875. u32 rds_ring_offset; /* Offset to RDS config */
  876. u32 sds_ring_offset; /* Offset to SDS config */
  877. u16 num_rds_rings; /* Count of RDS rings */
  878. u16 num_sds_rings; /* Count of SDS rings */
  879. u16 rsvd1; /* Padding */
  880. u16 rsvd2; /* Padding */
  881. u8 reserved[128]; /* reserve space for future expansion*/
  882. /* MUST BE 64-bit aligned.
  883. The following is packed:
  884. - N hostrq_rds_rings
  885. - N hostrq_sds_rings */
  886. char data[0];
  887. } nx_hostrq_rx_ctx_t;
  888. typedef struct {
  889. u32 host_producer_crb; /* Crb to use */
  890. u32 rsvd1; /* Padding */
  891. } nx_cardrsp_rds_ring_t;
  892. typedef struct {
  893. u32 host_consumer_crb; /* Crb to use */
  894. u32 interrupt_crb; /* Crb to use */
  895. } nx_cardrsp_sds_ring_t;
  896. typedef struct {
  897. /* These ring offsets are relative to data[0] below */
  898. u32 rds_ring_offset; /* Offset to RDS config */
  899. u32 sds_ring_offset; /* Offset to SDS config */
  900. u32 host_ctx_state; /* Starting State */
  901. u32 num_fn_per_port; /* How many PCI fn share the port */
  902. u16 num_rds_rings; /* Count of RDS rings */
  903. u16 num_sds_rings; /* Count of SDS rings */
  904. u16 context_id; /* Handle for context */
  905. u8 phys_port; /* Physical id of port */
  906. u8 virt_port; /* Virtual/Logical id of port */
  907. u8 reserved[128]; /* save space for future expansion */
  908. /* MUST BE 64-bit aligned.
  909. The following is packed:
  910. - N cardrsp_rds_rings
  911. - N cardrs_sds_rings */
  912. char data[0];
  913. } nx_cardrsp_rx_ctx_t;
  914. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  915. (sizeof(HOSTRQ_RX) + \
  916. (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
  917. (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
  918. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  919. (sizeof(CARDRSP_RX) + \
  920. (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
  921. (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
  922. /*
  923. * Tx context
  924. */
  925. typedef struct {
  926. u64 host_phys_addr; /* Ring base addr */
  927. u32 ring_size; /* Ring entries */
  928. u32 rsvd; /* Padding */
  929. } nx_hostrq_cds_ring_t;
  930. typedef struct {
  931. u64 host_rsp_dma_addr; /* Response dma'd here */
  932. u64 cmd_cons_dma_addr; /* */
  933. u64 dummy_dma_addr; /* */
  934. u32 capabilities[4]; /* Flag bit vector */
  935. u32 host_int_crb_mode; /* Interrupt crb usage */
  936. u32 rsvd1; /* Padding */
  937. u16 rsvd2; /* Padding */
  938. u16 interrupt_ctl;
  939. u16 msi_index;
  940. u16 rsvd3; /* Padding */
  941. nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
  942. u8 reserved[128]; /* future expansion */
  943. } nx_hostrq_tx_ctx_t;
  944. typedef struct {
  945. u32 host_producer_crb; /* Crb to use */
  946. u32 interrupt_crb; /* Crb to use */
  947. } nx_cardrsp_cds_ring_t;
  948. typedef struct {
  949. u32 host_ctx_state; /* Starting state */
  950. u16 context_id; /* Handle for context */
  951. u8 phys_port; /* Physical id of port */
  952. u8 virt_port; /* Virtual/Logical id of port */
  953. nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
  954. u8 reserved[128]; /* future expansion */
  955. } nx_cardrsp_tx_ctx_t;
  956. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  957. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  958. /* CRB */
  959. #define NX_HOST_RDS_CRB_MODE_UNIQUE 0
  960. #define NX_HOST_RDS_CRB_MODE_SHARED 1
  961. #define NX_HOST_RDS_CRB_MODE_CUSTOM 2
  962. #define NX_HOST_RDS_CRB_MODE_MAX 3
  963. #define NX_HOST_INT_CRB_MODE_UNIQUE 0
  964. #define NX_HOST_INT_CRB_MODE_SHARED 1
  965. #define NX_HOST_INT_CRB_MODE_NORX 2
  966. #define NX_HOST_INT_CRB_MODE_NOTX 3
  967. #define NX_HOST_INT_CRB_MODE_NORXTX 4
  968. /* MAC */
  969. #define MC_COUNT_P2 16
  970. #define MC_COUNT_P3 38
  971. #define NETXEN_MAC_NOOP 0
  972. #define NETXEN_MAC_ADD 1
  973. #define NETXEN_MAC_DEL 2
  974. typedef struct nx_mac_list_s {
  975. struct nx_mac_list_s *next;
  976. uint8_t mac_addr[MAX_ADDR_LEN];
  977. } nx_mac_list_t;
  978. /*
  979. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  980. * adjusted based on configured MTU.
  981. */
  982. #define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  983. #define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  984. #define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  985. #define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  986. #define NETXEN_NIC_INTR_DEFAULT 0x04
  987. typedef union {
  988. struct {
  989. uint16_t rx_packets;
  990. uint16_t rx_time_us;
  991. uint16_t tx_packets;
  992. uint16_t tx_time_us;
  993. } data;
  994. uint64_t word;
  995. } nx_nic_intr_coalesce_data_t;
  996. typedef struct {
  997. uint16_t stats_time_us;
  998. uint16_t rate_sample_time;
  999. uint16_t flags;
  1000. uint16_t rsvd_1;
  1001. uint32_t low_threshold;
  1002. uint32_t high_threshold;
  1003. nx_nic_intr_coalesce_data_t normal;
  1004. nx_nic_intr_coalesce_data_t low;
  1005. nx_nic_intr_coalesce_data_t high;
  1006. nx_nic_intr_coalesce_data_t irq;
  1007. } nx_nic_intr_coalesce_t;
  1008. #define NX_HOST_REQUEST 0x13
  1009. #define NX_NIC_REQUEST 0x14
  1010. #define NX_MAC_EVENT 0x1
  1011. enum {
  1012. NX_NIC_H2C_OPCODE_START = 0,
  1013. NX_NIC_H2C_OPCODE_CONFIG_RSS,
  1014. NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL,
  1015. NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE,
  1016. NX_NIC_H2C_OPCODE_CONFIG_LED,
  1017. NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS,
  1018. NX_NIC_H2C_OPCODE_CONFIG_L2_MAC,
  1019. NX_NIC_H2C_OPCODE_LRO_REQUEST,
  1020. NX_NIC_H2C_OPCODE_GET_SNMP_STATS,
  1021. NX_NIC_H2C_OPCODE_PROXY_START_REQUEST,
  1022. NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST,
  1023. NX_NIC_H2C_OPCODE_PROXY_SET_MTU,
  1024. NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE,
  1025. NX_H2P_OPCODE_GET_FINGER_PRINT_REQUEST,
  1026. NX_H2P_OPCODE_INSTALL_LICENSE_REQUEST,
  1027. NX_H2P_OPCODE_GET_LICENSE_CAPABILITY_REQUEST,
  1028. NX_NIC_H2C_OPCODE_GET_NET_STATS,
  1029. NX_NIC_H2C_OPCODE_LAST
  1030. };
  1031. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  1032. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  1033. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  1034. typedef struct {
  1035. u64 qhdr;
  1036. u64 req_hdr;
  1037. u64 words[6];
  1038. } nx_nic_req_t;
  1039. typedef struct {
  1040. u8 op;
  1041. u8 tag;
  1042. u8 mac_addr[6];
  1043. } nx_mac_req_t;
  1044. #define MAX_PENDING_DESC_BLOCK_SIZE 64
  1045. #define NETXEN_NIC_MSI_ENABLED 0x02
  1046. #define NETXEN_NIC_MSIX_ENABLED 0x04
  1047. #define NETXEN_IS_MSI_FAMILY(adapter) \
  1048. ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
  1049. #define MSIX_ENTRIES_PER_ADAPTER 8
  1050. #define NETXEN_MSIX_TBL_SPACE 8192
  1051. #define NETXEN_PCI_REG_MSIX_TBL 0x44
  1052. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  1053. #define NETXEN_NETDEV_WEIGHT 120
  1054. #define NETXEN_ADAPTER_UP_MAGIC 777
  1055. #define NETXEN_NIC_PEG_TUNE 0
  1056. struct netxen_dummy_dma {
  1057. void *addr;
  1058. dma_addr_t phys_addr;
  1059. };
  1060. struct netxen_adapter {
  1061. struct netxen_hardware_context ahw;
  1062. struct net_device *netdev;
  1063. struct pci_dev *pdev;
  1064. int pci_using_dac;
  1065. struct napi_struct napi;
  1066. struct net_device_stats net_stats;
  1067. int mtu;
  1068. int portnum;
  1069. u8 physical_port;
  1070. u16 tx_context_id;
  1071. uint8_t mc_enabled;
  1072. uint8_t max_mc_count;
  1073. nx_mac_list_t *mac_list;
  1074. struct netxen_legacy_intr_set legacy_intr;
  1075. u32 crb_intr_mask;
  1076. struct work_struct watchdog_task;
  1077. struct timer_list watchdog_timer;
  1078. struct work_struct tx_timeout_task;
  1079. u32 curr_window;
  1080. u32 crb_win;
  1081. rwlock_t adapter_lock;
  1082. uint64_t dma_mask;
  1083. u32 cmd_producer;
  1084. __le32 *cmd_consumer;
  1085. u32 last_cmd_consumer;
  1086. u32 crb_addr_cmd_producer;
  1087. u32 crb_addr_cmd_consumer;
  1088. u32 max_tx_desc_count;
  1089. u32 max_rx_desc_count;
  1090. u32 max_jumbo_rx_desc_count;
  1091. u32 max_lro_rx_desc_count;
  1092. int max_rds_rings;
  1093. u32 flags;
  1094. u32 irq;
  1095. int driver_mismatch;
  1096. u32 temp;
  1097. u32 fw_major;
  1098. u8 msix_supported;
  1099. u8 max_possible_rss_rings;
  1100. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  1101. struct netxen_adapter_stats stats;
  1102. u16 link_speed;
  1103. u16 link_duplex;
  1104. u16 state;
  1105. u16 link_autoneg;
  1106. int rx_csum;
  1107. int status;
  1108. struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
  1109. /*
  1110. * Receive instances. These can be either one per port,
  1111. * or one per peg, etc.
  1112. */
  1113. struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
  1114. int is_up;
  1115. struct netxen_dummy_dma dummy_dma;
  1116. nx_nic_intr_coalesce_t coal;
  1117. /* Context interface shared between card and host */
  1118. struct netxen_ring_ctx *ctx_desc;
  1119. dma_addr_t ctx_desc_phys_addr;
  1120. int intr_scheme;
  1121. int msi_mode;
  1122. int (*enable_phy_interrupts) (struct netxen_adapter *);
  1123. int (*disable_phy_interrupts) (struct netxen_adapter *);
  1124. int (*macaddr_set) (struct netxen_adapter *, netxen_ethernet_macaddr_t);
  1125. int (*set_mtu) (struct netxen_adapter *, int);
  1126. int (*set_promisc) (struct netxen_adapter *, u32);
  1127. int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
  1128. int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
  1129. int (*init_port) (struct netxen_adapter *, int);
  1130. int (*stop_port) (struct netxen_adapter *);
  1131. int (*hw_read_wx)(struct netxen_adapter *, ulong, void *, int);
  1132. int (*hw_write_wx)(struct netxen_adapter *, ulong, void *, int);
  1133. int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
  1134. int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
  1135. int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
  1136. u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
  1137. void (*pci_write_normalize)(struct netxen_adapter *, u64, u32);
  1138. u32 (*pci_read_normalize)(struct netxen_adapter *, u64);
  1139. unsigned long (*pci_set_window)(struct netxen_adapter *,
  1140. unsigned long long);
  1141. }; /* netxen_adapter structure */
  1142. /*
  1143. * NetXen dma watchdog control structure
  1144. *
  1145. * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive
  1146. * Bit 1 : disable_request => 1 req disable dma watchdog
  1147. * Bit 2 : enable_request => 1 req enable dma watchdog
  1148. * Bit 3-31 : unused
  1149. */
  1150. #define netxen_set_dma_watchdog_disable_req(config_word) \
  1151. _netxen_set_bits(config_word, 1, 1, 1)
  1152. #define netxen_set_dma_watchdog_enable_req(config_word) \
  1153. _netxen_set_bits(config_word, 2, 1, 1)
  1154. #define netxen_get_dma_watchdog_enabled(config_word) \
  1155. ((config_word) & 0x1)
  1156. #define netxen_get_dma_watchdog_disabled(config_word) \
  1157. (((config_word) >> 1) & 0x1)
  1158. /* Max number of xmit producer threads that can run simultaneously */
  1159. #define MAX_XMIT_PRODUCERS 16
  1160. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  1161. ((adapter)->ahw.pci_base0 + (off))
  1162. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  1163. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  1164. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  1165. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  1166. static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  1167. unsigned long off)
  1168. {
  1169. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  1170. return (adapter->ahw.pci_base0 + off);
  1171. } else if ((off < SECOND_PAGE_GROUP_END) &&
  1172. (off >= SECOND_PAGE_GROUP_START)) {
  1173. return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
  1174. } else if ((off < THIRD_PAGE_GROUP_END) &&
  1175. (off >= THIRD_PAGE_GROUP_START)) {
  1176. return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
  1177. }
  1178. return NULL;
  1179. }
  1180. static inline void __iomem *pci_base(struct netxen_adapter *adapter,
  1181. unsigned long off)
  1182. {
  1183. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  1184. return adapter->ahw.pci_base0;
  1185. } else if ((off < SECOND_PAGE_GROUP_END) &&
  1186. (off >= SECOND_PAGE_GROUP_START)) {
  1187. return adapter->ahw.pci_base1;
  1188. } else if ((off < THIRD_PAGE_GROUP_END) &&
  1189. (off >= THIRD_PAGE_GROUP_START)) {
  1190. return adapter->ahw.pci_base2;
  1191. }
  1192. return NULL;
  1193. }
  1194. int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  1195. int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  1196. int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  1197. int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  1198. int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
  1199. __u32 * readval);
  1200. int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
  1201. long reg, __u32 val);
  1202. /* Functions available from netxen_nic_hw.c */
  1203. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
  1204. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
  1205. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
  1206. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
  1207. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
  1208. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value);
  1209. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value);
  1210. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value);
  1211. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  1212. int netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  1213. ulong off, void *data, int len);
  1214. int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  1215. ulong off, void *data, int len);
  1216. int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1217. u64 off, void *data, int size);
  1218. int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1219. u64 off, void *data, int size);
  1220. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1221. u64 off, u32 data);
  1222. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
  1223. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1224. u64 off, u32 data);
  1225. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
  1226. unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1227. unsigned long long addr);
  1228. void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
  1229. u32 wndw);
  1230. int netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  1231. ulong off, void *data, int len);
  1232. int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  1233. ulong off, void *data, int len);
  1234. int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1235. u64 off, void *data, int size);
  1236. int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1237. u64 off, void *data, int size);
  1238. void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1239. unsigned long off, int data);
  1240. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1241. u64 off, u32 data);
  1242. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
  1243. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1244. u64 off, u32 data);
  1245. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
  1246. unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1247. unsigned long long addr);
  1248. /* Functions from netxen_nic_init.c */
  1249. void netxen_free_adapter_offload(struct netxen_adapter *adapter);
  1250. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
  1251. int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  1252. int netxen_receive_peg_ready(struct netxen_adapter *adapter);
  1253. int netxen_load_firmware(struct netxen_adapter *adapter);
  1254. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
  1255. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  1256. int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  1257. u8 *bytes, size_t size);
  1258. int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
  1259. u8 *bytes, size_t size);
  1260. int netxen_flash_unlock(struct netxen_adapter *adapter);
  1261. int netxen_backup_crbinit(struct netxen_adapter *adapter);
  1262. int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
  1263. int netxen_flash_erase_primary(struct netxen_adapter *adapter);
  1264. void netxen_halt_pegs(struct netxen_adapter *adapter);
  1265. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  1266. int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
  1267. void netxen_free_sw_resources(struct netxen_adapter *adapter);
  1268. int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
  1269. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  1270. void netxen_release_rx_buffers(struct netxen_adapter *adapter);
  1271. void netxen_release_tx_buffers(struct netxen_adapter *adapter);
  1272. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
  1273. int netxen_init_firmware(struct netxen_adapter *adapter);
  1274. void netxen_tso_check(struct netxen_adapter *adapter,
  1275. struct cmd_desc_type0 *desc, struct sk_buff *skb);
  1276. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  1277. void netxen_watchdog_task(struct work_struct *work);
  1278. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
  1279. u32 ringid);
  1280. int netxen_process_cmd_ring(struct netxen_adapter *adapter);
  1281. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
  1282. void netxen_p2_nic_set_multi(struct net_device *netdev);
  1283. void netxen_p3_nic_set_multi(struct net_device *netdev);
  1284. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
  1285. int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
  1286. int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
  1287. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  1288. int netxen_nic_set_mac(struct net_device *netdev, void *p);
  1289. struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
  1290. void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
  1291. uint32_t crb_producer);
  1292. /*
  1293. * NetXen Board information
  1294. */
  1295. #define NETXEN_MAX_SHORT_NAME 32
  1296. struct netxen_brdinfo {
  1297. netxen_brdtype_t brdtype; /* type of board */
  1298. long ports; /* max no of physical ports */
  1299. char short_name[NETXEN_MAX_SHORT_NAME];
  1300. };
  1301. static const struct netxen_brdinfo netxen_boards[] = {
  1302. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  1303. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  1304. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  1305. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  1306. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  1307. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  1308. {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
  1309. {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
  1310. {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
  1311. {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
  1312. {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
  1313. {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
  1314. {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
  1315. {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
  1316. {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
  1317. {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
  1318. {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
  1319. {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
  1320. {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
  1321. };
  1322. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
  1323. static inline void get_brd_name_by_type(u32 type, char *name)
  1324. {
  1325. int i, found = 0;
  1326. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  1327. if (netxen_boards[i].brdtype == type) {
  1328. strcpy(name, netxen_boards[i].short_name);
  1329. found = 1;
  1330. break;
  1331. }
  1332. }
  1333. if (!found)
  1334. name = "Unknown";
  1335. }
  1336. static inline int
  1337. dma_watchdog_shutdown_request(struct netxen_adapter *adapter)
  1338. {
  1339. u32 ctrl;
  1340. /* check if already inactive */
  1341. if (adapter->hw_read_wx(adapter,
  1342. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1343. printk(KERN_ERR "failed to read dma watchdog status\n");
  1344. if (netxen_get_dma_watchdog_enabled(ctrl) == 0)
  1345. return 1;
  1346. /* Send the disable request */
  1347. netxen_set_dma_watchdog_disable_req(ctrl);
  1348. netxen_crb_writelit_adapter(adapter,
  1349. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1350. return 0;
  1351. }
  1352. static inline int
  1353. dma_watchdog_shutdown_poll_result(struct netxen_adapter *adapter)
  1354. {
  1355. u32 ctrl;
  1356. if (adapter->hw_read_wx(adapter,
  1357. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1358. printk(KERN_ERR "failed to read dma watchdog status\n");
  1359. return (netxen_get_dma_watchdog_enabled(ctrl) == 0);
  1360. }
  1361. static inline int
  1362. dma_watchdog_wakeup(struct netxen_adapter *adapter)
  1363. {
  1364. u32 ctrl;
  1365. if (adapter->hw_read_wx(adapter,
  1366. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1367. printk(KERN_ERR "failed to read dma watchdog status\n");
  1368. if (netxen_get_dma_watchdog_enabled(ctrl))
  1369. return 1;
  1370. /* send the wakeup request */
  1371. netxen_set_dma_watchdog_enable_req(ctrl);
  1372. netxen_crb_writelit_adapter(adapter,
  1373. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1374. return 0;
  1375. }
  1376. int netxen_is_flash_supported(struct netxen_adapter *adapter);
  1377. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
  1378. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
  1379. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  1380. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  1381. int *valp);
  1382. extern struct ethtool_ops netxen_nic_ethtool_ops;
  1383. #endif /* __NETXEN_NIC_H_ */