wm_adsp.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/jack.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <linux/mfd/arizona/registers.h>
  32. #include "arizona.h"
  33. #include "wm_adsp.h"
  34. #define adsp_crit(_dsp, fmt, ...) \
  35. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_err(_dsp, fmt, ...) \
  37. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_warn(_dsp, fmt, ...) \
  39. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_info(_dsp, fmt, ...) \
  41. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define adsp_dbg(_dsp, fmt, ...) \
  43. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  44. #define ADSP1_CONTROL_1 0x00
  45. #define ADSP1_CONTROL_2 0x02
  46. #define ADSP1_CONTROL_3 0x03
  47. #define ADSP1_CONTROL_4 0x04
  48. #define ADSP1_CONTROL_5 0x06
  49. #define ADSP1_CONTROL_6 0x07
  50. #define ADSP1_CONTROL_7 0x08
  51. #define ADSP1_CONTROL_8 0x09
  52. #define ADSP1_CONTROL_9 0x0A
  53. #define ADSP1_CONTROL_10 0x0B
  54. #define ADSP1_CONTROL_11 0x0C
  55. #define ADSP1_CONTROL_12 0x0D
  56. #define ADSP1_CONTROL_13 0x0F
  57. #define ADSP1_CONTROL_14 0x10
  58. #define ADSP1_CONTROL_15 0x11
  59. #define ADSP1_CONTROL_16 0x12
  60. #define ADSP1_CONTROL_17 0x13
  61. #define ADSP1_CONTROL_18 0x14
  62. #define ADSP1_CONTROL_19 0x16
  63. #define ADSP1_CONTROL_20 0x17
  64. #define ADSP1_CONTROL_21 0x18
  65. #define ADSP1_CONTROL_22 0x1A
  66. #define ADSP1_CONTROL_23 0x1B
  67. #define ADSP1_CONTROL_24 0x1C
  68. #define ADSP1_CONTROL_25 0x1E
  69. #define ADSP1_CONTROL_26 0x20
  70. #define ADSP1_CONTROL_27 0x21
  71. #define ADSP1_CONTROL_28 0x22
  72. #define ADSP1_CONTROL_29 0x23
  73. #define ADSP1_CONTROL_30 0x24
  74. #define ADSP1_CONTROL_31 0x26
  75. /*
  76. * ADSP1 Control 19
  77. */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  81. /*
  82. * ADSP1 Control 30
  83. */
  84. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  88. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  91. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  92. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  96. #define ADSP1_START 0x0001 /* DSP1_START */
  97. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  98. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  99. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  100. /*
  101. * ADSP1 Control 31
  102. */
  103. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  105. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  106. #define ADSP2_CONTROL 0x0
  107. #define ADSP2_CLOCKING 0x1
  108. #define ADSP2_STATUS1 0x4
  109. #define ADSP2_WDMA_CONFIG_1 0x30
  110. #define ADSP2_WDMA_CONFIG_2 0x31
  111. #define ADSP2_RDMA_CONFIG_1 0x34
  112. /*
  113. * ADSP2 Control
  114. */
  115. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  117. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  118. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  119. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  121. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  122. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  123. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  125. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  126. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  127. #define ADSP2_START 0x0001 /* DSP1_START */
  128. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  129. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  130. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  131. /*
  132. * ADSP2 clocking
  133. */
  134. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  135. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  136. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  137. /*
  138. * ADSP2 Status 1
  139. */
  140. #define ADSP2_RAM_RDY 0x0001
  141. #define ADSP2_RAM_RDY_MASK 0x0001
  142. #define ADSP2_RAM_RDY_SHIFT 0
  143. #define ADSP2_RAM_RDY_WIDTH 1
  144. struct wm_adsp_buf {
  145. struct list_head list;
  146. void *buf;
  147. };
  148. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  149. struct list_head *list)
  150. {
  151. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  152. if (buf == NULL)
  153. return NULL;
  154. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  155. if (!buf->buf) {
  156. kfree(buf);
  157. return NULL;
  158. }
  159. if (list)
  160. list_add_tail(&buf->list, list);
  161. return buf;
  162. }
  163. static void wm_adsp_buf_free(struct list_head *list)
  164. {
  165. while (!list_empty(list)) {
  166. struct wm_adsp_buf *buf = list_first_entry(list,
  167. struct wm_adsp_buf,
  168. list);
  169. list_del(&buf->list);
  170. kfree(buf->buf);
  171. kfree(buf);
  172. }
  173. }
  174. #define WM_ADSP_NUM_FW 4
  175. #define WM_ADSP_FW_MBC_VSS 0
  176. #define WM_ADSP_FW_TX 1
  177. #define WM_ADSP_FW_TX_SPK 2
  178. #define WM_ADSP_FW_RX_ANC 3
  179. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  180. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  181. [WM_ADSP_FW_TX] = "Tx",
  182. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  183. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  184. };
  185. static struct {
  186. const char *file;
  187. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  188. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  189. [WM_ADSP_FW_TX] = { .file = "tx" },
  190. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  191. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  192. };
  193. struct wm_coeff_ctl_ops {
  194. int (*xget)(struct snd_kcontrol *kcontrol,
  195. struct snd_ctl_elem_value *ucontrol);
  196. int (*xput)(struct snd_kcontrol *kcontrol,
  197. struct snd_ctl_elem_value *ucontrol);
  198. int (*xinfo)(struct snd_kcontrol *kcontrol,
  199. struct snd_ctl_elem_info *uinfo);
  200. };
  201. struct wm_coeff {
  202. struct device *dev;
  203. struct list_head ctl_list;
  204. struct regmap *regmap;
  205. };
  206. struct wm_coeff_ctl {
  207. const char *name;
  208. struct snd_card *card;
  209. struct wm_adsp_alg_region region;
  210. struct wm_coeff_ctl_ops ops;
  211. struct wm_adsp *adsp;
  212. void *private;
  213. unsigned int enabled:1;
  214. struct list_head list;
  215. void *cache;
  216. size_t len;
  217. unsigned int dirty:1;
  218. struct snd_kcontrol *kcontrol;
  219. };
  220. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  221. struct snd_ctl_elem_value *ucontrol)
  222. {
  223. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  224. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  225. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  226. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  227. return 0;
  228. }
  229. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  230. struct snd_ctl_elem_value *ucontrol)
  231. {
  232. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  233. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  234. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  235. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  236. return 0;
  237. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  238. return -EINVAL;
  239. if (adsp[e->shift_l].running)
  240. return -EBUSY;
  241. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  242. return 0;
  243. }
  244. static const struct soc_enum wm_adsp_fw_enum[] = {
  245. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  246. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  247. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  248. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  249. };
  250. const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
  251. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  252. wm_adsp_fw_get, wm_adsp_fw_put),
  253. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  254. wm_adsp_fw_get, wm_adsp_fw_put),
  255. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  256. wm_adsp_fw_get, wm_adsp_fw_put),
  257. };
  258. EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
  259. #if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
  260. static const struct soc_enum wm_adsp2_rate_enum[] = {
  261. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
  262. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  263. ARIZONA_RATE_ENUM_SIZE,
  264. arizona_rate_text, arizona_rate_val),
  265. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
  266. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  267. ARIZONA_RATE_ENUM_SIZE,
  268. arizona_rate_text, arizona_rate_val),
  269. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  270. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  271. ARIZONA_RATE_ENUM_SIZE,
  272. arizona_rate_text, arizona_rate_val),
  273. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  274. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  275. ARIZONA_RATE_ENUM_SIZE,
  276. arizona_rate_text, arizona_rate_val),
  277. };
  278. const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
  279. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  280. wm_adsp_fw_get, wm_adsp_fw_put),
  281. SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
  282. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  283. wm_adsp_fw_get, wm_adsp_fw_put),
  284. SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
  285. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  286. wm_adsp_fw_get, wm_adsp_fw_put),
  287. SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
  288. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  289. wm_adsp_fw_get, wm_adsp_fw_put),
  290. SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
  291. };
  292. EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
  293. #endif
  294. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  295. int type)
  296. {
  297. int i;
  298. for (i = 0; i < dsp->num_mems; i++)
  299. if (dsp->mem[i].type == type)
  300. return &dsp->mem[i];
  301. return NULL;
  302. }
  303. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  304. unsigned int offset)
  305. {
  306. switch (region->type) {
  307. case WMFW_ADSP1_PM:
  308. return region->base + (offset * 3);
  309. case WMFW_ADSP1_DM:
  310. return region->base + (offset * 2);
  311. case WMFW_ADSP2_XM:
  312. return region->base + (offset * 2);
  313. case WMFW_ADSP2_YM:
  314. return region->base + (offset * 2);
  315. case WMFW_ADSP1_ZM:
  316. return region->base + (offset * 2);
  317. default:
  318. WARN_ON(NULL != "Unknown memory region type");
  319. return offset;
  320. }
  321. }
  322. static int wm_coeff_info(struct snd_kcontrol *kcontrol,
  323. struct snd_ctl_elem_info *uinfo)
  324. {
  325. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  326. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  327. uinfo->count = ctl->len;
  328. return 0;
  329. }
  330. static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
  331. const void *buf, size_t len)
  332. {
  333. struct wm_coeff *wm_coeff= snd_kcontrol_chip(kcontrol);
  334. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  335. struct wm_adsp_alg_region *region = &ctl->region;
  336. const struct wm_adsp_region *mem;
  337. struct wm_adsp *adsp = ctl->adsp;
  338. void *scratch;
  339. int ret;
  340. unsigned int reg;
  341. mem = wm_adsp_find_region(adsp, region->type);
  342. if (!mem) {
  343. adsp_err(adsp, "No base for region %x\n",
  344. region->type);
  345. return -EINVAL;
  346. }
  347. reg = ctl->region.base;
  348. reg = wm_adsp_region_to_reg(mem, reg);
  349. scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
  350. if (!scratch)
  351. return -ENOMEM;
  352. ret = regmap_raw_write(wm_coeff->regmap, reg, scratch,
  353. ctl->len);
  354. if (ret) {
  355. adsp_err(adsp, "Failed to write %zu bytes to %x\n",
  356. ctl->len, reg);
  357. kfree(scratch);
  358. return ret;
  359. }
  360. kfree(scratch);
  361. return 0;
  362. }
  363. static int wm_coeff_put(struct snd_kcontrol *kcontrol,
  364. struct snd_ctl_elem_value *ucontrol)
  365. {
  366. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  367. char *p = ucontrol->value.bytes.data;
  368. memcpy(ctl->cache, p, ctl->len);
  369. if (!ctl->enabled) {
  370. ctl->dirty = 1;
  371. return 0;
  372. }
  373. return wm_coeff_write_control(kcontrol, p, ctl->len);
  374. }
  375. static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
  376. void *buf, size_t len)
  377. {
  378. struct wm_coeff *wm_coeff= snd_kcontrol_chip(kcontrol);
  379. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  380. struct wm_adsp_alg_region *region = &ctl->region;
  381. const struct wm_adsp_region *mem;
  382. struct wm_adsp *adsp = ctl->adsp;
  383. void *scratch;
  384. int ret;
  385. unsigned int reg;
  386. mem = wm_adsp_find_region(adsp, region->type);
  387. if (!mem) {
  388. adsp_err(adsp, "No base for region %x\n",
  389. region->type);
  390. return -EINVAL;
  391. }
  392. reg = ctl->region.base;
  393. reg = wm_adsp_region_to_reg(mem, reg);
  394. scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
  395. if (!scratch)
  396. return -ENOMEM;
  397. ret = regmap_raw_read(wm_coeff->regmap, reg, scratch, ctl->len);
  398. if (ret) {
  399. adsp_err(adsp, "Failed to read %zu bytes from %x\n",
  400. ctl->len, reg);
  401. kfree(scratch);
  402. return ret;
  403. }
  404. memcpy(buf, scratch, ctl->len);
  405. kfree(scratch);
  406. return 0;
  407. }
  408. static int wm_coeff_get(struct snd_kcontrol *kcontrol,
  409. struct snd_ctl_elem_value *ucontrol)
  410. {
  411. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  412. char *p = ucontrol->value.bytes.data;
  413. memcpy(p, ctl->cache, ctl->len);
  414. return 0;
  415. }
  416. static int wm_coeff_add_kcontrol(struct wm_coeff *wm_coeff,
  417. struct wm_coeff_ctl *ctl,
  418. const struct snd_kcontrol_new *kctl)
  419. {
  420. int ret;
  421. struct snd_kcontrol *kcontrol;
  422. kcontrol = snd_ctl_new1(kctl, wm_coeff);
  423. ret = snd_ctl_add(ctl->card, kcontrol);
  424. if (ret < 0) {
  425. dev_err(wm_coeff->dev, "Failed to add %s: %d\n",
  426. kctl->name, ret);
  427. return ret;
  428. }
  429. ctl->kcontrol = kcontrol;
  430. return 0;
  431. }
  432. struct wmfw_ctl_work {
  433. struct wm_coeff *wm_coeff;
  434. struct wm_coeff_ctl *ctl;
  435. struct work_struct work;
  436. };
  437. static int wmfw_add_ctl(struct wm_coeff *wm_coeff,
  438. struct wm_coeff_ctl *ctl)
  439. {
  440. struct snd_kcontrol_new *kcontrol;
  441. int ret;
  442. if (!wm_coeff || !ctl || !ctl->name || !ctl->card)
  443. return -EINVAL;
  444. kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
  445. if (!kcontrol)
  446. return -ENOMEM;
  447. kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  448. kcontrol->name = ctl->name;
  449. kcontrol->info = wm_coeff_info;
  450. kcontrol->get = wm_coeff_get;
  451. kcontrol->put = wm_coeff_put;
  452. kcontrol->private_value = (unsigned long)ctl;
  453. ret = wm_coeff_add_kcontrol(wm_coeff,
  454. ctl, kcontrol);
  455. if (ret < 0)
  456. goto err_kcontrol;
  457. kfree(kcontrol);
  458. list_add(&ctl->list, &wm_coeff->ctl_list);
  459. return 0;
  460. err_kcontrol:
  461. kfree(kcontrol);
  462. return ret;
  463. }
  464. static int wm_adsp_load(struct wm_adsp *dsp)
  465. {
  466. LIST_HEAD(buf_list);
  467. const struct firmware *firmware;
  468. struct regmap *regmap = dsp->regmap;
  469. unsigned int pos = 0;
  470. const struct wmfw_header *header;
  471. const struct wmfw_adsp1_sizes *adsp1_sizes;
  472. const struct wmfw_adsp2_sizes *adsp2_sizes;
  473. const struct wmfw_footer *footer;
  474. const struct wmfw_region *region;
  475. const struct wm_adsp_region *mem;
  476. const char *region_name;
  477. char *file, *text;
  478. struct wm_adsp_buf *buf;
  479. unsigned int reg;
  480. int regions = 0;
  481. int ret, offset, type, sizes;
  482. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  483. if (file == NULL)
  484. return -ENOMEM;
  485. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  486. wm_adsp_fw[dsp->fw].file);
  487. file[PAGE_SIZE - 1] = '\0';
  488. ret = request_firmware(&firmware, file, dsp->dev);
  489. if (ret != 0) {
  490. adsp_err(dsp, "Failed to request '%s'\n", file);
  491. goto out;
  492. }
  493. ret = -EINVAL;
  494. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  495. if (pos >= firmware->size) {
  496. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  497. file, firmware->size);
  498. goto out_fw;
  499. }
  500. header = (void*)&firmware->data[0];
  501. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  502. adsp_err(dsp, "%s: invalid magic\n", file);
  503. goto out_fw;
  504. }
  505. if (header->ver != 0) {
  506. adsp_err(dsp, "%s: unknown file format %d\n",
  507. file, header->ver);
  508. goto out_fw;
  509. }
  510. if (header->core != dsp->type) {
  511. adsp_err(dsp, "%s: invalid core %d != %d\n",
  512. file, header->core, dsp->type);
  513. goto out_fw;
  514. }
  515. switch (dsp->type) {
  516. case WMFW_ADSP1:
  517. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  518. adsp1_sizes = (void *)&(header[1]);
  519. footer = (void *)&(adsp1_sizes[1]);
  520. sizes = sizeof(*adsp1_sizes);
  521. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  522. file, le32_to_cpu(adsp1_sizes->dm),
  523. le32_to_cpu(adsp1_sizes->pm),
  524. le32_to_cpu(adsp1_sizes->zm));
  525. break;
  526. case WMFW_ADSP2:
  527. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  528. adsp2_sizes = (void *)&(header[1]);
  529. footer = (void *)&(adsp2_sizes[1]);
  530. sizes = sizeof(*adsp2_sizes);
  531. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  532. file, le32_to_cpu(adsp2_sizes->xm),
  533. le32_to_cpu(adsp2_sizes->ym),
  534. le32_to_cpu(adsp2_sizes->pm),
  535. le32_to_cpu(adsp2_sizes->zm));
  536. break;
  537. default:
  538. BUG_ON(NULL == "Unknown DSP type");
  539. goto out_fw;
  540. }
  541. if (le32_to_cpu(header->len) != sizeof(*header) +
  542. sizes + sizeof(*footer)) {
  543. adsp_err(dsp, "%s: unexpected header length %d\n",
  544. file, le32_to_cpu(header->len));
  545. goto out_fw;
  546. }
  547. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  548. le64_to_cpu(footer->timestamp));
  549. while (pos < firmware->size &&
  550. pos - firmware->size > sizeof(*region)) {
  551. region = (void *)&(firmware->data[pos]);
  552. region_name = "Unknown";
  553. reg = 0;
  554. text = NULL;
  555. offset = le32_to_cpu(region->offset) & 0xffffff;
  556. type = be32_to_cpu(region->type) & 0xff;
  557. mem = wm_adsp_find_region(dsp, type);
  558. switch (type) {
  559. case WMFW_NAME_TEXT:
  560. region_name = "Firmware name";
  561. text = kzalloc(le32_to_cpu(region->len) + 1,
  562. GFP_KERNEL);
  563. break;
  564. case WMFW_INFO_TEXT:
  565. region_name = "Information";
  566. text = kzalloc(le32_to_cpu(region->len) + 1,
  567. GFP_KERNEL);
  568. break;
  569. case WMFW_ABSOLUTE:
  570. region_name = "Absolute";
  571. reg = offset;
  572. break;
  573. case WMFW_ADSP1_PM:
  574. BUG_ON(!mem);
  575. region_name = "PM";
  576. reg = wm_adsp_region_to_reg(mem, offset);
  577. break;
  578. case WMFW_ADSP1_DM:
  579. BUG_ON(!mem);
  580. region_name = "DM";
  581. reg = wm_adsp_region_to_reg(mem, offset);
  582. break;
  583. case WMFW_ADSP2_XM:
  584. BUG_ON(!mem);
  585. region_name = "XM";
  586. reg = wm_adsp_region_to_reg(mem, offset);
  587. break;
  588. case WMFW_ADSP2_YM:
  589. BUG_ON(!mem);
  590. region_name = "YM";
  591. reg = wm_adsp_region_to_reg(mem, offset);
  592. break;
  593. case WMFW_ADSP1_ZM:
  594. BUG_ON(!mem);
  595. region_name = "ZM";
  596. reg = wm_adsp_region_to_reg(mem, offset);
  597. break;
  598. default:
  599. adsp_warn(dsp,
  600. "%s.%d: Unknown region type %x at %d(%x)\n",
  601. file, regions, type, pos, pos);
  602. break;
  603. }
  604. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  605. regions, le32_to_cpu(region->len), offset,
  606. region_name);
  607. if (text) {
  608. memcpy(text, region->data, le32_to_cpu(region->len));
  609. adsp_info(dsp, "%s: %s\n", file, text);
  610. kfree(text);
  611. }
  612. if (reg) {
  613. buf = wm_adsp_buf_alloc(region->data,
  614. le32_to_cpu(region->len),
  615. &buf_list);
  616. if (!buf) {
  617. adsp_err(dsp, "Out of memory\n");
  618. return -ENOMEM;
  619. }
  620. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  621. le32_to_cpu(region->len));
  622. if (ret != 0) {
  623. adsp_err(dsp,
  624. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  625. file, regions,
  626. le32_to_cpu(region->len), offset,
  627. region_name, ret);
  628. goto out_fw;
  629. }
  630. }
  631. pos += le32_to_cpu(region->len) + sizeof(*region);
  632. regions++;
  633. }
  634. ret = regmap_async_complete(regmap);
  635. if (ret != 0) {
  636. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  637. goto out_fw;
  638. }
  639. if (pos > firmware->size)
  640. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  641. file, regions, pos - firmware->size);
  642. out_fw:
  643. regmap_async_complete(regmap);
  644. wm_adsp_buf_free(&buf_list);
  645. release_firmware(firmware);
  646. out:
  647. kfree(file);
  648. return ret;
  649. }
  650. static int wm_coeff_init_control_caches(struct wm_coeff *wm_coeff)
  651. {
  652. struct wm_coeff_ctl *ctl;
  653. int ret;
  654. list_for_each_entry(ctl, &wm_coeff->ctl_list,
  655. list) {
  656. if (!ctl->enabled || ctl->dirty)
  657. continue;
  658. ret = wm_coeff_read_control(ctl->kcontrol,
  659. ctl->cache,
  660. ctl->len);
  661. if (ret < 0)
  662. return ret;
  663. }
  664. return 0;
  665. }
  666. static int wm_coeff_sync_controls(struct wm_coeff *wm_coeff)
  667. {
  668. struct wm_coeff_ctl *ctl;
  669. int ret;
  670. list_for_each_entry(ctl, &wm_coeff->ctl_list,
  671. list) {
  672. if (!ctl->enabled)
  673. continue;
  674. if (ctl->dirty) {
  675. ret = wm_coeff_write_control(ctl->kcontrol,
  676. ctl->cache,
  677. ctl->len);
  678. if (ret < 0)
  679. return ret;
  680. ctl->dirty = 0;
  681. }
  682. }
  683. return 0;
  684. }
  685. static void wm_adsp_ctl_work(struct work_struct *work)
  686. {
  687. struct wmfw_ctl_work *ctl_work = container_of(work,
  688. struct wmfw_ctl_work,
  689. work);
  690. wmfw_add_ctl(ctl_work->wm_coeff, ctl_work->ctl);
  691. kfree(ctl_work);
  692. }
  693. static int wm_adsp_create_control(struct snd_soc_codec *codec,
  694. const struct wm_adsp_alg_region *region)
  695. {
  696. struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
  697. struct wm_coeff_ctl *ctl;
  698. struct wmfw_ctl_work *ctl_work;
  699. char *name;
  700. char *region_name;
  701. int ret;
  702. name = kmalloc(PAGE_SIZE, GFP_KERNEL);
  703. if (!name)
  704. return -ENOMEM;
  705. switch (region->type) {
  706. case WMFW_ADSP1_PM:
  707. region_name = "PM";
  708. break;
  709. case WMFW_ADSP1_DM:
  710. region_name = "DM";
  711. break;
  712. case WMFW_ADSP2_XM:
  713. region_name = "XM";
  714. break;
  715. case WMFW_ADSP2_YM:
  716. region_name = "YM";
  717. break;
  718. case WMFW_ADSP1_ZM:
  719. region_name = "ZM";
  720. break;
  721. default:
  722. ret = -EINVAL;
  723. goto err_name;
  724. }
  725. snprintf(name, PAGE_SIZE, "DSP%d %s %x",
  726. dsp->num, region_name, region->alg);
  727. list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
  728. list) {
  729. if (!strcmp(ctl->name, name)) {
  730. if (!ctl->enabled)
  731. ctl->enabled = 1;
  732. goto found;
  733. }
  734. }
  735. ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
  736. if (!ctl) {
  737. ret = -ENOMEM;
  738. goto err_name;
  739. }
  740. ctl->region = *region;
  741. ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
  742. if (!ctl->name) {
  743. ret = -ENOMEM;
  744. goto err_ctl;
  745. }
  746. ctl->enabled = 1;
  747. ctl->dirty = 0;
  748. ctl->ops.xget = wm_coeff_get;
  749. ctl->ops.xput = wm_coeff_put;
  750. ctl->card = codec->card->snd_card;
  751. ctl->adsp = dsp;
  752. ctl->len = region->len;
  753. ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
  754. if (!ctl->cache) {
  755. ret = -ENOMEM;
  756. goto err_ctl_name;
  757. }
  758. ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
  759. if (!ctl_work) {
  760. ret = -ENOMEM;
  761. goto err_ctl_cache;
  762. }
  763. ctl_work->wm_coeff = dsp->wm_coeff;
  764. ctl_work->ctl = ctl;
  765. INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
  766. schedule_work(&ctl_work->work);
  767. found:
  768. kfree(name);
  769. return 0;
  770. err_ctl_cache:
  771. kfree(ctl->cache);
  772. err_ctl_name:
  773. kfree(ctl->name);
  774. err_ctl:
  775. kfree(ctl);
  776. err_name:
  777. kfree(name);
  778. return ret;
  779. }
  780. static int wm_adsp_setup_algs(struct wm_adsp *dsp, struct snd_soc_codec *codec)
  781. {
  782. struct regmap *regmap = dsp->regmap;
  783. struct wmfw_adsp1_id_hdr adsp1_id;
  784. struct wmfw_adsp2_id_hdr adsp2_id;
  785. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  786. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  787. void *alg, *buf;
  788. struct wm_adsp_alg_region *region;
  789. const struct wm_adsp_region *mem;
  790. unsigned int pos, term;
  791. size_t algs, buf_size;
  792. __be32 val;
  793. int i, ret;
  794. switch (dsp->type) {
  795. case WMFW_ADSP1:
  796. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  797. break;
  798. case WMFW_ADSP2:
  799. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  800. break;
  801. default:
  802. mem = NULL;
  803. break;
  804. }
  805. if (mem == NULL) {
  806. BUG_ON(mem != NULL);
  807. return -EINVAL;
  808. }
  809. switch (dsp->type) {
  810. case WMFW_ADSP1:
  811. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  812. sizeof(adsp1_id));
  813. if (ret != 0) {
  814. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  815. ret);
  816. return ret;
  817. }
  818. buf = &adsp1_id;
  819. buf_size = sizeof(adsp1_id);
  820. algs = be32_to_cpu(adsp1_id.algs);
  821. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  822. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  823. dsp->fw_id,
  824. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  825. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  826. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  827. algs);
  828. region = kzalloc(sizeof(*region), GFP_KERNEL);
  829. if (!region)
  830. return -ENOMEM;
  831. region->type = WMFW_ADSP1_ZM;
  832. region->alg = be32_to_cpu(adsp1_id.fw.id);
  833. region->base = be32_to_cpu(adsp1_id.zm);
  834. list_add_tail(&region->list, &dsp->alg_regions);
  835. region = kzalloc(sizeof(*region), GFP_KERNEL);
  836. if (!region)
  837. return -ENOMEM;
  838. region->type = WMFW_ADSP1_DM;
  839. region->alg = be32_to_cpu(adsp1_id.fw.id);
  840. region->base = be32_to_cpu(adsp1_id.dm);
  841. list_add_tail(&region->list, &dsp->alg_regions);
  842. pos = sizeof(adsp1_id) / 2;
  843. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  844. break;
  845. case WMFW_ADSP2:
  846. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  847. sizeof(adsp2_id));
  848. if (ret != 0) {
  849. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  850. ret);
  851. return ret;
  852. }
  853. buf = &adsp2_id;
  854. buf_size = sizeof(adsp2_id);
  855. algs = be32_to_cpu(adsp2_id.algs);
  856. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  857. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  858. dsp->fw_id,
  859. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  860. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  861. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  862. algs);
  863. region = kzalloc(sizeof(*region), GFP_KERNEL);
  864. if (!region)
  865. return -ENOMEM;
  866. region->type = WMFW_ADSP2_XM;
  867. region->alg = be32_to_cpu(adsp2_id.fw.id);
  868. region->base = be32_to_cpu(adsp2_id.xm);
  869. list_add_tail(&region->list, &dsp->alg_regions);
  870. region = kzalloc(sizeof(*region), GFP_KERNEL);
  871. if (!region)
  872. return -ENOMEM;
  873. region->type = WMFW_ADSP2_YM;
  874. region->alg = be32_to_cpu(adsp2_id.fw.id);
  875. region->base = be32_to_cpu(adsp2_id.ym);
  876. list_add_tail(&region->list, &dsp->alg_regions);
  877. region = kzalloc(sizeof(*region), GFP_KERNEL);
  878. if (!region)
  879. return -ENOMEM;
  880. region->type = WMFW_ADSP2_ZM;
  881. region->alg = be32_to_cpu(adsp2_id.fw.id);
  882. region->base = be32_to_cpu(adsp2_id.zm);
  883. list_add_tail(&region->list, &dsp->alg_regions);
  884. pos = sizeof(adsp2_id) / 2;
  885. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  886. break;
  887. default:
  888. BUG_ON(NULL == "Unknown DSP type");
  889. return -EINVAL;
  890. }
  891. if (algs == 0) {
  892. adsp_err(dsp, "No algorithms\n");
  893. return -EINVAL;
  894. }
  895. if (algs > 1024) {
  896. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  897. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  898. buf, buf_size);
  899. return -EINVAL;
  900. }
  901. /* Read the terminator first to validate the length */
  902. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  903. if (ret != 0) {
  904. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  905. ret);
  906. return ret;
  907. }
  908. if (be32_to_cpu(val) != 0xbedead)
  909. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  910. term, be32_to_cpu(val));
  911. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  912. if (!alg)
  913. return -ENOMEM;
  914. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  915. if (ret != 0) {
  916. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  917. ret);
  918. goto out;
  919. }
  920. adsp1_alg = alg;
  921. adsp2_alg = alg;
  922. for (i = 0; i < algs; i++) {
  923. switch (dsp->type) {
  924. case WMFW_ADSP1:
  925. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  926. i, be32_to_cpu(adsp1_alg[i].alg.id),
  927. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  928. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  929. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  930. be32_to_cpu(adsp1_alg[i].dm),
  931. be32_to_cpu(adsp1_alg[i].zm));
  932. region = kzalloc(sizeof(*region), GFP_KERNEL);
  933. if (!region)
  934. return -ENOMEM;
  935. region->type = WMFW_ADSP1_DM;
  936. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  937. region->base = be32_to_cpu(adsp1_alg[i].dm);
  938. region->len = 0;
  939. list_add_tail(&region->list, &dsp->alg_regions);
  940. if (i + 1 < algs) {
  941. region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
  942. region->len -= be32_to_cpu(adsp1_alg[i].dm);
  943. wm_adsp_create_control(codec, region);
  944. } else {
  945. adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
  946. be32_to_cpu(adsp1_alg[i].alg.id));
  947. }
  948. region = kzalloc(sizeof(*region), GFP_KERNEL);
  949. if (!region)
  950. return -ENOMEM;
  951. region->type = WMFW_ADSP1_ZM;
  952. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  953. region->base = be32_to_cpu(adsp1_alg[i].zm);
  954. region->len = 0;
  955. list_add_tail(&region->list, &dsp->alg_regions);
  956. if (i + 1 < algs) {
  957. region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
  958. region->len -= be32_to_cpu(adsp1_alg[i].zm);
  959. wm_adsp_create_control(codec, region);
  960. } else {
  961. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  962. be32_to_cpu(adsp1_alg[i].alg.id));
  963. }
  964. break;
  965. case WMFW_ADSP2:
  966. adsp_info(dsp,
  967. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  968. i, be32_to_cpu(adsp2_alg[i].alg.id),
  969. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  970. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  971. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  972. be32_to_cpu(adsp2_alg[i].xm),
  973. be32_to_cpu(adsp2_alg[i].ym),
  974. be32_to_cpu(adsp2_alg[i].zm));
  975. region = kzalloc(sizeof(*region), GFP_KERNEL);
  976. if (!region)
  977. return -ENOMEM;
  978. region->type = WMFW_ADSP2_XM;
  979. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  980. region->base = be32_to_cpu(adsp2_alg[i].xm);
  981. region->len = 0;
  982. list_add_tail(&region->list, &dsp->alg_regions);
  983. if (i + 1 < algs) {
  984. region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
  985. region->len -= be32_to_cpu(adsp2_alg[i].xm);
  986. wm_adsp_create_control(codec, region);
  987. } else {
  988. adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
  989. be32_to_cpu(adsp2_alg[i].alg.id));
  990. }
  991. region = kzalloc(sizeof(*region), GFP_KERNEL);
  992. if (!region)
  993. return -ENOMEM;
  994. region->type = WMFW_ADSP2_YM;
  995. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  996. region->base = be32_to_cpu(adsp2_alg[i].ym);
  997. region->len = 0;
  998. list_add_tail(&region->list, &dsp->alg_regions);
  999. if (i + 1 < algs) {
  1000. region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
  1001. region->len -= be32_to_cpu(adsp2_alg[i].ym);
  1002. wm_adsp_create_control(codec, region);
  1003. } else {
  1004. adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
  1005. be32_to_cpu(adsp2_alg[i].alg.id));
  1006. }
  1007. region = kzalloc(sizeof(*region), GFP_KERNEL);
  1008. if (!region)
  1009. return -ENOMEM;
  1010. region->type = WMFW_ADSP2_ZM;
  1011. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  1012. region->base = be32_to_cpu(adsp2_alg[i].zm);
  1013. region->len = 0;
  1014. list_add_tail(&region->list, &dsp->alg_regions);
  1015. if (i + 1 < algs) {
  1016. region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
  1017. region->len -= be32_to_cpu(adsp2_alg[i].zm);
  1018. wm_adsp_create_control(codec, region);
  1019. } else {
  1020. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  1021. be32_to_cpu(adsp2_alg[i].alg.id));
  1022. }
  1023. break;
  1024. }
  1025. }
  1026. out:
  1027. kfree(alg);
  1028. return ret;
  1029. }
  1030. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  1031. {
  1032. LIST_HEAD(buf_list);
  1033. struct regmap *regmap = dsp->regmap;
  1034. struct wmfw_coeff_hdr *hdr;
  1035. struct wmfw_coeff_item *blk;
  1036. const struct firmware *firmware;
  1037. const struct wm_adsp_region *mem;
  1038. struct wm_adsp_alg_region *alg_region;
  1039. const char *region_name;
  1040. int ret, pos, blocks, type, offset, reg;
  1041. char *file;
  1042. struct wm_adsp_buf *buf;
  1043. int tmp;
  1044. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1045. if (file == NULL)
  1046. return -ENOMEM;
  1047. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  1048. wm_adsp_fw[dsp->fw].file);
  1049. file[PAGE_SIZE - 1] = '\0';
  1050. ret = request_firmware(&firmware, file, dsp->dev);
  1051. if (ret != 0) {
  1052. adsp_warn(dsp, "Failed to request '%s'\n", file);
  1053. ret = 0;
  1054. goto out;
  1055. }
  1056. ret = -EINVAL;
  1057. if (sizeof(*hdr) >= firmware->size) {
  1058. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1059. file, firmware->size);
  1060. goto out_fw;
  1061. }
  1062. hdr = (void*)&firmware->data[0];
  1063. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  1064. adsp_err(dsp, "%s: invalid magic\n", file);
  1065. goto out_fw;
  1066. }
  1067. switch (be32_to_cpu(hdr->rev) & 0xff) {
  1068. case 1:
  1069. break;
  1070. default:
  1071. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  1072. file, be32_to_cpu(hdr->rev) & 0xff);
  1073. ret = -EINVAL;
  1074. goto out_fw;
  1075. }
  1076. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  1077. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  1078. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  1079. le32_to_cpu(hdr->ver) & 0xff);
  1080. pos = le32_to_cpu(hdr->len);
  1081. blocks = 0;
  1082. while (pos < firmware->size &&
  1083. pos - firmware->size > sizeof(*blk)) {
  1084. blk = (void*)(&firmware->data[pos]);
  1085. type = le16_to_cpu(blk->type);
  1086. offset = le16_to_cpu(blk->offset);
  1087. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  1088. file, blocks, le32_to_cpu(blk->id),
  1089. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  1090. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  1091. le32_to_cpu(blk->ver) & 0xff);
  1092. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  1093. file, blocks, le32_to_cpu(blk->len), offset, type);
  1094. reg = 0;
  1095. region_name = "Unknown";
  1096. switch (type) {
  1097. case (WMFW_NAME_TEXT << 8):
  1098. case (WMFW_INFO_TEXT << 8):
  1099. break;
  1100. case (WMFW_ABSOLUTE << 8):
  1101. /*
  1102. * Old files may use this for global
  1103. * coefficients.
  1104. */
  1105. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  1106. offset == 0) {
  1107. region_name = "global coefficients";
  1108. mem = wm_adsp_find_region(dsp, type);
  1109. if (!mem) {
  1110. adsp_err(dsp, "No ZM\n");
  1111. break;
  1112. }
  1113. reg = wm_adsp_region_to_reg(mem, 0);
  1114. } else {
  1115. region_name = "register";
  1116. reg = offset;
  1117. }
  1118. break;
  1119. case WMFW_ADSP1_DM:
  1120. case WMFW_ADSP1_ZM:
  1121. case WMFW_ADSP2_XM:
  1122. case WMFW_ADSP2_YM:
  1123. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  1124. file, blocks, le32_to_cpu(blk->len),
  1125. type, le32_to_cpu(blk->id));
  1126. mem = wm_adsp_find_region(dsp, type);
  1127. if (!mem) {
  1128. adsp_err(dsp, "No base for region %x\n", type);
  1129. break;
  1130. }
  1131. reg = 0;
  1132. list_for_each_entry(alg_region,
  1133. &dsp->alg_regions, list) {
  1134. if (le32_to_cpu(blk->id) == alg_region->alg &&
  1135. type == alg_region->type) {
  1136. reg = alg_region->base;
  1137. reg = wm_adsp_region_to_reg(mem,
  1138. reg);
  1139. reg += offset;
  1140. }
  1141. }
  1142. if (reg == 0)
  1143. adsp_err(dsp, "No %x for algorithm %x\n",
  1144. type, le32_to_cpu(blk->id));
  1145. break;
  1146. default:
  1147. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  1148. file, blocks, type, pos);
  1149. break;
  1150. }
  1151. if (reg) {
  1152. buf = wm_adsp_buf_alloc(blk->data,
  1153. le32_to_cpu(blk->len),
  1154. &buf_list);
  1155. if (!buf) {
  1156. adsp_err(dsp, "Out of memory\n");
  1157. ret = -ENOMEM;
  1158. goto out_fw;
  1159. }
  1160. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  1161. file, blocks, le32_to_cpu(blk->len),
  1162. reg);
  1163. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  1164. le32_to_cpu(blk->len));
  1165. if (ret != 0) {
  1166. adsp_err(dsp,
  1167. "%s.%d: Failed to write to %x in %s\n",
  1168. file, blocks, reg, region_name);
  1169. }
  1170. }
  1171. tmp = le32_to_cpu(blk->len) % 4;
  1172. if (tmp)
  1173. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  1174. else
  1175. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  1176. blocks++;
  1177. }
  1178. ret = regmap_async_complete(regmap);
  1179. if (ret != 0)
  1180. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  1181. if (pos > firmware->size)
  1182. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  1183. file, blocks, pos - firmware->size);
  1184. out_fw:
  1185. release_firmware(firmware);
  1186. wm_adsp_buf_free(&buf_list);
  1187. out:
  1188. kfree(file);
  1189. return ret;
  1190. }
  1191. int wm_adsp1_init(struct wm_adsp *adsp)
  1192. {
  1193. INIT_LIST_HEAD(&adsp->alg_regions);
  1194. return 0;
  1195. }
  1196. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  1197. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  1198. struct snd_kcontrol *kcontrol,
  1199. int event)
  1200. {
  1201. struct snd_soc_codec *codec = w->codec;
  1202. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1203. struct wm_adsp *dsp = &dsps[w->shift];
  1204. struct wm_coeff_ctl *ctl;
  1205. int ret;
  1206. int val;
  1207. switch (event) {
  1208. case SND_SOC_DAPM_POST_PMU:
  1209. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1210. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  1211. /*
  1212. * For simplicity set the DSP clock rate to be the
  1213. * SYSCLK rate rather than making it configurable.
  1214. */
  1215. if(dsp->sysclk_reg) {
  1216. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  1217. if (ret != 0) {
  1218. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1219. ret);
  1220. return ret;
  1221. }
  1222. val = (val & dsp->sysclk_mask)
  1223. >> dsp->sysclk_shift;
  1224. ret = regmap_update_bits(dsp->regmap,
  1225. dsp->base + ADSP1_CONTROL_31,
  1226. ADSP1_CLK_SEL_MASK, val);
  1227. if (ret != 0) {
  1228. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1229. ret);
  1230. return ret;
  1231. }
  1232. }
  1233. ret = wm_adsp_load(dsp);
  1234. if (ret != 0)
  1235. goto err;
  1236. ret = wm_adsp_setup_algs(dsp, codec);
  1237. if (ret != 0)
  1238. goto err;
  1239. ret = wm_adsp_load_coeff(dsp);
  1240. if (ret != 0)
  1241. goto err;
  1242. /* Initialize caches for enabled and non-dirty controls */
  1243. ret = wm_coeff_init_control_caches(dsp->wm_coeff);
  1244. if (ret != 0)
  1245. goto err;
  1246. /* Sync dirty controls */
  1247. ret = wm_coeff_sync_controls(dsp->wm_coeff);
  1248. if (ret != 0)
  1249. goto err;
  1250. /* Start the core running */
  1251. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1252. ADSP1_CORE_ENA | ADSP1_START,
  1253. ADSP1_CORE_ENA | ADSP1_START);
  1254. break;
  1255. case SND_SOC_DAPM_PRE_PMD:
  1256. /* Halt the core */
  1257. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1258. ADSP1_CORE_ENA | ADSP1_START, 0);
  1259. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  1260. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  1261. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1262. ADSP1_SYS_ENA, 0);
  1263. list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
  1264. list) {
  1265. ctl->enabled = 0;
  1266. }
  1267. break;
  1268. default:
  1269. break;
  1270. }
  1271. return 0;
  1272. err:
  1273. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1274. ADSP1_SYS_ENA, 0);
  1275. return ret;
  1276. }
  1277. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  1278. static int wm_adsp2_ena(struct wm_adsp *dsp)
  1279. {
  1280. unsigned int val;
  1281. int ret, count;
  1282. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1283. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  1284. if (ret != 0)
  1285. return ret;
  1286. /* Wait for the RAM to start, should be near instantaneous */
  1287. count = 0;
  1288. do {
  1289. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  1290. &val);
  1291. if (ret != 0)
  1292. return ret;
  1293. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  1294. if (!(val & ADSP2_RAM_RDY)) {
  1295. adsp_err(dsp, "Failed to start DSP RAM\n");
  1296. return -EBUSY;
  1297. }
  1298. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  1299. adsp_info(dsp, "RAM ready after %d polls\n", count);
  1300. return 0;
  1301. }
  1302. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  1303. struct snd_kcontrol *kcontrol, int event)
  1304. {
  1305. struct snd_soc_codec *codec = w->codec;
  1306. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1307. struct wm_adsp *dsp = &dsps[w->shift];
  1308. struct wm_adsp_alg_region *alg_region;
  1309. struct wm_coeff_ctl *ctl;
  1310. unsigned int val;
  1311. int ret;
  1312. switch (event) {
  1313. case SND_SOC_DAPM_POST_PMU:
  1314. /*
  1315. * For simplicity set the DSP clock rate to be the
  1316. * SYSCLK rate rather than making it configurable.
  1317. */
  1318. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  1319. if (ret != 0) {
  1320. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1321. ret);
  1322. return ret;
  1323. }
  1324. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  1325. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  1326. ret = regmap_update_bits(dsp->regmap,
  1327. dsp->base + ADSP2_CLOCKING,
  1328. ADSP2_CLK_SEL_MASK, val);
  1329. if (ret != 0) {
  1330. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1331. ret);
  1332. return ret;
  1333. }
  1334. if (dsp->dvfs) {
  1335. ret = regmap_read(dsp->regmap,
  1336. dsp->base + ADSP2_CLOCKING, &val);
  1337. if (ret != 0) {
  1338. dev_err(dsp->dev,
  1339. "Failed to read clocking: %d\n", ret);
  1340. return ret;
  1341. }
  1342. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  1343. ret = regulator_enable(dsp->dvfs);
  1344. if (ret != 0) {
  1345. dev_err(dsp->dev,
  1346. "Failed to enable supply: %d\n",
  1347. ret);
  1348. return ret;
  1349. }
  1350. ret = regulator_set_voltage(dsp->dvfs,
  1351. 1800000,
  1352. 1800000);
  1353. if (ret != 0) {
  1354. dev_err(dsp->dev,
  1355. "Failed to raise supply: %d\n",
  1356. ret);
  1357. return ret;
  1358. }
  1359. }
  1360. }
  1361. ret = wm_adsp2_ena(dsp);
  1362. if (ret != 0)
  1363. return ret;
  1364. ret = wm_adsp_load(dsp);
  1365. if (ret != 0)
  1366. goto err;
  1367. ret = wm_adsp_setup_algs(dsp, codec);
  1368. if (ret != 0)
  1369. goto err;
  1370. ret = wm_adsp_load_coeff(dsp);
  1371. if (ret != 0)
  1372. goto err;
  1373. /* Initialize caches for enabled and non-dirty controls */
  1374. ret = wm_coeff_init_control_caches(dsp->wm_coeff);
  1375. if (ret != 0)
  1376. goto err;
  1377. /* Sync dirty controls */
  1378. ret = wm_coeff_sync_controls(dsp->wm_coeff);
  1379. if (ret != 0)
  1380. goto err;
  1381. ret = regmap_update_bits(dsp->regmap,
  1382. dsp->base + ADSP2_CONTROL,
  1383. ADSP2_CORE_ENA | ADSP2_START,
  1384. ADSP2_CORE_ENA | ADSP2_START);
  1385. if (ret != 0)
  1386. goto err;
  1387. dsp->running = true;
  1388. break;
  1389. case SND_SOC_DAPM_PRE_PMD:
  1390. dsp->running = false;
  1391. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1392. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  1393. ADSP2_START, 0);
  1394. /* Make sure DMAs are quiesced */
  1395. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  1396. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  1397. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  1398. if (dsp->dvfs) {
  1399. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  1400. 1800000);
  1401. if (ret != 0)
  1402. dev_warn(dsp->dev,
  1403. "Failed to lower supply: %d\n",
  1404. ret);
  1405. ret = regulator_disable(dsp->dvfs);
  1406. if (ret != 0)
  1407. dev_err(dsp->dev,
  1408. "Failed to enable supply: %d\n",
  1409. ret);
  1410. }
  1411. list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
  1412. list) {
  1413. ctl->enabled = 0;
  1414. }
  1415. while (!list_empty(&dsp->alg_regions)) {
  1416. alg_region = list_first_entry(&dsp->alg_regions,
  1417. struct wm_adsp_alg_region,
  1418. list);
  1419. list_del(&alg_region->list);
  1420. kfree(alg_region);
  1421. }
  1422. break;
  1423. default:
  1424. break;
  1425. }
  1426. return 0;
  1427. err:
  1428. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1429. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  1430. return ret;
  1431. }
  1432. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  1433. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  1434. {
  1435. int ret;
  1436. /*
  1437. * Disable the DSP memory by default when in reset for a small
  1438. * power saving.
  1439. */
  1440. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  1441. ADSP2_MEM_ENA, 0);
  1442. if (ret != 0) {
  1443. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  1444. return ret;
  1445. }
  1446. INIT_LIST_HEAD(&adsp->alg_regions);
  1447. adsp->wm_coeff = kzalloc(sizeof(*adsp->wm_coeff),
  1448. GFP_KERNEL);
  1449. if (!adsp->wm_coeff)
  1450. return -ENOMEM;
  1451. adsp->wm_coeff->regmap = adsp->regmap;
  1452. adsp->wm_coeff->dev = adsp->dev;
  1453. INIT_LIST_HEAD(&adsp->wm_coeff->ctl_list);
  1454. if (dvfs) {
  1455. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1456. if (IS_ERR(adsp->dvfs)) {
  1457. ret = PTR_ERR(adsp->dvfs);
  1458. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  1459. goto out_coeff;
  1460. }
  1461. ret = regulator_enable(adsp->dvfs);
  1462. if (ret != 0) {
  1463. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  1464. ret);
  1465. goto out_coeff;
  1466. }
  1467. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1468. if (ret != 0) {
  1469. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  1470. ret);
  1471. goto out_coeff;
  1472. }
  1473. ret = regulator_disable(adsp->dvfs);
  1474. if (ret != 0) {
  1475. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1476. ret);
  1477. goto out_coeff;
  1478. }
  1479. }
  1480. return 0;
  1481. out_coeff:
  1482. kfree(adsp->wm_coeff);
  1483. return ret;
  1484. }
  1485. EXPORT_SYMBOL_GPL(wm_adsp2_init);