i915_irq.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. /* For display hotplug interrupt */
  60. static void
  61. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  62. {
  63. if ((dev_priv->irq_mask & mask) != 0) {
  64. dev_priv->irq_mask &= ~mask;
  65. I915_WRITE(DEIMR, dev_priv->irq_mask);
  66. POSTING_READ(DEIMR);
  67. }
  68. }
  69. static inline void
  70. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  71. {
  72. if ((dev_priv->irq_mask & mask) != mask) {
  73. dev_priv->irq_mask |= mask;
  74. I915_WRITE(DEIMR, dev_priv->irq_mask);
  75. POSTING_READ(DEIMR);
  76. }
  77. }
  78. void
  79. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  80. {
  81. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  82. u32 reg = PIPESTAT(pipe);
  83. dev_priv->pipestat[pipe] |= mask;
  84. /* Enable the interrupt, clear any pending status */
  85. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  86. POSTING_READ(reg);
  87. }
  88. }
  89. void
  90. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  91. {
  92. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  93. u32 reg = PIPESTAT(pipe);
  94. dev_priv->pipestat[pipe] &= ~mask;
  95. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  96. POSTING_READ(reg);
  97. }
  98. }
  99. /**
  100. * intel_enable_asle - enable ASLE interrupt for OpRegion
  101. */
  102. void intel_enable_asle(struct drm_device *dev)
  103. {
  104. drm_i915_private_t *dev_priv = dev->dev_private;
  105. unsigned long irqflags;
  106. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  107. if (HAS_PCH_SPLIT(dev))
  108. ironlake_enable_display_irq(dev_priv, DE_GSE);
  109. else {
  110. i915_enable_pipestat(dev_priv, 1,
  111. PIPE_LEGACY_BLC_EVENT_ENABLE);
  112. if (INTEL_INFO(dev)->gen >= 4)
  113. i915_enable_pipestat(dev_priv, 0,
  114. PIPE_LEGACY_BLC_EVENT_ENABLE);
  115. }
  116. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  117. }
  118. /**
  119. * i915_pipe_enabled - check if a pipe is enabled
  120. * @dev: DRM device
  121. * @pipe: pipe to check
  122. *
  123. * Reading certain registers when the pipe is disabled can hang the chip.
  124. * Use this routine to make sure the PLL is running and the pipe is active
  125. * before reading such registers if unsure.
  126. */
  127. static int
  128. i915_pipe_enabled(struct drm_device *dev, int pipe)
  129. {
  130. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  131. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  132. }
  133. /* Called from drm generic code, passed a 'crtc', which
  134. * we use as a pipe index
  135. */
  136. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  137. {
  138. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  139. unsigned long high_frame;
  140. unsigned long low_frame;
  141. u32 high1, high2, low;
  142. if (!i915_pipe_enabled(dev, pipe)) {
  143. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  144. "pipe %c\n", pipe_name(pipe));
  145. return 0;
  146. }
  147. high_frame = PIPEFRAME(pipe);
  148. low_frame = PIPEFRAMEPIXEL(pipe);
  149. /*
  150. * High & low register fields aren't synchronized, so make sure
  151. * we get a low value that's stable across two reads of the high
  152. * register.
  153. */
  154. do {
  155. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  156. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  157. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  158. } while (high1 != high2);
  159. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  160. low >>= PIPE_FRAME_LOW_SHIFT;
  161. return (high1 << 8) | low;
  162. }
  163. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  164. {
  165. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  166. int reg = PIPE_FRMCOUNT_GM45(pipe);
  167. if (!i915_pipe_enabled(dev, pipe)) {
  168. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  169. "pipe %c\n", pipe_name(pipe));
  170. return 0;
  171. }
  172. return I915_READ(reg);
  173. }
  174. int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  175. int *vpos, int *hpos)
  176. {
  177. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  178. u32 vbl = 0, position = 0;
  179. int vbl_start, vbl_end, htotal, vtotal;
  180. bool in_vbl = true;
  181. int ret = 0;
  182. if (!i915_pipe_enabled(dev, pipe)) {
  183. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  184. "pipe %c\n", pipe_name(pipe));
  185. return 0;
  186. }
  187. /* Get vtotal. */
  188. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  189. if (INTEL_INFO(dev)->gen >= 4) {
  190. /* No obvious pixelcount register. Only query vertical
  191. * scanout position from Display scan line register.
  192. */
  193. position = I915_READ(PIPEDSL(pipe));
  194. /* Decode into vertical scanout position. Don't have
  195. * horizontal scanout position.
  196. */
  197. *vpos = position & 0x1fff;
  198. *hpos = 0;
  199. } else {
  200. /* Have access to pixelcount since start of frame.
  201. * We can split this into vertical and horizontal
  202. * scanout position.
  203. */
  204. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  205. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  206. *vpos = position / htotal;
  207. *hpos = position - (*vpos * htotal);
  208. }
  209. /* Query vblank area. */
  210. vbl = I915_READ(VBLANK(pipe));
  211. /* Test position against vblank region. */
  212. vbl_start = vbl & 0x1fff;
  213. vbl_end = (vbl >> 16) & 0x1fff;
  214. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  215. in_vbl = false;
  216. /* Inside "upper part" of vblank area? Apply corrective offset: */
  217. if (in_vbl && (*vpos >= vbl_start))
  218. *vpos = *vpos - vtotal;
  219. /* Readouts valid? */
  220. if (vbl > 0)
  221. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  222. /* In vblank? */
  223. if (in_vbl)
  224. ret |= DRM_SCANOUTPOS_INVBL;
  225. return ret;
  226. }
  227. int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  228. int *max_error,
  229. struct timeval *vblank_time,
  230. unsigned flags)
  231. {
  232. struct drm_i915_private *dev_priv = dev->dev_private;
  233. struct drm_crtc *crtc;
  234. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  235. DRM_ERROR("Invalid crtc %d\n", pipe);
  236. return -EINVAL;
  237. }
  238. /* Get drm_crtc to timestamp: */
  239. crtc = intel_get_crtc_for_pipe(dev, pipe);
  240. if (crtc == NULL) {
  241. DRM_ERROR("Invalid crtc %d\n", pipe);
  242. return -EINVAL;
  243. }
  244. if (!crtc->enabled) {
  245. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  246. return -EBUSY;
  247. }
  248. /* Helper routine in DRM core does all the work: */
  249. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  250. vblank_time, flags,
  251. crtc);
  252. }
  253. /*
  254. * Handle hotplug events outside the interrupt handler proper.
  255. */
  256. static void i915_hotplug_work_func(struct work_struct *work)
  257. {
  258. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  259. hotplug_work);
  260. struct drm_device *dev = dev_priv->dev;
  261. struct drm_mode_config *mode_config = &dev->mode_config;
  262. struct intel_encoder *encoder;
  263. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  264. if (encoder->hot_plug)
  265. encoder->hot_plug(encoder);
  266. /* Just fire off a uevent and let userspace tell us what to do */
  267. drm_helper_hpd_irq_event(dev);
  268. }
  269. static void i915_handle_rps_change(struct drm_device *dev)
  270. {
  271. drm_i915_private_t *dev_priv = dev->dev_private;
  272. u32 busy_up, busy_down, max_avg, min_avg;
  273. u8 new_delay = dev_priv->cur_delay;
  274. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  275. busy_up = I915_READ(RCPREVBSYTUPAVG);
  276. busy_down = I915_READ(RCPREVBSYTDNAVG);
  277. max_avg = I915_READ(RCBMAXAVG);
  278. min_avg = I915_READ(RCBMINAVG);
  279. /* Handle RCS change request from hw */
  280. if (busy_up > max_avg) {
  281. if (dev_priv->cur_delay != dev_priv->max_delay)
  282. new_delay = dev_priv->cur_delay - 1;
  283. if (new_delay < dev_priv->max_delay)
  284. new_delay = dev_priv->max_delay;
  285. } else if (busy_down < min_avg) {
  286. if (dev_priv->cur_delay != dev_priv->min_delay)
  287. new_delay = dev_priv->cur_delay + 1;
  288. if (new_delay > dev_priv->min_delay)
  289. new_delay = dev_priv->min_delay;
  290. }
  291. if (ironlake_set_drps(dev, new_delay))
  292. dev_priv->cur_delay = new_delay;
  293. return;
  294. }
  295. static void notify_ring(struct drm_device *dev,
  296. struct intel_ring_buffer *ring)
  297. {
  298. struct drm_i915_private *dev_priv = dev->dev_private;
  299. u32 seqno;
  300. if (ring->obj == NULL)
  301. return;
  302. seqno = ring->get_seqno(ring);
  303. trace_i915_gem_request_complete(ring, seqno);
  304. ring->irq_seqno = seqno;
  305. wake_up_all(&ring->irq_queue);
  306. dev_priv->hangcheck_count = 0;
  307. mod_timer(&dev_priv->hangcheck_timer,
  308. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  309. }
  310. static void gen6_pm_irq_handler(struct drm_device *dev)
  311. {
  312. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  313. u8 new_delay = dev_priv->cur_delay;
  314. u32 pm_iir;
  315. pm_iir = I915_READ(GEN6_PMIIR);
  316. if (!pm_iir)
  317. return;
  318. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  319. if (dev_priv->cur_delay != dev_priv->max_delay)
  320. new_delay = dev_priv->cur_delay + 1;
  321. if (new_delay > dev_priv->max_delay)
  322. new_delay = dev_priv->max_delay;
  323. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  324. if (dev_priv->cur_delay != dev_priv->min_delay)
  325. new_delay = dev_priv->cur_delay - 1;
  326. if (new_delay < dev_priv->min_delay) {
  327. new_delay = dev_priv->min_delay;
  328. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  329. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  330. ((new_delay << 16) & 0x3f0000));
  331. } else {
  332. /* Make sure we continue to get down interrupts
  333. * until we hit the minimum frequency */
  334. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  335. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  336. }
  337. }
  338. gen6_set_rps(dev, new_delay);
  339. dev_priv->cur_delay = new_delay;
  340. I915_WRITE(GEN6_PMIIR, pm_iir);
  341. }
  342. static void pch_irq_handler(struct drm_device *dev)
  343. {
  344. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  345. u32 pch_iir;
  346. int pipe;
  347. pch_iir = I915_READ(SDEIIR);
  348. if (pch_iir & SDE_AUDIO_POWER_MASK)
  349. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  350. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  351. SDE_AUDIO_POWER_SHIFT);
  352. if (pch_iir & SDE_GMBUS)
  353. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  354. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  355. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  356. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  357. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  358. if (pch_iir & SDE_POISON)
  359. DRM_ERROR("PCH poison interrupt\n");
  360. if (pch_iir & SDE_FDI_MASK)
  361. for_each_pipe(pipe)
  362. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  363. pipe_name(pipe),
  364. I915_READ(FDI_RX_IIR(pipe)));
  365. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  366. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  367. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  368. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  369. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  370. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  371. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  372. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  373. }
  374. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  375. {
  376. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  377. int ret = IRQ_NONE;
  378. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  379. u32 hotplug_mask;
  380. struct drm_i915_master_private *master_priv;
  381. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  382. if (IS_GEN6(dev))
  383. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  384. /* disable master interrupt before clearing iir */
  385. de_ier = I915_READ(DEIER);
  386. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  387. POSTING_READ(DEIER);
  388. de_iir = I915_READ(DEIIR);
  389. gt_iir = I915_READ(GTIIR);
  390. pch_iir = I915_READ(SDEIIR);
  391. pm_iir = I915_READ(GEN6_PMIIR);
  392. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  393. (!IS_GEN6(dev) || pm_iir == 0))
  394. goto done;
  395. if (HAS_PCH_CPT(dev))
  396. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  397. else
  398. hotplug_mask = SDE_HOTPLUG_MASK;
  399. ret = IRQ_HANDLED;
  400. if (dev->primary->master) {
  401. master_priv = dev->primary->master->driver_priv;
  402. if (master_priv->sarea_priv)
  403. master_priv->sarea_priv->last_dispatch =
  404. READ_BREADCRUMB(dev_priv);
  405. }
  406. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  407. notify_ring(dev, &dev_priv->ring[RCS]);
  408. if (gt_iir & bsd_usr_interrupt)
  409. notify_ring(dev, &dev_priv->ring[VCS]);
  410. if (gt_iir & GT_BLT_USER_INTERRUPT)
  411. notify_ring(dev, &dev_priv->ring[BCS]);
  412. if (de_iir & DE_GSE)
  413. intel_opregion_gse_intr(dev);
  414. if (de_iir & DE_PLANEA_FLIP_DONE) {
  415. intel_prepare_page_flip(dev, 0);
  416. intel_finish_page_flip_plane(dev, 0);
  417. }
  418. if (de_iir & DE_PLANEB_FLIP_DONE) {
  419. intel_prepare_page_flip(dev, 1);
  420. intel_finish_page_flip_plane(dev, 1);
  421. }
  422. if (de_iir & DE_PIPEA_VBLANK)
  423. drm_handle_vblank(dev, 0);
  424. if (de_iir & DE_PIPEB_VBLANK)
  425. drm_handle_vblank(dev, 1);
  426. /* check event from PCH */
  427. if (de_iir & DE_PCH_EVENT) {
  428. if (pch_iir & hotplug_mask)
  429. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  430. pch_irq_handler(dev);
  431. }
  432. if (de_iir & DE_PCU_EVENT) {
  433. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  434. i915_handle_rps_change(dev);
  435. }
  436. if (IS_GEN6(dev))
  437. gen6_pm_irq_handler(dev);
  438. /* should clear PCH hotplug event before clear CPU irq */
  439. I915_WRITE(SDEIIR, pch_iir);
  440. I915_WRITE(GTIIR, gt_iir);
  441. I915_WRITE(DEIIR, de_iir);
  442. done:
  443. I915_WRITE(DEIER, de_ier);
  444. POSTING_READ(DEIER);
  445. return ret;
  446. }
  447. /**
  448. * i915_error_work_func - do process context error handling work
  449. * @work: work struct
  450. *
  451. * Fire an error uevent so userspace can see that a hang or error
  452. * was detected.
  453. */
  454. static void i915_error_work_func(struct work_struct *work)
  455. {
  456. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  457. error_work);
  458. struct drm_device *dev = dev_priv->dev;
  459. char *error_event[] = { "ERROR=1", NULL };
  460. char *reset_event[] = { "RESET=1", NULL };
  461. char *reset_done_event[] = { "ERROR=0", NULL };
  462. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  463. if (atomic_read(&dev_priv->mm.wedged)) {
  464. DRM_DEBUG_DRIVER("resetting chip\n");
  465. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  466. if (!i915_reset(dev, GRDOM_RENDER)) {
  467. atomic_set(&dev_priv->mm.wedged, 0);
  468. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  469. }
  470. complete_all(&dev_priv->error_completion);
  471. }
  472. }
  473. #ifdef CONFIG_DEBUG_FS
  474. static struct drm_i915_error_object *
  475. i915_error_object_create(struct drm_i915_private *dev_priv,
  476. struct drm_i915_gem_object *src)
  477. {
  478. struct drm_i915_error_object *dst;
  479. int page, page_count;
  480. u32 reloc_offset;
  481. if (src == NULL || src->pages == NULL)
  482. return NULL;
  483. page_count = src->base.size / PAGE_SIZE;
  484. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  485. if (dst == NULL)
  486. return NULL;
  487. reloc_offset = src->gtt_offset;
  488. for (page = 0; page < page_count; page++) {
  489. unsigned long flags;
  490. void __iomem *s;
  491. void *d;
  492. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  493. if (d == NULL)
  494. goto unwind;
  495. local_irq_save(flags);
  496. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  497. reloc_offset);
  498. memcpy_fromio(d, s, PAGE_SIZE);
  499. io_mapping_unmap_atomic(s);
  500. local_irq_restore(flags);
  501. dst->pages[page] = d;
  502. reloc_offset += PAGE_SIZE;
  503. }
  504. dst->page_count = page_count;
  505. dst->gtt_offset = src->gtt_offset;
  506. return dst;
  507. unwind:
  508. while (page--)
  509. kfree(dst->pages[page]);
  510. kfree(dst);
  511. return NULL;
  512. }
  513. static void
  514. i915_error_object_free(struct drm_i915_error_object *obj)
  515. {
  516. int page;
  517. if (obj == NULL)
  518. return;
  519. for (page = 0; page < obj->page_count; page++)
  520. kfree(obj->pages[page]);
  521. kfree(obj);
  522. }
  523. static void
  524. i915_error_state_free(struct drm_device *dev,
  525. struct drm_i915_error_state *error)
  526. {
  527. int i;
  528. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
  529. i915_error_object_free(error->batchbuffer[i]);
  530. for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
  531. i915_error_object_free(error->ringbuffer[i]);
  532. kfree(error->active_bo);
  533. kfree(error->overlay);
  534. kfree(error);
  535. }
  536. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  537. int count,
  538. struct list_head *head)
  539. {
  540. struct drm_i915_gem_object *obj;
  541. int i = 0;
  542. list_for_each_entry(obj, head, mm_list) {
  543. err->size = obj->base.size;
  544. err->name = obj->base.name;
  545. err->seqno = obj->last_rendering_seqno;
  546. err->gtt_offset = obj->gtt_offset;
  547. err->read_domains = obj->base.read_domains;
  548. err->write_domain = obj->base.write_domain;
  549. err->fence_reg = obj->fence_reg;
  550. err->pinned = 0;
  551. if (obj->pin_count > 0)
  552. err->pinned = 1;
  553. if (obj->user_pin_count > 0)
  554. err->pinned = -1;
  555. err->tiling = obj->tiling_mode;
  556. err->dirty = obj->dirty;
  557. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  558. err->ring = obj->ring ? obj->ring->id : 0;
  559. err->agp_type = obj->agp_type == AGP_USER_CACHED_MEMORY;
  560. if (++i == count)
  561. break;
  562. err++;
  563. }
  564. return i;
  565. }
  566. static void i915_gem_record_fences(struct drm_device *dev,
  567. struct drm_i915_error_state *error)
  568. {
  569. struct drm_i915_private *dev_priv = dev->dev_private;
  570. int i;
  571. /* Fences */
  572. switch (INTEL_INFO(dev)->gen) {
  573. case 6:
  574. for (i = 0; i < 16; i++)
  575. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  576. break;
  577. case 5:
  578. case 4:
  579. for (i = 0; i < 16; i++)
  580. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  581. break;
  582. case 3:
  583. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  584. for (i = 0; i < 8; i++)
  585. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  586. case 2:
  587. for (i = 0; i < 8; i++)
  588. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  589. break;
  590. }
  591. }
  592. static struct drm_i915_error_object *
  593. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  594. struct intel_ring_buffer *ring)
  595. {
  596. struct drm_i915_gem_object *obj;
  597. u32 seqno;
  598. if (!ring->get_seqno)
  599. return NULL;
  600. seqno = ring->get_seqno(ring);
  601. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  602. if (obj->ring != ring)
  603. continue;
  604. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  605. continue;
  606. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  607. continue;
  608. /* We need to copy these to an anonymous buffer as the simplest
  609. * method to avoid being overwritten by userspace.
  610. */
  611. return i915_error_object_create(dev_priv, obj);
  612. }
  613. return NULL;
  614. }
  615. /**
  616. * i915_capture_error_state - capture an error record for later analysis
  617. * @dev: drm device
  618. *
  619. * Should be called when an error is detected (either a hang or an error
  620. * interrupt) to capture error state from the time of the error. Fills
  621. * out a structure which becomes available in debugfs for user level tools
  622. * to pick up.
  623. */
  624. static void i915_capture_error_state(struct drm_device *dev)
  625. {
  626. struct drm_i915_private *dev_priv = dev->dev_private;
  627. struct drm_i915_gem_object *obj;
  628. struct drm_i915_error_state *error;
  629. unsigned long flags;
  630. int i, pipe;
  631. spin_lock_irqsave(&dev_priv->error_lock, flags);
  632. error = dev_priv->first_error;
  633. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  634. if (error)
  635. return;
  636. /* Account for pipe specific data like PIPE*STAT */
  637. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  638. if (!error) {
  639. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  640. return;
  641. }
  642. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  643. dev->primary->index);
  644. error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
  645. error->eir = I915_READ(EIR);
  646. error->pgtbl_er = I915_READ(PGTBL_ER);
  647. for_each_pipe(pipe)
  648. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  649. error->instpm = I915_READ(INSTPM);
  650. error->error = 0;
  651. if (INTEL_INFO(dev)->gen >= 6) {
  652. error->error = I915_READ(ERROR_GEN6);
  653. error->bcs_acthd = I915_READ(BCS_ACTHD);
  654. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  655. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  656. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  657. error->bcs_seqno = 0;
  658. if (dev_priv->ring[BCS].get_seqno)
  659. error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
  660. error->vcs_acthd = I915_READ(VCS_ACTHD);
  661. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  662. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  663. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  664. error->vcs_seqno = 0;
  665. if (dev_priv->ring[VCS].get_seqno)
  666. error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
  667. }
  668. if (INTEL_INFO(dev)->gen >= 4) {
  669. error->ipeir = I915_READ(IPEIR_I965);
  670. error->ipehr = I915_READ(IPEHR_I965);
  671. error->instdone = I915_READ(INSTDONE_I965);
  672. error->instps = I915_READ(INSTPS);
  673. error->instdone1 = I915_READ(INSTDONE1);
  674. error->acthd = I915_READ(ACTHD_I965);
  675. error->bbaddr = I915_READ64(BB_ADDR);
  676. } else {
  677. error->ipeir = I915_READ(IPEIR);
  678. error->ipehr = I915_READ(IPEHR);
  679. error->instdone = I915_READ(INSTDONE);
  680. error->acthd = I915_READ(ACTHD);
  681. error->bbaddr = 0;
  682. }
  683. i915_gem_record_fences(dev, error);
  684. /* Record the active batch and ring buffers */
  685. for (i = 0; i < I915_NUM_RINGS; i++) {
  686. error->batchbuffer[i] =
  687. i915_error_first_batchbuffer(dev_priv,
  688. &dev_priv->ring[i]);
  689. error->ringbuffer[i] =
  690. i915_error_object_create(dev_priv,
  691. dev_priv->ring[i].obj);
  692. }
  693. /* Record buffers on the active and pinned lists. */
  694. error->active_bo = NULL;
  695. error->pinned_bo = NULL;
  696. i = 0;
  697. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  698. i++;
  699. error->active_bo_count = i;
  700. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  701. i++;
  702. error->pinned_bo_count = i - error->active_bo_count;
  703. error->active_bo = NULL;
  704. error->pinned_bo = NULL;
  705. if (i) {
  706. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  707. GFP_ATOMIC);
  708. if (error->active_bo)
  709. error->pinned_bo =
  710. error->active_bo + error->active_bo_count;
  711. }
  712. if (error->active_bo)
  713. error->active_bo_count =
  714. capture_bo_list(error->active_bo,
  715. error->active_bo_count,
  716. &dev_priv->mm.active_list);
  717. if (error->pinned_bo)
  718. error->pinned_bo_count =
  719. capture_bo_list(error->pinned_bo,
  720. error->pinned_bo_count,
  721. &dev_priv->mm.pinned_list);
  722. do_gettimeofday(&error->time);
  723. error->overlay = intel_overlay_capture_error_state(dev);
  724. error->display = intel_display_capture_error_state(dev);
  725. spin_lock_irqsave(&dev_priv->error_lock, flags);
  726. if (dev_priv->first_error == NULL) {
  727. dev_priv->first_error = error;
  728. error = NULL;
  729. }
  730. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  731. if (error)
  732. i915_error_state_free(dev, error);
  733. }
  734. void i915_destroy_error_state(struct drm_device *dev)
  735. {
  736. struct drm_i915_private *dev_priv = dev->dev_private;
  737. struct drm_i915_error_state *error;
  738. spin_lock(&dev_priv->error_lock);
  739. error = dev_priv->first_error;
  740. dev_priv->first_error = NULL;
  741. spin_unlock(&dev_priv->error_lock);
  742. if (error)
  743. i915_error_state_free(dev, error);
  744. }
  745. #else
  746. #define i915_capture_error_state(x)
  747. #endif
  748. static void i915_report_and_clear_eir(struct drm_device *dev)
  749. {
  750. struct drm_i915_private *dev_priv = dev->dev_private;
  751. u32 eir = I915_READ(EIR);
  752. int pipe;
  753. if (!eir)
  754. return;
  755. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  756. eir);
  757. if (IS_G4X(dev)) {
  758. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  759. u32 ipeir = I915_READ(IPEIR_I965);
  760. printk(KERN_ERR " IPEIR: 0x%08x\n",
  761. I915_READ(IPEIR_I965));
  762. printk(KERN_ERR " IPEHR: 0x%08x\n",
  763. I915_READ(IPEHR_I965));
  764. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  765. I915_READ(INSTDONE_I965));
  766. printk(KERN_ERR " INSTPS: 0x%08x\n",
  767. I915_READ(INSTPS));
  768. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  769. I915_READ(INSTDONE1));
  770. printk(KERN_ERR " ACTHD: 0x%08x\n",
  771. I915_READ(ACTHD_I965));
  772. I915_WRITE(IPEIR_I965, ipeir);
  773. POSTING_READ(IPEIR_I965);
  774. }
  775. if (eir & GM45_ERROR_PAGE_TABLE) {
  776. u32 pgtbl_err = I915_READ(PGTBL_ER);
  777. printk(KERN_ERR "page table error\n");
  778. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  779. pgtbl_err);
  780. I915_WRITE(PGTBL_ER, pgtbl_err);
  781. POSTING_READ(PGTBL_ER);
  782. }
  783. }
  784. if (!IS_GEN2(dev)) {
  785. if (eir & I915_ERROR_PAGE_TABLE) {
  786. u32 pgtbl_err = I915_READ(PGTBL_ER);
  787. printk(KERN_ERR "page table error\n");
  788. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  789. pgtbl_err);
  790. I915_WRITE(PGTBL_ER, pgtbl_err);
  791. POSTING_READ(PGTBL_ER);
  792. }
  793. }
  794. if (eir & I915_ERROR_MEMORY_REFRESH) {
  795. printk(KERN_ERR "memory refresh error:\n");
  796. for_each_pipe(pipe)
  797. printk(KERN_ERR "pipe %c stat: 0x%08x\n",
  798. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  799. /* pipestat has already been acked */
  800. }
  801. if (eir & I915_ERROR_INSTRUCTION) {
  802. printk(KERN_ERR "instruction error\n");
  803. printk(KERN_ERR " INSTPM: 0x%08x\n",
  804. I915_READ(INSTPM));
  805. if (INTEL_INFO(dev)->gen < 4) {
  806. u32 ipeir = I915_READ(IPEIR);
  807. printk(KERN_ERR " IPEIR: 0x%08x\n",
  808. I915_READ(IPEIR));
  809. printk(KERN_ERR " IPEHR: 0x%08x\n",
  810. I915_READ(IPEHR));
  811. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  812. I915_READ(INSTDONE));
  813. printk(KERN_ERR " ACTHD: 0x%08x\n",
  814. I915_READ(ACTHD));
  815. I915_WRITE(IPEIR, ipeir);
  816. POSTING_READ(IPEIR);
  817. } else {
  818. u32 ipeir = I915_READ(IPEIR_I965);
  819. printk(KERN_ERR " IPEIR: 0x%08x\n",
  820. I915_READ(IPEIR_I965));
  821. printk(KERN_ERR " IPEHR: 0x%08x\n",
  822. I915_READ(IPEHR_I965));
  823. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  824. I915_READ(INSTDONE_I965));
  825. printk(KERN_ERR " INSTPS: 0x%08x\n",
  826. I915_READ(INSTPS));
  827. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  828. I915_READ(INSTDONE1));
  829. printk(KERN_ERR " ACTHD: 0x%08x\n",
  830. I915_READ(ACTHD_I965));
  831. I915_WRITE(IPEIR_I965, ipeir);
  832. POSTING_READ(IPEIR_I965);
  833. }
  834. }
  835. I915_WRITE(EIR, eir);
  836. POSTING_READ(EIR);
  837. eir = I915_READ(EIR);
  838. if (eir) {
  839. /*
  840. * some errors might have become stuck,
  841. * mask them.
  842. */
  843. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  844. I915_WRITE(EMR, I915_READ(EMR) | eir);
  845. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  846. }
  847. }
  848. /**
  849. * i915_handle_error - handle an error interrupt
  850. * @dev: drm device
  851. *
  852. * Do some basic checking of regsiter state at error interrupt time and
  853. * dump it to the syslog. Also call i915_capture_error_state() to make
  854. * sure we get a record and make it available in debugfs. Fire a uevent
  855. * so userspace knows something bad happened (should trigger collection
  856. * of a ring dump etc.).
  857. */
  858. void i915_handle_error(struct drm_device *dev, bool wedged)
  859. {
  860. struct drm_i915_private *dev_priv = dev->dev_private;
  861. i915_capture_error_state(dev);
  862. i915_report_and_clear_eir(dev);
  863. if (wedged) {
  864. INIT_COMPLETION(dev_priv->error_completion);
  865. atomic_set(&dev_priv->mm.wedged, 1);
  866. /*
  867. * Wakeup waiting processes so they don't hang
  868. */
  869. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  870. if (HAS_BSD(dev))
  871. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  872. if (HAS_BLT(dev))
  873. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  874. }
  875. queue_work(dev_priv->wq, &dev_priv->error_work);
  876. }
  877. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  878. {
  879. drm_i915_private_t *dev_priv = dev->dev_private;
  880. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  881. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  882. struct drm_i915_gem_object *obj;
  883. struct intel_unpin_work *work;
  884. unsigned long flags;
  885. bool stall_detected;
  886. /* Ignore early vblank irqs */
  887. if (intel_crtc == NULL)
  888. return;
  889. spin_lock_irqsave(&dev->event_lock, flags);
  890. work = intel_crtc->unpin_work;
  891. if (work == NULL || work->pending || !work->enable_stall_check) {
  892. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  893. spin_unlock_irqrestore(&dev->event_lock, flags);
  894. return;
  895. }
  896. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  897. obj = work->pending_flip_obj;
  898. if (INTEL_INFO(dev)->gen >= 4) {
  899. int dspsurf = DSPSURF(intel_crtc->plane);
  900. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  901. } else {
  902. int dspaddr = DSPADDR(intel_crtc->plane);
  903. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  904. crtc->y * crtc->fb->pitch +
  905. crtc->x * crtc->fb->bits_per_pixel/8);
  906. }
  907. spin_unlock_irqrestore(&dev->event_lock, flags);
  908. if (stall_detected) {
  909. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  910. intel_prepare_page_flip(dev, intel_crtc->plane);
  911. }
  912. }
  913. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  914. {
  915. struct drm_device *dev = (struct drm_device *) arg;
  916. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  917. struct drm_i915_master_private *master_priv;
  918. u32 iir, new_iir;
  919. u32 pipe_stats[I915_MAX_PIPES];
  920. u32 vblank_status;
  921. int vblank = 0;
  922. unsigned long irqflags;
  923. int irq_received;
  924. int ret = IRQ_NONE, pipe;
  925. bool blc_event = false;
  926. atomic_inc(&dev_priv->irq_received);
  927. if (HAS_PCH_SPLIT(dev))
  928. return ironlake_irq_handler(dev);
  929. iir = I915_READ(IIR);
  930. if (INTEL_INFO(dev)->gen >= 4)
  931. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  932. else
  933. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  934. for (;;) {
  935. irq_received = iir != 0;
  936. /* Can't rely on pipestat interrupt bit in iir as it might
  937. * have been cleared after the pipestat interrupt was received.
  938. * It doesn't set the bit in iir again, but it still produces
  939. * interrupts (for non-MSI).
  940. */
  941. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  942. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  943. i915_handle_error(dev, false);
  944. for_each_pipe(pipe) {
  945. int reg = PIPESTAT(pipe);
  946. pipe_stats[pipe] = I915_READ(reg);
  947. /*
  948. * Clear the PIPE*STAT regs before the IIR
  949. */
  950. if (pipe_stats[pipe] & 0x8000ffff) {
  951. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  952. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  953. pipe_name(pipe));
  954. I915_WRITE(reg, pipe_stats[pipe]);
  955. irq_received = 1;
  956. }
  957. }
  958. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  959. if (!irq_received)
  960. break;
  961. ret = IRQ_HANDLED;
  962. /* Consume port. Then clear IIR or we'll miss events */
  963. if ((I915_HAS_HOTPLUG(dev)) &&
  964. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  965. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  966. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  967. hotplug_status);
  968. if (hotplug_status & dev_priv->hotplug_supported_mask)
  969. queue_work(dev_priv->wq,
  970. &dev_priv->hotplug_work);
  971. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  972. I915_READ(PORT_HOTPLUG_STAT);
  973. }
  974. I915_WRITE(IIR, iir);
  975. new_iir = I915_READ(IIR); /* Flush posted writes */
  976. if (dev->primary->master) {
  977. master_priv = dev->primary->master->driver_priv;
  978. if (master_priv->sarea_priv)
  979. master_priv->sarea_priv->last_dispatch =
  980. READ_BREADCRUMB(dev_priv);
  981. }
  982. if (iir & I915_USER_INTERRUPT)
  983. notify_ring(dev, &dev_priv->ring[RCS]);
  984. if (iir & I915_BSD_USER_INTERRUPT)
  985. notify_ring(dev, &dev_priv->ring[VCS]);
  986. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  987. intel_prepare_page_flip(dev, 0);
  988. if (dev_priv->flip_pending_is_done)
  989. intel_finish_page_flip_plane(dev, 0);
  990. }
  991. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  992. intel_prepare_page_flip(dev, 1);
  993. if (dev_priv->flip_pending_is_done)
  994. intel_finish_page_flip_plane(dev, 1);
  995. }
  996. for_each_pipe(pipe) {
  997. if (pipe_stats[pipe] & vblank_status &&
  998. drm_handle_vblank(dev, pipe)) {
  999. vblank++;
  1000. if (!dev_priv->flip_pending_is_done) {
  1001. i915_pageflip_stall_check(dev, pipe);
  1002. intel_finish_page_flip(dev, pipe);
  1003. }
  1004. }
  1005. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1006. blc_event = true;
  1007. }
  1008. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1009. intel_opregion_asle_intr(dev);
  1010. /* With MSI, interrupts are only generated when iir
  1011. * transitions from zero to nonzero. If another bit got
  1012. * set while we were handling the existing iir bits, then
  1013. * we would never get another interrupt.
  1014. *
  1015. * This is fine on non-MSI as well, as if we hit this path
  1016. * we avoid exiting the interrupt handler only to generate
  1017. * another one.
  1018. *
  1019. * Note that for MSI this could cause a stray interrupt report
  1020. * if an interrupt landed in the time between writing IIR and
  1021. * the posting read. This should be rare enough to never
  1022. * trigger the 99% of 100,000 interrupts test for disabling
  1023. * stray interrupts.
  1024. */
  1025. iir = new_iir;
  1026. }
  1027. return ret;
  1028. }
  1029. static int i915_emit_irq(struct drm_device * dev)
  1030. {
  1031. drm_i915_private_t *dev_priv = dev->dev_private;
  1032. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1033. i915_kernel_lost_context(dev);
  1034. DRM_DEBUG_DRIVER("\n");
  1035. dev_priv->counter++;
  1036. if (dev_priv->counter > 0x7FFFFFFFUL)
  1037. dev_priv->counter = 1;
  1038. if (master_priv->sarea_priv)
  1039. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1040. if (BEGIN_LP_RING(4) == 0) {
  1041. OUT_RING(MI_STORE_DWORD_INDEX);
  1042. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1043. OUT_RING(dev_priv->counter);
  1044. OUT_RING(MI_USER_INTERRUPT);
  1045. ADVANCE_LP_RING();
  1046. }
  1047. return dev_priv->counter;
  1048. }
  1049. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1050. {
  1051. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1052. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1053. int ret = 0;
  1054. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1055. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1056. READ_BREADCRUMB(dev_priv));
  1057. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1058. if (master_priv->sarea_priv)
  1059. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1060. return 0;
  1061. }
  1062. if (master_priv->sarea_priv)
  1063. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1064. if (ring->irq_get(ring)) {
  1065. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1066. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1067. ring->irq_put(ring);
  1068. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  1069. ret = -EBUSY;
  1070. if (ret == -EBUSY) {
  1071. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1072. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1073. }
  1074. return ret;
  1075. }
  1076. /* Needs the lock as it touches the ring.
  1077. */
  1078. int i915_irq_emit(struct drm_device *dev, void *data,
  1079. struct drm_file *file_priv)
  1080. {
  1081. drm_i915_private_t *dev_priv = dev->dev_private;
  1082. drm_i915_irq_emit_t *emit = data;
  1083. int result;
  1084. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1085. DRM_ERROR("called with no initialization\n");
  1086. return -EINVAL;
  1087. }
  1088. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1089. mutex_lock(&dev->struct_mutex);
  1090. result = i915_emit_irq(dev);
  1091. mutex_unlock(&dev->struct_mutex);
  1092. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1093. DRM_ERROR("copy_to_user\n");
  1094. return -EFAULT;
  1095. }
  1096. return 0;
  1097. }
  1098. /* Doesn't need the hardware lock.
  1099. */
  1100. int i915_irq_wait(struct drm_device *dev, void *data,
  1101. struct drm_file *file_priv)
  1102. {
  1103. drm_i915_private_t *dev_priv = dev->dev_private;
  1104. drm_i915_irq_wait_t *irqwait = data;
  1105. if (!dev_priv) {
  1106. DRM_ERROR("called with no initialization\n");
  1107. return -EINVAL;
  1108. }
  1109. return i915_wait_irq(dev, irqwait->irq_seq);
  1110. }
  1111. static void i915_vblank_work_func(struct work_struct *work)
  1112. {
  1113. drm_i915_private_t *dev_priv =
  1114. container_of(work, drm_i915_private_t, vblank_work);
  1115. if (atomic_read(&dev_priv->vblank_enabled)) {
  1116. if (!dev_priv->vblank_pm_qos.pm_qos_class)
  1117. pm_qos_add_request(&dev_priv->vblank_pm_qos,
  1118. PM_QOS_CPU_DMA_LATENCY,
  1119. 15); //>=20 won't work
  1120. } else {
  1121. if (dev_priv->vblank_pm_qos.pm_qos_class)
  1122. pm_qos_remove_request(&dev_priv->vblank_pm_qos);
  1123. }
  1124. }
  1125. /* Called from drm generic code, passed 'crtc' which
  1126. * we use as a pipe index
  1127. */
  1128. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1129. {
  1130. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1131. unsigned long irqflags;
  1132. if (!i915_pipe_enabled(dev, pipe))
  1133. return -EINVAL;
  1134. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1135. if (HAS_PCH_SPLIT(dev))
  1136. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1137. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1138. else if (INTEL_INFO(dev)->gen >= 4)
  1139. i915_enable_pipestat(dev_priv, pipe,
  1140. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1141. else
  1142. i915_enable_pipestat(dev_priv, pipe,
  1143. PIPE_VBLANK_INTERRUPT_ENABLE);
  1144. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1145. /* gen3 platforms have an issue with vsync interrupts not reaching
  1146. * cpu during deep c-state sleep (>C1), so we need to install a
  1147. * PM QoS handle to prevent C-state starvation of the GPU.
  1148. */
  1149. if (dev_priv->info->gen == 3 && !dev_priv->info->is_g33) {
  1150. atomic_inc(&dev_priv->vblank_enabled);
  1151. queue_work(dev_priv->wq, &dev_priv->vblank_work);
  1152. }
  1153. return 0;
  1154. }
  1155. /* Called from drm generic code, passed 'crtc' which
  1156. * we use as a pipe index
  1157. */
  1158. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1159. {
  1160. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1161. unsigned long irqflags;
  1162. if (dev_priv->info->gen == 3 && !dev_priv->info->is_g33) {
  1163. atomic_dec(&dev_priv->vblank_enabled);
  1164. queue_work(dev_priv->wq, &dev_priv->vblank_work);
  1165. }
  1166. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1167. if (HAS_PCH_SPLIT(dev))
  1168. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1169. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1170. else
  1171. i915_disable_pipestat(dev_priv, pipe,
  1172. PIPE_VBLANK_INTERRUPT_ENABLE |
  1173. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1174. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1175. }
  1176. /* Set the vblank monitor pipe
  1177. */
  1178. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1179. struct drm_file *file_priv)
  1180. {
  1181. drm_i915_private_t *dev_priv = dev->dev_private;
  1182. if (!dev_priv) {
  1183. DRM_ERROR("called with no initialization\n");
  1184. return -EINVAL;
  1185. }
  1186. return 0;
  1187. }
  1188. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1189. struct drm_file *file_priv)
  1190. {
  1191. drm_i915_private_t *dev_priv = dev->dev_private;
  1192. drm_i915_vblank_pipe_t *pipe = data;
  1193. if (!dev_priv) {
  1194. DRM_ERROR("called with no initialization\n");
  1195. return -EINVAL;
  1196. }
  1197. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1198. return 0;
  1199. }
  1200. /**
  1201. * Schedule buffer swap at given vertical blank.
  1202. */
  1203. int i915_vblank_swap(struct drm_device *dev, void *data,
  1204. struct drm_file *file_priv)
  1205. {
  1206. /* The delayed swap mechanism was fundamentally racy, and has been
  1207. * removed. The model was that the client requested a delayed flip/swap
  1208. * from the kernel, then waited for vblank before continuing to perform
  1209. * rendering. The problem was that the kernel might wake the client
  1210. * up before it dispatched the vblank swap (since the lock has to be
  1211. * held while touching the ringbuffer), in which case the client would
  1212. * clear and start the next frame before the swap occurred, and
  1213. * flicker would occur in addition to likely missing the vblank.
  1214. *
  1215. * In the absence of this ioctl, userland falls back to a correct path
  1216. * of waiting for a vblank, then dispatching the swap on its own.
  1217. * Context switching to userland and back is plenty fast enough for
  1218. * meeting the requirements of vblank swapping.
  1219. */
  1220. return -EINVAL;
  1221. }
  1222. static u32
  1223. ring_last_seqno(struct intel_ring_buffer *ring)
  1224. {
  1225. return list_entry(ring->request_list.prev,
  1226. struct drm_i915_gem_request, list)->seqno;
  1227. }
  1228. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1229. {
  1230. if (list_empty(&ring->request_list) ||
  1231. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1232. /* Issue a wake-up to catch stuck h/w. */
  1233. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1234. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1235. ring->name,
  1236. ring->waiting_seqno,
  1237. ring->get_seqno(ring));
  1238. wake_up_all(&ring->irq_queue);
  1239. *err = true;
  1240. }
  1241. return true;
  1242. }
  1243. return false;
  1244. }
  1245. static bool kick_ring(struct intel_ring_buffer *ring)
  1246. {
  1247. struct drm_device *dev = ring->dev;
  1248. struct drm_i915_private *dev_priv = dev->dev_private;
  1249. u32 tmp = I915_READ_CTL(ring);
  1250. if (tmp & RING_WAIT) {
  1251. DRM_ERROR("Kicking stuck wait on %s\n",
  1252. ring->name);
  1253. I915_WRITE_CTL(ring, tmp);
  1254. return true;
  1255. }
  1256. if (IS_GEN6(dev) &&
  1257. (tmp & RING_WAIT_SEMAPHORE)) {
  1258. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1259. ring->name);
  1260. I915_WRITE_CTL(ring, tmp);
  1261. return true;
  1262. }
  1263. return false;
  1264. }
  1265. /**
  1266. * This is called when the chip hasn't reported back with completed
  1267. * batchbuffers in a long time. The first time this is called we simply record
  1268. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1269. * again, we assume the chip is wedged and try to fix it.
  1270. */
  1271. void i915_hangcheck_elapsed(unsigned long data)
  1272. {
  1273. struct drm_device *dev = (struct drm_device *)data;
  1274. drm_i915_private_t *dev_priv = dev->dev_private;
  1275. uint32_t acthd, instdone, instdone1;
  1276. bool err = false;
  1277. /* If all work is done then ACTHD clearly hasn't advanced. */
  1278. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1279. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1280. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1281. dev_priv->hangcheck_count = 0;
  1282. if (err)
  1283. goto repeat;
  1284. return;
  1285. }
  1286. if (INTEL_INFO(dev)->gen < 4) {
  1287. acthd = I915_READ(ACTHD);
  1288. instdone = I915_READ(INSTDONE);
  1289. instdone1 = 0;
  1290. } else {
  1291. acthd = I915_READ(ACTHD_I965);
  1292. instdone = I915_READ(INSTDONE_I965);
  1293. instdone1 = I915_READ(INSTDONE1);
  1294. }
  1295. if (dev_priv->last_acthd == acthd &&
  1296. dev_priv->last_instdone == instdone &&
  1297. dev_priv->last_instdone1 == instdone1) {
  1298. if (dev_priv->hangcheck_count++ > 1) {
  1299. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1300. if (!IS_GEN2(dev)) {
  1301. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1302. * If so we can simply poke the RB_WAIT bit
  1303. * and break the hang. This should work on
  1304. * all but the second generation chipsets.
  1305. */
  1306. if (kick_ring(&dev_priv->ring[RCS]))
  1307. goto repeat;
  1308. if (HAS_BSD(dev) &&
  1309. kick_ring(&dev_priv->ring[VCS]))
  1310. goto repeat;
  1311. if (HAS_BLT(dev) &&
  1312. kick_ring(&dev_priv->ring[BCS]))
  1313. goto repeat;
  1314. }
  1315. i915_handle_error(dev, true);
  1316. return;
  1317. }
  1318. } else {
  1319. dev_priv->hangcheck_count = 0;
  1320. dev_priv->last_acthd = acthd;
  1321. dev_priv->last_instdone = instdone;
  1322. dev_priv->last_instdone1 = instdone1;
  1323. }
  1324. repeat:
  1325. /* Reset timer case chip hangs without another request being added */
  1326. mod_timer(&dev_priv->hangcheck_timer,
  1327. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1328. }
  1329. /* drm_dma.h hooks
  1330. */
  1331. static void ironlake_irq_preinstall(struct drm_device *dev)
  1332. {
  1333. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1334. I915_WRITE(HWSTAM, 0xeffe);
  1335. /* XXX hotplug from PCH */
  1336. I915_WRITE(DEIMR, 0xffffffff);
  1337. I915_WRITE(DEIER, 0x0);
  1338. POSTING_READ(DEIER);
  1339. /* and GT */
  1340. I915_WRITE(GTIMR, 0xffffffff);
  1341. I915_WRITE(GTIER, 0x0);
  1342. POSTING_READ(GTIER);
  1343. /* south display irq */
  1344. I915_WRITE(SDEIMR, 0xffffffff);
  1345. I915_WRITE(SDEIER, 0x0);
  1346. POSTING_READ(SDEIER);
  1347. }
  1348. static int ironlake_irq_postinstall(struct drm_device *dev)
  1349. {
  1350. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1351. /* enable kind of interrupts always enabled */
  1352. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1353. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1354. u32 render_irqs;
  1355. u32 hotplug_mask;
  1356. int pipe;
  1357. dev_priv->irq_mask = ~display_mask;
  1358. /* should always can generate irq */
  1359. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1360. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1361. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1362. POSTING_READ(DEIER);
  1363. dev_priv->gt_irq_mask = ~0;
  1364. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1365. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1366. if (IS_GEN6(dev))
  1367. render_irqs =
  1368. GT_USER_INTERRUPT |
  1369. GT_GEN6_BSD_USER_INTERRUPT |
  1370. GT_BLT_USER_INTERRUPT;
  1371. else
  1372. render_irqs =
  1373. GT_USER_INTERRUPT |
  1374. GT_PIPE_NOTIFY |
  1375. GT_BSD_USER_INTERRUPT;
  1376. I915_WRITE(GTIER, render_irqs);
  1377. POSTING_READ(GTIER);
  1378. if (HAS_PCH_CPT(dev)) {
  1379. hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
  1380. SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
  1381. } else {
  1382. hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1383. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1384. hotplug_mask |= SDE_AUX_MASK | SDE_FDI_MASK | SDE_TRANS_MASK;
  1385. for_each_pipe(pipe)
  1386. I915_WRITE(FDI_RX_IMR(pipe), 0);
  1387. }
  1388. dev_priv->pch_irq_mask = ~hotplug_mask;
  1389. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1390. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1391. I915_WRITE(SDEIER, hotplug_mask);
  1392. POSTING_READ(SDEIER);
  1393. if (IS_IRONLAKE_M(dev)) {
  1394. /* Clear & enable PCU event interrupts */
  1395. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1396. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1397. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1398. }
  1399. return 0;
  1400. }
  1401. void i915_driver_irq_preinstall(struct drm_device * dev)
  1402. {
  1403. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1404. int pipe;
  1405. atomic_set(&dev_priv->irq_received, 0);
  1406. atomic_set(&dev_priv->vblank_enabled, 0);
  1407. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1408. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1409. INIT_WORK(&dev_priv->vblank_work, i915_vblank_work_func);
  1410. if (HAS_PCH_SPLIT(dev)) {
  1411. ironlake_irq_preinstall(dev);
  1412. return;
  1413. }
  1414. if (I915_HAS_HOTPLUG(dev)) {
  1415. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1416. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1417. }
  1418. I915_WRITE(HWSTAM, 0xeffe);
  1419. for_each_pipe(pipe)
  1420. I915_WRITE(PIPESTAT(pipe), 0);
  1421. I915_WRITE(IMR, 0xffffffff);
  1422. I915_WRITE(IER, 0x0);
  1423. POSTING_READ(IER);
  1424. }
  1425. /*
  1426. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1427. * enabled correctly.
  1428. */
  1429. int i915_driver_irq_postinstall(struct drm_device *dev)
  1430. {
  1431. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1432. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1433. u32 error_mask;
  1434. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1435. if (HAS_BSD(dev))
  1436. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1437. if (HAS_BLT(dev))
  1438. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1439. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1440. if (HAS_PCH_SPLIT(dev))
  1441. return ironlake_irq_postinstall(dev);
  1442. /* Unmask the interrupts that we always want on. */
  1443. dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
  1444. dev_priv->pipestat[0] = 0;
  1445. dev_priv->pipestat[1] = 0;
  1446. if (I915_HAS_HOTPLUG(dev)) {
  1447. /* Enable in IER... */
  1448. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1449. /* and unmask in IMR */
  1450. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1451. }
  1452. /*
  1453. * Enable some error detection, note the instruction error mask
  1454. * bit is reserved, so we leave it masked.
  1455. */
  1456. if (IS_G4X(dev)) {
  1457. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1458. GM45_ERROR_MEM_PRIV |
  1459. GM45_ERROR_CP_PRIV |
  1460. I915_ERROR_MEMORY_REFRESH);
  1461. } else {
  1462. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1463. I915_ERROR_MEMORY_REFRESH);
  1464. }
  1465. I915_WRITE(EMR, error_mask);
  1466. I915_WRITE(IMR, dev_priv->irq_mask);
  1467. I915_WRITE(IER, enable_mask);
  1468. POSTING_READ(IER);
  1469. if (I915_HAS_HOTPLUG(dev)) {
  1470. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1471. /* Note HDMI and DP share bits */
  1472. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1473. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1474. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1475. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1476. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1477. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1478. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1479. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1480. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1481. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1482. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1483. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1484. /* Programming the CRT detection parameters tends
  1485. to generate a spurious hotplug event about three
  1486. seconds later. So just do it once.
  1487. */
  1488. if (IS_G4X(dev))
  1489. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1490. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1491. }
  1492. /* Ignore TV since it's buggy */
  1493. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1494. }
  1495. intel_opregion_enable_asle(dev);
  1496. return 0;
  1497. }
  1498. static void ironlake_irq_uninstall(struct drm_device *dev)
  1499. {
  1500. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1501. I915_WRITE(HWSTAM, 0xffffffff);
  1502. I915_WRITE(DEIMR, 0xffffffff);
  1503. I915_WRITE(DEIER, 0x0);
  1504. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1505. I915_WRITE(GTIMR, 0xffffffff);
  1506. I915_WRITE(GTIER, 0x0);
  1507. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1508. }
  1509. void i915_driver_irq_uninstall(struct drm_device * dev)
  1510. {
  1511. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1512. int pipe;
  1513. if (!dev_priv)
  1514. return;
  1515. dev_priv->vblank_pipe = 0;
  1516. if (HAS_PCH_SPLIT(dev)) {
  1517. ironlake_irq_uninstall(dev);
  1518. return;
  1519. }
  1520. if (I915_HAS_HOTPLUG(dev)) {
  1521. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1522. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1523. }
  1524. I915_WRITE(HWSTAM, 0xffffffff);
  1525. for_each_pipe(pipe)
  1526. I915_WRITE(PIPESTAT(pipe), 0);
  1527. I915_WRITE(IMR, 0xffffffff);
  1528. I915_WRITE(IER, 0x0);
  1529. for_each_pipe(pipe)
  1530. I915_WRITE(PIPESTAT(pipe),
  1531. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  1532. I915_WRITE(IIR, I915_READ(IIR));
  1533. }