main.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/unaligned.h>
  35. #include "b43.h"
  36. #include "main.h"
  37. #include "debugfs.h"
  38. #include "phy.h"
  39. #include "dma.h"
  40. #include "pio.h"
  41. #include "sysfs.h"
  42. #include "xmit.h"
  43. #include "lo.h"
  44. #include "pcmcia.h"
  45. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  46. MODULE_AUTHOR("Martin Langer");
  47. MODULE_AUTHOR("Stefano Brivio");
  48. MODULE_AUTHOR("Michael Buesch");
  49. MODULE_LICENSE("GPL");
  50. extern char *nvram_get(char *name);
  51. #if defined(CONFIG_B43_DMA) && defined(CONFIG_B43_PIO)
  52. static int modparam_pio;
  53. module_param_named(pio, modparam_pio, int, 0444);
  54. MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
  55. #elif defined(CONFIG_B43_DMA)
  56. # define modparam_pio 0
  57. #elif defined(CONFIG_B43_PIO)
  58. # define modparam_pio 1
  59. #endif
  60. static int modparam_bad_frames_preempt;
  61. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  62. MODULE_PARM_DESC(bad_frames_preempt,
  63. "enable(1) / disable(0) Bad Frames Preemption");
  64. static char modparam_fwpostfix[16];
  65. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  66. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  67. static int modparam_hwpctl;
  68. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  69. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  70. static int modparam_nohwcrypt;
  71. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  72. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  73. static const struct ssb_device_id b43_ssb_tbl[] = {
  74. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  75. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  76. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  77. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  78. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  79. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  80. SSB_DEVTABLE_END
  81. };
  82. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  83. /* Channel and ratetables are shared for all devices.
  84. * They can't be const, because ieee80211 puts some precalculated
  85. * data in there. This data is the same for all devices, so we don't
  86. * get concurrency issues */
  87. #define RATETAB_ENT(_rateid, _flags) \
  88. { \
  89. .rate = B43_RATE_TO_BASE100KBPS(_rateid), \
  90. .val = (_rateid), \
  91. .val2 = (_rateid), \
  92. .flags = (_flags), \
  93. }
  94. static struct ieee80211_rate __b43_ratetable[] = {
  95. RATETAB_ENT(B43_CCK_RATE_1MB, IEEE80211_RATE_CCK),
  96. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_CCK_2),
  97. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_CCK_2),
  98. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_CCK_2),
  99. RATETAB_ENT(B43_OFDM_RATE_6MB, IEEE80211_RATE_OFDM),
  100. RATETAB_ENT(B43_OFDM_RATE_9MB, IEEE80211_RATE_OFDM),
  101. RATETAB_ENT(B43_OFDM_RATE_12MB, IEEE80211_RATE_OFDM),
  102. RATETAB_ENT(B43_OFDM_RATE_18MB, IEEE80211_RATE_OFDM),
  103. RATETAB_ENT(B43_OFDM_RATE_24MB, IEEE80211_RATE_OFDM),
  104. RATETAB_ENT(B43_OFDM_RATE_36MB, IEEE80211_RATE_OFDM),
  105. RATETAB_ENT(B43_OFDM_RATE_48MB, IEEE80211_RATE_OFDM),
  106. RATETAB_ENT(B43_OFDM_RATE_54MB, IEEE80211_RATE_OFDM),
  107. };
  108. #define b43_a_ratetable (__b43_ratetable + 4)
  109. #define b43_a_ratetable_size 8
  110. #define b43_b_ratetable (__b43_ratetable + 0)
  111. #define b43_b_ratetable_size 4
  112. #define b43_g_ratetable (__b43_ratetable + 0)
  113. #define b43_g_ratetable_size 12
  114. #define CHANTAB_ENT(_chanid, _freq) \
  115. { \
  116. .chan = (_chanid), \
  117. .freq = (_freq), \
  118. .val = (_chanid), \
  119. .flag = IEEE80211_CHAN_W_SCAN | \
  120. IEEE80211_CHAN_W_ACTIVE_SCAN | \
  121. IEEE80211_CHAN_W_IBSS, \
  122. .power_level = 0xFF, \
  123. .antenna_max = 0xFF, \
  124. }
  125. static struct ieee80211_channel b43_bg_chantable[] = {
  126. CHANTAB_ENT(1, 2412),
  127. CHANTAB_ENT(2, 2417),
  128. CHANTAB_ENT(3, 2422),
  129. CHANTAB_ENT(4, 2427),
  130. CHANTAB_ENT(5, 2432),
  131. CHANTAB_ENT(6, 2437),
  132. CHANTAB_ENT(7, 2442),
  133. CHANTAB_ENT(8, 2447),
  134. CHANTAB_ENT(9, 2452),
  135. CHANTAB_ENT(10, 2457),
  136. CHANTAB_ENT(11, 2462),
  137. CHANTAB_ENT(12, 2467),
  138. CHANTAB_ENT(13, 2472),
  139. CHANTAB_ENT(14, 2484),
  140. };
  141. #define b43_bg_chantable_size ARRAY_SIZE(b43_bg_chantable)
  142. static struct ieee80211_channel b43_a_chantable[] = {
  143. CHANTAB_ENT(36, 5180),
  144. CHANTAB_ENT(40, 5200),
  145. CHANTAB_ENT(44, 5220),
  146. CHANTAB_ENT(48, 5240),
  147. CHANTAB_ENT(52, 5260),
  148. CHANTAB_ENT(56, 5280),
  149. CHANTAB_ENT(60, 5300),
  150. CHANTAB_ENT(64, 5320),
  151. CHANTAB_ENT(149, 5745),
  152. CHANTAB_ENT(153, 5765),
  153. CHANTAB_ENT(157, 5785),
  154. CHANTAB_ENT(161, 5805),
  155. CHANTAB_ENT(165, 5825),
  156. };
  157. #define b43_a_chantable_size ARRAY_SIZE(b43_a_chantable)
  158. static void b43_wireless_core_exit(struct b43_wldev *dev);
  159. static int b43_wireless_core_init(struct b43_wldev *dev);
  160. static void b43_wireless_core_stop(struct b43_wldev *dev);
  161. static int b43_wireless_core_start(struct b43_wldev *dev);
  162. static int b43_ratelimit(struct b43_wl *wl)
  163. {
  164. if (!wl || !wl->current_dev)
  165. return 1;
  166. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  167. return 1;
  168. /* We are up and running.
  169. * Ratelimit the messages to avoid DoS over the net. */
  170. return net_ratelimit();
  171. }
  172. void b43info(struct b43_wl *wl, const char *fmt, ...)
  173. {
  174. va_list args;
  175. if (!b43_ratelimit(wl))
  176. return;
  177. va_start(args, fmt);
  178. printk(KERN_INFO "b43-%s: ",
  179. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  180. vprintk(fmt, args);
  181. va_end(args);
  182. }
  183. void b43err(struct b43_wl *wl, const char *fmt, ...)
  184. {
  185. va_list args;
  186. if (!b43_ratelimit(wl))
  187. return;
  188. va_start(args, fmt);
  189. printk(KERN_ERR "b43-%s ERROR: ",
  190. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  191. vprintk(fmt, args);
  192. va_end(args);
  193. }
  194. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  195. {
  196. va_list args;
  197. if (!b43_ratelimit(wl))
  198. return;
  199. va_start(args, fmt);
  200. printk(KERN_WARNING "b43-%s warning: ",
  201. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  202. vprintk(fmt, args);
  203. va_end(args);
  204. }
  205. #if B43_DEBUG
  206. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  207. {
  208. va_list args;
  209. va_start(args, fmt);
  210. printk(KERN_DEBUG "b43-%s debug: ",
  211. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  212. vprintk(fmt, args);
  213. va_end(args);
  214. }
  215. #endif /* DEBUG */
  216. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  217. {
  218. u32 macctl;
  219. B43_WARN_ON(offset % 4 != 0);
  220. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  221. if (macctl & B43_MACCTL_BE)
  222. val = swab32(val);
  223. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  224. mmiowb();
  225. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  226. }
  227. static inline
  228. void b43_shm_control_word(struct b43_wldev *dev, u16 routing, u16 offset)
  229. {
  230. u32 control;
  231. /* "offset" is the WORD offset. */
  232. control = routing;
  233. control <<= 16;
  234. control |= offset;
  235. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  236. }
  237. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  238. {
  239. u32 ret;
  240. if (routing == B43_SHM_SHARED) {
  241. B43_WARN_ON(offset & 0x0001);
  242. if (offset & 0x0003) {
  243. /* Unaligned access */
  244. b43_shm_control_word(dev, routing, offset >> 2);
  245. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  246. ret <<= 16;
  247. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  248. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  249. return ret;
  250. }
  251. offset >>= 2;
  252. }
  253. b43_shm_control_word(dev, routing, offset);
  254. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  255. return ret;
  256. }
  257. u16 b43_shm_read16(struct b43_wldev * dev, u16 routing, u16 offset)
  258. {
  259. u16 ret;
  260. if (routing == B43_SHM_SHARED) {
  261. B43_WARN_ON(offset & 0x0001);
  262. if (offset & 0x0003) {
  263. /* Unaligned access */
  264. b43_shm_control_word(dev, routing, offset >> 2);
  265. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  266. return ret;
  267. }
  268. offset >>= 2;
  269. }
  270. b43_shm_control_word(dev, routing, offset);
  271. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  272. return ret;
  273. }
  274. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  275. {
  276. if (routing == B43_SHM_SHARED) {
  277. B43_WARN_ON(offset & 0x0001);
  278. if (offset & 0x0003) {
  279. /* Unaligned access */
  280. b43_shm_control_word(dev, routing, offset >> 2);
  281. mmiowb();
  282. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  283. (value >> 16) & 0xffff);
  284. mmiowb();
  285. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  286. mmiowb();
  287. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  288. return;
  289. }
  290. offset >>= 2;
  291. }
  292. b43_shm_control_word(dev, routing, offset);
  293. mmiowb();
  294. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  295. }
  296. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  297. {
  298. if (routing == B43_SHM_SHARED) {
  299. B43_WARN_ON(offset & 0x0001);
  300. if (offset & 0x0003) {
  301. /* Unaligned access */
  302. b43_shm_control_word(dev, routing, offset >> 2);
  303. mmiowb();
  304. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  305. return;
  306. }
  307. offset >>= 2;
  308. }
  309. b43_shm_control_word(dev, routing, offset);
  310. mmiowb();
  311. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  312. }
  313. /* Read HostFlags */
  314. u32 b43_hf_read(struct b43_wldev * dev)
  315. {
  316. u32 ret;
  317. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  318. ret <<= 16;
  319. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  320. return ret;
  321. }
  322. /* Write HostFlags */
  323. void b43_hf_write(struct b43_wldev *dev, u32 value)
  324. {
  325. b43_shm_write16(dev, B43_SHM_SHARED,
  326. B43_SHM_SH_HOSTFLO, (value & 0x0000FFFF));
  327. b43_shm_write16(dev, B43_SHM_SHARED,
  328. B43_SHM_SH_HOSTFHI, ((value & 0xFFFF0000) >> 16));
  329. }
  330. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  331. {
  332. /* We need to be careful. As we read the TSF from multiple
  333. * registers, we should take care of register overflows.
  334. * In theory, the whole tsf read process should be atomic.
  335. * We try to be atomic here, by restaring the read process,
  336. * if any of the high registers changed (overflew).
  337. */
  338. if (dev->dev->id.revision >= 3) {
  339. u32 low, high, high2;
  340. do {
  341. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  342. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  343. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  344. } while (unlikely(high != high2));
  345. *tsf = high;
  346. *tsf <<= 32;
  347. *tsf |= low;
  348. } else {
  349. u64 tmp;
  350. u16 v0, v1, v2, v3;
  351. u16 test1, test2, test3;
  352. do {
  353. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  354. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  355. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  356. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  357. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  358. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  359. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  360. } while (v3 != test3 || v2 != test2 || v1 != test1);
  361. *tsf = v3;
  362. *tsf <<= 48;
  363. tmp = v2;
  364. tmp <<= 32;
  365. *tsf |= tmp;
  366. tmp = v1;
  367. tmp <<= 16;
  368. *tsf |= tmp;
  369. *tsf |= v0;
  370. }
  371. }
  372. static void b43_time_lock(struct b43_wldev *dev)
  373. {
  374. u32 macctl;
  375. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  376. macctl |= B43_MACCTL_TBTTHOLD;
  377. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  378. /* Commit the write */
  379. b43_read32(dev, B43_MMIO_MACCTL);
  380. }
  381. static void b43_time_unlock(struct b43_wldev *dev)
  382. {
  383. u32 macctl;
  384. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  385. macctl &= ~B43_MACCTL_TBTTHOLD;
  386. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  387. /* Commit the write */
  388. b43_read32(dev, B43_MMIO_MACCTL);
  389. }
  390. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  391. {
  392. /* Be careful with the in-progress timer.
  393. * First zero out the low register, so we have a full
  394. * register-overflow duration to complete the operation.
  395. */
  396. if (dev->dev->id.revision >= 3) {
  397. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  398. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  399. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  400. mmiowb();
  401. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  402. mmiowb();
  403. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  404. } else {
  405. u16 v0 = (tsf & 0x000000000000FFFFULL);
  406. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  407. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  408. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  409. b43_write16(dev, B43_MMIO_TSF_0, 0);
  410. mmiowb();
  411. b43_write16(dev, B43_MMIO_TSF_3, v3);
  412. mmiowb();
  413. b43_write16(dev, B43_MMIO_TSF_2, v2);
  414. mmiowb();
  415. b43_write16(dev, B43_MMIO_TSF_1, v1);
  416. mmiowb();
  417. b43_write16(dev, B43_MMIO_TSF_0, v0);
  418. }
  419. }
  420. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  421. {
  422. b43_time_lock(dev);
  423. b43_tsf_write_locked(dev, tsf);
  424. b43_time_unlock(dev);
  425. }
  426. static
  427. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  428. {
  429. static const u8 zero_addr[ETH_ALEN] = { 0 };
  430. u16 data;
  431. if (!mac)
  432. mac = zero_addr;
  433. offset |= 0x0020;
  434. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  435. data = mac[0];
  436. data |= mac[1] << 8;
  437. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  438. data = mac[2];
  439. data |= mac[3] << 8;
  440. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  441. data = mac[4];
  442. data |= mac[5] << 8;
  443. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  444. }
  445. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  446. {
  447. const u8 *mac;
  448. const u8 *bssid;
  449. u8 mac_bssid[ETH_ALEN * 2];
  450. int i;
  451. u32 tmp;
  452. bssid = dev->wl->bssid;
  453. mac = dev->wl->mac_addr;
  454. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  455. memcpy(mac_bssid, mac, ETH_ALEN);
  456. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  457. /* Write our MAC address and BSSID to template ram */
  458. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  459. tmp = (u32) (mac_bssid[i + 0]);
  460. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  461. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  462. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  463. b43_ram_write(dev, 0x20 + i, tmp);
  464. }
  465. }
  466. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  467. {
  468. b43_write_mac_bssid_templates(dev);
  469. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  470. }
  471. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  472. {
  473. /* slot_time is in usec. */
  474. if (dev->phy.type != B43_PHYTYPE_G)
  475. return;
  476. b43_write16(dev, 0x684, 510 + slot_time);
  477. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  478. }
  479. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  480. {
  481. b43_set_slot_time(dev, 9);
  482. dev->short_slot = 1;
  483. }
  484. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  485. {
  486. b43_set_slot_time(dev, 20);
  487. dev->short_slot = 0;
  488. }
  489. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  490. * Returns the _previously_ enabled IRQ mask.
  491. */
  492. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  493. {
  494. u32 old_mask;
  495. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  496. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  497. return old_mask;
  498. }
  499. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  500. * Returns the _previously_ enabled IRQ mask.
  501. */
  502. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  503. {
  504. u32 old_mask;
  505. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  506. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  507. return old_mask;
  508. }
  509. /* Synchronize IRQ top- and bottom-half.
  510. * IRQs must be masked before calling this.
  511. * This must not be called with the irq_lock held.
  512. */
  513. static void b43_synchronize_irq(struct b43_wldev *dev)
  514. {
  515. synchronize_irq(dev->dev->irq);
  516. tasklet_kill(&dev->isr_tasklet);
  517. }
  518. /* DummyTransmission function, as documented on
  519. * http://bcm-specs.sipsolutions.net/DummyTransmission
  520. */
  521. void b43_dummy_transmission(struct b43_wldev *dev)
  522. {
  523. struct b43_phy *phy = &dev->phy;
  524. unsigned int i, max_loop;
  525. u16 value;
  526. u32 buffer[5] = {
  527. 0x00000000,
  528. 0x00D40000,
  529. 0x00000000,
  530. 0x01000000,
  531. 0x00000000,
  532. };
  533. switch (phy->type) {
  534. case B43_PHYTYPE_A:
  535. max_loop = 0x1E;
  536. buffer[0] = 0x000201CC;
  537. break;
  538. case B43_PHYTYPE_B:
  539. case B43_PHYTYPE_G:
  540. max_loop = 0xFA;
  541. buffer[0] = 0x000B846E;
  542. break;
  543. default:
  544. B43_WARN_ON(1);
  545. return;
  546. }
  547. for (i = 0; i < 5; i++)
  548. b43_ram_write(dev, i * 4, buffer[i]);
  549. /* Commit writes */
  550. b43_read32(dev, B43_MMIO_MACCTL);
  551. b43_write16(dev, 0x0568, 0x0000);
  552. b43_write16(dev, 0x07C0, 0x0000);
  553. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  554. b43_write16(dev, 0x050C, value);
  555. b43_write16(dev, 0x0508, 0x0000);
  556. b43_write16(dev, 0x050A, 0x0000);
  557. b43_write16(dev, 0x054C, 0x0000);
  558. b43_write16(dev, 0x056A, 0x0014);
  559. b43_write16(dev, 0x0568, 0x0826);
  560. b43_write16(dev, 0x0500, 0x0000);
  561. b43_write16(dev, 0x0502, 0x0030);
  562. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  563. b43_radio_write16(dev, 0x0051, 0x0017);
  564. for (i = 0x00; i < max_loop; i++) {
  565. value = b43_read16(dev, 0x050E);
  566. if (value & 0x0080)
  567. break;
  568. udelay(10);
  569. }
  570. for (i = 0x00; i < 0x0A; i++) {
  571. value = b43_read16(dev, 0x050E);
  572. if (value & 0x0400)
  573. break;
  574. udelay(10);
  575. }
  576. for (i = 0x00; i < 0x0A; i++) {
  577. value = b43_read16(dev, 0x0690);
  578. if (!(value & 0x0100))
  579. break;
  580. udelay(10);
  581. }
  582. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  583. b43_radio_write16(dev, 0x0051, 0x0037);
  584. }
  585. static void key_write(struct b43_wldev *dev,
  586. u8 index, u8 algorithm, const u8 * key)
  587. {
  588. unsigned int i;
  589. u32 offset;
  590. u16 value;
  591. u16 kidx;
  592. /* Key index/algo block */
  593. kidx = b43_kidx_to_fw(dev, index);
  594. value = ((kidx << 4) | algorithm);
  595. b43_shm_write16(dev, B43_SHM_SHARED,
  596. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  597. /* Write the key to the Key Table Pointer offset */
  598. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  599. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  600. value = key[i];
  601. value |= (u16) (key[i + 1]) << 8;
  602. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  603. }
  604. }
  605. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  606. {
  607. u32 addrtmp[2] = { 0, 0, };
  608. u8 per_sta_keys_start = 8;
  609. if (b43_new_kidx_api(dev))
  610. per_sta_keys_start = 4;
  611. B43_WARN_ON(index < per_sta_keys_start);
  612. /* We have two default TX keys and possibly two default RX keys.
  613. * Physical mac 0 is mapped to physical key 4 or 8, depending
  614. * on the firmware version.
  615. * So we must adjust the index here.
  616. */
  617. index -= per_sta_keys_start;
  618. if (addr) {
  619. addrtmp[0] = addr[0];
  620. addrtmp[0] |= ((u32) (addr[1]) << 8);
  621. addrtmp[0] |= ((u32) (addr[2]) << 16);
  622. addrtmp[0] |= ((u32) (addr[3]) << 24);
  623. addrtmp[1] = addr[4];
  624. addrtmp[1] |= ((u32) (addr[5]) << 8);
  625. }
  626. if (dev->dev->id.revision >= 5) {
  627. /* Receive match transmitter address mechanism */
  628. b43_shm_write32(dev, B43_SHM_RCMTA,
  629. (index * 2) + 0, addrtmp[0]);
  630. b43_shm_write16(dev, B43_SHM_RCMTA,
  631. (index * 2) + 1, addrtmp[1]);
  632. } else {
  633. /* RXE (Receive Engine) and
  634. * PSM (Programmable State Machine) mechanism
  635. */
  636. if (index < 8) {
  637. /* TODO write to RCM 16, 19, 22 and 25 */
  638. } else {
  639. b43_shm_write32(dev, B43_SHM_SHARED,
  640. B43_SHM_SH_PSM + (index * 6) + 0,
  641. addrtmp[0]);
  642. b43_shm_write16(dev, B43_SHM_SHARED,
  643. B43_SHM_SH_PSM + (index * 6) + 4,
  644. addrtmp[1]);
  645. }
  646. }
  647. }
  648. static void do_key_write(struct b43_wldev *dev,
  649. u8 index, u8 algorithm,
  650. const u8 * key, size_t key_len, const u8 * mac_addr)
  651. {
  652. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  653. u8 per_sta_keys_start = 8;
  654. if (b43_new_kidx_api(dev))
  655. per_sta_keys_start = 4;
  656. B43_WARN_ON(index >= dev->max_nr_keys);
  657. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  658. if (index >= per_sta_keys_start)
  659. keymac_write(dev, index, NULL); /* First zero out mac. */
  660. if (key)
  661. memcpy(buf, key, key_len);
  662. key_write(dev, index, algorithm, buf);
  663. if (index >= per_sta_keys_start)
  664. keymac_write(dev, index, mac_addr);
  665. dev->key[index].algorithm = algorithm;
  666. }
  667. static int b43_key_write(struct b43_wldev *dev,
  668. int index, u8 algorithm,
  669. const u8 * key, size_t key_len,
  670. const u8 * mac_addr,
  671. struct ieee80211_key_conf *keyconf)
  672. {
  673. int i;
  674. int sta_keys_start;
  675. if (key_len > B43_SEC_KEYSIZE)
  676. return -EINVAL;
  677. for (i = 0; i < dev->max_nr_keys; i++) {
  678. /* Check that we don't already have this key. */
  679. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  680. }
  681. if (index < 0) {
  682. /* Either pairwise key or address is 00:00:00:00:00:00
  683. * for transmit-only keys. Search the index. */
  684. if (b43_new_kidx_api(dev))
  685. sta_keys_start = 4;
  686. else
  687. sta_keys_start = 8;
  688. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  689. if (!dev->key[i].keyconf) {
  690. /* found empty */
  691. index = i;
  692. break;
  693. }
  694. }
  695. if (index < 0) {
  696. b43err(dev->wl, "Out of hardware key memory\n");
  697. return -ENOSPC;
  698. }
  699. } else
  700. B43_WARN_ON(index > 3);
  701. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  702. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  703. /* Default RX key */
  704. B43_WARN_ON(mac_addr);
  705. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  706. }
  707. keyconf->hw_key_idx = index;
  708. dev->key[index].keyconf = keyconf;
  709. return 0;
  710. }
  711. static int b43_key_clear(struct b43_wldev *dev, int index)
  712. {
  713. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  714. return -EINVAL;
  715. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  716. NULL, B43_SEC_KEYSIZE, NULL);
  717. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  718. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  719. NULL, B43_SEC_KEYSIZE, NULL);
  720. }
  721. dev->key[index].keyconf = NULL;
  722. return 0;
  723. }
  724. static void b43_clear_keys(struct b43_wldev *dev)
  725. {
  726. int i;
  727. for (i = 0; i < dev->max_nr_keys; i++)
  728. b43_key_clear(dev, i);
  729. }
  730. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  731. {
  732. u32 macctl;
  733. u16 ucstat;
  734. bool hwps;
  735. bool awake;
  736. int i;
  737. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  738. (ps_flags & B43_PS_DISABLED));
  739. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  740. if (ps_flags & B43_PS_ENABLED) {
  741. hwps = 1;
  742. } else if (ps_flags & B43_PS_DISABLED) {
  743. hwps = 0;
  744. } else {
  745. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  746. // and thus is not an AP and we are associated, set bit 25
  747. }
  748. if (ps_flags & B43_PS_AWAKE) {
  749. awake = 1;
  750. } else if (ps_flags & B43_PS_ASLEEP) {
  751. awake = 0;
  752. } else {
  753. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  754. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  755. // successful, set bit26
  756. }
  757. /* FIXME: For now we force awake-on and hwps-off */
  758. hwps = 0;
  759. awake = 1;
  760. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  761. if (hwps)
  762. macctl |= B43_MACCTL_HWPS;
  763. else
  764. macctl &= ~B43_MACCTL_HWPS;
  765. if (awake)
  766. macctl |= B43_MACCTL_AWAKE;
  767. else
  768. macctl &= ~B43_MACCTL_AWAKE;
  769. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  770. /* Commit write */
  771. b43_read32(dev, B43_MMIO_MACCTL);
  772. if (awake && dev->dev->id.revision >= 5) {
  773. /* Wait for the microcode to wake up. */
  774. for (i = 0; i < 100; i++) {
  775. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  776. B43_SHM_SH_UCODESTAT);
  777. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  778. break;
  779. udelay(10);
  780. }
  781. }
  782. }
  783. /* Turn the Analog ON/OFF */
  784. static void b43_switch_analog(struct b43_wldev *dev, int on)
  785. {
  786. b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
  787. }
  788. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  789. {
  790. u32 tmslow;
  791. u32 macctl;
  792. flags |= B43_TMSLOW_PHYCLKEN;
  793. flags |= B43_TMSLOW_PHYRESET;
  794. ssb_device_enable(dev->dev, flags);
  795. msleep(2); /* Wait for the PLL to turn on. */
  796. /* Now take the PHY out of Reset again */
  797. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  798. tmslow |= SSB_TMSLOW_FGC;
  799. tmslow &= ~B43_TMSLOW_PHYRESET;
  800. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  801. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  802. msleep(1);
  803. tmslow &= ~SSB_TMSLOW_FGC;
  804. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  805. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  806. msleep(1);
  807. /* Turn Analog ON */
  808. b43_switch_analog(dev, 1);
  809. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  810. macctl &= ~B43_MACCTL_GMODE;
  811. if (flags & B43_TMSLOW_GMODE)
  812. macctl |= B43_MACCTL_GMODE;
  813. macctl |= B43_MACCTL_IHR_ENABLED;
  814. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  815. }
  816. static void handle_irq_transmit_status(struct b43_wldev *dev)
  817. {
  818. u32 v0, v1;
  819. u16 tmp;
  820. struct b43_txstatus stat;
  821. while (1) {
  822. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  823. if (!(v0 & 0x00000001))
  824. break;
  825. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  826. stat.cookie = (v0 >> 16);
  827. stat.seq = (v1 & 0x0000FFFF);
  828. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  829. tmp = (v0 & 0x0000FFFF);
  830. stat.frame_count = ((tmp & 0xF000) >> 12);
  831. stat.rts_count = ((tmp & 0x0F00) >> 8);
  832. stat.supp_reason = ((tmp & 0x001C) >> 2);
  833. stat.pm_indicated = !!(tmp & 0x0080);
  834. stat.intermediate = !!(tmp & 0x0040);
  835. stat.for_ampdu = !!(tmp & 0x0020);
  836. stat.acked = !!(tmp & 0x0002);
  837. b43_handle_txstatus(dev, &stat);
  838. }
  839. }
  840. static void drain_txstatus_queue(struct b43_wldev *dev)
  841. {
  842. u32 dummy;
  843. if (dev->dev->id.revision < 5)
  844. return;
  845. /* Read all entries from the microcode TXstatus FIFO
  846. * and throw them away.
  847. */
  848. while (1) {
  849. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  850. if (!(dummy & 0x00000001))
  851. break;
  852. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  853. }
  854. }
  855. static u32 b43_jssi_read(struct b43_wldev *dev)
  856. {
  857. u32 val = 0;
  858. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  859. val <<= 16;
  860. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  861. return val;
  862. }
  863. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  864. {
  865. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  866. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  867. }
  868. static void b43_generate_noise_sample(struct b43_wldev *dev)
  869. {
  870. b43_jssi_write(dev, 0x7F7F7F7F);
  871. b43_write32(dev, B43_MMIO_STATUS2_BITFIELD,
  872. b43_read32(dev, B43_MMIO_STATUS2_BITFIELD)
  873. | (1 << 4));
  874. B43_WARN_ON(dev->noisecalc.channel_at_start != dev->phy.channel);
  875. }
  876. static void b43_calculate_link_quality(struct b43_wldev *dev)
  877. {
  878. /* Top half of Link Quality calculation. */
  879. if (dev->noisecalc.calculation_running)
  880. return;
  881. dev->noisecalc.channel_at_start = dev->phy.channel;
  882. dev->noisecalc.calculation_running = 1;
  883. dev->noisecalc.nr_samples = 0;
  884. b43_generate_noise_sample(dev);
  885. }
  886. static void handle_irq_noise(struct b43_wldev *dev)
  887. {
  888. struct b43_phy *phy = &dev->phy;
  889. u16 tmp;
  890. u8 noise[4];
  891. u8 i, j;
  892. s32 average;
  893. /* Bottom half of Link Quality calculation. */
  894. B43_WARN_ON(!dev->noisecalc.calculation_running);
  895. if (dev->noisecalc.channel_at_start != phy->channel)
  896. goto drop_calculation;
  897. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  898. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  899. noise[2] == 0x7F || noise[3] == 0x7F)
  900. goto generate_new;
  901. /* Get the noise samples. */
  902. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  903. i = dev->noisecalc.nr_samples;
  904. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  905. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  906. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  907. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  908. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  909. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  910. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  911. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  912. dev->noisecalc.nr_samples++;
  913. if (dev->noisecalc.nr_samples == 8) {
  914. /* Calculate the Link Quality by the noise samples. */
  915. average = 0;
  916. for (i = 0; i < 8; i++) {
  917. for (j = 0; j < 4; j++)
  918. average += dev->noisecalc.samples[i][j];
  919. }
  920. average /= (8 * 4);
  921. average *= 125;
  922. average += 64;
  923. average /= 128;
  924. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  925. tmp = (tmp / 128) & 0x1F;
  926. if (tmp >= 8)
  927. average += 2;
  928. else
  929. average -= 25;
  930. if (tmp == 8)
  931. average -= 72;
  932. else
  933. average -= 48;
  934. dev->stats.link_noise = average;
  935. drop_calculation:
  936. dev->noisecalc.calculation_running = 0;
  937. return;
  938. }
  939. generate_new:
  940. b43_generate_noise_sample(dev);
  941. }
  942. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  943. {
  944. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
  945. ///TODO: PS TBTT
  946. } else {
  947. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  948. b43_power_saving_ctl_bits(dev, 0);
  949. }
  950. dev->reg124_set_0x4 = 0;
  951. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
  952. dev->reg124_set_0x4 = 1;
  953. }
  954. static void handle_irq_atim_end(struct b43_wldev *dev)
  955. {
  956. if (!dev->reg124_set_0x4 /*FIXME rename this variable */ )
  957. return;
  958. b43_write32(dev, B43_MMIO_STATUS2_BITFIELD,
  959. b43_read32(dev, B43_MMIO_STATUS2_BITFIELD)
  960. | 0x4);
  961. }
  962. static void handle_irq_pmq(struct b43_wldev *dev)
  963. {
  964. u32 tmp;
  965. //TODO: AP mode.
  966. while (1) {
  967. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  968. if (!(tmp & 0x00000008))
  969. break;
  970. }
  971. /* 16bit write is odd, but correct. */
  972. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  973. }
  974. static void b43_write_template_common(struct b43_wldev *dev,
  975. const u8 * data, u16 size,
  976. u16 ram_offset,
  977. u16 shm_size_offset, u8 rate)
  978. {
  979. u32 i, tmp;
  980. struct b43_plcp_hdr4 plcp;
  981. plcp.data = 0;
  982. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  983. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  984. ram_offset += sizeof(u32);
  985. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  986. * So leave the first two bytes of the next write blank.
  987. */
  988. tmp = (u32) (data[0]) << 16;
  989. tmp |= (u32) (data[1]) << 24;
  990. b43_ram_write(dev, ram_offset, tmp);
  991. ram_offset += sizeof(u32);
  992. for (i = 2; i < size; i += sizeof(u32)) {
  993. tmp = (u32) (data[i + 0]);
  994. if (i + 1 < size)
  995. tmp |= (u32) (data[i + 1]) << 8;
  996. if (i + 2 < size)
  997. tmp |= (u32) (data[i + 2]) << 16;
  998. if (i + 3 < size)
  999. tmp |= (u32) (data[i + 3]) << 24;
  1000. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1001. }
  1002. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1003. size + sizeof(struct b43_plcp_hdr6));
  1004. }
  1005. static void b43_write_beacon_template(struct b43_wldev *dev,
  1006. u16 ram_offset,
  1007. u16 shm_size_offset, u8 rate)
  1008. {
  1009. int len;
  1010. const u8 *data;
  1011. B43_WARN_ON(!dev->cached_beacon);
  1012. len = min((size_t) dev->cached_beacon->len,
  1013. 0x200 - sizeof(struct b43_plcp_hdr6));
  1014. data = (const u8 *)(dev->cached_beacon->data);
  1015. b43_write_template_common(dev, data,
  1016. len, ram_offset, shm_size_offset, rate);
  1017. }
  1018. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1019. u16 shm_offset, u16 size, u8 rate)
  1020. {
  1021. struct b43_plcp_hdr4 plcp;
  1022. u32 tmp;
  1023. __le16 dur;
  1024. plcp.data = 0;
  1025. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1026. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1027. dev->wl->if_id, size,
  1028. B43_RATE_TO_BASE100KBPS(rate));
  1029. /* Write PLCP in two parts and timing for packet transfer */
  1030. tmp = le32_to_cpu(plcp.data);
  1031. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1032. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1033. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1034. }
  1035. /* Instead of using custom probe response template, this function
  1036. * just patches custom beacon template by:
  1037. * 1) Changing packet type
  1038. * 2) Patching duration field
  1039. * 3) Stripping TIM
  1040. */
  1041. static u8 *b43_generate_probe_resp(struct b43_wldev *dev,
  1042. u16 * dest_size, u8 rate)
  1043. {
  1044. const u8 *src_data;
  1045. u8 *dest_data;
  1046. u16 src_size, elem_size, src_pos, dest_pos;
  1047. __le16 dur;
  1048. struct ieee80211_hdr *hdr;
  1049. B43_WARN_ON(!dev->cached_beacon);
  1050. src_size = dev->cached_beacon->len;
  1051. src_data = (const u8 *)dev->cached_beacon->data;
  1052. if (unlikely(src_size < 0x24)) {
  1053. b43dbg(dev->wl, "b43_generate_probe_resp: " "invalid beacon\n");
  1054. return NULL;
  1055. }
  1056. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1057. if (unlikely(!dest_data))
  1058. return NULL;
  1059. /* 0x24 is offset of first variable-len Information-Element
  1060. * in beacon frame.
  1061. */
  1062. memcpy(dest_data, src_data, 0x24);
  1063. src_pos = dest_pos = 0x24;
  1064. for (; src_pos < src_size - 2; src_pos += elem_size) {
  1065. elem_size = src_data[src_pos + 1] + 2;
  1066. if (src_data[src_pos] != 0x05) { /* TIM */
  1067. memcpy(dest_data + dest_pos, src_data + src_pos,
  1068. elem_size);
  1069. dest_pos += elem_size;
  1070. }
  1071. }
  1072. *dest_size = dest_pos;
  1073. hdr = (struct ieee80211_hdr *)dest_data;
  1074. /* Set the frame control. */
  1075. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1076. IEEE80211_STYPE_PROBE_RESP);
  1077. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1078. dev->wl->if_id, *dest_size,
  1079. B43_RATE_TO_BASE100KBPS(rate));
  1080. hdr->duration_id = dur;
  1081. return dest_data;
  1082. }
  1083. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1084. u16 ram_offset,
  1085. u16 shm_size_offset, u8 rate)
  1086. {
  1087. u8 *probe_resp_data;
  1088. u16 size;
  1089. B43_WARN_ON(!dev->cached_beacon);
  1090. size = dev->cached_beacon->len;
  1091. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1092. if (unlikely(!probe_resp_data))
  1093. return;
  1094. /* Looks like PLCP headers plus packet timings are stored for
  1095. * all possible basic rates
  1096. */
  1097. b43_write_probe_resp_plcp(dev, 0x31A, size, B43_CCK_RATE_1MB);
  1098. b43_write_probe_resp_plcp(dev, 0x32C, size, B43_CCK_RATE_2MB);
  1099. b43_write_probe_resp_plcp(dev, 0x33E, size, B43_CCK_RATE_5MB);
  1100. b43_write_probe_resp_plcp(dev, 0x350, size, B43_CCK_RATE_11MB);
  1101. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1102. b43_write_template_common(dev, probe_resp_data,
  1103. size, ram_offset, shm_size_offset, rate);
  1104. kfree(probe_resp_data);
  1105. }
  1106. static int b43_refresh_cached_beacon(struct b43_wldev *dev,
  1107. struct sk_buff *beacon)
  1108. {
  1109. if (dev->cached_beacon)
  1110. kfree_skb(dev->cached_beacon);
  1111. dev->cached_beacon = beacon;
  1112. return 0;
  1113. }
  1114. static void b43_update_templates(struct b43_wldev *dev)
  1115. {
  1116. u32 status;
  1117. B43_WARN_ON(!dev->cached_beacon);
  1118. b43_write_beacon_template(dev, 0x68, 0x18, B43_CCK_RATE_1MB);
  1119. b43_write_beacon_template(dev, 0x468, 0x1A, B43_CCK_RATE_1MB);
  1120. b43_write_probe_resp_template(dev, 0x268, 0x4A, B43_CCK_RATE_11MB);
  1121. status = b43_read32(dev, B43_MMIO_STATUS2_BITFIELD);
  1122. status |= 0x03;
  1123. b43_write32(dev, B43_MMIO_STATUS2_BITFIELD, status);
  1124. }
  1125. static void b43_refresh_templates(struct b43_wldev *dev, struct sk_buff *beacon)
  1126. {
  1127. int err;
  1128. err = b43_refresh_cached_beacon(dev, beacon);
  1129. if (unlikely(err))
  1130. return;
  1131. b43_update_templates(dev);
  1132. }
  1133. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1134. {
  1135. u32 tmp;
  1136. u16 i, len;
  1137. len = min((u16) ssid_len, (u16) 0x100);
  1138. for (i = 0; i < len; i += sizeof(u32)) {
  1139. tmp = (u32) (ssid[i + 0]);
  1140. if (i + 1 < len)
  1141. tmp |= (u32) (ssid[i + 1]) << 8;
  1142. if (i + 2 < len)
  1143. tmp |= (u32) (ssid[i + 2]) << 16;
  1144. if (i + 3 < len)
  1145. tmp |= (u32) (ssid[i + 3]) << 24;
  1146. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1147. }
  1148. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1149. }
  1150. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1151. {
  1152. b43_time_lock(dev);
  1153. if (dev->dev->id.revision >= 3) {
  1154. b43_write32(dev, 0x188, (beacon_int << 16));
  1155. } else {
  1156. b43_write16(dev, 0x606, (beacon_int >> 6));
  1157. b43_write16(dev, 0x610, beacon_int);
  1158. }
  1159. b43_time_unlock(dev);
  1160. }
  1161. static void handle_irq_beacon(struct b43_wldev *dev)
  1162. {
  1163. u32 status;
  1164. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  1165. return;
  1166. dev->irq_savedstate &= ~B43_IRQ_BEACON;
  1167. status = b43_read32(dev, B43_MMIO_STATUS2_BITFIELD);
  1168. if (!dev->cached_beacon || ((status & 0x1) && (status & 0x2))) {
  1169. /* ACK beacon IRQ. */
  1170. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1171. dev->irq_savedstate |= B43_IRQ_BEACON;
  1172. if (dev->cached_beacon)
  1173. kfree_skb(dev->cached_beacon);
  1174. dev->cached_beacon = NULL;
  1175. return;
  1176. }
  1177. if (!(status & 0x1)) {
  1178. b43_write_beacon_template(dev, 0x68, 0x18, B43_CCK_RATE_1MB);
  1179. status |= 0x1;
  1180. b43_write32(dev, B43_MMIO_STATUS2_BITFIELD, status);
  1181. }
  1182. if (!(status & 0x2)) {
  1183. b43_write_beacon_template(dev, 0x468, 0x1A, B43_CCK_RATE_1MB);
  1184. status |= 0x2;
  1185. b43_write32(dev, B43_MMIO_STATUS2_BITFIELD, status);
  1186. }
  1187. }
  1188. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1189. {
  1190. //TODO
  1191. }
  1192. /* Interrupt handler bottom-half */
  1193. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1194. {
  1195. u32 reason;
  1196. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1197. u32 merged_dma_reason = 0;
  1198. int i;
  1199. unsigned long flags;
  1200. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1201. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1202. reason = dev->irq_reason;
  1203. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1204. dma_reason[i] = dev->dma_reason[i];
  1205. merged_dma_reason |= dma_reason[i];
  1206. }
  1207. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1208. b43err(dev->wl, "MAC transmission error\n");
  1209. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1210. b43err(dev->wl, "PHY transmission error\n");
  1211. rmb();
  1212. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1213. atomic_set(&dev->phy.txerr_cnt,
  1214. B43_PHY_TX_BADNESS_LIMIT);
  1215. b43err(dev->wl, "Too many PHY TX errors, "
  1216. "restarting the controller\n");
  1217. b43_controller_restart(dev, "PHY TX errors");
  1218. }
  1219. }
  1220. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1221. B43_DMAIRQ_NONFATALMASK))) {
  1222. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1223. b43err(dev->wl, "Fatal DMA error: "
  1224. "0x%08X, 0x%08X, 0x%08X, "
  1225. "0x%08X, 0x%08X, 0x%08X\n",
  1226. dma_reason[0], dma_reason[1],
  1227. dma_reason[2], dma_reason[3],
  1228. dma_reason[4], dma_reason[5]);
  1229. b43_controller_restart(dev, "DMA error");
  1230. mmiowb();
  1231. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1232. return;
  1233. }
  1234. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1235. b43err(dev->wl, "DMA error: "
  1236. "0x%08X, 0x%08X, 0x%08X, "
  1237. "0x%08X, 0x%08X, 0x%08X\n",
  1238. dma_reason[0], dma_reason[1],
  1239. dma_reason[2], dma_reason[3],
  1240. dma_reason[4], dma_reason[5]);
  1241. }
  1242. }
  1243. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1244. handle_irq_ucode_debug(dev);
  1245. if (reason & B43_IRQ_TBTT_INDI)
  1246. handle_irq_tbtt_indication(dev);
  1247. if (reason & B43_IRQ_ATIM_END)
  1248. handle_irq_atim_end(dev);
  1249. if (reason & B43_IRQ_BEACON)
  1250. handle_irq_beacon(dev);
  1251. if (reason & B43_IRQ_PMQ)
  1252. handle_irq_pmq(dev);
  1253. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1254. ;/* TODO */
  1255. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1256. handle_irq_noise(dev);
  1257. /* Check the DMA reason registers for received data. */
  1258. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1259. if (b43_using_pio(dev))
  1260. b43_pio_rx(dev->pio.queue0);
  1261. else
  1262. b43_dma_rx(dev->dma.rx_ring0);
  1263. }
  1264. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1265. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1266. if (dma_reason[3] & B43_DMAIRQ_RX_DONE) {
  1267. if (b43_using_pio(dev))
  1268. b43_pio_rx(dev->pio.queue3);
  1269. else
  1270. b43_dma_rx(dev->dma.rx_ring3);
  1271. }
  1272. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1273. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1274. if (reason & B43_IRQ_TX_OK)
  1275. handle_irq_transmit_status(dev);
  1276. b43_interrupt_enable(dev, dev->irq_savedstate);
  1277. mmiowb();
  1278. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1279. }
  1280. static void pio_irq_workaround(struct b43_wldev *dev, u16 base, int queueidx)
  1281. {
  1282. u16 rxctl;
  1283. rxctl = b43_read16(dev, base + B43_PIO_RXCTL);
  1284. if (rxctl & B43_PIO_RXCTL_DATAAVAILABLE)
  1285. dev->dma_reason[queueidx] |= B43_DMAIRQ_RX_DONE;
  1286. else
  1287. dev->dma_reason[queueidx] &= ~B43_DMAIRQ_RX_DONE;
  1288. }
  1289. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1290. {
  1291. if (b43_using_pio(dev) &&
  1292. (dev->dev->id.revision < 3) &&
  1293. (!(reason & B43_IRQ_PIO_WORKAROUND))) {
  1294. /* Apply a PIO specific workaround to the dma_reasons */
  1295. pio_irq_workaround(dev, B43_MMIO_PIO1_BASE, 0);
  1296. pio_irq_workaround(dev, B43_MMIO_PIO2_BASE, 1);
  1297. pio_irq_workaround(dev, B43_MMIO_PIO3_BASE, 2);
  1298. pio_irq_workaround(dev, B43_MMIO_PIO4_BASE, 3);
  1299. }
  1300. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1301. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1302. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1303. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1304. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1305. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1306. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1307. }
  1308. /* Interrupt handler top-half */
  1309. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1310. {
  1311. irqreturn_t ret = IRQ_NONE;
  1312. struct b43_wldev *dev = dev_id;
  1313. u32 reason;
  1314. if (!dev)
  1315. return IRQ_NONE;
  1316. spin_lock(&dev->wl->irq_lock);
  1317. if (b43_status(dev) < B43_STAT_STARTED)
  1318. goto out;
  1319. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1320. if (reason == 0xffffffff) /* shared IRQ */
  1321. goto out;
  1322. ret = IRQ_HANDLED;
  1323. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1324. if (!reason)
  1325. goto out;
  1326. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1327. & 0x0001DC00;
  1328. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1329. & 0x0000DC00;
  1330. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1331. & 0x0000DC00;
  1332. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1333. & 0x0001DC00;
  1334. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1335. & 0x0000DC00;
  1336. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1337. & 0x0000DC00;
  1338. b43_interrupt_ack(dev, reason);
  1339. /* disable all IRQs. They are enabled again in the bottom half. */
  1340. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1341. /* save the reason code and call our bottom half. */
  1342. dev->irq_reason = reason;
  1343. tasklet_schedule(&dev->isr_tasklet);
  1344. out:
  1345. mmiowb();
  1346. spin_unlock(&dev->wl->irq_lock);
  1347. return ret;
  1348. }
  1349. static void b43_release_firmware(struct b43_wldev *dev)
  1350. {
  1351. release_firmware(dev->fw.ucode);
  1352. dev->fw.ucode = NULL;
  1353. release_firmware(dev->fw.pcm);
  1354. dev->fw.pcm = NULL;
  1355. release_firmware(dev->fw.initvals);
  1356. dev->fw.initvals = NULL;
  1357. release_firmware(dev->fw.initvals_band);
  1358. dev->fw.initvals_band = NULL;
  1359. }
  1360. static void b43_print_fw_helptext(struct b43_wl *wl)
  1361. {
  1362. b43err(wl, "You must go to "
  1363. "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
  1364. "and download the correct firmware (version 4).\n");
  1365. }
  1366. static int do_request_fw(struct b43_wldev *dev,
  1367. const char *name,
  1368. const struct firmware **fw)
  1369. {
  1370. char path[sizeof(modparam_fwpostfix) + 32];
  1371. struct b43_fw_header *hdr;
  1372. u32 size;
  1373. int err;
  1374. if (!name)
  1375. return 0;
  1376. snprintf(path, ARRAY_SIZE(path),
  1377. "b43%s/%s.fw",
  1378. modparam_fwpostfix, name);
  1379. err = request_firmware(fw, path, dev->dev->dev);
  1380. if (err) {
  1381. b43err(dev->wl, "Firmware file \"%s\" not found "
  1382. "or load failed.\n", path);
  1383. return err;
  1384. }
  1385. if ((*fw)->size < sizeof(struct b43_fw_header))
  1386. goto err_format;
  1387. hdr = (struct b43_fw_header *)((*fw)->data);
  1388. switch (hdr->type) {
  1389. case B43_FW_TYPE_UCODE:
  1390. case B43_FW_TYPE_PCM:
  1391. size = be32_to_cpu(hdr->size);
  1392. if (size != (*fw)->size - sizeof(struct b43_fw_header))
  1393. goto err_format;
  1394. /* fallthrough */
  1395. case B43_FW_TYPE_IV:
  1396. if (hdr->ver != 1)
  1397. goto err_format;
  1398. break;
  1399. default:
  1400. goto err_format;
  1401. }
  1402. return err;
  1403. err_format:
  1404. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1405. return -EPROTO;
  1406. }
  1407. static int b43_request_firmware(struct b43_wldev *dev)
  1408. {
  1409. struct b43_firmware *fw = &dev->fw;
  1410. const u8 rev = dev->dev->id.revision;
  1411. const char *filename;
  1412. u32 tmshigh;
  1413. int err;
  1414. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1415. if (!fw->ucode) {
  1416. if ((rev >= 5) && (rev <= 10))
  1417. filename = "ucode5";
  1418. else if ((rev >= 11) && (rev <= 12))
  1419. filename = "ucode11";
  1420. else if (rev >= 13)
  1421. filename = "ucode13";
  1422. else
  1423. goto err_no_ucode;
  1424. err = do_request_fw(dev, filename, &fw->ucode);
  1425. if (err)
  1426. goto err_load;
  1427. }
  1428. if (!fw->pcm) {
  1429. if ((rev >= 5) && (rev <= 10))
  1430. filename = "pcm5";
  1431. else if (rev >= 11)
  1432. filename = NULL;
  1433. else
  1434. goto err_no_pcm;
  1435. err = do_request_fw(dev, filename, &fw->pcm);
  1436. if (err)
  1437. goto err_load;
  1438. }
  1439. if (!fw->initvals) {
  1440. switch (dev->phy.type) {
  1441. case B43_PHYTYPE_A:
  1442. if ((rev >= 5) && (rev <= 10)) {
  1443. if (tmshigh & B43_TMSHIGH_GPHY)
  1444. filename = "a0g1initvals5";
  1445. else
  1446. filename = "a0g0initvals5";
  1447. } else
  1448. goto err_no_initvals;
  1449. break;
  1450. case B43_PHYTYPE_G:
  1451. if ((rev >= 5) && (rev <= 10))
  1452. filename = "b0g0initvals5";
  1453. else if (rev >= 13)
  1454. filename = "lp0initvals13";
  1455. else
  1456. goto err_no_initvals;
  1457. break;
  1458. default:
  1459. goto err_no_initvals;
  1460. }
  1461. err = do_request_fw(dev, filename, &fw->initvals);
  1462. if (err)
  1463. goto err_load;
  1464. }
  1465. if (!fw->initvals_band) {
  1466. switch (dev->phy.type) {
  1467. case B43_PHYTYPE_A:
  1468. if ((rev >= 5) && (rev <= 10)) {
  1469. if (tmshigh & B43_TMSHIGH_GPHY)
  1470. filename = "a0g1bsinitvals5";
  1471. else
  1472. filename = "a0g0bsinitvals5";
  1473. } else if (rev >= 11)
  1474. filename = NULL;
  1475. else
  1476. goto err_no_initvals;
  1477. break;
  1478. case B43_PHYTYPE_G:
  1479. if ((rev >= 5) && (rev <= 10))
  1480. filename = "b0g0bsinitvals5";
  1481. else if (rev >= 11)
  1482. filename = NULL;
  1483. else
  1484. goto err_no_initvals;
  1485. break;
  1486. default:
  1487. goto err_no_initvals;
  1488. }
  1489. err = do_request_fw(dev, filename, &fw->initvals_band);
  1490. if (err)
  1491. goto err_load;
  1492. }
  1493. return 0;
  1494. err_load:
  1495. b43_print_fw_helptext(dev->wl);
  1496. goto error;
  1497. err_no_ucode:
  1498. err = -ENODEV;
  1499. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1500. goto error;
  1501. err_no_pcm:
  1502. err = -ENODEV;
  1503. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1504. goto error;
  1505. err_no_initvals:
  1506. err = -ENODEV;
  1507. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1508. "core rev %u\n", dev->phy.type, rev);
  1509. goto error;
  1510. error:
  1511. b43_release_firmware(dev);
  1512. return err;
  1513. }
  1514. static int b43_upload_microcode(struct b43_wldev *dev)
  1515. {
  1516. const size_t hdr_len = sizeof(struct b43_fw_header);
  1517. const __be32 *data;
  1518. unsigned int i, len;
  1519. u16 fwrev, fwpatch, fwdate, fwtime;
  1520. u32 tmp;
  1521. int err = 0;
  1522. /* Upload Microcode. */
  1523. data = (__be32 *) (dev->fw.ucode->data + hdr_len);
  1524. len = (dev->fw.ucode->size - hdr_len) / sizeof(__be32);
  1525. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1526. for (i = 0; i < len; i++) {
  1527. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1528. udelay(10);
  1529. }
  1530. if (dev->fw.pcm) {
  1531. /* Upload PCM data. */
  1532. data = (__be32 *) (dev->fw.pcm->data + hdr_len);
  1533. len = (dev->fw.pcm->size - hdr_len) / sizeof(__be32);
  1534. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1535. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1536. /* No need for autoinc bit in SHM_HW */
  1537. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1538. for (i = 0; i < len; i++) {
  1539. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1540. udelay(10);
  1541. }
  1542. }
  1543. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1544. b43_write32(dev, B43_MMIO_MACCTL,
  1545. B43_MACCTL_PSM_RUN |
  1546. B43_MACCTL_IHR_ENABLED | B43_MACCTL_INFRA);
  1547. /* Wait for the microcode to load and respond */
  1548. i = 0;
  1549. while (1) {
  1550. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1551. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1552. break;
  1553. i++;
  1554. if (i >= 50) {
  1555. b43err(dev->wl, "Microcode not responding\n");
  1556. b43_print_fw_helptext(dev->wl);
  1557. err = -ENODEV;
  1558. goto out;
  1559. }
  1560. udelay(10);
  1561. }
  1562. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  1563. /* Get and check the revisions. */
  1564. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  1565. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  1566. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  1567. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  1568. if (fwrev <= 0x128) {
  1569. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  1570. "binary drivers older than version 4.x is unsupported. "
  1571. "You must upgrade your firmware files.\n");
  1572. b43_print_fw_helptext(dev->wl);
  1573. b43_write32(dev, B43_MMIO_MACCTL, 0);
  1574. err = -EOPNOTSUPP;
  1575. goto out;
  1576. }
  1577. b43dbg(dev->wl, "Loading firmware version %u.%u "
  1578. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  1579. fwrev, fwpatch,
  1580. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  1581. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  1582. dev->fw.rev = fwrev;
  1583. dev->fw.patch = fwpatch;
  1584. out:
  1585. return err;
  1586. }
  1587. static int b43_write_initvals(struct b43_wldev *dev,
  1588. const struct b43_iv *ivals,
  1589. size_t count,
  1590. size_t array_size)
  1591. {
  1592. const struct b43_iv *iv;
  1593. u16 offset;
  1594. size_t i;
  1595. bool bit32;
  1596. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  1597. iv = ivals;
  1598. for (i = 0; i < count; i++) {
  1599. if (array_size < sizeof(iv->offset_size))
  1600. goto err_format;
  1601. array_size -= sizeof(iv->offset_size);
  1602. offset = be16_to_cpu(iv->offset_size);
  1603. bit32 = !!(offset & B43_IV_32BIT);
  1604. offset &= B43_IV_OFFSET_MASK;
  1605. if (offset >= 0x1000)
  1606. goto err_format;
  1607. if (bit32) {
  1608. u32 value;
  1609. if (array_size < sizeof(iv->data.d32))
  1610. goto err_format;
  1611. array_size -= sizeof(iv->data.d32);
  1612. value = be32_to_cpu(get_unaligned(&iv->data.d32));
  1613. b43_write32(dev, offset, value);
  1614. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1615. sizeof(__be16) +
  1616. sizeof(__be32));
  1617. } else {
  1618. u16 value;
  1619. if (array_size < sizeof(iv->data.d16))
  1620. goto err_format;
  1621. array_size -= sizeof(iv->data.d16);
  1622. value = be16_to_cpu(iv->data.d16);
  1623. b43_write16(dev, offset, value);
  1624. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1625. sizeof(__be16) +
  1626. sizeof(__be16));
  1627. }
  1628. }
  1629. if (array_size)
  1630. goto err_format;
  1631. return 0;
  1632. err_format:
  1633. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  1634. b43_print_fw_helptext(dev->wl);
  1635. return -EPROTO;
  1636. }
  1637. static int b43_upload_initvals(struct b43_wldev *dev)
  1638. {
  1639. const size_t hdr_len = sizeof(struct b43_fw_header);
  1640. const struct b43_fw_header *hdr;
  1641. struct b43_firmware *fw = &dev->fw;
  1642. const struct b43_iv *ivals;
  1643. size_t count;
  1644. int err;
  1645. hdr = (const struct b43_fw_header *)(fw->initvals->data);
  1646. ivals = (const struct b43_iv *)(fw->initvals->data + hdr_len);
  1647. count = be32_to_cpu(hdr->size);
  1648. err = b43_write_initvals(dev, ivals, count,
  1649. fw->initvals->size - hdr_len);
  1650. if (err)
  1651. goto out;
  1652. if (fw->initvals_band) {
  1653. hdr = (const struct b43_fw_header *)(fw->initvals_band->data);
  1654. ivals = (const struct b43_iv *)(fw->initvals_band->data + hdr_len);
  1655. count = be32_to_cpu(hdr->size);
  1656. err = b43_write_initvals(dev, ivals, count,
  1657. fw->initvals_band->size - hdr_len);
  1658. if (err)
  1659. goto out;
  1660. }
  1661. out:
  1662. return err;
  1663. }
  1664. /* Initialize the GPIOs
  1665. * http://bcm-specs.sipsolutions.net/GPIO
  1666. */
  1667. static int b43_gpio_init(struct b43_wldev *dev)
  1668. {
  1669. struct ssb_bus *bus = dev->dev->bus;
  1670. struct ssb_device *gpiodev, *pcidev = NULL;
  1671. u32 mask, set;
  1672. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1673. & ~B43_MACCTL_GPOUTSMSK);
  1674. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  1675. | 0x000F);
  1676. mask = 0x0000001F;
  1677. set = 0x0000000F;
  1678. if (dev->dev->bus->chip_id == 0x4301) {
  1679. mask |= 0x0060;
  1680. set |= 0x0060;
  1681. }
  1682. if (0 /* FIXME: conditional unknown */ ) {
  1683. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1684. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1685. | 0x0100);
  1686. mask |= 0x0180;
  1687. set |= 0x0180;
  1688. }
  1689. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  1690. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1691. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1692. | 0x0200);
  1693. mask |= 0x0200;
  1694. set |= 0x0200;
  1695. }
  1696. if (dev->dev->id.revision >= 2)
  1697. mask |= 0x0010; /* FIXME: This is redundant. */
  1698. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1699. pcidev = bus->pcicore.dev;
  1700. #endif
  1701. gpiodev = bus->chipco.dev ? : pcidev;
  1702. if (!gpiodev)
  1703. return 0;
  1704. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  1705. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  1706. & mask) | set);
  1707. return 0;
  1708. }
  1709. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1710. static void b43_gpio_cleanup(struct b43_wldev *dev)
  1711. {
  1712. struct ssb_bus *bus = dev->dev->bus;
  1713. struct ssb_device *gpiodev, *pcidev = NULL;
  1714. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1715. pcidev = bus->pcicore.dev;
  1716. #endif
  1717. gpiodev = bus->chipco.dev ? : pcidev;
  1718. if (!gpiodev)
  1719. return;
  1720. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  1721. }
  1722. /* http://bcm-specs.sipsolutions.net/EnableMac */
  1723. void b43_mac_enable(struct b43_wldev *dev)
  1724. {
  1725. dev->mac_suspended--;
  1726. B43_WARN_ON(dev->mac_suspended < 0);
  1727. B43_WARN_ON(irqs_disabled());
  1728. if (dev->mac_suspended == 0) {
  1729. b43_write32(dev, B43_MMIO_MACCTL,
  1730. b43_read32(dev, B43_MMIO_MACCTL)
  1731. | B43_MACCTL_ENABLED);
  1732. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  1733. B43_IRQ_MAC_SUSPENDED);
  1734. /* Commit writes */
  1735. b43_read32(dev, B43_MMIO_MACCTL);
  1736. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1737. b43_power_saving_ctl_bits(dev, 0);
  1738. /* Re-enable IRQs. */
  1739. spin_lock_irq(&dev->wl->irq_lock);
  1740. b43_interrupt_enable(dev, dev->irq_savedstate);
  1741. spin_unlock_irq(&dev->wl->irq_lock);
  1742. }
  1743. }
  1744. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  1745. void b43_mac_suspend(struct b43_wldev *dev)
  1746. {
  1747. int i;
  1748. u32 tmp;
  1749. might_sleep();
  1750. B43_WARN_ON(irqs_disabled());
  1751. B43_WARN_ON(dev->mac_suspended < 0);
  1752. if (dev->mac_suspended == 0) {
  1753. /* Mask IRQs before suspending MAC. Otherwise
  1754. * the MAC stays busy and won't suspend. */
  1755. spin_lock_irq(&dev->wl->irq_lock);
  1756. tmp = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1757. spin_unlock_irq(&dev->wl->irq_lock);
  1758. b43_synchronize_irq(dev);
  1759. dev->irq_savedstate = tmp;
  1760. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1761. b43_write32(dev, B43_MMIO_MACCTL,
  1762. b43_read32(dev, B43_MMIO_MACCTL)
  1763. & ~B43_MACCTL_ENABLED);
  1764. /* force pci to flush the write */
  1765. b43_read32(dev, B43_MMIO_MACCTL);
  1766. for (i = 40; i; i--) {
  1767. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1768. if (tmp & B43_IRQ_MAC_SUSPENDED)
  1769. goto out;
  1770. msleep(1);
  1771. }
  1772. b43err(dev->wl, "MAC suspend failed\n");
  1773. }
  1774. out:
  1775. dev->mac_suspended++;
  1776. }
  1777. static void b43_adjust_opmode(struct b43_wldev *dev)
  1778. {
  1779. struct b43_wl *wl = dev->wl;
  1780. u32 ctl;
  1781. u16 cfp_pretbtt;
  1782. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  1783. /* Reset status to STA infrastructure mode. */
  1784. ctl &= ~B43_MACCTL_AP;
  1785. ctl &= ~B43_MACCTL_KEEP_CTL;
  1786. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  1787. ctl &= ~B43_MACCTL_KEEP_BAD;
  1788. ctl &= ~B43_MACCTL_PROMISC;
  1789. ctl &= ~B43_MACCTL_BEACPROMISC;
  1790. ctl |= B43_MACCTL_INFRA;
  1791. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1792. ctl |= B43_MACCTL_AP;
  1793. else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
  1794. ctl &= ~B43_MACCTL_INFRA;
  1795. if (wl->filter_flags & FIF_CONTROL)
  1796. ctl |= B43_MACCTL_KEEP_CTL;
  1797. if (wl->filter_flags & FIF_FCSFAIL)
  1798. ctl |= B43_MACCTL_KEEP_BAD;
  1799. if (wl->filter_flags & FIF_PLCPFAIL)
  1800. ctl |= B43_MACCTL_KEEP_BADPLCP;
  1801. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  1802. ctl |= B43_MACCTL_PROMISC;
  1803. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  1804. ctl |= B43_MACCTL_BEACPROMISC;
  1805. /* Workaround: On old hardware the HW-MAC-address-filter
  1806. * doesn't work properly, so always run promisc in filter
  1807. * it in software. */
  1808. if (dev->dev->id.revision <= 4)
  1809. ctl |= B43_MACCTL_PROMISC;
  1810. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  1811. cfp_pretbtt = 2;
  1812. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  1813. if (dev->dev->bus->chip_id == 0x4306 &&
  1814. dev->dev->bus->chip_rev == 3)
  1815. cfp_pretbtt = 100;
  1816. else
  1817. cfp_pretbtt = 50;
  1818. }
  1819. b43_write16(dev, 0x612, cfp_pretbtt);
  1820. }
  1821. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  1822. {
  1823. u16 offset;
  1824. if (is_ofdm) {
  1825. offset = 0x480;
  1826. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  1827. } else {
  1828. offset = 0x4C0;
  1829. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  1830. }
  1831. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  1832. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  1833. }
  1834. static void b43_rate_memory_init(struct b43_wldev *dev)
  1835. {
  1836. switch (dev->phy.type) {
  1837. case B43_PHYTYPE_A:
  1838. case B43_PHYTYPE_G:
  1839. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  1840. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  1841. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  1842. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  1843. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  1844. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  1845. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  1846. if (dev->phy.type == B43_PHYTYPE_A)
  1847. break;
  1848. /* fallthrough */
  1849. case B43_PHYTYPE_B:
  1850. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  1851. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  1852. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  1853. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  1854. break;
  1855. default:
  1856. B43_WARN_ON(1);
  1857. }
  1858. }
  1859. /* Set the TX-Antenna for management frames sent by firmware. */
  1860. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  1861. {
  1862. u16 ant = 0;
  1863. u16 tmp;
  1864. switch (antenna) {
  1865. case B43_ANTENNA0:
  1866. ant |= B43_TX4_PHY_ANT0;
  1867. break;
  1868. case B43_ANTENNA1:
  1869. ant |= B43_TX4_PHY_ANT1;
  1870. break;
  1871. case B43_ANTENNA_AUTO:
  1872. ant |= B43_TX4_PHY_ANTLAST;
  1873. break;
  1874. default:
  1875. B43_WARN_ON(1);
  1876. }
  1877. /* FIXME We also need to set the other flags of the PHY control field somewhere. */
  1878. /* For Beacons */
  1879. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1880. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1881. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, tmp);
  1882. /* For ACK/CTS */
  1883. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  1884. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1885. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  1886. /* For Probe Resposes */
  1887. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  1888. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1889. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  1890. }
  1891. /* This is the opposite of b43_chip_init() */
  1892. static void b43_chip_exit(struct b43_wldev *dev)
  1893. {
  1894. b43_radio_turn_off(dev, 1);
  1895. b43_gpio_cleanup(dev);
  1896. /* firmware is released later */
  1897. }
  1898. /* Initialize the chip
  1899. * http://bcm-specs.sipsolutions.net/ChipInit
  1900. */
  1901. static int b43_chip_init(struct b43_wldev *dev)
  1902. {
  1903. struct b43_phy *phy = &dev->phy;
  1904. int err, tmp;
  1905. u32 value32;
  1906. u16 value16;
  1907. b43_write32(dev, B43_MMIO_MACCTL,
  1908. B43_MACCTL_PSM_JMP0 | B43_MACCTL_IHR_ENABLED);
  1909. err = b43_request_firmware(dev);
  1910. if (err)
  1911. goto out;
  1912. err = b43_upload_microcode(dev);
  1913. if (err)
  1914. goto out; /* firmware is released later */
  1915. err = b43_gpio_init(dev);
  1916. if (err)
  1917. goto out; /* firmware is released later */
  1918. err = b43_upload_initvals(dev);
  1919. if (err)
  1920. goto err_gpio_clean;
  1921. b43_radio_turn_on(dev);
  1922. b43_write16(dev, 0x03E6, 0x0000);
  1923. err = b43_phy_init(dev);
  1924. if (err)
  1925. goto err_radio_off;
  1926. /* Select initial Interference Mitigation. */
  1927. tmp = phy->interfmode;
  1928. phy->interfmode = B43_INTERFMODE_NONE;
  1929. b43_radio_set_interference_mitigation(dev, tmp);
  1930. b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  1931. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  1932. if (phy->type == B43_PHYTYPE_B) {
  1933. value16 = b43_read16(dev, 0x005E);
  1934. value16 |= 0x0004;
  1935. b43_write16(dev, 0x005E, value16);
  1936. }
  1937. b43_write32(dev, 0x0100, 0x01000000);
  1938. if (dev->dev->id.revision < 5)
  1939. b43_write32(dev, 0x010C, 0x01000000);
  1940. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1941. & ~B43_MACCTL_INFRA);
  1942. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1943. | B43_MACCTL_INFRA);
  1944. if (b43_using_pio(dev)) {
  1945. b43_write32(dev, 0x0210, 0x00000100);
  1946. b43_write32(dev, 0x0230, 0x00000100);
  1947. b43_write32(dev, 0x0250, 0x00000100);
  1948. b43_write32(dev, 0x0270, 0x00000100);
  1949. b43_shm_write16(dev, B43_SHM_SHARED, 0x0034, 0x0000);
  1950. }
  1951. /* Probe Response Timeout value */
  1952. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  1953. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  1954. /* Initially set the wireless operation mode. */
  1955. b43_adjust_opmode(dev);
  1956. if (dev->dev->id.revision < 3) {
  1957. b43_write16(dev, 0x060E, 0x0000);
  1958. b43_write16(dev, 0x0610, 0x8000);
  1959. b43_write16(dev, 0x0604, 0x0000);
  1960. b43_write16(dev, 0x0606, 0x0200);
  1961. } else {
  1962. b43_write32(dev, 0x0188, 0x80000000);
  1963. b43_write32(dev, 0x018C, 0x02000000);
  1964. }
  1965. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  1966. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  1967. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  1968. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  1969. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  1970. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  1971. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  1972. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  1973. value32 |= 0x00100000;
  1974. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  1975. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  1976. dev->dev->bus->chipco.fast_pwrup_delay);
  1977. err = 0;
  1978. b43dbg(dev->wl, "Chip initialized\n");
  1979. out:
  1980. return err;
  1981. err_radio_off:
  1982. b43_radio_turn_off(dev, 1);
  1983. err_gpio_clean:
  1984. b43_gpio_cleanup(dev);
  1985. return err;
  1986. }
  1987. static void b43_periodic_every120sec(struct b43_wldev *dev)
  1988. {
  1989. struct b43_phy *phy = &dev->phy;
  1990. if (phy->type != B43_PHYTYPE_G || phy->rev < 2)
  1991. return;
  1992. b43_mac_suspend(dev);
  1993. b43_lo_g_measure(dev);
  1994. b43_mac_enable(dev);
  1995. if (b43_has_hardware_pctl(phy))
  1996. b43_lo_g_ctl_mark_all_unused(dev);
  1997. }
  1998. static void b43_periodic_every60sec(struct b43_wldev *dev)
  1999. {
  2000. struct b43_phy *phy = &dev->phy;
  2001. if (!b43_has_hardware_pctl(phy))
  2002. b43_lo_g_ctl_mark_all_unused(dev);
  2003. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  2004. b43_mac_suspend(dev);
  2005. b43_calc_nrssi_slope(dev);
  2006. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2007. u8 old_chan = phy->channel;
  2008. /* VCO Calibration */
  2009. if (old_chan >= 8)
  2010. b43_radio_selectchannel(dev, 1, 0);
  2011. else
  2012. b43_radio_selectchannel(dev, 13, 0);
  2013. b43_radio_selectchannel(dev, old_chan, 0);
  2014. }
  2015. b43_mac_enable(dev);
  2016. }
  2017. }
  2018. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2019. {
  2020. /* Update device statistics. */
  2021. b43_calculate_link_quality(dev);
  2022. }
  2023. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2024. {
  2025. struct b43_phy *phy = &dev->phy;
  2026. if (phy->type == B43_PHYTYPE_G) {
  2027. //TODO: update_aci_moving_average
  2028. if (phy->aci_enable && phy->aci_wlan_automatic) {
  2029. b43_mac_suspend(dev);
  2030. if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2031. if (0 /*TODO: bunch of conditions */ ) {
  2032. b43_radio_set_interference_mitigation
  2033. (dev, B43_INTERFMODE_MANUALWLAN);
  2034. }
  2035. } else if (1 /*TODO*/) {
  2036. /*
  2037. if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
  2038. b43_radio_set_interference_mitigation(dev,
  2039. B43_INTERFMODE_NONE);
  2040. }
  2041. */
  2042. }
  2043. b43_mac_enable(dev);
  2044. } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
  2045. phy->rev == 1) {
  2046. //TODO: implement rev1 workaround
  2047. }
  2048. }
  2049. b43_phy_xmitpower(dev); //FIXME: unless scanning?
  2050. //TODO for APHY (temperature?)
  2051. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2052. wmb();
  2053. }
  2054. static void do_periodic_work(struct b43_wldev *dev)
  2055. {
  2056. unsigned int state;
  2057. state = dev->periodic_state;
  2058. if (state % 8 == 0)
  2059. b43_periodic_every120sec(dev);
  2060. if (state % 4 == 0)
  2061. b43_periodic_every60sec(dev);
  2062. if (state % 2 == 0)
  2063. b43_periodic_every30sec(dev);
  2064. b43_periodic_every15sec(dev);
  2065. }
  2066. /* Periodic work locking policy:
  2067. * The whole periodic work handler is protected by
  2068. * wl->mutex. If another lock is needed somewhere in the
  2069. * pwork callchain, it's aquired in-place, where it's needed.
  2070. */
  2071. static void b43_periodic_work_handler(struct work_struct *work)
  2072. {
  2073. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2074. periodic_work.work);
  2075. struct b43_wl *wl = dev->wl;
  2076. unsigned long delay;
  2077. mutex_lock(&wl->mutex);
  2078. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2079. goto out;
  2080. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2081. goto out_requeue;
  2082. do_periodic_work(dev);
  2083. dev->periodic_state++;
  2084. out_requeue:
  2085. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2086. delay = msecs_to_jiffies(50);
  2087. else
  2088. delay = round_jiffies_relative(HZ * 15);
  2089. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2090. out:
  2091. mutex_unlock(&wl->mutex);
  2092. }
  2093. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2094. {
  2095. struct delayed_work *work = &dev->periodic_work;
  2096. dev->periodic_state = 0;
  2097. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2098. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2099. }
  2100. /* Validate access to the chip (SHM) */
  2101. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2102. {
  2103. u32 value;
  2104. u32 shm_backup;
  2105. shm_backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2106. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2107. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2108. goto error;
  2109. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2110. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2111. goto error;
  2112. b43_shm_write32(dev, B43_SHM_SHARED, 0, shm_backup);
  2113. value = b43_read32(dev, B43_MMIO_MACCTL);
  2114. if ((value | B43_MACCTL_GMODE) !=
  2115. (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2116. goto error;
  2117. value = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2118. if (value)
  2119. goto error;
  2120. return 0;
  2121. error:
  2122. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2123. return -ENODEV;
  2124. }
  2125. static void b43_security_init(struct b43_wldev *dev)
  2126. {
  2127. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2128. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2129. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2130. /* KTP is a word address, but we address SHM bytewise.
  2131. * So multiply by two.
  2132. */
  2133. dev->ktp *= 2;
  2134. if (dev->dev->id.revision >= 5) {
  2135. /* Number of RCMTA address slots */
  2136. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2137. }
  2138. b43_clear_keys(dev);
  2139. }
  2140. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2141. {
  2142. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2143. unsigned long flags;
  2144. /* Don't take wl->mutex here, as it could deadlock with
  2145. * hwrng internal locking. It's not needed to take
  2146. * wl->mutex here, anyway. */
  2147. spin_lock_irqsave(&wl->irq_lock, flags);
  2148. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2149. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2150. return (sizeof(u16));
  2151. }
  2152. static void b43_rng_exit(struct b43_wl *wl)
  2153. {
  2154. if (wl->rng_initialized)
  2155. hwrng_unregister(&wl->rng);
  2156. }
  2157. static int b43_rng_init(struct b43_wl *wl)
  2158. {
  2159. int err;
  2160. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2161. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2162. wl->rng.name = wl->rng_name;
  2163. wl->rng.data_read = b43_rng_read;
  2164. wl->rng.priv = (unsigned long)wl;
  2165. wl->rng_initialized = 1;
  2166. err = hwrng_register(&wl->rng);
  2167. if (err) {
  2168. wl->rng_initialized = 0;
  2169. b43err(wl, "Failed to register the random "
  2170. "number generator (%d)\n", err);
  2171. }
  2172. return err;
  2173. }
  2174. static int b43_op_tx(struct ieee80211_hw *hw,
  2175. struct sk_buff *skb,
  2176. struct ieee80211_tx_control *ctl)
  2177. {
  2178. struct b43_wl *wl = hw_to_b43_wl(hw);
  2179. struct b43_wldev *dev = wl->current_dev;
  2180. int err = -ENODEV;
  2181. unsigned long flags;
  2182. if (unlikely(!dev))
  2183. goto out;
  2184. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  2185. goto out;
  2186. /* DMA-TX is done without a global lock. */
  2187. if (b43_using_pio(dev)) {
  2188. spin_lock_irqsave(&wl->irq_lock, flags);
  2189. err = b43_pio_tx(dev, skb, ctl);
  2190. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2191. } else
  2192. err = b43_dma_tx(dev, skb, ctl);
  2193. out:
  2194. if (unlikely(err))
  2195. return NETDEV_TX_BUSY;
  2196. return NETDEV_TX_OK;
  2197. }
  2198. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  2199. int queue,
  2200. const struct ieee80211_tx_queue_params *params)
  2201. {
  2202. return 0;
  2203. }
  2204. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2205. struct ieee80211_tx_queue_stats *stats)
  2206. {
  2207. struct b43_wl *wl = hw_to_b43_wl(hw);
  2208. struct b43_wldev *dev = wl->current_dev;
  2209. unsigned long flags;
  2210. int err = -ENODEV;
  2211. if (!dev)
  2212. goto out;
  2213. spin_lock_irqsave(&wl->irq_lock, flags);
  2214. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2215. if (b43_using_pio(dev))
  2216. b43_pio_get_tx_stats(dev, stats);
  2217. else
  2218. b43_dma_get_tx_stats(dev, stats);
  2219. err = 0;
  2220. }
  2221. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2222. out:
  2223. return err;
  2224. }
  2225. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2226. struct ieee80211_low_level_stats *stats)
  2227. {
  2228. struct b43_wl *wl = hw_to_b43_wl(hw);
  2229. unsigned long flags;
  2230. spin_lock_irqsave(&wl->irq_lock, flags);
  2231. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2232. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2233. return 0;
  2234. }
  2235. static const char *phymode_to_string(unsigned int phymode)
  2236. {
  2237. switch (phymode) {
  2238. case B43_PHYMODE_A:
  2239. return "A";
  2240. case B43_PHYMODE_B:
  2241. return "B";
  2242. case B43_PHYMODE_G:
  2243. return "G";
  2244. default:
  2245. B43_WARN_ON(1);
  2246. }
  2247. return "";
  2248. }
  2249. static int find_wldev_for_phymode(struct b43_wl *wl,
  2250. unsigned int phymode,
  2251. struct b43_wldev **dev, bool * gmode)
  2252. {
  2253. struct b43_wldev *d;
  2254. list_for_each_entry(d, &wl->devlist, list) {
  2255. if (d->phy.possible_phymodes & phymode) {
  2256. /* Ok, this device supports the PHY-mode.
  2257. * Now figure out how the gmode bit has to be
  2258. * set to support it. */
  2259. if (phymode == B43_PHYMODE_A)
  2260. *gmode = 0;
  2261. else
  2262. *gmode = 1;
  2263. *dev = d;
  2264. return 0;
  2265. }
  2266. }
  2267. return -ESRCH;
  2268. }
  2269. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2270. {
  2271. struct ssb_device *sdev = dev->dev;
  2272. u32 tmslow;
  2273. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2274. tmslow &= ~B43_TMSLOW_GMODE;
  2275. tmslow |= B43_TMSLOW_PHYRESET;
  2276. tmslow |= SSB_TMSLOW_FGC;
  2277. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2278. msleep(1);
  2279. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2280. tmslow &= ~SSB_TMSLOW_FGC;
  2281. tmslow |= B43_TMSLOW_PHYRESET;
  2282. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2283. msleep(1);
  2284. }
  2285. /* Expects wl->mutex locked */
  2286. static int b43_switch_phymode(struct b43_wl *wl, unsigned int new_mode)
  2287. {
  2288. struct b43_wldev *up_dev;
  2289. struct b43_wldev *down_dev;
  2290. int err;
  2291. bool gmode = 0;
  2292. int prev_status;
  2293. err = find_wldev_for_phymode(wl, new_mode, &up_dev, &gmode);
  2294. if (err) {
  2295. b43err(wl, "Could not find a device for %s-PHY mode\n",
  2296. phymode_to_string(new_mode));
  2297. return err;
  2298. }
  2299. if ((up_dev == wl->current_dev) &&
  2300. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2301. /* This device is already running. */
  2302. return 0;
  2303. }
  2304. b43dbg(wl, "Reconfiguring PHYmode to %s-PHY\n",
  2305. phymode_to_string(new_mode));
  2306. down_dev = wl->current_dev;
  2307. prev_status = b43_status(down_dev);
  2308. /* Shutdown the currently running core. */
  2309. if (prev_status >= B43_STAT_STARTED)
  2310. b43_wireless_core_stop(down_dev);
  2311. if (prev_status >= B43_STAT_INITIALIZED)
  2312. b43_wireless_core_exit(down_dev);
  2313. if (down_dev != up_dev) {
  2314. /* We switch to a different core, so we put PHY into
  2315. * RESET on the old core. */
  2316. b43_put_phy_into_reset(down_dev);
  2317. }
  2318. /* Now start the new core. */
  2319. up_dev->phy.gmode = gmode;
  2320. if (prev_status >= B43_STAT_INITIALIZED) {
  2321. err = b43_wireless_core_init(up_dev);
  2322. if (err) {
  2323. b43err(wl, "Fatal: Could not initialize device for "
  2324. "newly selected %s-PHY mode\n",
  2325. phymode_to_string(new_mode));
  2326. goto init_failure;
  2327. }
  2328. }
  2329. if (prev_status >= B43_STAT_STARTED) {
  2330. err = b43_wireless_core_start(up_dev);
  2331. if (err) {
  2332. b43err(wl, "Fatal: Coult not start device for "
  2333. "newly selected %s-PHY mode\n",
  2334. phymode_to_string(new_mode));
  2335. b43_wireless_core_exit(up_dev);
  2336. goto init_failure;
  2337. }
  2338. }
  2339. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2340. wl->current_dev = up_dev;
  2341. return 0;
  2342. init_failure:
  2343. /* Whoops, failed to init the new core. No core is operating now. */
  2344. wl->current_dev = NULL;
  2345. return err;
  2346. }
  2347. /* Check if the use of the antenna that ieee80211 told us to
  2348. * use is possible. This will fall back to DEFAULT.
  2349. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  2350. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  2351. u8 antenna_nr)
  2352. {
  2353. u8 antenna_mask;
  2354. if (antenna_nr == 0) {
  2355. /* Zero means "use default antenna". That's always OK. */
  2356. return 0;
  2357. }
  2358. /* Get the mask of available antennas. */
  2359. if (dev->phy.gmode)
  2360. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  2361. else
  2362. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  2363. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  2364. /* This antenna is not available. Fall back to default. */
  2365. return 0;
  2366. }
  2367. return antenna_nr;
  2368. }
  2369. static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
  2370. {
  2371. antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
  2372. switch (antenna) {
  2373. case 0: /* default/diversity */
  2374. return B43_ANTENNA_DEFAULT;
  2375. case 1: /* Antenna 0 */
  2376. return B43_ANTENNA0;
  2377. case 2: /* Antenna 1 */
  2378. return B43_ANTENNA1;
  2379. default:
  2380. return B43_ANTENNA_DEFAULT;
  2381. }
  2382. }
  2383. static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  2384. {
  2385. struct b43_wl *wl = hw_to_b43_wl(hw);
  2386. struct b43_wldev *dev;
  2387. struct b43_phy *phy;
  2388. unsigned long flags;
  2389. unsigned int new_phymode = 0xFFFF;
  2390. int antenna;
  2391. int err = 0;
  2392. u32 savedirqs;
  2393. mutex_lock(&wl->mutex);
  2394. /* Switch the PHY mode (if necessary). */
  2395. switch (conf->phymode) {
  2396. case MODE_IEEE80211A:
  2397. new_phymode = B43_PHYMODE_A;
  2398. break;
  2399. case MODE_IEEE80211B:
  2400. new_phymode = B43_PHYMODE_B;
  2401. break;
  2402. case MODE_IEEE80211G:
  2403. new_phymode = B43_PHYMODE_G;
  2404. break;
  2405. default:
  2406. B43_WARN_ON(1);
  2407. }
  2408. err = b43_switch_phymode(wl, new_phymode);
  2409. if (err)
  2410. goto out_unlock_mutex;
  2411. dev = wl->current_dev;
  2412. phy = &dev->phy;
  2413. /* Disable IRQs while reconfiguring the device.
  2414. * This makes it possible to drop the spinlock throughout
  2415. * the reconfiguration process. */
  2416. spin_lock_irqsave(&wl->irq_lock, flags);
  2417. if (b43_status(dev) < B43_STAT_STARTED) {
  2418. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2419. goto out_unlock_mutex;
  2420. }
  2421. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2422. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2423. b43_synchronize_irq(dev);
  2424. /* Switch to the requested channel.
  2425. * The firmware takes care of races with the TX handler. */
  2426. if (conf->channel_val != phy->channel)
  2427. b43_radio_selectchannel(dev, conf->channel_val, 0);
  2428. /* Enable/Disable ShortSlot timing. */
  2429. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2430. dev->short_slot) {
  2431. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2432. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2433. b43_short_slot_timing_enable(dev);
  2434. else
  2435. b43_short_slot_timing_disable(dev);
  2436. }
  2437. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2438. /* Adjust the desired TX power level. */
  2439. if (conf->power_level != 0) {
  2440. if (conf->power_level != phy->power_level) {
  2441. phy->power_level = conf->power_level;
  2442. b43_phy_xmitpower(dev);
  2443. }
  2444. }
  2445. /* Antennas for RX and management frame TX. */
  2446. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
  2447. b43_mgmtframe_txantenna(dev, antenna);
  2448. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
  2449. b43_set_rx_antenna(dev, antenna);
  2450. /* Update templates for AP mode. */
  2451. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  2452. b43_set_beacon_int(dev, conf->beacon_int);
  2453. if (!!conf->radio_enabled != phy->radio_on) {
  2454. if (conf->radio_enabled) {
  2455. b43_radio_turn_on(dev);
  2456. b43info(dev->wl, "Radio turned on by software\n");
  2457. if (!dev->radio_hw_enable) {
  2458. b43info(dev->wl, "The hardware RF-kill button "
  2459. "still turns the radio physically off. "
  2460. "Press the button to turn it on.\n");
  2461. }
  2462. } else {
  2463. b43_radio_turn_off(dev, 0);
  2464. b43info(dev->wl, "Radio turned off by software\n");
  2465. }
  2466. }
  2467. spin_lock_irqsave(&wl->irq_lock, flags);
  2468. b43_interrupt_enable(dev, savedirqs);
  2469. mmiowb();
  2470. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2471. out_unlock_mutex:
  2472. mutex_unlock(&wl->mutex);
  2473. return err;
  2474. }
  2475. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2476. const u8 *local_addr, const u8 *addr,
  2477. struct ieee80211_key_conf *key)
  2478. {
  2479. struct b43_wl *wl = hw_to_b43_wl(hw);
  2480. struct b43_wldev *dev;
  2481. unsigned long flags;
  2482. u8 algorithm;
  2483. u8 index;
  2484. int err;
  2485. DECLARE_MAC_BUF(mac);
  2486. if (modparam_nohwcrypt)
  2487. return -ENOSPC; /* User disabled HW-crypto */
  2488. mutex_lock(&wl->mutex);
  2489. spin_lock_irqsave(&wl->irq_lock, flags);
  2490. dev = wl->current_dev;
  2491. err = -ENODEV;
  2492. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  2493. goto out_unlock;
  2494. err = -EINVAL;
  2495. switch (key->alg) {
  2496. case ALG_WEP:
  2497. if (key->keylen == 5)
  2498. algorithm = B43_SEC_ALGO_WEP40;
  2499. else
  2500. algorithm = B43_SEC_ALGO_WEP104;
  2501. break;
  2502. case ALG_TKIP:
  2503. algorithm = B43_SEC_ALGO_TKIP;
  2504. break;
  2505. case ALG_CCMP:
  2506. algorithm = B43_SEC_ALGO_AES;
  2507. break;
  2508. default:
  2509. B43_WARN_ON(1);
  2510. goto out_unlock;
  2511. }
  2512. index = (u8) (key->keyidx);
  2513. if (index > 3)
  2514. goto out_unlock;
  2515. switch (cmd) {
  2516. case SET_KEY:
  2517. if (algorithm == B43_SEC_ALGO_TKIP) {
  2518. /* FIXME: No TKIP hardware encryption for now. */
  2519. err = -EOPNOTSUPP;
  2520. goto out_unlock;
  2521. }
  2522. if (is_broadcast_ether_addr(addr)) {
  2523. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  2524. err = b43_key_write(dev, index, algorithm,
  2525. key->key, key->keylen, NULL, key);
  2526. } else {
  2527. /*
  2528. * either pairwise key or address is 00:00:00:00:00:00
  2529. * for transmit-only keys
  2530. */
  2531. err = b43_key_write(dev, -1, algorithm,
  2532. key->key, key->keylen, addr, key);
  2533. }
  2534. if (err)
  2535. goto out_unlock;
  2536. if (algorithm == B43_SEC_ALGO_WEP40 ||
  2537. algorithm == B43_SEC_ALGO_WEP104) {
  2538. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  2539. } else {
  2540. b43_hf_write(dev,
  2541. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  2542. }
  2543. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2544. break;
  2545. case DISABLE_KEY: {
  2546. err = b43_key_clear(dev, key->hw_key_idx);
  2547. if (err)
  2548. goto out_unlock;
  2549. break;
  2550. }
  2551. default:
  2552. B43_WARN_ON(1);
  2553. }
  2554. out_unlock:
  2555. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2556. mutex_unlock(&wl->mutex);
  2557. if (!err) {
  2558. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  2559. "mac: %s\n",
  2560. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  2561. print_mac(mac, addr));
  2562. }
  2563. return err;
  2564. }
  2565. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  2566. unsigned int changed, unsigned int *fflags,
  2567. int mc_count, struct dev_addr_list *mc_list)
  2568. {
  2569. struct b43_wl *wl = hw_to_b43_wl(hw);
  2570. struct b43_wldev *dev = wl->current_dev;
  2571. unsigned long flags;
  2572. if (!dev) {
  2573. *fflags = 0;
  2574. return;
  2575. }
  2576. spin_lock_irqsave(&wl->irq_lock, flags);
  2577. *fflags &= FIF_PROMISC_IN_BSS |
  2578. FIF_ALLMULTI |
  2579. FIF_FCSFAIL |
  2580. FIF_PLCPFAIL |
  2581. FIF_CONTROL |
  2582. FIF_OTHER_BSS |
  2583. FIF_BCN_PRBRESP_PROMISC;
  2584. changed &= FIF_PROMISC_IN_BSS |
  2585. FIF_ALLMULTI |
  2586. FIF_FCSFAIL |
  2587. FIF_PLCPFAIL |
  2588. FIF_CONTROL |
  2589. FIF_OTHER_BSS |
  2590. FIF_BCN_PRBRESP_PROMISC;
  2591. wl->filter_flags = *fflags;
  2592. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  2593. b43_adjust_opmode(dev);
  2594. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2595. }
  2596. static int b43_op_config_interface(struct ieee80211_hw *hw,
  2597. int if_id,
  2598. struct ieee80211_if_conf *conf)
  2599. {
  2600. struct b43_wl *wl = hw_to_b43_wl(hw);
  2601. struct b43_wldev *dev = wl->current_dev;
  2602. unsigned long flags;
  2603. if (!dev)
  2604. return -ENODEV;
  2605. mutex_lock(&wl->mutex);
  2606. spin_lock_irqsave(&wl->irq_lock, flags);
  2607. B43_WARN_ON(wl->if_id != if_id);
  2608. if (conf->bssid)
  2609. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  2610. else
  2611. memset(wl->bssid, 0, ETH_ALEN);
  2612. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  2613. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP)) {
  2614. B43_WARN_ON(conf->type != IEEE80211_IF_TYPE_AP);
  2615. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  2616. if (conf->beacon)
  2617. b43_refresh_templates(dev, conf->beacon);
  2618. }
  2619. b43_write_mac_bssid_templates(dev);
  2620. }
  2621. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2622. mutex_unlock(&wl->mutex);
  2623. return 0;
  2624. }
  2625. /* Locking: wl->mutex */
  2626. static void b43_wireless_core_stop(struct b43_wldev *dev)
  2627. {
  2628. struct b43_wl *wl = dev->wl;
  2629. unsigned long flags;
  2630. if (b43_status(dev) < B43_STAT_STARTED)
  2631. return;
  2632. /* Disable and sync interrupts. We must do this before than
  2633. * setting the status to INITIALIZED, as the interrupt handler
  2634. * won't care about IRQs then. */
  2635. spin_lock_irqsave(&wl->irq_lock, flags);
  2636. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2637. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  2638. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2639. b43_synchronize_irq(dev);
  2640. b43_set_status(dev, B43_STAT_INITIALIZED);
  2641. mutex_unlock(&wl->mutex);
  2642. /* Must unlock as it would otherwise deadlock. No races here.
  2643. * Cancel the possibly running self-rearming periodic work. */
  2644. cancel_delayed_work_sync(&dev->periodic_work);
  2645. mutex_lock(&wl->mutex);
  2646. ieee80211_stop_queues(wl->hw); //FIXME this could cause a deadlock, as mac80211 seems buggy.
  2647. b43_mac_suspend(dev);
  2648. free_irq(dev->dev->irq, dev);
  2649. b43dbg(wl, "Wireless interface stopped\n");
  2650. }
  2651. /* Locking: wl->mutex */
  2652. static int b43_wireless_core_start(struct b43_wldev *dev)
  2653. {
  2654. int err;
  2655. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  2656. drain_txstatus_queue(dev);
  2657. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  2658. IRQF_SHARED, KBUILD_MODNAME, dev);
  2659. if (err) {
  2660. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  2661. goto out;
  2662. }
  2663. /* We are ready to run. */
  2664. b43_set_status(dev, B43_STAT_STARTED);
  2665. /* Start data flow (TX/RX). */
  2666. b43_mac_enable(dev);
  2667. b43_interrupt_enable(dev, dev->irq_savedstate);
  2668. ieee80211_start_queues(dev->wl->hw);
  2669. /* Start maintainance work */
  2670. b43_periodic_tasks_setup(dev);
  2671. b43dbg(dev->wl, "Wireless interface started\n");
  2672. out:
  2673. return err;
  2674. }
  2675. /* Get PHY and RADIO versioning numbers */
  2676. static int b43_phy_versioning(struct b43_wldev *dev)
  2677. {
  2678. struct b43_phy *phy = &dev->phy;
  2679. u32 tmp;
  2680. u8 analog_type;
  2681. u8 phy_type;
  2682. u8 phy_rev;
  2683. u16 radio_manuf;
  2684. u16 radio_ver;
  2685. u16 radio_rev;
  2686. int unsupported = 0;
  2687. /* Get PHY versioning */
  2688. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  2689. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  2690. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  2691. phy_rev = (tmp & B43_PHYVER_VERSION);
  2692. switch (phy_type) {
  2693. case B43_PHYTYPE_A:
  2694. if (phy_rev >= 4)
  2695. unsupported = 1;
  2696. break;
  2697. case B43_PHYTYPE_B:
  2698. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  2699. && phy_rev != 7)
  2700. unsupported = 1;
  2701. break;
  2702. case B43_PHYTYPE_G:
  2703. if (phy_rev > 9)
  2704. unsupported = 1;
  2705. break;
  2706. default:
  2707. unsupported = 1;
  2708. };
  2709. if (unsupported) {
  2710. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  2711. "(Analog %u, Type %u, Revision %u)\n",
  2712. analog_type, phy_type, phy_rev);
  2713. return -EOPNOTSUPP;
  2714. }
  2715. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  2716. analog_type, phy_type, phy_rev);
  2717. /* Get RADIO versioning */
  2718. if (dev->dev->bus->chip_id == 0x4317) {
  2719. if (dev->dev->bus->chip_rev == 0)
  2720. tmp = 0x3205017F;
  2721. else if (dev->dev->bus->chip_rev == 1)
  2722. tmp = 0x4205017F;
  2723. else
  2724. tmp = 0x5205017F;
  2725. } else {
  2726. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  2727. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH);
  2728. tmp <<= 16;
  2729. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  2730. tmp |= b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2731. }
  2732. radio_manuf = (tmp & 0x00000FFF);
  2733. radio_ver = (tmp & 0x0FFFF000) >> 12;
  2734. radio_rev = (tmp & 0xF0000000) >> 28;
  2735. switch (phy_type) {
  2736. case B43_PHYTYPE_A:
  2737. if (radio_ver != 0x2060)
  2738. unsupported = 1;
  2739. if (radio_rev != 1)
  2740. unsupported = 1;
  2741. if (radio_manuf != 0x17F)
  2742. unsupported = 1;
  2743. break;
  2744. case B43_PHYTYPE_B:
  2745. if ((radio_ver & 0xFFF0) != 0x2050)
  2746. unsupported = 1;
  2747. break;
  2748. case B43_PHYTYPE_G:
  2749. if (radio_ver != 0x2050)
  2750. unsupported = 1;
  2751. break;
  2752. default:
  2753. B43_WARN_ON(1);
  2754. }
  2755. if (unsupported) {
  2756. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  2757. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  2758. radio_manuf, radio_ver, radio_rev);
  2759. return -EOPNOTSUPP;
  2760. }
  2761. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  2762. radio_manuf, radio_ver, radio_rev);
  2763. phy->radio_manuf = radio_manuf;
  2764. phy->radio_ver = radio_ver;
  2765. phy->radio_rev = radio_rev;
  2766. phy->analog = analog_type;
  2767. phy->type = phy_type;
  2768. phy->rev = phy_rev;
  2769. return 0;
  2770. }
  2771. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  2772. struct b43_phy *phy)
  2773. {
  2774. struct b43_txpower_lo_control *lo;
  2775. int i;
  2776. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  2777. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  2778. /* Flags */
  2779. phy->locked = 0;
  2780. phy->aci_enable = 0;
  2781. phy->aci_wlan_automatic = 0;
  2782. phy->aci_hw_rssi = 0;
  2783. phy->radio_off_context.valid = 0;
  2784. lo = phy->lo_control;
  2785. if (lo) {
  2786. memset(lo, 0, sizeof(*(phy->lo_control)));
  2787. lo->rebuild = 1;
  2788. lo->tx_bias = 0xFF;
  2789. }
  2790. phy->max_lb_gain = 0;
  2791. phy->trsw_rx_gain = 0;
  2792. phy->txpwr_offset = 0;
  2793. /* NRSSI */
  2794. phy->nrssislope = 0;
  2795. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  2796. phy->nrssi[i] = -1000;
  2797. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  2798. phy->nrssi_lt[i] = i;
  2799. phy->lofcal = 0xFFFF;
  2800. phy->initval = 0xFFFF;
  2801. spin_lock_init(&phy->lock);
  2802. phy->interfmode = B43_INTERFMODE_NONE;
  2803. phy->channel = 0xFF;
  2804. phy->hardware_power_control = !!modparam_hwpctl;
  2805. /* PHY TX errors counter. */
  2806. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2807. /* OFDM-table address caching. */
  2808. phy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  2809. }
  2810. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  2811. {
  2812. /* Flags */
  2813. dev->reg124_set_0x4 = 0;
  2814. /* Assume the radio is enabled. If it's not enabled, the state will
  2815. * immediately get fixed on the first periodic work run. */
  2816. dev->radio_hw_enable = 1;
  2817. /* Stats */
  2818. memset(&dev->stats, 0, sizeof(dev->stats));
  2819. setup_struct_phy_for_init(dev, &dev->phy);
  2820. /* IRQ related flags */
  2821. dev->irq_reason = 0;
  2822. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  2823. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  2824. dev->mac_suspended = 1;
  2825. /* Noise calculation context */
  2826. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  2827. }
  2828. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  2829. {
  2830. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  2831. u32 hf;
  2832. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  2833. return;
  2834. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  2835. return;
  2836. hf = b43_hf_read(dev);
  2837. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  2838. hf |= B43_HF_BTCOEXALT;
  2839. else
  2840. hf |= B43_HF_BTCOEX;
  2841. b43_hf_write(dev, hf);
  2842. //TODO
  2843. }
  2844. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  2845. { //TODO
  2846. }
  2847. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  2848. {
  2849. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2850. struct ssb_bus *bus = dev->dev->bus;
  2851. u32 tmp;
  2852. if (bus->pcicore.dev &&
  2853. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  2854. bus->pcicore.dev->id.revision <= 5) {
  2855. /* IMCFGLO timeouts workaround. */
  2856. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  2857. tmp &= ~SSB_IMCFGLO_REQTO;
  2858. tmp &= ~SSB_IMCFGLO_SERTO;
  2859. switch (bus->bustype) {
  2860. case SSB_BUSTYPE_PCI:
  2861. case SSB_BUSTYPE_PCMCIA:
  2862. tmp |= 0x32;
  2863. break;
  2864. case SSB_BUSTYPE_SSB:
  2865. tmp |= 0x53;
  2866. break;
  2867. }
  2868. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  2869. }
  2870. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  2871. }
  2872. /* Write the short and long frame retry limit values. */
  2873. static void b43_set_retry_limits(struct b43_wldev *dev,
  2874. unsigned int short_retry,
  2875. unsigned int long_retry)
  2876. {
  2877. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  2878. * the chip-internal counter. */
  2879. short_retry = min(short_retry, (unsigned int)0xF);
  2880. long_retry = min(long_retry, (unsigned int)0xF);
  2881. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  2882. short_retry);
  2883. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  2884. long_retry);
  2885. }
  2886. /* Shutdown a wireless core */
  2887. /* Locking: wl->mutex */
  2888. static void b43_wireless_core_exit(struct b43_wldev *dev)
  2889. {
  2890. struct b43_phy *phy = &dev->phy;
  2891. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  2892. if (b43_status(dev) != B43_STAT_INITIALIZED)
  2893. return;
  2894. b43_set_status(dev, B43_STAT_UNINIT);
  2895. b43_leds_exit(dev);
  2896. b43_rng_exit(dev->wl);
  2897. b43_pio_free(dev);
  2898. b43_dma_free(dev);
  2899. b43_chip_exit(dev);
  2900. b43_radio_turn_off(dev, 1);
  2901. b43_switch_analog(dev, 0);
  2902. if (phy->dyn_tssi_tbl)
  2903. kfree(phy->tssi2dbm);
  2904. kfree(phy->lo_control);
  2905. phy->lo_control = NULL;
  2906. ssb_device_disable(dev->dev, 0);
  2907. ssb_bus_may_powerdown(dev->dev->bus);
  2908. }
  2909. /* Initialize a wireless core */
  2910. static int b43_wireless_core_init(struct b43_wldev *dev)
  2911. {
  2912. struct b43_wl *wl = dev->wl;
  2913. struct ssb_bus *bus = dev->dev->bus;
  2914. struct ssb_sprom *sprom = &bus->sprom;
  2915. struct b43_phy *phy = &dev->phy;
  2916. int err;
  2917. u32 hf, tmp;
  2918. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  2919. err = ssb_bus_powerup(bus, 0);
  2920. if (err)
  2921. goto out;
  2922. if (!ssb_device_is_enabled(dev->dev)) {
  2923. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  2924. b43_wireless_core_reset(dev, tmp);
  2925. }
  2926. if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
  2927. phy->lo_control =
  2928. kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
  2929. if (!phy->lo_control) {
  2930. err = -ENOMEM;
  2931. goto err_busdown;
  2932. }
  2933. }
  2934. setup_struct_wldev_for_init(dev);
  2935. err = b43_phy_init_tssi2dbm_table(dev);
  2936. if (err)
  2937. goto err_kfree_lo_control;
  2938. /* Enable IRQ routing to this device. */
  2939. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  2940. b43_imcfglo_timeouts_workaround(dev);
  2941. b43_bluetooth_coext_disable(dev);
  2942. b43_phy_early_init(dev);
  2943. err = b43_chip_init(dev);
  2944. if (err)
  2945. goto err_kfree_tssitbl;
  2946. b43_shm_write16(dev, B43_SHM_SHARED,
  2947. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  2948. hf = b43_hf_read(dev);
  2949. if (phy->type == B43_PHYTYPE_G) {
  2950. hf |= B43_HF_SYMW;
  2951. if (phy->rev == 1)
  2952. hf |= B43_HF_GDCW;
  2953. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  2954. hf |= B43_HF_OFDMPABOOST;
  2955. } else if (phy->type == B43_PHYTYPE_B) {
  2956. hf |= B43_HF_SYMW;
  2957. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  2958. hf &= ~B43_HF_GDCW;
  2959. }
  2960. b43_hf_write(dev, hf);
  2961. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  2962. B43_DEFAULT_LONG_RETRY_LIMIT);
  2963. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  2964. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  2965. /* Disable sending probe responses from firmware.
  2966. * Setting the MaxTime to one usec will always trigger
  2967. * a timeout, so we never send any probe resp.
  2968. * A timeout of zero is infinite. */
  2969. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  2970. b43_rate_memory_init(dev);
  2971. /* Minimum Contention Window */
  2972. if (phy->type == B43_PHYTYPE_B) {
  2973. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  2974. } else {
  2975. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  2976. }
  2977. /* Maximum Contention Window */
  2978. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  2979. do {
  2980. if (b43_using_pio(dev)) {
  2981. err = b43_pio_init(dev);
  2982. } else {
  2983. err = b43_dma_init(dev);
  2984. if (!err)
  2985. b43_qos_init(dev);
  2986. }
  2987. } while (err == -EAGAIN);
  2988. if (err)
  2989. goto err_chip_exit;
  2990. //FIXME
  2991. #if 1
  2992. b43_write16(dev, 0x0612, 0x0050);
  2993. b43_shm_write16(dev, B43_SHM_SHARED, 0x0416, 0x0050);
  2994. b43_shm_write16(dev, B43_SHM_SHARED, 0x0414, 0x01F4);
  2995. #endif
  2996. b43_bluetooth_coext_enable(dev);
  2997. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  2998. memset(wl->bssid, 0, ETH_ALEN);
  2999. memset(wl->mac_addr, 0, ETH_ALEN);
  3000. b43_upload_card_macaddress(dev);
  3001. b43_security_init(dev);
  3002. b43_rng_init(wl);
  3003. b43_set_status(dev, B43_STAT_INITIALIZED);
  3004. b43_leds_init(dev);
  3005. out:
  3006. return err;
  3007. err_chip_exit:
  3008. b43_chip_exit(dev);
  3009. err_kfree_tssitbl:
  3010. if (phy->dyn_tssi_tbl)
  3011. kfree(phy->tssi2dbm);
  3012. err_kfree_lo_control:
  3013. kfree(phy->lo_control);
  3014. phy->lo_control = NULL;
  3015. err_busdown:
  3016. ssb_bus_may_powerdown(bus);
  3017. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3018. return err;
  3019. }
  3020. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3021. struct ieee80211_if_init_conf *conf)
  3022. {
  3023. struct b43_wl *wl = hw_to_b43_wl(hw);
  3024. struct b43_wldev *dev;
  3025. unsigned long flags;
  3026. int err = -EOPNOTSUPP;
  3027. /* TODO: allow WDS/AP devices to coexist */
  3028. if (conf->type != IEEE80211_IF_TYPE_AP &&
  3029. conf->type != IEEE80211_IF_TYPE_STA &&
  3030. conf->type != IEEE80211_IF_TYPE_WDS &&
  3031. conf->type != IEEE80211_IF_TYPE_IBSS)
  3032. return -EOPNOTSUPP;
  3033. mutex_lock(&wl->mutex);
  3034. if (wl->operating)
  3035. goto out_mutex_unlock;
  3036. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3037. dev = wl->current_dev;
  3038. wl->operating = 1;
  3039. wl->if_id = conf->if_id;
  3040. wl->if_type = conf->type;
  3041. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3042. spin_lock_irqsave(&wl->irq_lock, flags);
  3043. b43_adjust_opmode(dev);
  3044. b43_upload_card_macaddress(dev);
  3045. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3046. err = 0;
  3047. out_mutex_unlock:
  3048. mutex_unlock(&wl->mutex);
  3049. return err;
  3050. }
  3051. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3052. struct ieee80211_if_init_conf *conf)
  3053. {
  3054. struct b43_wl *wl = hw_to_b43_wl(hw);
  3055. struct b43_wldev *dev = wl->current_dev;
  3056. unsigned long flags;
  3057. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3058. mutex_lock(&wl->mutex);
  3059. B43_WARN_ON(!wl->operating);
  3060. B43_WARN_ON(wl->if_id != conf->if_id);
  3061. wl->operating = 0;
  3062. spin_lock_irqsave(&wl->irq_lock, flags);
  3063. b43_adjust_opmode(dev);
  3064. memset(wl->mac_addr, 0, ETH_ALEN);
  3065. b43_upload_card_macaddress(dev);
  3066. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3067. mutex_unlock(&wl->mutex);
  3068. }
  3069. static int b43_op_start(struct ieee80211_hw *hw)
  3070. {
  3071. struct b43_wl *wl = hw_to_b43_wl(hw);
  3072. struct b43_wldev *dev = wl->current_dev;
  3073. int did_init = 0;
  3074. int err = 0;
  3075. /* First register RFkill.
  3076. * LEDs that are registered later depend on it. */
  3077. b43_rfkill_init(dev);
  3078. mutex_lock(&wl->mutex);
  3079. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3080. err = b43_wireless_core_init(dev);
  3081. if (err)
  3082. goto out_mutex_unlock;
  3083. did_init = 1;
  3084. }
  3085. if (b43_status(dev) < B43_STAT_STARTED) {
  3086. err = b43_wireless_core_start(dev);
  3087. if (err) {
  3088. if (did_init)
  3089. b43_wireless_core_exit(dev);
  3090. goto out_mutex_unlock;
  3091. }
  3092. }
  3093. out_mutex_unlock:
  3094. mutex_unlock(&wl->mutex);
  3095. return err;
  3096. }
  3097. static void b43_op_stop(struct ieee80211_hw *hw)
  3098. {
  3099. struct b43_wl *wl = hw_to_b43_wl(hw);
  3100. struct b43_wldev *dev = wl->current_dev;
  3101. b43_rfkill_exit(dev);
  3102. mutex_lock(&wl->mutex);
  3103. if (b43_status(dev) >= B43_STAT_STARTED)
  3104. b43_wireless_core_stop(dev);
  3105. b43_wireless_core_exit(dev);
  3106. mutex_unlock(&wl->mutex);
  3107. }
  3108. static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
  3109. u32 short_retry_limit, u32 long_retry_limit)
  3110. {
  3111. struct b43_wl *wl = hw_to_b43_wl(hw);
  3112. struct b43_wldev *dev;
  3113. int err = 0;
  3114. mutex_lock(&wl->mutex);
  3115. dev = wl->current_dev;
  3116. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
  3117. err = -ENODEV;
  3118. goto out_unlock;
  3119. }
  3120. b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
  3121. out_unlock:
  3122. mutex_unlock(&wl->mutex);
  3123. return err;
  3124. }
  3125. static const struct ieee80211_ops b43_hw_ops = {
  3126. .tx = b43_op_tx,
  3127. .conf_tx = b43_op_conf_tx,
  3128. .add_interface = b43_op_add_interface,
  3129. .remove_interface = b43_op_remove_interface,
  3130. .config = b43_op_config,
  3131. .config_interface = b43_op_config_interface,
  3132. .configure_filter = b43_op_configure_filter,
  3133. .set_key = b43_op_set_key,
  3134. .get_stats = b43_op_get_stats,
  3135. .get_tx_stats = b43_op_get_tx_stats,
  3136. .start = b43_op_start,
  3137. .stop = b43_op_stop,
  3138. .set_retry_limit = b43_op_set_retry_limit,
  3139. };
  3140. /* Hard-reset the chip. Do not call this directly.
  3141. * Use b43_controller_restart()
  3142. */
  3143. static void b43_chip_reset(struct work_struct *work)
  3144. {
  3145. struct b43_wldev *dev =
  3146. container_of(work, struct b43_wldev, restart_work);
  3147. struct b43_wl *wl = dev->wl;
  3148. int err = 0;
  3149. int prev_status;
  3150. mutex_lock(&wl->mutex);
  3151. prev_status = b43_status(dev);
  3152. /* Bring the device down... */
  3153. if (prev_status >= B43_STAT_STARTED)
  3154. b43_wireless_core_stop(dev);
  3155. if (prev_status >= B43_STAT_INITIALIZED)
  3156. b43_wireless_core_exit(dev);
  3157. /* ...and up again. */
  3158. if (prev_status >= B43_STAT_INITIALIZED) {
  3159. err = b43_wireless_core_init(dev);
  3160. if (err)
  3161. goto out;
  3162. }
  3163. if (prev_status >= B43_STAT_STARTED) {
  3164. err = b43_wireless_core_start(dev);
  3165. if (err) {
  3166. b43_wireless_core_exit(dev);
  3167. goto out;
  3168. }
  3169. }
  3170. out:
  3171. mutex_unlock(&wl->mutex);
  3172. if (err)
  3173. b43err(wl, "Controller restart FAILED\n");
  3174. else
  3175. b43info(wl, "Controller restarted\n");
  3176. }
  3177. static int b43_setup_modes(struct b43_wldev *dev,
  3178. int have_aphy, int have_bphy, int have_gphy)
  3179. {
  3180. struct ieee80211_hw *hw = dev->wl->hw;
  3181. struct ieee80211_hw_mode *mode;
  3182. struct b43_phy *phy = &dev->phy;
  3183. int cnt = 0;
  3184. int err;
  3185. /*FIXME: Don't tell ieee80211 about an A-PHY, because we currently don't support A-PHY. */
  3186. have_aphy = 0;
  3187. phy->possible_phymodes = 0;
  3188. for (; 1; cnt++) {
  3189. if (have_aphy) {
  3190. B43_WARN_ON(cnt >= B43_MAX_PHYHWMODES);
  3191. mode = &phy->hwmodes[cnt];
  3192. mode->mode = MODE_IEEE80211A;
  3193. mode->num_channels = b43_a_chantable_size;
  3194. mode->channels = b43_a_chantable;
  3195. mode->num_rates = b43_a_ratetable_size;
  3196. mode->rates = b43_a_ratetable;
  3197. err = ieee80211_register_hwmode(hw, mode);
  3198. if (err)
  3199. return err;
  3200. phy->possible_phymodes |= B43_PHYMODE_A;
  3201. have_aphy = 0;
  3202. continue;
  3203. }
  3204. if (have_bphy) {
  3205. B43_WARN_ON(cnt >= B43_MAX_PHYHWMODES);
  3206. mode = &phy->hwmodes[cnt];
  3207. mode->mode = MODE_IEEE80211B;
  3208. mode->num_channels = b43_bg_chantable_size;
  3209. mode->channels = b43_bg_chantable;
  3210. mode->num_rates = b43_b_ratetable_size;
  3211. mode->rates = b43_b_ratetable;
  3212. err = ieee80211_register_hwmode(hw, mode);
  3213. if (err)
  3214. return err;
  3215. phy->possible_phymodes |= B43_PHYMODE_B;
  3216. have_bphy = 0;
  3217. continue;
  3218. }
  3219. if (have_gphy) {
  3220. B43_WARN_ON(cnt >= B43_MAX_PHYHWMODES);
  3221. mode = &phy->hwmodes[cnt];
  3222. mode->mode = MODE_IEEE80211G;
  3223. mode->num_channels = b43_bg_chantable_size;
  3224. mode->channels = b43_bg_chantable;
  3225. mode->num_rates = b43_g_ratetable_size;
  3226. mode->rates = b43_g_ratetable;
  3227. err = ieee80211_register_hwmode(hw, mode);
  3228. if (err)
  3229. return err;
  3230. phy->possible_phymodes |= B43_PHYMODE_G;
  3231. have_gphy = 0;
  3232. continue;
  3233. }
  3234. break;
  3235. }
  3236. return 0;
  3237. }
  3238. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3239. {
  3240. /* We release firmware that late to not be required to re-request
  3241. * is all the time when we reinit the core. */
  3242. b43_release_firmware(dev);
  3243. }
  3244. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3245. {
  3246. struct b43_wl *wl = dev->wl;
  3247. struct ssb_bus *bus = dev->dev->bus;
  3248. struct pci_dev *pdev = bus->host_pci;
  3249. int err;
  3250. int have_aphy = 0, have_bphy = 0, have_gphy = 0;
  3251. u32 tmp;
  3252. /* Do NOT do any device initialization here.
  3253. * Do it in wireless_core_init() instead.
  3254. * This function is for gathering basic information about the HW, only.
  3255. * Also some structs may be set up here. But most likely you want to have
  3256. * that in core_init(), too.
  3257. */
  3258. err = ssb_bus_powerup(bus, 0);
  3259. if (err) {
  3260. b43err(wl, "Bus powerup failed\n");
  3261. goto out;
  3262. }
  3263. /* Get the PHY type. */
  3264. if (dev->dev->id.revision >= 5) {
  3265. u32 tmshigh;
  3266. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3267. have_aphy = !!(tmshigh & B43_TMSHIGH_APHY);
  3268. have_gphy = !!(tmshigh & B43_TMSHIGH_GPHY);
  3269. if (!have_aphy && !have_gphy)
  3270. have_bphy = 1;
  3271. } else if (dev->dev->id.revision == 4) {
  3272. have_gphy = 1;
  3273. have_aphy = 1;
  3274. } else
  3275. have_bphy = 1;
  3276. dev->phy.gmode = (have_gphy || have_bphy);
  3277. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3278. b43_wireless_core_reset(dev, tmp);
  3279. err = b43_phy_versioning(dev);
  3280. if (err)
  3281. goto err_powerdown;
  3282. /* Check if this device supports multiband. */
  3283. if (!pdev ||
  3284. (pdev->device != 0x4312 &&
  3285. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3286. /* No multiband support. */
  3287. have_aphy = 0;
  3288. have_bphy = 0;
  3289. have_gphy = 0;
  3290. switch (dev->phy.type) {
  3291. case B43_PHYTYPE_A:
  3292. have_aphy = 1;
  3293. break;
  3294. case B43_PHYTYPE_B:
  3295. have_bphy = 1;
  3296. break;
  3297. case B43_PHYTYPE_G:
  3298. have_gphy = 1;
  3299. break;
  3300. default:
  3301. B43_WARN_ON(1);
  3302. }
  3303. }
  3304. dev->phy.gmode = (have_gphy || have_bphy);
  3305. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3306. b43_wireless_core_reset(dev, tmp);
  3307. err = b43_validate_chipaccess(dev);
  3308. if (err)
  3309. goto err_powerdown;
  3310. err = b43_setup_modes(dev, have_aphy, have_bphy, have_gphy);
  3311. if (err)
  3312. goto err_powerdown;
  3313. /* Now set some default "current_dev" */
  3314. if (!wl->current_dev)
  3315. wl->current_dev = dev;
  3316. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3317. b43_radio_turn_off(dev, 1);
  3318. b43_switch_analog(dev, 0);
  3319. ssb_device_disable(dev->dev, 0);
  3320. ssb_bus_may_powerdown(bus);
  3321. out:
  3322. return err;
  3323. err_powerdown:
  3324. ssb_bus_may_powerdown(bus);
  3325. return err;
  3326. }
  3327. static void b43_one_core_detach(struct ssb_device *dev)
  3328. {
  3329. struct b43_wldev *wldev;
  3330. struct b43_wl *wl;
  3331. wldev = ssb_get_drvdata(dev);
  3332. wl = wldev->wl;
  3333. cancel_work_sync(&wldev->restart_work);
  3334. b43_debugfs_remove_device(wldev);
  3335. b43_wireless_core_detach(wldev);
  3336. list_del(&wldev->list);
  3337. wl->nr_devs--;
  3338. ssb_set_drvdata(dev, NULL);
  3339. kfree(wldev);
  3340. }
  3341. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3342. {
  3343. struct b43_wldev *wldev;
  3344. struct pci_dev *pdev;
  3345. int err = -ENOMEM;
  3346. if (!list_empty(&wl->devlist)) {
  3347. /* We are not the first core on this chip. */
  3348. pdev = dev->bus->host_pci;
  3349. /* Only special chips support more than one wireless
  3350. * core, although some of the other chips have more than
  3351. * one wireless core as well. Check for this and
  3352. * bail out early.
  3353. */
  3354. if (!pdev ||
  3355. ((pdev->device != 0x4321) &&
  3356. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3357. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3358. return -ENODEV;
  3359. }
  3360. }
  3361. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3362. if (!wldev)
  3363. goto out;
  3364. wldev->dev = dev;
  3365. wldev->wl = wl;
  3366. b43_set_status(wldev, B43_STAT_UNINIT);
  3367. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3368. tasklet_init(&wldev->isr_tasklet,
  3369. (void (*)(unsigned long))b43_interrupt_tasklet,
  3370. (unsigned long)wldev);
  3371. if (modparam_pio)
  3372. wldev->__using_pio = 1;
  3373. INIT_LIST_HEAD(&wldev->list);
  3374. err = b43_wireless_core_attach(wldev);
  3375. if (err)
  3376. goto err_kfree_wldev;
  3377. list_add(&wldev->list, &wl->devlist);
  3378. wl->nr_devs++;
  3379. ssb_set_drvdata(dev, wldev);
  3380. b43_debugfs_add_device(wldev);
  3381. out:
  3382. return err;
  3383. err_kfree_wldev:
  3384. kfree(wldev);
  3385. return err;
  3386. }
  3387. static void b43_sprom_fixup(struct ssb_bus *bus)
  3388. {
  3389. /* boardflags workarounds */
  3390. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  3391. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  3392. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  3393. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3394. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  3395. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  3396. }
  3397. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  3398. {
  3399. struct ieee80211_hw *hw = wl->hw;
  3400. ssb_set_devtypedata(dev, NULL);
  3401. ieee80211_free_hw(hw);
  3402. }
  3403. static int b43_wireless_init(struct ssb_device *dev)
  3404. {
  3405. struct ssb_sprom *sprom = &dev->bus->sprom;
  3406. struct ieee80211_hw *hw;
  3407. struct b43_wl *wl;
  3408. int err = -ENOMEM;
  3409. b43_sprom_fixup(dev->bus);
  3410. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  3411. if (!hw) {
  3412. b43err(NULL, "Could not allocate ieee80211 device\n");
  3413. goto out;
  3414. }
  3415. /* fill hw info */
  3416. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  3417. IEEE80211_HW_RX_INCLUDES_FCS;
  3418. hw->max_signal = 100;
  3419. hw->max_rssi = -110;
  3420. hw->max_noise = -110;
  3421. hw->queues = 1; /* FIXME: hardware has more queues */
  3422. SET_IEEE80211_DEV(hw, dev->dev);
  3423. if (is_valid_ether_addr(sprom->et1mac))
  3424. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  3425. else
  3426. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  3427. /* Get and initialize struct b43_wl */
  3428. wl = hw_to_b43_wl(hw);
  3429. memset(wl, 0, sizeof(*wl));
  3430. wl->hw = hw;
  3431. spin_lock_init(&wl->irq_lock);
  3432. spin_lock_init(&wl->leds_lock);
  3433. mutex_init(&wl->mutex);
  3434. INIT_LIST_HEAD(&wl->devlist);
  3435. ssb_set_devtypedata(dev, wl);
  3436. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  3437. err = 0;
  3438. out:
  3439. return err;
  3440. }
  3441. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  3442. {
  3443. struct b43_wl *wl;
  3444. int err;
  3445. int first = 0;
  3446. wl = ssb_get_devtypedata(dev);
  3447. if (!wl) {
  3448. /* Probing the first core. Must setup common struct b43_wl */
  3449. first = 1;
  3450. err = b43_wireless_init(dev);
  3451. if (err)
  3452. goto out;
  3453. wl = ssb_get_devtypedata(dev);
  3454. B43_WARN_ON(!wl);
  3455. }
  3456. err = b43_one_core_attach(dev, wl);
  3457. if (err)
  3458. goto err_wireless_exit;
  3459. if (first) {
  3460. err = ieee80211_register_hw(wl->hw);
  3461. if (err)
  3462. goto err_one_core_detach;
  3463. }
  3464. out:
  3465. return err;
  3466. err_one_core_detach:
  3467. b43_one_core_detach(dev);
  3468. err_wireless_exit:
  3469. if (first)
  3470. b43_wireless_exit(dev, wl);
  3471. return err;
  3472. }
  3473. static void b43_remove(struct ssb_device *dev)
  3474. {
  3475. struct b43_wl *wl = ssb_get_devtypedata(dev);
  3476. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3477. B43_WARN_ON(!wl);
  3478. if (wl->current_dev == wldev)
  3479. ieee80211_unregister_hw(wl->hw);
  3480. b43_one_core_detach(dev);
  3481. if (list_empty(&wl->devlist)) {
  3482. /* Last core on the chip unregistered.
  3483. * We can destroy common struct b43_wl.
  3484. */
  3485. b43_wireless_exit(dev, wl);
  3486. }
  3487. }
  3488. /* Perform a hardware reset. This can be called from any context. */
  3489. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  3490. {
  3491. /* Must avoid requeueing, if we are in shutdown. */
  3492. if (b43_status(dev) < B43_STAT_INITIALIZED)
  3493. return;
  3494. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  3495. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  3496. }
  3497. #ifdef CONFIG_PM
  3498. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  3499. {
  3500. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3501. struct b43_wl *wl = wldev->wl;
  3502. b43dbg(wl, "Suspending...\n");
  3503. mutex_lock(&wl->mutex);
  3504. wldev->suspend_init_status = b43_status(wldev);
  3505. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  3506. b43_wireless_core_stop(wldev);
  3507. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  3508. b43_wireless_core_exit(wldev);
  3509. mutex_unlock(&wl->mutex);
  3510. b43dbg(wl, "Device suspended.\n");
  3511. return 0;
  3512. }
  3513. static int b43_resume(struct ssb_device *dev)
  3514. {
  3515. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3516. struct b43_wl *wl = wldev->wl;
  3517. int err = 0;
  3518. b43dbg(wl, "Resuming...\n");
  3519. mutex_lock(&wl->mutex);
  3520. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  3521. err = b43_wireless_core_init(wldev);
  3522. if (err) {
  3523. b43err(wl, "Resume failed at core init\n");
  3524. goto out;
  3525. }
  3526. }
  3527. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  3528. err = b43_wireless_core_start(wldev);
  3529. if (err) {
  3530. b43_wireless_core_exit(wldev);
  3531. b43err(wl, "Resume failed at core start\n");
  3532. goto out;
  3533. }
  3534. }
  3535. mutex_unlock(&wl->mutex);
  3536. b43dbg(wl, "Device resumed.\n");
  3537. out:
  3538. return err;
  3539. }
  3540. #else /* CONFIG_PM */
  3541. # define b43_suspend NULL
  3542. # define b43_resume NULL
  3543. #endif /* CONFIG_PM */
  3544. static struct ssb_driver b43_ssb_driver = {
  3545. .name = KBUILD_MODNAME,
  3546. .id_table = b43_ssb_tbl,
  3547. .probe = b43_probe,
  3548. .remove = b43_remove,
  3549. .suspend = b43_suspend,
  3550. .resume = b43_resume,
  3551. };
  3552. static int __init b43_init(void)
  3553. {
  3554. int err;
  3555. b43_debugfs_init();
  3556. err = b43_pcmcia_init();
  3557. if (err)
  3558. goto err_dfs_exit;
  3559. err = ssb_driver_register(&b43_ssb_driver);
  3560. if (err)
  3561. goto err_pcmcia_exit;
  3562. return err;
  3563. err_pcmcia_exit:
  3564. b43_pcmcia_exit();
  3565. err_dfs_exit:
  3566. b43_debugfs_exit();
  3567. return err;
  3568. }
  3569. static void __exit b43_exit(void)
  3570. {
  3571. ssb_driver_unregister(&b43_ssb_driver);
  3572. b43_pcmcia_exit();
  3573. b43_debugfs_exit();
  3574. }
  3575. module_init(b43_init)
  3576. module_exit(b43_exit)