radeon_i2c.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. /**
  31. * radeon_ddc_probe
  32. *
  33. */
  34. bool radeon_ddc_probe(struct radeon_connector *radeon_connector)
  35. {
  36. u8 out_buf[] = { 0x0, 0x0};
  37. u8 buf[2];
  38. int ret;
  39. struct i2c_msg msgs[] = {
  40. {
  41. .addr = 0x50,
  42. .flags = 0,
  43. .len = 1,
  44. .buf = out_buf,
  45. },
  46. {
  47. .addr = 0x50,
  48. .flags = I2C_M_RD,
  49. .len = 1,
  50. .buf = buf,
  51. }
  52. };
  53. ret = i2c_transfer(&radeon_connector->ddc_bus->adapter, msgs, 2);
  54. if (ret == 2)
  55. return true;
  56. return false;
  57. }
  58. static void radeon_i2c_do_lock(struct radeon_i2c_chan *i2c, int lock_state)
  59. {
  60. struct radeon_device *rdev = i2c->dev->dev_private;
  61. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  62. uint32_t temp;
  63. /* RV410 appears to have a bug where the hw i2c in reset
  64. * holds the i2c port in a bad state - switch hw i2c away before
  65. * doing DDC - do this for all r200s/r300s/r400s for safety sake
  66. */
  67. if (rec->hw_capable) {
  68. if ((rdev->family >= CHIP_R200) && !ASIC_IS_AVIVO(rdev)) {
  69. u32 reg;
  70. if (rdev->family >= CHIP_RV350)
  71. reg = RADEON_GPIO_MONID;
  72. else if ((rdev->family == CHIP_R300) ||
  73. (rdev->family == CHIP_R350))
  74. reg = RADEON_GPIO_DVI_DDC;
  75. else
  76. reg = RADEON_GPIO_CRT2_DDC;
  77. mutex_lock(&rdev->dc_hw_i2c_mutex);
  78. if (rec->a_clk_reg == reg) {
  79. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  80. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1)));
  81. } else {
  82. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  83. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3)));
  84. }
  85. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  86. }
  87. }
  88. /* clear the output pin values */
  89. temp = RREG32(rec->a_clk_reg) & ~rec->a_clk_mask;
  90. WREG32(rec->a_clk_reg, temp);
  91. temp = RREG32(rec->a_data_reg) & ~rec->a_data_mask;
  92. WREG32(rec->a_data_reg, temp);
  93. /* set the pins to input */
  94. temp = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  95. WREG32(rec->en_clk_reg, temp);
  96. temp = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  97. WREG32(rec->en_data_reg, temp);
  98. /* mask the gpio pins for software use */
  99. temp = RREG32(rec->mask_clk_reg);
  100. if (lock_state)
  101. temp |= rec->mask_clk_mask;
  102. else
  103. temp &= ~rec->mask_clk_mask;
  104. WREG32(rec->mask_clk_reg, temp);
  105. temp = RREG32(rec->mask_clk_reg);
  106. temp = RREG32(rec->mask_data_reg);
  107. if (lock_state)
  108. temp |= rec->mask_data_mask;
  109. else
  110. temp &= ~rec->mask_data_mask;
  111. WREG32(rec->mask_data_reg, temp);
  112. temp = RREG32(rec->mask_data_reg);
  113. }
  114. static int get_clock(void *i2c_priv)
  115. {
  116. struct radeon_i2c_chan *i2c = i2c_priv;
  117. struct radeon_device *rdev = i2c->dev->dev_private;
  118. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  119. uint32_t val;
  120. /* read the value off the pin */
  121. val = RREG32(rec->y_clk_reg);
  122. val &= rec->y_clk_mask;
  123. return (val != 0);
  124. }
  125. static int get_data(void *i2c_priv)
  126. {
  127. struct radeon_i2c_chan *i2c = i2c_priv;
  128. struct radeon_device *rdev = i2c->dev->dev_private;
  129. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  130. uint32_t val;
  131. /* read the value off the pin */
  132. val = RREG32(rec->y_data_reg);
  133. val &= rec->y_data_mask;
  134. return (val != 0);
  135. }
  136. static void set_clock(void *i2c_priv, int clock)
  137. {
  138. struct radeon_i2c_chan *i2c = i2c_priv;
  139. struct radeon_device *rdev = i2c->dev->dev_private;
  140. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  141. uint32_t val;
  142. /* set pin direction */
  143. val = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  144. val |= clock ? 0 : rec->en_clk_mask;
  145. WREG32(rec->en_clk_reg, val);
  146. }
  147. static void set_data(void *i2c_priv, int data)
  148. {
  149. struct radeon_i2c_chan *i2c = i2c_priv;
  150. struct radeon_device *rdev = i2c->dev->dev_private;
  151. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  152. uint32_t val;
  153. /* set pin direction */
  154. val = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  155. val |= data ? 0 : rec->en_data_mask;
  156. WREG32(rec->en_data_reg, val);
  157. }
  158. static u32 radeon_get_i2c_prescale(struct radeon_device *rdev)
  159. {
  160. struct radeon_pll *spll = &rdev->clock.spll;
  161. u32 sclk = radeon_get_engine_clock(rdev);
  162. u32 prescale = 0;
  163. u32 n, m;
  164. u8 loop;
  165. int i2c_clock;
  166. switch (rdev->family) {
  167. case CHIP_R100:
  168. case CHIP_RV100:
  169. case CHIP_RS100:
  170. case CHIP_RV200:
  171. case CHIP_RS200:
  172. case CHIP_R200:
  173. case CHIP_RV250:
  174. case CHIP_RS300:
  175. case CHIP_RV280:
  176. case CHIP_R300:
  177. case CHIP_R350:
  178. case CHIP_RV350:
  179. n = (spll->reference_freq) / (4 * 6);
  180. for (loop = 1; loop < 255; loop++) {
  181. if ((loop * (loop - 1)) > n)
  182. break;
  183. }
  184. m = loop - 1;
  185. prescale = m | (loop << 8);
  186. break;
  187. case CHIP_RV380:
  188. case CHIP_RS400:
  189. case CHIP_RS480:
  190. case CHIP_R420:
  191. case CHIP_R423:
  192. case CHIP_RV410:
  193. sclk = radeon_get_engine_clock(rdev);
  194. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  195. break;
  196. case CHIP_RS600:
  197. case CHIP_RS690:
  198. case CHIP_RS740:
  199. /* todo */
  200. break;
  201. case CHIP_RV515:
  202. case CHIP_R520:
  203. case CHIP_RV530:
  204. case CHIP_RV560:
  205. case CHIP_RV570:
  206. case CHIP_R580:
  207. i2c_clock = 50;
  208. sclk = radeon_get_engine_clock(rdev);
  209. if (rdev->family == CHIP_R520)
  210. prescale = (127 << 8) + ((sclk * 10) / (4 * 127 * i2c_clock));
  211. else
  212. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  213. break;
  214. case CHIP_R600:
  215. case CHIP_RV610:
  216. case CHIP_RV630:
  217. case CHIP_RV670:
  218. /* todo */
  219. break;
  220. case CHIP_RV620:
  221. case CHIP_RV635:
  222. case CHIP_RS780:
  223. case CHIP_RS880:
  224. case CHIP_RV770:
  225. case CHIP_RV730:
  226. case CHIP_RV710:
  227. case CHIP_RV740:
  228. /* todo */
  229. break;
  230. default:
  231. DRM_ERROR("i2c: unhandled radeon chip\n");
  232. break;
  233. }
  234. return prescale;
  235. }
  236. /* hw i2c engine for r1xx-4xx hardware
  237. * hw can buffer up to 15 bytes
  238. */
  239. static int r100_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  240. struct i2c_msg *msgs, int num)
  241. {
  242. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  243. struct radeon_device *rdev = i2c->dev->dev_private;
  244. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  245. struct i2c_msg *p;
  246. int i, j, k, ret = num;
  247. u32 prescale;
  248. u32 i2c_cntl_0, i2c_cntl_1, i2c_data;
  249. u32 tmp, reg;
  250. mutex_lock(&rdev->dc_hw_i2c_mutex);
  251. /* take the pm lock since we need a constant sclk */
  252. mutex_lock(&rdev->pm.mutex);
  253. prescale = radeon_get_i2c_prescale(rdev);
  254. reg = ((prescale << RADEON_I2C_PRESCALE_SHIFT) |
  255. RADEON_I2C_START |
  256. RADEON_I2C_STOP |
  257. RADEON_I2C_GO);
  258. if (rdev->is_atom_bios) {
  259. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  260. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  261. }
  262. if (rec->mm_i2c) {
  263. i2c_cntl_0 = RADEON_I2C_CNTL_0;
  264. i2c_cntl_1 = RADEON_I2C_CNTL_1;
  265. i2c_data = RADEON_I2C_DATA;
  266. } else {
  267. i2c_cntl_0 = RADEON_DVI_I2C_CNTL_0;
  268. i2c_cntl_1 = RADEON_DVI_I2C_CNTL_1;
  269. i2c_data = RADEON_DVI_I2C_DATA;
  270. switch (rdev->family) {
  271. case CHIP_R100:
  272. case CHIP_RV100:
  273. case CHIP_RS100:
  274. case CHIP_RV200:
  275. case CHIP_RS200:
  276. case CHIP_RS300:
  277. switch (rec->mask_clk_reg) {
  278. case RADEON_GPIO_DVI_DDC:
  279. /* no gpio select bit */
  280. break;
  281. default:
  282. DRM_ERROR("gpio not supported with hw i2c\n");
  283. ret = -EINVAL;
  284. goto done;
  285. }
  286. break;
  287. case CHIP_R200:
  288. /* only bit 4 on r200 */
  289. switch (rec->mask_clk_reg) {
  290. case RADEON_GPIO_DVI_DDC:
  291. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  292. break;
  293. case RADEON_GPIO_MONID:
  294. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  295. break;
  296. default:
  297. DRM_ERROR("gpio not supported with hw i2c\n");
  298. ret = -EINVAL;
  299. goto done;
  300. }
  301. break;
  302. case CHIP_RV250:
  303. case CHIP_RV280:
  304. /* bits 3 and 4 */
  305. switch (rec->mask_clk_reg) {
  306. case RADEON_GPIO_DVI_DDC:
  307. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  308. break;
  309. case RADEON_GPIO_VGA_DDC:
  310. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  311. break;
  312. case RADEON_GPIO_CRT2_DDC:
  313. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  314. break;
  315. default:
  316. DRM_ERROR("gpio not supported with hw i2c\n");
  317. ret = -EINVAL;
  318. goto done;
  319. }
  320. break;
  321. case CHIP_R300:
  322. case CHIP_R350:
  323. /* only bit 4 on r300/r350 */
  324. switch (rec->mask_clk_reg) {
  325. case RADEON_GPIO_VGA_DDC:
  326. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  327. break;
  328. case RADEON_GPIO_DVI_DDC:
  329. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  330. break;
  331. default:
  332. DRM_ERROR("gpio not supported with hw i2c\n");
  333. ret = -EINVAL;
  334. goto done;
  335. }
  336. break;
  337. case CHIP_RV350:
  338. case CHIP_RV380:
  339. case CHIP_R420:
  340. case CHIP_R423:
  341. case CHIP_RV410:
  342. case CHIP_RS400:
  343. case CHIP_RS480:
  344. /* bits 3 and 4 */
  345. switch (rec->mask_clk_reg) {
  346. case RADEON_GPIO_VGA_DDC:
  347. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  348. break;
  349. case RADEON_GPIO_DVI_DDC:
  350. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  351. break;
  352. case RADEON_GPIO_MONID:
  353. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  354. break;
  355. default:
  356. DRM_ERROR("gpio not supported with hw i2c\n");
  357. ret = -EINVAL;
  358. goto done;
  359. }
  360. break;
  361. default:
  362. DRM_ERROR("unsupported asic\n");
  363. ret = -EINVAL;
  364. goto done;
  365. break;
  366. }
  367. }
  368. /* check for bus probe */
  369. p = &msgs[0];
  370. if ((num == 1) && (p->len == 0)) {
  371. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  372. RADEON_I2C_NACK |
  373. RADEON_I2C_HALT |
  374. RADEON_I2C_SOFT_RST));
  375. WREG32(i2c_data, (p->addr << 1) & 0xff);
  376. WREG32(i2c_data, 0);
  377. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  378. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  379. RADEON_I2C_EN |
  380. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  381. WREG32(i2c_cntl_0, reg);
  382. for (k = 0; k < 32; k++) {
  383. udelay(10);
  384. tmp = RREG32(i2c_cntl_0);
  385. if (tmp & RADEON_I2C_GO)
  386. continue;
  387. tmp = RREG32(i2c_cntl_0);
  388. if (tmp & RADEON_I2C_DONE)
  389. break;
  390. else {
  391. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  392. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  393. ret = -EIO;
  394. goto done;
  395. }
  396. }
  397. goto done;
  398. }
  399. for (i = 0; i < num; i++) {
  400. p = &msgs[i];
  401. for (j = 0; j < p->len; j++) {
  402. if (p->flags & I2C_M_RD) {
  403. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  404. RADEON_I2C_NACK |
  405. RADEON_I2C_HALT |
  406. RADEON_I2C_SOFT_RST));
  407. WREG32(i2c_data, ((p->addr << 1) & 0xff) | 0x1);
  408. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  409. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  410. RADEON_I2C_EN |
  411. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  412. WREG32(i2c_cntl_0, reg | RADEON_I2C_RECEIVE);
  413. for (k = 0; k < 32; k++) {
  414. udelay(10);
  415. tmp = RREG32(i2c_cntl_0);
  416. if (tmp & RADEON_I2C_GO)
  417. continue;
  418. tmp = RREG32(i2c_cntl_0);
  419. if (tmp & RADEON_I2C_DONE)
  420. break;
  421. else {
  422. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  423. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  424. ret = -EIO;
  425. goto done;
  426. }
  427. }
  428. p->buf[j] = RREG32(i2c_data) & 0xff;
  429. } else {
  430. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  431. RADEON_I2C_NACK |
  432. RADEON_I2C_HALT |
  433. RADEON_I2C_SOFT_RST));
  434. WREG32(i2c_data, (p->addr << 1) & 0xff);
  435. WREG32(i2c_data, p->buf[j]);
  436. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  437. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  438. RADEON_I2C_EN |
  439. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  440. WREG32(i2c_cntl_0, reg);
  441. for (k = 0; k < 32; k++) {
  442. udelay(10);
  443. tmp = RREG32(i2c_cntl_0);
  444. if (tmp & RADEON_I2C_GO)
  445. continue;
  446. tmp = RREG32(i2c_cntl_0);
  447. if (tmp & RADEON_I2C_DONE)
  448. break;
  449. else {
  450. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  451. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  452. ret = -EIO;
  453. goto done;
  454. }
  455. }
  456. }
  457. }
  458. }
  459. done:
  460. WREG32(i2c_cntl_0, 0);
  461. WREG32(i2c_cntl_1, 0);
  462. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  463. RADEON_I2C_NACK |
  464. RADEON_I2C_HALT |
  465. RADEON_I2C_SOFT_RST));
  466. if (rdev->is_atom_bios) {
  467. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  468. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  469. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  470. }
  471. mutex_unlock(&rdev->pm.mutex);
  472. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  473. return ret;
  474. }
  475. /* hw i2c engine for r5xx hardware
  476. * hw can buffer up to 15 bytes
  477. */
  478. static int r500_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  479. struct i2c_msg *msgs, int num)
  480. {
  481. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  482. struct radeon_device *rdev = i2c->dev->dev_private;
  483. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  484. struct i2c_msg *p;
  485. int i, j, remaining, current_count, buffer_offset, ret = num;
  486. u32 prescale;
  487. u32 tmp, reg;
  488. u32 saved1, saved2;
  489. mutex_lock(&rdev->dc_hw_i2c_mutex);
  490. /* take the pm lock since we need a constant sclk */
  491. mutex_lock(&rdev->pm.mutex);
  492. prescale = radeon_get_i2c_prescale(rdev);
  493. /* clear gpio mask bits */
  494. tmp = RREG32(rec->mask_clk_reg);
  495. tmp &= ~rec->mask_clk_mask;
  496. WREG32(rec->mask_clk_reg, tmp);
  497. tmp = RREG32(rec->mask_clk_reg);
  498. tmp = RREG32(rec->mask_data_reg);
  499. tmp &= ~rec->mask_data_mask;
  500. WREG32(rec->mask_data_reg, tmp);
  501. tmp = RREG32(rec->mask_data_reg);
  502. /* clear pin values */
  503. tmp = RREG32(rec->a_clk_reg);
  504. tmp &= ~rec->a_clk_mask;
  505. WREG32(rec->a_clk_reg, tmp);
  506. tmp = RREG32(rec->a_clk_reg);
  507. tmp = RREG32(rec->a_data_reg);
  508. tmp &= ~rec->a_data_mask;
  509. WREG32(rec->a_data_reg, tmp);
  510. tmp = RREG32(rec->a_data_reg);
  511. /* set the pins to input */
  512. tmp = RREG32(rec->en_clk_reg);
  513. tmp &= ~rec->en_clk_mask;
  514. WREG32(rec->en_clk_reg, tmp);
  515. tmp = RREG32(rec->en_clk_reg);
  516. tmp = RREG32(rec->en_data_reg);
  517. tmp &= ~rec->en_data_mask;
  518. WREG32(rec->en_data_reg, tmp);
  519. tmp = RREG32(rec->en_data_reg);
  520. /* */
  521. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  522. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  523. saved1 = RREG32(AVIVO_DC_I2C_CONTROL1);
  524. saved2 = RREG32(0x494);
  525. WREG32(0x494, saved2 | 0x1);
  526. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_WANTS_TO_USE_I2C);
  527. for (i = 0; i < 50; i++) {
  528. udelay(1);
  529. if (RREG32(AVIVO_DC_I2C_ARBITRATION) & AVIVO_DC_I2C_SW_CAN_USE_I2C)
  530. break;
  531. }
  532. if (i == 50) {
  533. DRM_ERROR("failed to get i2c bus\n");
  534. ret = -EBUSY;
  535. goto done;
  536. }
  537. reg = AVIVO_DC_I2C_START | AVIVO_DC_I2C_STOP | AVIVO_DC_I2C_EN;
  538. switch (rec->mask_clk_reg) {
  539. case AVIVO_DC_GPIO_DDC1_MASK:
  540. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC1);
  541. break;
  542. case AVIVO_DC_GPIO_DDC2_MASK:
  543. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC2);
  544. break;
  545. case AVIVO_DC_GPIO_DDC3_MASK:
  546. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC3);
  547. break;
  548. default:
  549. DRM_ERROR("gpio not supported with hw i2c\n");
  550. ret = -EINVAL;
  551. goto done;
  552. }
  553. /* check for bus probe */
  554. p = &msgs[0];
  555. if ((num == 1) && (p->len == 0)) {
  556. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  557. AVIVO_DC_I2C_NACK |
  558. AVIVO_DC_I2C_HALT));
  559. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  560. udelay(1);
  561. WREG32(AVIVO_DC_I2C_RESET, 0);
  562. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  563. WREG32(AVIVO_DC_I2C_DATA, 0);
  564. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  565. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  566. AVIVO_DC_I2C_DATA_COUNT(1) |
  567. (prescale << 16)));
  568. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  569. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  570. for (j = 0; j < 200; j++) {
  571. udelay(50);
  572. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  573. if (tmp & AVIVO_DC_I2C_GO)
  574. continue;
  575. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  576. if (tmp & AVIVO_DC_I2C_DONE)
  577. break;
  578. else {
  579. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  580. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  581. ret = -EIO;
  582. goto done;
  583. }
  584. }
  585. goto done;
  586. }
  587. for (i = 0; i < num; i++) {
  588. p = &msgs[i];
  589. remaining = p->len;
  590. buffer_offset = 0;
  591. if (p->flags & I2C_M_RD) {
  592. while (remaining) {
  593. if (remaining > 15)
  594. current_count = 15;
  595. else
  596. current_count = remaining;
  597. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  598. AVIVO_DC_I2C_NACK |
  599. AVIVO_DC_I2C_HALT));
  600. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  601. udelay(1);
  602. WREG32(AVIVO_DC_I2C_RESET, 0);
  603. WREG32(AVIVO_DC_I2C_DATA, ((p->addr << 1) & 0xff) | 0x1);
  604. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  605. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  606. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  607. (prescale << 16)));
  608. WREG32(AVIVO_DC_I2C_CONTROL1, reg | AVIVO_DC_I2C_RECEIVE);
  609. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  610. for (j = 0; j < 200; j++) {
  611. udelay(50);
  612. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  613. if (tmp & AVIVO_DC_I2C_GO)
  614. continue;
  615. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  616. if (tmp & AVIVO_DC_I2C_DONE)
  617. break;
  618. else {
  619. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  620. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  621. ret = -EIO;
  622. goto done;
  623. }
  624. }
  625. for (j = 0; j < current_count; j++)
  626. p->buf[buffer_offset + j] = RREG32(AVIVO_DC_I2C_DATA) & 0xff;
  627. remaining -= current_count;
  628. buffer_offset += current_count;
  629. }
  630. } else {
  631. while (remaining) {
  632. if (remaining > 15)
  633. current_count = 15;
  634. else
  635. current_count = remaining;
  636. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  637. AVIVO_DC_I2C_NACK |
  638. AVIVO_DC_I2C_HALT));
  639. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  640. udelay(1);
  641. WREG32(AVIVO_DC_I2C_RESET, 0);
  642. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  643. for (j = 0; j < current_count; j++)
  644. WREG32(AVIVO_DC_I2C_DATA, p->buf[buffer_offset + j]);
  645. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  646. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  647. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  648. (prescale << 16)));
  649. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  650. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  651. for (j = 0; j < 200; j++) {
  652. udelay(50);
  653. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  654. if (tmp & AVIVO_DC_I2C_GO)
  655. continue;
  656. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  657. if (tmp & AVIVO_DC_I2C_DONE)
  658. break;
  659. else {
  660. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  661. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  662. ret = -EIO;
  663. goto done;
  664. }
  665. }
  666. remaining -= current_count;
  667. buffer_offset += current_count;
  668. }
  669. }
  670. }
  671. done:
  672. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  673. AVIVO_DC_I2C_NACK |
  674. AVIVO_DC_I2C_HALT));
  675. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  676. udelay(1);
  677. WREG32(AVIVO_DC_I2C_RESET, 0);
  678. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_DONE_USING_I2C);
  679. WREG32(AVIVO_DC_I2C_CONTROL1, saved1);
  680. WREG32(0x494, saved2);
  681. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  682. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  683. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  684. mutex_unlock(&rdev->pm.mutex);
  685. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  686. return ret;
  687. }
  688. static int radeon_sw_i2c_xfer(struct i2c_adapter *i2c_adap,
  689. struct i2c_msg *msgs, int num)
  690. {
  691. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  692. int ret;
  693. radeon_i2c_do_lock(i2c, 1);
  694. ret = i2c_transfer(&i2c->algo.radeon.bit_adapter, msgs, num);
  695. radeon_i2c_do_lock(i2c, 0);
  696. return ret;
  697. }
  698. static int radeon_i2c_xfer(struct i2c_adapter *i2c_adap,
  699. struct i2c_msg *msgs, int num)
  700. {
  701. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  702. struct radeon_device *rdev = i2c->dev->dev_private;
  703. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  704. int ret;
  705. switch (rdev->family) {
  706. case CHIP_R100:
  707. case CHIP_RV100:
  708. case CHIP_RS100:
  709. case CHIP_RV200:
  710. case CHIP_RS200:
  711. case CHIP_R200:
  712. case CHIP_RV250:
  713. case CHIP_RS300:
  714. case CHIP_RV280:
  715. case CHIP_R300:
  716. case CHIP_R350:
  717. case CHIP_RV350:
  718. case CHIP_RV380:
  719. case CHIP_R420:
  720. case CHIP_R423:
  721. case CHIP_RV410:
  722. case CHIP_RS400:
  723. case CHIP_RS480:
  724. if (rec->hw_capable)
  725. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  726. else
  727. ret = radeon_sw_i2c_xfer(i2c_adap, msgs, num);
  728. break;
  729. case CHIP_RS600:
  730. case CHIP_RS690:
  731. case CHIP_RS740:
  732. /* XXX fill in hw i2c implementation */
  733. ret = radeon_sw_i2c_xfer(i2c_adap, msgs, num);
  734. break;
  735. case CHIP_RV515:
  736. case CHIP_R520:
  737. case CHIP_RV530:
  738. case CHIP_RV560:
  739. case CHIP_RV570:
  740. case CHIP_R580:
  741. if (rec->hw_capable) {
  742. if (rec->mm_i2c)
  743. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  744. else
  745. ret = r500_hw_i2c_xfer(i2c_adap, msgs, num);
  746. } else
  747. ret = radeon_sw_i2c_xfer(i2c_adap, msgs, num);
  748. break;
  749. case CHIP_R600:
  750. case CHIP_RV610:
  751. case CHIP_RV630:
  752. case CHIP_RV670:
  753. /* XXX fill in hw i2c implementation */
  754. ret = radeon_sw_i2c_xfer(i2c_adap, msgs, num);
  755. break;
  756. case CHIP_RV620:
  757. case CHIP_RV635:
  758. case CHIP_RS780:
  759. case CHIP_RS880:
  760. case CHIP_RV770:
  761. case CHIP_RV730:
  762. case CHIP_RV710:
  763. case CHIP_RV740:
  764. /* XXX fill in hw i2c implementation */
  765. ret = radeon_sw_i2c_xfer(i2c_adap, msgs, num);
  766. break;
  767. default:
  768. DRM_ERROR("i2c: unhandled radeon chip\n");
  769. ret = -EIO;
  770. break;
  771. }
  772. return ret;
  773. }
  774. static u32 radeon_i2c_func(struct i2c_adapter *adap)
  775. {
  776. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  777. }
  778. static const struct i2c_algorithm radeon_i2c_algo = {
  779. .master_xfer = radeon_i2c_xfer,
  780. .functionality = radeon_i2c_func,
  781. };
  782. struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  783. struct radeon_i2c_bus_rec *rec,
  784. const char *name)
  785. {
  786. struct radeon_i2c_chan *i2c;
  787. int ret;
  788. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  789. if (i2c == NULL)
  790. return NULL;
  791. /* set the internal bit adapter */
  792. i2c->algo.radeon.bit_adapter.owner = THIS_MODULE;
  793. i2c_set_adapdata(&i2c->algo.radeon.bit_adapter, i2c);
  794. sprintf(i2c->algo.radeon.bit_adapter.name, "Radeon internal i2c bit bus %s", name);
  795. i2c->algo.radeon.bit_adapter.algo_data = &i2c->algo.radeon.bit_data;
  796. i2c->algo.radeon.bit_data.setsda = set_data;
  797. i2c->algo.radeon.bit_data.setscl = set_clock;
  798. i2c->algo.radeon.bit_data.getsda = get_data;
  799. i2c->algo.radeon.bit_data.getscl = get_clock;
  800. i2c->algo.radeon.bit_data.udelay = 20;
  801. /* vesa says 2.2 ms is enough, 1 jiffy doesn't seem to always
  802. * make this, 2 jiffies is a lot more reliable */
  803. i2c->algo.radeon.bit_data.timeout = 2;
  804. i2c->algo.radeon.bit_data.data = i2c;
  805. ret = i2c_bit_add_bus(&i2c->algo.radeon.bit_adapter);
  806. if (ret) {
  807. DRM_ERROR("Failed to register internal bit i2c %s\n", name);
  808. goto out_free;
  809. }
  810. /* set the radeon i2c adapter */
  811. i2c->dev = dev;
  812. i2c->rec = *rec;
  813. i2c->adapter.owner = THIS_MODULE;
  814. i2c_set_adapdata(&i2c->adapter, i2c);
  815. sprintf(i2c->adapter.name, "Radeon i2c %s", name);
  816. i2c->adapter.algo_data = &i2c->algo.radeon;
  817. i2c->adapter.algo = &radeon_i2c_algo;
  818. ret = i2c_add_adapter(&i2c->adapter);
  819. if (ret) {
  820. DRM_ERROR("Failed to register i2c %s\n", name);
  821. goto out_free;
  822. }
  823. return i2c;
  824. out_free:
  825. kfree(i2c);
  826. return NULL;
  827. }
  828. struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
  829. struct radeon_i2c_bus_rec *rec,
  830. const char *name)
  831. {
  832. struct radeon_i2c_chan *i2c;
  833. int ret;
  834. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  835. if (i2c == NULL)
  836. return NULL;
  837. i2c->rec = *rec;
  838. i2c->adapter.owner = THIS_MODULE;
  839. i2c->dev = dev;
  840. i2c_set_adapdata(&i2c->adapter, i2c);
  841. i2c->adapter.algo_data = &i2c->algo.dp;
  842. i2c->algo.dp.aux_ch = radeon_dp_i2c_aux_ch;
  843. i2c->algo.dp.address = 0;
  844. ret = i2c_dp_aux_add_bus(&i2c->adapter);
  845. if (ret) {
  846. DRM_INFO("Failed to register i2c %s\n", name);
  847. goto out_free;
  848. }
  849. return i2c;
  850. out_free:
  851. kfree(i2c);
  852. return NULL;
  853. }
  854. void radeon_i2c_destroy(struct radeon_i2c_chan *i2c)
  855. {
  856. if (!i2c)
  857. return;
  858. i2c_del_adapter(&i2c->algo.radeon.bit_adapter);
  859. i2c_del_adapter(&i2c->adapter);
  860. kfree(i2c);
  861. }
  862. void radeon_i2c_destroy_dp(struct radeon_i2c_chan *i2c)
  863. {
  864. if (!i2c)
  865. return;
  866. i2c_del_adapter(&i2c->adapter);
  867. kfree(i2c);
  868. }
  869. struct drm_encoder *radeon_best_encoder(struct drm_connector *connector)
  870. {
  871. return NULL;
  872. }
  873. void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  874. u8 slave_addr,
  875. u8 addr,
  876. u8 *val)
  877. {
  878. u8 out_buf[2];
  879. u8 in_buf[2];
  880. struct i2c_msg msgs[] = {
  881. {
  882. .addr = slave_addr,
  883. .flags = 0,
  884. .len = 1,
  885. .buf = out_buf,
  886. },
  887. {
  888. .addr = slave_addr,
  889. .flags = I2C_M_RD,
  890. .len = 1,
  891. .buf = in_buf,
  892. }
  893. };
  894. out_buf[0] = addr;
  895. out_buf[1] = 0;
  896. if (i2c_transfer(&i2c_bus->adapter, msgs, 2) == 2) {
  897. *val = in_buf[0];
  898. DRM_DEBUG("val = 0x%02x\n", *val);
  899. } else {
  900. DRM_ERROR("i2c 0x%02x 0x%02x read failed\n",
  901. addr, *val);
  902. }
  903. }
  904. void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c_bus,
  905. u8 slave_addr,
  906. u8 addr,
  907. u8 val)
  908. {
  909. uint8_t out_buf[2];
  910. struct i2c_msg msg = {
  911. .addr = slave_addr,
  912. .flags = 0,
  913. .len = 2,
  914. .buf = out_buf,
  915. };
  916. out_buf[0] = addr;
  917. out_buf[1] = val;
  918. if (i2c_transfer(&i2c_bus->adapter, &msg, 1) != 1)
  919. DRM_ERROR("i2c 0x%02x 0x%02x write failed\n",
  920. addr, val);
  921. }