mv643xx_eth.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.3";
  57. #define MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  58. #define MV643XX_ETH_NAPI
  59. #define MV643XX_ETH_TX_FAST_REFILL
  60. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  61. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  62. #else
  63. #define MAX_DESCS_PER_SKB 1
  64. #endif
  65. /*
  66. * Registers shared between all ports.
  67. */
  68. #define PHY_ADDR 0x0000
  69. #define SMI_REG 0x0004
  70. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  71. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  72. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  73. #define WINDOW_BAR_ENABLE 0x0290
  74. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  75. /*
  76. * Per-port registers.
  77. */
  78. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  79. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  80. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  81. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  82. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  83. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  84. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  85. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  86. #define TX_FIFO_EMPTY 0x00000400
  87. #define TX_IN_PROGRESS 0x00000080
  88. #define PORT_SPEED_MASK 0x00000030
  89. #define PORT_SPEED_1000 0x00000010
  90. #define PORT_SPEED_100 0x00000020
  91. #define PORT_SPEED_10 0x00000000
  92. #define FLOW_CONTROL_ENABLED 0x00000008
  93. #define FULL_DUPLEX 0x00000004
  94. #define LINK_UP 0x00000002
  95. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  96. #define TXQ_FIX_PRIO_CONF(p) (0x044c + ((p) << 10))
  97. #define TX_BW_RATE(p) (0x0450 + ((p) << 10))
  98. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  99. #define TX_BW_BURST(p) (0x045c + ((p) << 10))
  100. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  101. #define INT_TX_END_0 0x00080000
  102. #define INT_TX_END 0x07f80000
  103. #define INT_RX 0x0007fbfc
  104. #define INT_EXT 0x00000002
  105. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  106. #define INT_EXT_LINK 0x00100000
  107. #define INT_EXT_PHY 0x00010000
  108. #define INT_EXT_TX_ERROR_0 0x00000100
  109. #define INT_EXT_TX_0 0x00000001
  110. #define INT_EXT_TX 0x0000ffff
  111. #define INT_MASK(p) (0x0468 + ((p) << 10))
  112. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  113. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  114. #define TXQ_FIX_PRIO_CONF_MOVED(p) (0x04dc + ((p) << 10))
  115. #define TX_BW_RATE_MOVED(p) (0x04e0 + ((p) << 10))
  116. #define TX_BW_MTU_MOVED(p) (0x04e8 + ((p) << 10))
  117. #define TX_BW_BURST_MOVED(p) (0x04ec + ((p) << 10))
  118. #define RXQ_CURRENT_DESC_PTR(p, q) (0x060c + ((p) << 10) + ((q) << 4))
  119. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  120. #define TXQ_CURRENT_DESC_PTR(p, q) (0x06c0 + ((p) << 10) + ((q) << 2))
  121. #define TXQ_BW_TOKENS(p, q) (0x0700 + ((p) << 10) + ((q) << 4))
  122. #define TXQ_BW_CONF(p, q) (0x0704 + ((p) << 10) + ((q) << 4))
  123. #define TXQ_BW_WRR_CONF(p, q) (0x0708 + ((p) << 10) + ((q) << 4))
  124. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  125. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  126. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  127. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  128. /*
  129. * SDMA configuration register.
  130. */
  131. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  132. #define BLM_RX_NO_SWAP (1 << 4)
  133. #define BLM_TX_NO_SWAP (1 << 5)
  134. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  135. #if defined(__BIG_ENDIAN)
  136. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  137. RX_BURST_SIZE_16_64BIT | \
  138. TX_BURST_SIZE_16_64BIT
  139. #elif defined(__LITTLE_ENDIAN)
  140. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  141. RX_BURST_SIZE_16_64BIT | \
  142. BLM_RX_NO_SWAP | \
  143. BLM_TX_NO_SWAP | \
  144. TX_BURST_SIZE_16_64BIT
  145. #else
  146. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  147. #endif
  148. /*
  149. * Port serial control register.
  150. */
  151. #define SET_MII_SPEED_TO_100 (1 << 24)
  152. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  153. #define SET_FULL_DUPLEX_MODE (1 << 21)
  154. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  155. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  156. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  157. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  158. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  159. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  160. #define FORCE_LINK_PASS (1 << 1)
  161. #define SERIAL_PORT_ENABLE (1 << 0)
  162. #define DEFAULT_RX_QUEUE_SIZE 400
  163. #define DEFAULT_TX_QUEUE_SIZE 800
  164. /*
  165. * RX/TX descriptors.
  166. */
  167. #if defined(__BIG_ENDIAN)
  168. struct rx_desc {
  169. u16 byte_cnt; /* Descriptor buffer byte count */
  170. u16 buf_size; /* Buffer size */
  171. u32 cmd_sts; /* Descriptor command status */
  172. u32 next_desc_ptr; /* Next descriptor pointer */
  173. u32 buf_ptr; /* Descriptor buffer pointer */
  174. };
  175. struct tx_desc {
  176. u16 byte_cnt; /* buffer byte count */
  177. u16 l4i_chk; /* CPU provided TCP checksum */
  178. u32 cmd_sts; /* Command/status field */
  179. u32 next_desc_ptr; /* Pointer to next descriptor */
  180. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  181. };
  182. #elif defined(__LITTLE_ENDIAN)
  183. struct rx_desc {
  184. u32 cmd_sts; /* Descriptor command status */
  185. u16 buf_size; /* Buffer size */
  186. u16 byte_cnt; /* Descriptor buffer byte count */
  187. u32 buf_ptr; /* Descriptor buffer pointer */
  188. u32 next_desc_ptr; /* Next descriptor pointer */
  189. };
  190. struct tx_desc {
  191. u32 cmd_sts; /* Command/status field */
  192. u16 l4i_chk; /* CPU provided TCP checksum */
  193. u16 byte_cnt; /* buffer byte count */
  194. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  195. u32 next_desc_ptr; /* Pointer to next descriptor */
  196. };
  197. #else
  198. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  199. #endif
  200. /* RX & TX descriptor command */
  201. #define BUFFER_OWNED_BY_DMA 0x80000000
  202. /* RX & TX descriptor status */
  203. #define ERROR_SUMMARY 0x00000001
  204. /* RX descriptor status */
  205. #define LAYER_4_CHECKSUM_OK 0x40000000
  206. #define RX_ENABLE_INTERRUPT 0x20000000
  207. #define RX_FIRST_DESC 0x08000000
  208. #define RX_LAST_DESC 0x04000000
  209. /* TX descriptor command */
  210. #define TX_ENABLE_INTERRUPT 0x00800000
  211. #define GEN_CRC 0x00400000
  212. #define TX_FIRST_DESC 0x00200000
  213. #define TX_LAST_DESC 0x00100000
  214. #define ZERO_PADDING 0x00080000
  215. #define GEN_IP_V4_CHECKSUM 0x00040000
  216. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  217. #define UDP_FRAME 0x00010000
  218. #define MAC_HDR_EXTRA_4_BYTES 0x00008000
  219. #define MAC_HDR_EXTRA_8_BYTES 0x00000200
  220. #define TX_IHL_SHIFT 11
  221. /* global *******************************************************************/
  222. struct mv643xx_eth_shared_private {
  223. /*
  224. * Ethernet controller base address.
  225. */
  226. void __iomem *base;
  227. /*
  228. * Protects access to SMI_REG, which is shared between ports.
  229. */
  230. spinlock_t phy_lock;
  231. /*
  232. * Per-port MBUS window access register value.
  233. */
  234. u32 win_protect;
  235. /*
  236. * Hardware-specific parameters.
  237. */
  238. unsigned int t_clk;
  239. int extended_rx_coal_limit;
  240. int tx_bw_control_moved;
  241. };
  242. /* per-port *****************************************************************/
  243. struct mib_counters {
  244. u64 good_octets_received;
  245. u32 bad_octets_received;
  246. u32 internal_mac_transmit_err;
  247. u32 good_frames_received;
  248. u32 bad_frames_received;
  249. u32 broadcast_frames_received;
  250. u32 multicast_frames_received;
  251. u32 frames_64_octets;
  252. u32 frames_65_to_127_octets;
  253. u32 frames_128_to_255_octets;
  254. u32 frames_256_to_511_octets;
  255. u32 frames_512_to_1023_octets;
  256. u32 frames_1024_to_max_octets;
  257. u64 good_octets_sent;
  258. u32 good_frames_sent;
  259. u32 excessive_collision;
  260. u32 multicast_frames_sent;
  261. u32 broadcast_frames_sent;
  262. u32 unrec_mac_control_received;
  263. u32 fc_sent;
  264. u32 good_fc_received;
  265. u32 bad_fc_received;
  266. u32 undersize_received;
  267. u32 fragments_received;
  268. u32 oversize_received;
  269. u32 jabber_received;
  270. u32 mac_receive_error;
  271. u32 bad_crc_event;
  272. u32 collision;
  273. u32 late_collision;
  274. };
  275. struct rx_queue {
  276. int index;
  277. int rx_ring_size;
  278. int rx_desc_count;
  279. int rx_curr_desc;
  280. int rx_used_desc;
  281. struct rx_desc *rx_desc_area;
  282. dma_addr_t rx_desc_dma;
  283. int rx_desc_area_size;
  284. struct sk_buff **rx_skb;
  285. struct timer_list rx_oom;
  286. };
  287. struct tx_queue {
  288. int index;
  289. int tx_ring_size;
  290. int tx_desc_count;
  291. int tx_curr_desc;
  292. int tx_used_desc;
  293. struct tx_desc *tx_desc_area;
  294. dma_addr_t tx_desc_dma;
  295. int tx_desc_area_size;
  296. struct sk_buff **tx_skb;
  297. };
  298. struct mv643xx_eth_private {
  299. struct mv643xx_eth_shared_private *shared;
  300. int port_num;
  301. struct net_device *dev;
  302. struct mv643xx_eth_shared_private *shared_smi;
  303. int phy_addr;
  304. spinlock_t lock;
  305. struct mib_counters mib_counters;
  306. struct work_struct tx_timeout_task;
  307. struct mii_if_info mii;
  308. /*
  309. * RX state.
  310. */
  311. int default_rx_ring_size;
  312. unsigned long rx_desc_sram_addr;
  313. int rx_desc_sram_size;
  314. u8 rxq_mask;
  315. int rxq_primary;
  316. struct napi_struct napi;
  317. struct rx_queue rxq[8];
  318. /*
  319. * TX state.
  320. */
  321. int default_tx_ring_size;
  322. unsigned long tx_desc_sram_addr;
  323. int tx_desc_sram_size;
  324. u8 txq_mask;
  325. int txq_primary;
  326. struct tx_queue txq[8];
  327. #ifdef MV643XX_ETH_TX_FAST_REFILL
  328. int tx_clean_threshold;
  329. #endif
  330. };
  331. /* port register accessors **************************************************/
  332. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  333. {
  334. return readl(mp->shared->base + offset);
  335. }
  336. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  337. {
  338. writel(data, mp->shared->base + offset);
  339. }
  340. /* rxq/txq helper functions *************************************************/
  341. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  342. {
  343. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  344. }
  345. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  346. {
  347. return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
  348. }
  349. static void rxq_enable(struct rx_queue *rxq)
  350. {
  351. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  352. wrl(mp, RXQ_COMMAND(mp->port_num), 1 << rxq->index);
  353. }
  354. static void rxq_disable(struct rx_queue *rxq)
  355. {
  356. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  357. u8 mask = 1 << rxq->index;
  358. wrl(mp, RXQ_COMMAND(mp->port_num), mask << 8);
  359. while (rdl(mp, RXQ_COMMAND(mp->port_num)) & mask)
  360. udelay(10);
  361. }
  362. static void txq_reset_hw_ptr(struct tx_queue *txq)
  363. {
  364. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  365. int off = TXQ_CURRENT_DESC_PTR(mp->port_num, txq->index);
  366. u32 addr;
  367. addr = (u32)txq->tx_desc_dma;
  368. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  369. wrl(mp, off, addr);
  370. }
  371. static void txq_enable(struct tx_queue *txq)
  372. {
  373. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  374. wrl(mp, TXQ_COMMAND(mp->port_num), 1 << txq->index);
  375. }
  376. static void txq_disable(struct tx_queue *txq)
  377. {
  378. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  379. u8 mask = 1 << txq->index;
  380. wrl(mp, TXQ_COMMAND(mp->port_num), mask << 8);
  381. while (rdl(mp, TXQ_COMMAND(mp->port_num)) & mask)
  382. udelay(10);
  383. }
  384. static void __txq_maybe_wake(struct tx_queue *txq)
  385. {
  386. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  387. /*
  388. * netif_{stop,wake}_queue() flow control only applies to
  389. * the primary queue.
  390. */
  391. BUG_ON(txq->index != mp->txq_primary);
  392. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_DESCS_PER_SKB)
  393. netif_wake_queue(mp->dev);
  394. }
  395. /* rx ***********************************************************************/
  396. static void txq_reclaim(struct tx_queue *txq, int force);
  397. static void rxq_refill(struct rx_queue *rxq)
  398. {
  399. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  400. unsigned long flags;
  401. spin_lock_irqsave(&mp->lock, flags);
  402. while (rxq->rx_desc_count < rxq->rx_ring_size) {
  403. int skb_size;
  404. struct sk_buff *skb;
  405. int unaligned;
  406. int rx;
  407. /*
  408. * Reserve 2+14 bytes for an ethernet header (the
  409. * hardware automatically prepends 2 bytes of dummy
  410. * data to each received packet), 16 bytes for up to
  411. * four VLAN tags, and 4 bytes for the trailing FCS
  412. * -- 36 bytes total.
  413. */
  414. skb_size = mp->dev->mtu + 36;
  415. /*
  416. * Make sure that the skb size is a multiple of 8
  417. * bytes, as the lower three bits of the receive
  418. * descriptor's buffer size field are ignored by
  419. * the hardware.
  420. */
  421. skb_size = (skb_size + 7) & ~7;
  422. skb = dev_alloc_skb(skb_size + dma_get_cache_alignment() - 1);
  423. if (skb == NULL)
  424. break;
  425. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  426. if (unaligned)
  427. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  428. rxq->rx_desc_count++;
  429. rx = rxq->rx_used_desc++;
  430. if (rxq->rx_used_desc == rxq->rx_ring_size)
  431. rxq->rx_used_desc = 0;
  432. rxq->rx_desc_area[rx].buf_ptr = dma_map_single(NULL, skb->data,
  433. skb_size, DMA_FROM_DEVICE);
  434. rxq->rx_desc_area[rx].buf_size = skb_size;
  435. rxq->rx_skb[rx] = skb;
  436. wmb();
  437. rxq->rx_desc_area[rx].cmd_sts = BUFFER_OWNED_BY_DMA |
  438. RX_ENABLE_INTERRUPT;
  439. wmb();
  440. /*
  441. * The hardware automatically prepends 2 bytes of
  442. * dummy data to each received packet, so that the
  443. * IP header ends up 16-byte aligned.
  444. */
  445. skb_reserve(skb, 2);
  446. }
  447. if (rxq->rx_desc_count != rxq->rx_ring_size)
  448. mod_timer(&rxq->rx_oom, jiffies + (HZ / 10));
  449. spin_unlock_irqrestore(&mp->lock, flags);
  450. }
  451. static inline void rxq_refill_timer_wrapper(unsigned long data)
  452. {
  453. rxq_refill((struct rx_queue *)data);
  454. }
  455. static int rxq_process(struct rx_queue *rxq, int budget)
  456. {
  457. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  458. struct net_device_stats *stats = &mp->dev->stats;
  459. int rx;
  460. rx = 0;
  461. while (rx < budget && rxq->rx_desc_count) {
  462. struct rx_desc *rx_desc;
  463. unsigned int cmd_sts;
  464. struct sk_buff *skb;
  465. unsigned long flags;
  466. spin_lock_irqsave(&mp->lock, flags);
  467. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  468. cmd_sts = rx_desc->cmd_sts;
  469. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  470. spin_unlock_irqrestore(&mp->lock, flags);
  471. break;
  472. }
  473. rmb();
  474. skb = rxq->rx_skb[rxq->rx_curr_desc];
  475. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  476. rxq->rx_curr_desc++;
  477. if (rxq->rx_curr_desc == rxq->rx_ring_size)
  478. rxq->rx_curr_desc = 0;
  479. spin_unlock_irqrestore(&mp->lock, flags);
  480. dma_unmap_single(NULL, rx_desc->buf_ptr,
  481. rx_desc->buf_size, DMA_FROM_DEVICE);
  482. rxq->rx_desc_count--;
  483. rx++;
  484. /*
  485. * Update statistics.
  486. *
  487. * Note that the descriptor byte count includes 2 dummy
  488. * bytes automatically inserted by the hardware at the
  489. * start of the packet (which we don't count), and a 4
  490. * byte CRC at the end of the packet (which we do count).
  491. */
  492. stats->rx_packets++;
  493. stats->rx_bytes += rx_desc->byte_cnt - 2;
  494. /*
  495. * In case we received a packet without first / last bits
  496. * on, or the error summary bit is set, the packet needs
  497. * to be dropped.
  498. */
  499. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  500. (RX_FIRST_DESC | RX_LAST_DESC))
  501. || (cmd_sts & ERROR_SUMMARY)) {
  502. stats->rx_dropped++;
  503. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  504. (RX_FIRST_DESC | RX_LAST_DESC)) {
  505. if (net_ratelimit())
  506. dev_printk(KERN_ERR, &mp->dev->dev,
  507. "received packet spanning "
  508. "multiple descriptors\n");
  509. }
  510. if (cmd_sts & ERROR_SUMMARY)
  511. stats->rx_errors++;
  512. dev_kfree_skb_irq(skb);
  513. } else {
  514. /*
  515. * The -4 is for the CRC in the trailer of the
  516. * received packet
  517. */
  518. skb_put(skb, rx_desc->byte_cnt - 2 - 4);
  519. if (cmd_sts & LAYER_4_CHECKSUM_OK) {
  520. skb->ip_summed = CHECKSUM_UNNECESSARY;
  521. skb->csum = htons(
  522. (cmd_sts & 0x0007fff8) >> 3);
  523. }
  524. skb->protocol = eth_type_trans(skb, mp->dev);
  525. #ifdef MV643XX_ETH_NAPI
  526. netif_receive_skb(skb);
  527. #else
  528. netif_rx(skb);
  529. #endif
  530. }
  531. mp->dev->last_rx = jiffies;
  532. }
  533. rxq_refill(rxq);
  534. return rx;
  535. }
  536. #ifdef MV643XX_ETH_NAPI
  537. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  538. {
  539. struct mv643xx_eth_private *mp;
  540. int rx;
  541. int i;
  542. mp = container_of(napi, struct mv643xx_eth_private, napi);
  543. #ifdef MV643XX_ETH_TX_FAST_REFILL
  544. if (++mp->tx_clean_threshold > 5) {
  545. mp->tx_clean_threshold = 0;
  546. for (i = 0; i < 8; i++)
  547. if (mp->txq_mask & (1 << i))
  548. txq_reclaim(mp->txq + i, 0);
  549. if (netif_carrier_ok(mp->dev)) {
  550. spin_lock_irq(&mp->lock);
  551. __txq_maybe_wake(mp->txq + mp->txq_primary);
  552. spin_unlock_irq(&mp->lock);
  553. }
  554. }
  555. #endif
  556. rx = 0;
  557. for (i = 7; rx < budget && i >= 0; i--)
  558. if (mp->rxq_mask & (1 << i))
  559. rx += rxq_process(mp->rxq + i, budget - rx);
  560. if (rx < budget) {
  561. netif_rx_complete(mp->dev, napi);
  562. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  563. }
  564. return rx;
  565. }
  566. #endif
  567. /* tx ***********************************************************************/
  568. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  569. {
  570. int frag;
  571. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  572. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  573. if (fragp->size <= 8 && fragp->page_offset & 7)
  574. return 1;
  575. }
  576. return 0;
  577. }
  578. static int txq_alloc_desc_index(struct tx_queue *txq)
  579. {
  580. int tx_desc_curr;
  581. BUG_ON(txq->tx_desc_count >= txq->tx_ring_size);
  582. tx_desc_curr = txq->tx_curr_desc++;
  583. if (txq->tx_curr_desc == txq->tx_ring_size)
  584. txq->tx_curr_desc = 0;
  585. BUG_ON(txq->tx_curr_desc == txq->tx_used_desc);
  586. return tx_desc_curr;
  587. }
  588. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  589. {
  590. int nr_frags = skb_shinfo(skb)->nr_frags;
  591. int frag;
  592. for (frag = 0; frag < nr_frags; frag++) {
  593. skb_frag_t *this_frag;
  594. int tx_index;
  595. struct tx_desc *desc;
  596. this_frag = &skb_shinfo(skb)->frags[frag];
  597. tx_index = txq_alloc_desc_index(txq);
  598. desc = &txq->tx_desc_area[tx_index];
  599. /*
  600. * The last fragment will generate an interrupt
  601. * which will free the skb on TX completion.
  602. */
  603. if (frag == nr_frags - 1) {
  604. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  605. ZERO_PADDING | TX_LAST_DESC |
  606. TX_ENABLE_INTERRUPT;
  607. txq->tx_skb[tx_index] = skb;
  608. } else {
  609. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  610. txq->tx_skb[tx_index] = NULL;
  611. }
  612. desc->l4i_chk = 0;
  613. desc->byte_cnt = this_frag->size;
  614. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  615. this_frag->page_offset,
  616. this_frag->size,
  617. DMA_TO_DEVICE);
  618. }
  619. }
  620. static inline __be16 sum16_as_be(__sum16 sum)
  621. {
  622. return (__force __be16)sum;
  623. }
  624. static void txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  625. {
  626. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  627. int nr_frags = skb_shinfo(skb)->nr_frags;
  628. int tx_index;
  629. struct tx_desc *desc;
  630. u32 cmd_sts;
  631. int length;
  632. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  633. tx_index = txq_alloc_desc_index(txq);
  634. desc = &txq->tx_desc_area[tx_index];
  635. if (nr_frags) {
  636. txq_submit_frag_skb(txq, skb);
  637. length = skb_headlen(skb);
  638. txq->tx_skb[tx_index] = NULL;
  639. } else {
  640. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  641. length = skb->len;
  642. txq->tx_skb[tx_index] = skb;
  643. }
  644. desc->byte_cnt = length;
  645. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  646. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  647. int mac_hdr_len;
  648. BUG_ON(skb->protocol != htons(ETH_P_IP) &&
  649. skb->protocol != htons(ETH_P_8021Q));
  650. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  651. GEN_IP_V4_CHECKSUM |
  652. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  653. mac_hdr_len = (void *)ip_hdr(skb) - (void *)skb->data;
  654. switch (mac_hdr_len - ETH_HLEN) {
  655. case 0:
  656. break;
  657. case 4:
  658. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  659. break;
  660. case 8:
  661. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  662. break;
  663. case 12:
  664. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  665. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  666. break;
  667. default:
  668. if (net_ratelimit())
  669. dev_printk(KERN_ERR, &txq_to_mp(txq)->dev->dev,
  670. "mac header length is %d?!\n", mac_hdr_len);
  671. break;
  672. }
  673. switch (ip_hdr(skb)->protocol) {
  674. case IPPROTO_UDP:
  675. cmd_sts |= UDP_FRAME;
  676. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  677. break;
  678. case IPPROTO_TCP:
  679. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  680. break;
  681. default:
  682. BUG();
  683. }
  684. } else {
  685. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  686. cmd_sts |= 5 << TX_IHL_SHIFT;
  687. desc->l4i_chk = 0;
  688. }
  689. /* ensure all other descriptors are written before first cmd_sts */
  690. wmb();
  691. desc->cmd_sts = cmd_sts;
  692. /* clear TX_END interrupt status */
  693. wrl(mp, INT_CAUSE(mp->port_num), ~(INT_TX_END_0 << txq->index));
  694. rdl(mp, INT_CAUSE(mp->port_num));
  695. /* ensure all descriptors are written before poking hardware */
  696. wmb();
  697. txq_enable(txq);
  698. txq->tx_desc_count += nr_frags + 1;
  699. }
  700. static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  701. {
  702. struct mv643xx_eth_private *mp = netdev_priv(dev);
  703. struct net_device_stats *stats = &dev->stats;
  704. struct tx_queue *txq;
  705. unsigned long flags;
  706. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  707. stats->tx_dropped++;
  708. dev_printk(KERN_DEBUG, &dev->dev,
  709. "failed to linearize skb with tiny "
  710. "unaligned fragment\n");
  711. return NETDEV_TX_BUSY;
  712. }
  713. spin_lock_irqsave(&mp->lock, flags);
  714. txq = mp->txq + mp->txq_primary;
  715. if (txq->tx_ring_size - txq->tx_desc_count < MAX_DESCS_PER_SKB) {
  716. spin_unlock_irqrestore(&mp->lock, flags);
  717. if (txq->index == mp->txq_primary && net_ratelimit())
  718. dev_printk(KERN_ERR, &dev->dev,
  719. "primary tx queue full?!\n");
  720. kfree_skb(skb);
  721. return NETDEV_TX_OK;
  722. }
  723. txq_submit_skb(txq, skb);
  724. stats->tx_bytes += skb->len;
  725. stats->tx_packets++;
  726. dev->trans_start = jiffies;
  727. if (txq->index == mp->txq_primary) {
  728. int entries_left;
  729. entries_left = txq->tx_ring_size - txq->tx_desc_count;
  730. if (entries_left < MAX_DESCS_PER_SKB)
  731. netif_stop_queue(dev);
  732. }
  733. spin_unlock_irqrestore(&mp->lock, flags);
  734. return NETDEV_TX_OK;
  735. }
  736. /* tx rate control **********************************************************/
  737. /*
  738. * Set total maximum TX rate (shared by all TX queues for this port)
  739. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  740. */
  741. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  742. {
  743. int token_rate;
  744. int mtu;
  745. int bucket_size;
  746. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  747. if (token_rate > 1023)
  748. token_rate = 1023;
  749. mtu = (mp->dev->mtu + 255) >> 8;
  750. if (mtu > 63)
  751. mtu = 63;
  752. bucket_size = (burst + 255) >> 8;
  753. if (bucket_size > 65535)
  754. bucket_size = 65535;
  755. if (mp->shared->tx_bw_control_moved) {
  756. wrl(mp, TX_BW_RATE_MOVED(mp->port_num), token_rate);
  757. wrl(mp, TX_BW_MTU_MOVED(mp->port_num), mtu);
  758. wrl(mp, TX_BW_BURST_MOVED(mp->port_num), bucket_size);
  759. } else {
  760. wrl(mp, TX_BW_RATE(mp->port_num), token_rate);
  761. wrl(mp, TX_BW_MTU(mp->port_num), mtu);
  762. wrl(mp, TX_BW_BURST(mp->port_num), bucket_size);
  763. }
  764. }
  765. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  766. {
  767. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  768. int token_rate;
  769. int bucket_size;
  770. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  771. if (token_rate > 1023)
  772. token_rate = 1023;
  773. bucket_size = (burst + 255) >> 8;
  774. if (bucket_size > 65535)
  775. bucket_size = 65535;
  776. wrl(mp, TXQ_BW_TOKENS(mp->port_num, txq->index), token_rate << 14);
  777. wrl(mp, TXQ_BW_CONF(mp->port_num, txq->index),
  778. (bucket_size << 10) | token_rate);
  779. }
  780. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  781. {
  782. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  783. int off;
  784. u32 val;
  785. /*
  786. * Turn on fixed priority mode.
  787. */
  788. if (mp->shared->tx_bw_control_moved)
  789. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  790. else
  791. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  792. val = rdl(mp, off);
  793. val |= 1 << txq->index;
  794. wrl(mp, off, val);
  795. }
  796. static void txq_set_wrr(struct tx_queue *txq, int weight)
  797. {
  798. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  799. int off;
  800. u32 val;
  801. /*
  802. * Turn off fixed priority mode.
  803. */
  804. if (mp->shared->tx_bw_control_moved)
  805. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  806. else
  807. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  808. val = rdl(mp, off);
  809. val &= ~(1 << txq->index);
  810. wrl(mp, off, val);
  811. /*
  812. * Configure WRR weight for this queue.
  813. */
  814. off = TXQ_BW_WRR_CONF(mp->port_num, txq->index);
  815. val = rdl(mp, off);
  816. val = (val & ~0xff) | (weight & 0xff);
  817. wrl(mp, off, val);
  818. }
  819. /* mii management interface *************************************************/
  820. #define SMI_BUSY 0x10000000
  821. #define SMI_READ_VALID 0x08000000
  822. #define SMI_OPCODE_READ 0x04000000
  823. #define SMI_OPCODE_WRITE 0x00000000
  824. static void smi_reg_read(struct mv643xx_eth_private *mp, unsigned int addr,
  825. unsigned int reg, unsigned int *value)
  826. {
  827. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  828. unsigned long flags;
  829. int i;
  830. /* the SMI register is a shared resource */
  831. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  832. /* wait for the SMI register to become available */
  833. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  834. if (i == 1000) {
  835. printk("%s: PHY busy timeout\n", mp->dev->name);
  836. goto out;
  837. }
  838. udelay(10);
  839. }
  840. writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
  841. /* now wait for the data to be valid */
  842. for (i = 0; !(readl(smi_reg) & SMI_READ_VALID); i++) {
  843. if (i == 1000) {
  844. printk("%s: PHY read timeout\n", mp->dev->name);
  845. goto out;
  846. }
  847. udelay(10);
  848. }
  849. *value = readl(smi_reg) & 0xffff;
  850. out:
  851. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  852. }
  853. static void smi_reg_write(struct mv643xx_eth_private *mp,
  854. unsigned int addr,
  855. unsigned int reg, unsigned int value)
  856. {
  857. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  858. unsigned long flags;
  859. int i;
  860. /* the SMI register is a shared resource */
  861. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  862. /* wait for the SMI register to become available */
  863. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  864. if (i == 1000) {
  865. printk("%s: PHY busy timeout\n", mp->dev->name);
  866. goto out;
  867. }
  868. udelay(10);
  869. }
  870. writel(SMI_OPCODE_WRITE | (reg << 21) |
  871. (addr << 16) | (value & 0xffff), smi_reg);
  872. out:
  873. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  874. }
  875. /* mib counters *************************************************************/
  876. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  877. {
  878. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  879. }
  880. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  881. {
  882. int i;
  883. for (i = 0; i < 0x80; i += 4)
  884. mib_read(mp, i);
  885. }
  886. static void mib_counters_update(struct mv643xx_eth_private *mp)
  887. {
  888. struct mib_counters *p = &mp->mib_counters;
  889. p->good_octets_received += mib_read(mp, 0x00);
  890. p->good_octets_received += (u64)mib_read(mp, 0x04) << 32;
  891. p->bad_octets_received += mib_read(mp, 0x08);
  892. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  893. p->good_frames_received += mib_read(mp, 0x10);
  894. p->bad_frames_received += mib_read(mp, 0x14);
  895. p->broadcast_frames_received += mib_read(mp, 0x18);
  896. p->multicast_frames_received += mib_read(mp, 0x1c);
  897. p->frames_64_octets += mib_read(mp, 0x20);
  898. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  899. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  900. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  901. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  902. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  903. p->good_octets_sent += mib_read(mp, 0x38);
  904. p->good_octets_sent += (u64)mib_read(mp, 0x3c) << 32;
  905. p->good_frames_sent += mib_read(mp, 0x40);
  906. p->excessive_collision += mib_read(mp, 0x44);
  907. p->multicast_frames_sent += mib_read(mp, 0x48);
  908. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  909. p->unrec_mac_control_received += mib_read(mp, 0x50);
  910. p->fc_sent += mib_read(mp, 0x54);
  911. p->good_fc_received += mib_read(mp, 0x58);
  912. p->bad_fc_received += mib_read(mp, 0x5c);
  913. p->undersize_received += mib_read(mp, 0x60);
  914. p->fragments_received += mib_read(mp, 0x64);
  915. p->oversize_received += mib_read(mp, 0x68);
  916. p->jabber_received += mib_read(mp, 0x6c);
  917. p->mac_receive_error += mib_read(mp, 0x70);
  918. p->bad_crc_event += mib_read(mp, 0x74);
  919. p->collision += mib_read(mp, 0x78);
  920. p->late_collision += mib_read(mp, 0x7c);
  921. }
  922. /* ethtool ******************************************************************/
  923. struct mv643xx_eth_stats {
  924. char stat_string[ETH_GSTRING_LEN];
  925. int sizeof_stat;
  926. int netdev_off;
  927. int mp_off;
  928. };
  929. #define SSTAT(m) \
  930. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  931. offsetof(struct net_device, stats.m), -1 }
  932. #define MIBSTAT(m) \
  933. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  934. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  935. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  936. SSTAT(rx_packets),
  937. SSTAT(tx_packets),
  938. SSTAT(rx_bytes),
  939. SSTAT(tx_bytes),
  940. SSTAT(rx_errors),
  941. SSTAT(tx_errors),
  942. SSTAT(rx_dropped),
  943. SSTAT(tx_dropped),
  944. MIBSTAT(good_octets_received),
  945. MIBSTAT(bad_octets_received),
  946. MIBSTAT(internal_mac_transmit_err),
  947. MIBSTAT(good_frames_received),
  948. MIBSTAT(bad_frames_received),
  949. MIBSTAT(broadcast_frames_received),
  950. MIBSTAT(multicast_frames_received),
  951. MIBSTAT(frames_64_octets),
  952. MIBSTAT(frames_65_to_127_octets),
  953. MIBSTAT(frames_128_to_255_octets),
  954. MIBSTAT(frames_256_to_511_octets),
  955. MIBSTAT(frames_512_to_1023_octets),
  956. MIBSTAT(frames_1024_to_max_octets),
  957. MIBSTAT(good_octets_sent),
  958. MIBSTAT(good_frames_sent),
  959. MIBSTAT(excessive_collision),
  960. MIBSTAT(multicast_frames_sent),
  961. MIBSTAT(broadcast_frames_sent),
  962. MIBSTAT(unrec_mac_control_received),
  963. MIBSTAT(fc_sent),
  964. MIBSTAT(good_fc_received),
  965. MIBSTAT(bad_fc_received),
  966. MIBSTAT(undersize_received),
  967. MIBSTAT(fragments_received),
  968. MIBSTAT(oversize_received),
  969. MIBSTAT(jabber_received),
  970. MIBSTAT(mac_receive_error),
  971. MIBSTAT(bad_crc_event),
  972. MIBSTAT(collision),
  973. MIBSTAT(late_collision),
  974. };
  975. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  976. {
  977. struct mv643xx_eth_private *mp = netdev_priv(dev);
  978. int err;
  979. spin_lock_irq(&mp->lock);
  980. err = mii_ethtool_gset(&mp->mii, cmd);
  981. spin_unlock_irq(&mp->lock);
  982. /*
  983. * The MAC does not support 1000baseT_Half.
  984. */
  985. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  986. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  987. return err;
  988. }
  989. static int mv643xx_eth_get_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  990. {
  991. struct mv643xx_eth_private *mp = netdev_priv(dev);
  992. u32 port_status;
  993. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  994. cmd->supported = SUPPORTED_MII;
  995. cmd->advertising = ADVERTISED_MII;
  996. switch (port_status & PORT_SPEED_MASK) {
  997. case PORT_SPEED_10:
  998. cmd->speed = SPEED_10;
  999. break;
  1000. case PORT_SPEED_100:
  1001. cmd->speed = SPEED_100;
  1002. break;
  1003. case PORT_SPEED_1000:
  1004. cmd->speed = SPEED_1000;
  1005. break;
  1006. default:
  1007. cmd->speed = -1;
  1008. break;
  1009. }
  1010. cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  1011. cmd->port = PORT_MII;
  1012. cmd->phy_address = 0;
  1013. cmd->transceiver = XCVR_INTERNAL;
  1014. cmd->autoneg = AUTONEG_DISABLE;
  1015. cmd->maxtxpkt = 1;
  1016. cmd->maxrxpkt = 1;
  1017. return 0;
  1018. }
  1019. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1020. {
  1021. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1022. int err;
  1023. /*
  1024. * The MAC does not support 1000baseT_Half.
  1025. */
  1026. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1027. spin_lock_irq(&mp->lock);
  1028. err = mii_ethtool_sset(&mp->mii, cmd);
  1029. spin_unlock_irq(&mp->lock);
  1030. return err;
  1031. }
  1032. static int mv643xx_eth_set_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  1033. {
  1034. return -EINVAL;
  1035. }
  1036. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  1037. struct ethtool_drvinfo *drvinfo)
  1038. {
  1039. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  1040. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  1041. strncpy(drvinfo->fw_version, "N/A", 32);
  1042. strncpy(drvinfo->bus_info, "platform", 32);
  1043. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  1044. }
  1045. static int mv643xx_eth_nway_reset(struct net_device *dev)
  1046. {
  1047. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1048. return mii_nway_restart(&mp->mii);
  1049. }
  1050. static int mv643xx_eth_nway_reset_phyless(struct net_device *dev)
  1051. {
  1052. return -EINVAL;
  1053. }
  1054. static u32 mv643xx_eth_get_link(struct net_device *dev)
  1055. {
  1056. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1057. return mii_link_ok(&mp->mii);
  1058. }
  1059. static u32 mv643xx_eth_get_link_phyless(struct net_device *dev)
  1060. {
  1061. return 1;
  1062. }
  1063. static void mv643xx_eth_get_strings(struct net_device *dev,
  1064. uint32_t stringset, uint8_t *data)
  1065. {
  1066. int i;
  1067. if (stringset == ETH_SS_STATS) {
  1068. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1069. memcpy(data + i * ETH_GSTRING_LEN,
  1070. mv643xx_eth_stats[i].stat_string,
  1071. ETH_GSTRING_LEN);
  1072. }
  1073. }
  1074. }
  1075. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  1076. struct ethtool_stats *stats,
  1077. uint64_t *data)
  1078. {
  1079. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1080. int i;
  1081. mib_counters_update(mp);
  1082. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1083. const struct mv643xx_eth_stats *stat;
  1084. void *p;
  1085. stat = mv643xx_eth_stats + i;
  1086. if (stat->netdev_off >= 0)
  1087. p = ((void *)mp->dev) + stat->netdev_off;
  1088. else
  1089. p = ((void *)mp) + stat->mp_off;
  1090. data[i] = (stat->sizeof_stat == 8) ?
  1091. *(uint64_t *)p : *(uint32_t *)p;
  1092. }
  1093. }
  1094. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  1095. {
  1096. if (sset == ETH_SS_STATS)
  1097. return ARRAY_SIZE(mv643xx_eth_stats);
  1098. return -EOPNOTSUPP;
  1099. }
  1100. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  1101. .get_settings = mv643xx_eth_get_settings,
  1102. .set_settings = mv643xx_eth_set_settings,
  1103. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1104. .nway_reset = mv643xx_eth_nway_reset,
  1105. .get_link = mv643xx_eth_get_link,
  1106. .set_sg = ethtool_op_set_sg,
  1107. .get_strings = mv643xx_eth_get_strings,
  1108. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1109. .get_sset_count = mv643xx_eth_get_sset_count,
  1110. };
  1111. static const struct ethtool_ops mv643xx_eth_ethtool_ops_phyless = {
  1112. .get_settings = mv643xx_eth_get_settings_phyless,
  1113. .set_settings = mv643xx_eth_set_settings_phyless,
  1114. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1115. .nway_reset = mv643xx_eth_nway_reset_phyless,
  1116. .get_link = mv643xx_eth_get_link_phyless,
  1117. .set_sg = ethtool_op_set_sg,
  1118. .get_strings = mv643xx_eth_get_strings,
  1119. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1120. .get_sset_count = mv643xx_eth_get_sset_count,
  1121. };
  1122. /* address handling *********************************************************/
  1123. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  1124. {
  1125. unsigned int mac_h;
  1126. unsigned int mac_l;
  1127. mac_h = rdl(mp, MAC_ADDR_HIGH(mp->port_num));
  1128. mac_l = rdl(mp, MAC_ADDR_LOW(mp->port_num));
  1129. addr[0] = (mac_h >> 24) & 0xff;
  1130. addr[1] = (mac_h >> 16) & 0xff;
  1131. addr[2] = (mac_h >> 8) & 0xff;
  1132. addr[3] = mac_h & 0xff;
  1133. addr[4] = (mac_l >> 8) & 0xff;
  1134. addr[5] = mac_l & 0xff;
  1135. }
  1136. static void init_mac_tables(struct mv643xx_eth_private *mp)
  1137. {
  1138. int i;
  1139. for (i = 0; i < 0x100; i += 4) {
  1140. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1141. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1142. }
  1143. for (i = 0; i < 0x10; i += 4)
  1144. wrl(mp, UNICAST_TABLE(mp->port_num) + i, 0);
  1145. }
  1146. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  1147. int table, unsigned char entry)
  1148. {
  1149. unsigned int table_reg;
  1150. /* Set "accepts frame bit" at specified table entry */
  1151. table_reg = rdl(mp, table + (entry & 0xfc));
  1152. table_reg |= 0x01 << (8 * (entry & 3));
  1153. wrl(mp, table + (entry & 0xfc), table_reg);
  1154. }
  1155. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1156. {
  1157. unsigned int mac_h;
  1158. unsigned int mac_l;
  1159. int table;
  1160. mac_l = (addr[4] << 8) | addr[5];
  1161. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1162. wrl(mp, MAC_ADDR_LOW(mp->port_num), mac_l);
  1163. wrl(mp, MAC_ADDR_HIGH(mp->port_num), mac_h);
  1164. table = UNICAST_TABLE(mp->port_num);
  1165. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  1166. }
  1167. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1168. {
  1169. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1170. /* +2 is for the offset of the HW addr type */
  1171. memcpy(dev->dev_addr, addr + 2, 6);
  1172. init_mac_tables(mp);
  1173. uc_addr_set(mp, dev->dev_addr);
  1174. return 0;
  1175. }
  1176. static int addr_crc(unsigned char *addr)
  1177. {
  1178. int crc = 0;
  1179. int i;
  1180. for (i = 0; i < 6; i++) {
  1181. int j;
  1182. crc = (crc ^ addr[i]) << 8;
  1183. for (j = 7; j >= 0; j--) {
  1184. if (crc & (0x100 << j))
  1185. crc ^= 0x107 << j;
  1186. }
  1187. }
  1188. return crc;
  1189. }
  1190. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1191. {
  1192. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1193. u32 port_config;
  1194. struct dev_addr_list *addr;
  1195. int i;
  1196. port_config = rdl(mp, PORT_CONFIG(mp->port_num));
  1197. if (dev->flags & IFF_PROMISC)
  1198. port_config |= UNICAST_PROMISCUOUS_MODE;
  1199. else
  1200. port_config &= ~UNICAST_PROMISCUOUS_MODE;
  1201. wrl(mp, PORT_CONFIG(mp->port_num), port_config);
  1202. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1203. int port_num = mp->port_num;
  1204. u32 accept = 0x01010101;
  1205. for (i = 0; i < 0x100; i += 4) {
  1206. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1207. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1208. }
  1209. return;
  1210. }
  1211. for (i = 0; i < 0x100; i += 4) {
  1212. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1213. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1214. }
  1215. for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
  1216. u8 *a = addr->da_addr;
  1217. int table;
  1218. if (addr->da_addrlen != 6)
  1219. continue;
  1220. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1221. table = SPECIAL_MCAST_TABLE(mp->port_num);
  1222. set_filter_table_entry(mp, table, a[5]);
  1223. } else {
  1224. int crc = addr_crc(a);
  1225. table = OTHER_MCAST_TABLE(mp->port_num);
  1226. set_filter_table_entry(mp, table, crc);
  1227. }
  1228. }
  1229. }
  1230. /* rx/tx queue initialisation ***********************************************/
  1231. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1232. {
  1233. struct rx_queue *rxq = mp->rxq + index;
  1234. struct rx_desc *rx_desc;
  1235. int size;
  1236. int i;
  1237. rxq->index = index;
  1238. rxq->rx_ring_size = mp->default_rx_ring_size;
  1239. rxq->rx_desc_count = 0;
  1240. rxq->rx_curr_desc = 0;
  1241. rxq->rx_used_desc = 0;
  1242. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1243. if (index == mp->rxq_primary && size <= mp->rx_desc_sram_size) {
  1244. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1245. mp->rx_desc_sram_size);
  1246. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1247. } else {
  1248. rxq->rx_desc_area = dma_alloc_coherent(NULL, size,
  1249. &rxq->rx_desc_dma,
  1250. GFP_KERNEL);
  1251. }
  1252. if (rxq->rx_desc_area == NULL) {
  1253. dev_printk(KERN_ERR, &mp->dev->dev,
  1254. "can't allocate rx ring (%d bytes)\n", size);
  1255. goto out;
  1256. }
  1257. memset(rxq->rx_desc_area, 0, size);
  1258. rxq->rx_desc_area_size = size;
  1259. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1260. GFP_KERNEL);
  1261. if (rxq->rx_skb == NULL) {
  1262. dev_printk(KERN_ERR, &mp->dev->dev,
  1263. "can't allocate rx skb ring\n");
  1264. goto out_free;
  1265. }
  1266. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1267. for (i = 0; i < rxq->rx_ring_size; i++) {
  1268. int nexti;
  1269. nexti = i + 1;
  1270. if (nexti == rxq->rx_ring_size)
  1271. nexti = 0;
  1272. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1273. nexti * sizeof(struct rx_desc);
  1274. }
  1275. init_timer(&rxq->rx_oom);
  1276. rxq->rx_oom.data = (unsigned long)rxq;
  1277. rxq->rx_oom.function = rxq_refill_timer_wrapper;
  1278. return 0;
  1279. out_free:
  1280. if (index == mp->rxq_primary && size <= mp->rx_desc_sram_size)
  1281. iounmap(rxq->rx_desc_area);
  1282. else
  1283. dma_free_coherent(NULL, size,
  1284. rxq->rx_desc_area,
  1285. rxq->rx_desc_dma);
  1286. out:
  1287. return -ENOMEM;
  1288. }
  1289. static void rxq_deinit(struct rx_queue *rxq)
  1290. {
  1291. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1292. int i;
  1293. rxq_disable(rxq);
  1294. del_timer_sync(&rxq->rx_oom);
  1295. for (i = 0; i < rxq->rx_ring_size; i++) {
  1296. if (rxq->rx_skb[i]) {
  1297. dev_kfree_skb(rxq->rx_skb[i]);
  1298. rxq->rx_desc_count--;
  1299. }
  1300. }
  1301. if (rxq->rx_desc_count) {
  1302. dev_printk(KERN_ERR, &mp->dev->dev,
  1303. "error freeing rx ring -- %d skbs stuck\n",
  1304. rxq->rx_desc_count);
  1305. }
  1306. if (rxq->index == mp->rxq_primary &&
  1307. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1308. iounmap(rxq->rx_desc_area);
  1309. else
  1310. dma_free_coherent(NULL, rxq->rx_desc_area_size,
  1311. rxq->rx_desc_area, rxq->rx_desc_dma);
  1312. kfree(rxq->rx_skb);
  1313. }
  1314. static int txq_init(struct mv643xx_eth_private *mp, int index)
  1315. {
  1316. struct tx_queue *txq = mp->txq + index;
  1317. struct tx_desc *tx_desc;
  1318. int size;
  1319. int i;
  1320. txq->index = index;
  1321. txq->tx_ring_size = mp->default_tx_ring_size;
  1322. txq->tx_desc_count = 0;
  1323. txq->tx_curr_desc = 0;
  1324. txq->tx_used_desc = 0;
  1325. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1326. if (index == mp->txq_primary && size <= mp->tx_desc_sram_size) {
  1327. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1328. mp->tx_desc_sram_size);
  1329. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1330. } else {
  1331. txq->tx_desc_area = dma_alloc_coherent(NULL, size,
  1332. &txq->tx_desc_dma,
  1333. GFP_KERNEL);
  1334. }
  1335. if (txq->tx_desc_area == NULL) {
  1336. dev_printk(KERN_ERR, &mp->dev->dev,
  1337. "can't allocate tx ring (%d bytes)\n", size);
  1338. goto out;
  1339. }
  1340. memset(txq->tx_desc_area, 0, size);
  1341. txq->tx_desc_area_size = size;
  1342. txq->tx_skb = kmalloc(txq->tx_ring_size * sizeof(*txq->tx_skb),
  1343. GFP_KERNEL);
  1344. if (txq->tx_skb == NULL) {
  1345. dev_printk(KERN_ERR, &mp->dev->dev,
  1346. "can't allocate tx skb ring\n");
  1347. goto out_free;
  1348. }
  1349. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1350. for (i = 0; i < txq->tx_ring_size; i++) {
  1351. struct tx_desc *txd = tx_desc + i;
  1352. int nexti;
  1353. nexti = i + 1;
  1354. if (nexti == txq->tx_ring_size)
  1355. nexti = 0;
  1356. txd->cmd_sts = 0;
  1357. txd->next_desc_ptr = txq->tx_desc_dma +
  1358. nexti * sizeof(struct tx_desc);
  1359. }
  1360. return 0;
  1361. out_free:
  1362. if (index == mp->txq_primary && size <= mp->tx_desc_sram_size)
  1363. iounmap(txq->tx_desc_area);
  1364. else
  1365. dma_free_coherent(NULL, size,
  1366. txq->tx_desc_area,
  1367. txq->tx_desc_dma);
  1368. out:
  1369. return -ENOMEM;
  1370. }
  1371. static void txq_reclaim(struct tx_queue *txq, int force)
  1372. {
  1373. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1374. unsigned long flags;
  1375. spin_lock_irqsave(&mp->lock, flags);
  1376. while (txq->tx_desc_count > 0) {
  1377. int tx_index;
  1378. struct tx_desc *desc;
  1379. u32 cmd_sts;
  1380. struct sk_buff *skb;
  1381. dma_addr_t addr;
  1382. int count;
  1383. tx_index = txq->tx_used_desc;
  1384. desc = &txq->tx_desc_area[tx_index];
  1385. cmd_sts = desc->cmd_sts;
  1386. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  1387. if (!force)
  1388. break;
  1389. desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
  1390. }
  1391. txq->tx_used_desc = tx_index + 1;
  1392. if (txq->tx_used_desc == txq->tx_ring_size)
  1393. txq->tx_used_desc = 0;
  1394. txq->tx_desc_count--;
  1395. addr = desc->buf_ptr;
  1396. count = desc->byte_cnt;
  1397. skb = txq->tx_skb[tx_index];
  1398. txq->tx_skb[tx_index] = NULL;
  1399. if (cmd_sts & ERROR_SUMMARY) {
  1400. dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
  1401. mp->dev->stats.tx_errors++;
  1402. }
  1403. /*
  1404. * Drop mp->lock while we free the skb.
  1405. */
  1406. spin_unlock_irqrestore(&mp->lock, flags);
  1407. if (cmd_sts & TX_FIRST_DESC)
  1408. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  1409. else
  1410. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  1411. if (skb)
  1412. dev_kfree_skb_irq(skb);
  1413. spin_lock_irqsave(&mp->lock, flags);
  1414. }
  1415. spin_unlock_irqrestore(&mp->lock, flags);
  1416. }
  1417. static void txq_deinit(struct tx_queue *txq)
  1418. {
  1419. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1420. txq_disable(txq);
  1421. txq_reclaim(txq, 1);
  1422. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1423. if (txq->index == mp->txq_primary &&
  1424. txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1425. iounmap(txq->tx_desc_area);
  1426. else
  1427. dma_free_coherent(NULL, txq->tx_desc_area_size,
  1428. txq->tx_desc_area, txq->tx_desc_dma);
  1429. kfree(txq->tx_skb);
  1430. }
  1431. /* netdev ops and related ***************************************************/
  1432. static void handle_link_event(struct mv643xx_eth_private *mp)
  1433. {
  1434. struct net_device *dev = mp->dev;
  1435. u32 port_status;
  1436. int speed;
  1437. int duplex;
  1438. int fc;
  1439. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  1440. if (!(port_status & LINK_UP)) {
  1441. if (netif_carrier_ok(dev)) {
  1442. int i;
  1443. printk(KERN_INFO "%s: link down\n", dev->name);
  1444. netif_carrier_off(dev);
  1445. netif_stop_queue(dev);
  1446. for (i = 0; i < 8; i++) {
  1447. struct tx_queue *txq = mp->txq + i;
  1448. if (mp->txq_mask & (1 << i)) {
  1449. txq_reclaim(txq, 1);
  1450. txq_reset_hw_ptr(txq);
  1451. }
  1452. }
  1453. }
  1454. return;
  1455. }
  1456. switch (port_status & PORT_SPEED_MASK) {
  1457. case PORT_SPEED_10:
  1458. speed = 10;
  1459. break;
  1460. case PORT_SPEED_100:
  1461. speed = 100;
  1462. break;
  1463. case PORT_SPEED_1000:
  1464. speed = 1000;
  1465. break;
  1466. default:
  1467. speed = -1;
  1468. break;
  1469. }
  1470. duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
  1471. fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
  1472. printk(KERN_INFO "%s: link up, %d Mb/s, %s duplex, "
  1473. "flow control %sabled\n", dev->name,
  1474. speed, duplex ? "full" : "half",
  1475. fc ? "en" : "dis");
  1476. if (!netif_carrier_ok(dev)) {
  1477. netif_carrier_on(dev);
  1478. netif_wake_queue(dev);
  1479. }
  1480. }
  1481. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1482. {
  1483. struct net_device *dev = (struct net_device *)dev_id;
  1484. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1485. u32 int_cause;
  1486. u32 int_cause_ext;
  1487. int_cause = rdl(mp, INT_CAUSE(mp->port_num)) &
  1488. (INT_TX_END | INT_RX | INT_EXT);
  1489. if (int_cause == 0)
  1490. return IRQ_NONE;
  1491. int_cause_ext = 0;
  1492. if (int_cause & INT_EXT) {
  1493. int_cause_ext = rdl(mp, INT_CAUSE_EXT(mp->port_num))
  1494. & (INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1495. wrl(mp, INT_CAUSE_EXT(mp->port_num), ~int_cause_ext);
  1496. }
  1497. if (int_cause_ext & (INT_EXT_PHY | INT_EXT_LINK))
  1498. handle_link_event(mp);
  1499. /*
  1500. * RxBuffer or RxError set for any of the 8 queues?
  1501. */
  1502. #ifdef MV643XX_ETH_NAPI
  1503. if (int_cause & INT_RX) {
  1504. wrl(mp, INT_CAUSE(mp->port_num), ~(int_cause & INT_RX));
  1505. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1506. rdl(mp, INT_MASK(mp->port_num));
  1507. netif_rx_schedule(dev, &mp->napi);
  1508. }
  1509. #else
  1510. if (int_cause & INT_RX) {
  1511. int i;
  1512. for (i = 7; i >= 0; i--)
  1513. if (mp->rxq_mask & (1 << i))
  1514. rxq_process(mp->rxq + i, INT_MAX);
  1515. }
  1516. #endif
  1517. /*
  1518. * TxBuffer or TxError set for any of the 8 queues?
  1519. */
  1520. if (int_cause_ext & INT_EXT_TX) {
  1521. int i;
  1522. for (i = 0; i < 8; i++)
  1523. if (mp->txq_mask & (1 << i))
  1524. txq_reclaim(mp->txq + i, 0);
  1525. /*
  1526. * Enough space again in the primary TX queue for a
  1527. * full packet?
  1528. */
  1529. if (netif_carrier_ok(dev)) {
  1530. spin_lock(&mp->lock);
  1531. __txq_maybe_wake(mp->txq + mp->txq_primary);
  1532. spin_unlock(&mp->lock);
  1533. }
  1534. }
  1535. /*
  1536. * Any TxEnd interrupts?
  1537. */
  1538. if (int_cause & INT_TX_END) {
  1539. int i;
  1540. wrl(mp, INT_CAUSE(mp->port_num), ~(int_cause & INT_TX_END));
  1541. spin_lock(&mp->lock);
  1542. for (i = 0; i < 8; i++) {
  1543. struct tx_queue *txq = mp->txq + i;
  1544. u32 hw_desc_ptr;
  1545. u32 expected_ptr;
  1546. if ((int_cause & (INT_TX_END_0 << i)) == 0)
  1547. continue;
  1548. hw_desc_ptr =
  1549. rdl(mp, TXQ_CURRENT_DESC_PTR(mp->port_num, i));
  1550. expected_ptr = (u32)txq->tx_desc_dma +
  1551. txq->tx_curr_desc * sizeof(struct tx_desc);
  1552. if (hw_desc_ptr != expected_ptr)
  1553. txq_enable(txq);
  1554. }
  1555. spin_unlock(&mp->lock);
  1556. }
  1557. return IRQ_HANDLED;
  1558. }
  1559. static void phy_reset(struct mv643xx_eth_private *mp)
  1560. {
  1561. unsigned int data;
  1562. smi_reg_read(mp, mp->phy_addr, MII_BMCR, &data);
  1563. data |= BMCR_RESET;
  1564. smi_reg_write(mp, mp->phy_addr, MII_BMCR, data);
  1565. do {
  1566. udelay(1);
  1567. smi_reg_read(mp, mp->phy_addr, MII_BMCR, &data);
  1568. } while (data & BMCR_RESET);
  1569. }
  1570. static void port_start(struct mv643xx_eth_private *mp)
  1571. {
  1572. u32 pscr;
  1573. int i;
  1574. /*
  1575. * Perform PHY reset, if there is a PHY.
  1576. */
  1577. if (mp->phy_addr != -1) {
  1578. struct ethtool_cmd cmd;
  1579. mv643xx_eth_get_settings(mp->dev, &cmd);
  1580. phy_reset(mp);
  1581. mv643xx_eth_set_settings(mp->dev, &cmd);
  1582. }
  1583. /*
  1584. * Configure basic link parameters.
  1585. */
  1586. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1587. pscr |= SERIAL_PORT_ENABLE;
  1588. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1589. pscr |= DO_NOT_FORCE_LINK_FAIL;
  1590. if (mp->phy_addr == -1)
  1591. pscr |= FORCE_LINK_PASS;
  1592. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1593. wrl(mp, SDMA_CONFIG(mp->port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1594. /*
  1595. * Configure TX path and queues.
  1596. */
  1597. tx_set_rate(mp, 1000000000, 16777216);
  1598. for (i = 0; i < 8; i++) {
  1599. struct tx_queue *txq = mp->txq + i;
  1600. if ((mp->txq_mask & (1 << i)) == 0)
  1601. continue;
  1602. txq_reset_hw_ptr(txq);
  1603. txq_set_rate(txq, 1000000000, 16777216);
  1604. txq_set_fixed_prio_mode(txq);
  1605. }
  1606. /*
  1607. * Add configured unicast address to address filter table.
  1608. */
  1609. uc_addr_set(mp, mp->dev->dev_addr);
  1610. /*
  1611. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1612. * frames to RX queue #0.
  1613. */
  1614. wrl(mp, PORT_CONFIG(mp->port_num), 0x00000000);
  1615. /*
  1616. * Treat BPDUs as normal multicasts, and disable partition mode.
  1617. */
  1618. wrl(mp, PORT_CONFIG_EXT(mp->port_num), 0x00000000);
  1619. /*
  1620. * Enable the receive queues.
  1621. */
  1622. for (i = 0; i < 8; i++) {
  1623. struct rx_queue *rxq = mp->rxq + i;
  1624. int off = RXQ_CURRENT_DESC_PTR(mp->port_num, i);
  1625. u32 addr;
  1626. if ((mp->rxq_mask & (1 << i)) == 0)
  1627. continue;
  1628. addr = (u32)rxq->rx_desc_dma;
  1629. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1630. wrl(mp, off, addr);
  1631. rxq_enable(rxq);
  1632. }
  1633. }
  1634. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1635. {
  1636. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1637. u32 val;
  1638. val = rdl(mp, SDMA_CONFIG(mp->port_num));
  1639. if (mp->shared->extended_rx_coal_limit) {
  1640. if (coal > 0xffff)
  1641. coal = 0xffff;
  1642. val &= ~0x023fff80;
  1643. val |= (coal & 0x8000) << 10;
  1644. val |= (coal & 0x7fff) << 7;
  1645. } else {
  1646. if (coal > 0x3fff)
  1647. coal = 0x3fff;
  1648. val &= ~0x003fff00;
  1649. val |= (coal & 0x3fff) << 8;
  1650. }
  1651. wrl(mp, SDMA_CONFIG(mp->port_num), val);
  1652. }
  1653. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1654. {
  1655. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1656. if (coal > 0x3fff)
  1657. coal = 0x3fff;
  1658. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), (coal & 0x3fff) << 4);
  1659. }
  1660. static int mv643xx_eth_open(struct net_device *dev)
  1661. {
  1662. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1663. int err;
  1664. int i;
  1665. wrl(mp, INT_CAUSE(mp->port_num), 0);
  1666. wrl(mp, INT_CAUSE_EXT(mp->port_num), 0);
  1667. rdl(mp, INT_CAUSE_EXT(mp->port_num));
  1668. err = request_irq(dev->irq, mv643xx_eth_irq,
  1669. IRQF_SHARED, dev->name, dev);
  1670. if (err) {
  1671. dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
  1672. return -EAGAIN;
  1673. }
  1674. init_mac_tables(mp);
  1675. for (i = 0; i < 8; i++) {
  1676. if ((mp->rxq_mask & (1 << i)) == 0)
  1677. continue;
  1678. err = rxq_init(mp, i);
  1679. if (err) {
  1680. while (--i >= 0)
  1681. if (mp->rxq_mask & (1 << i))
  1682. rxq_deinit(mp->rxq + i);
  1683. goto out;
  1684. }
  1685. rxq_refill(mp->rxq + i);
  1686. }
  1687. for (i = 0; i < 8; i++) {
  1688. if ((mp->txq_mask & (1 << i)) == 0)
  1689. continue;
  1690. err = txq_init(mp, i);
  1691. if (err) {
  1692. while (--i >= 0)
  1693. if (mp->txq_mask & (1 << i))
  1694. txq_deinit(mp->txq + i);
  1695. goto out_free;
  1696. }
  1697. }
  1698. #ifdef MV643XX_ETH_NAPI
  1699. napi_enable(&mp->napi);
  1700. #endif
  1701. netif_carrier_off(dev);
  1702. netif_stop_queue(dev);
  1703. port_start(mp);
  1704. set_rx_coal(mp, 0);
  1705. set_tx_coal(mp, 0);
  1706. wrl(mp, INT_MASK_EXT(mp->port_num),
  1707. INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1708. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1709. return 0;
  1710. out_free:
  1711. for (i = 0; i < 8; i++)
  1712. if (mp->rxq_mask & (1 << i))
  1713. rxq_deinit(mp->rxq + i);
  1714. out:
  1715. free_irq(dev->irq, dev);
  1716. return err;
  1717. }
  1718. static void port_reset(struct mv643xx_eth_private *mp)
  1719. {
  1720. unsigned int data;
  1721. int i;
  1722. for (i = 0; i < 8; i++) {
  1723. if (mp->rxq_mask & (1 << i))
  1724. rxq_disable(mp->rxq + i);
  1725. if (mp->txq_mask & (1 << i))
  1726. txq_disable(mp->txq + i);
  1727. }
  1728. while (1) {
  1729. u32 ps = rdl(mp, PORT_STATUS(mp->port_num));
  1730. if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
  1731. break;
  1732. udelay(10);
  1733. }
  1734. /* Reset the Enable bit in the Configuration Register */
  1735. data = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1736. data &= ~(SERIAL_PORT_ENABLE |
  1737. DO_NOT_FORCE_LINK_FAIL |
  1738. FORCE_LINK_PASS);
  1739. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), data);
  1740. }
  1741. static int mv643xx_eth_stop(struct net_device *dev)
  1742. {
  1743. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1744. int i;
  1745. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1746. rdl(mp, INT_MASK(mp->port_num));
  1747. #ifdef MV643XX_ETH_NAPI
  1748. napi_disable(&mp->napi);
  1749. #endif
  1750. netif_carrier_off(dev);
  1751. netif_stop_queue(dev);
  1752. free_irq(dev->irq, dev);
  1753. port_reset(mp);
  1754. mib_counters_update(mp);
  1755. for (i = 0; i < 8; i++) {
  1756. if (mp->rxq_mask & (1 << i))
  1757. rxq_deinit(mp->rxq + i);
  1758. if (mp->txq_mask & (1 << i))
  1759. txq_deinit(mp->txq + i);
  1760. }
  1761. return 0;
  1762. }
  1763. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1764. {
  1765. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1766. if (mp->phy_addr != -1)
  1767. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  1768. return -EOPNOTSUPP;
  1769. }
  1770. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1771. {
  1772. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1773. if (new_mtu < 64 || new_mtu > 9500)
  1774. return -EINVAL;
  1775. dev->mtu = new_mtu;
  1776. tx_set_rate(mp, 1000000000, 16777216);
  1777. if (!netif_running(dev))
  1778. return 0;
  1779. /*
  1780. * Stop and then re-open the interface. This will allocate RX
  1781. * skbs of the new MTU.
  1782. * There is a possible danger that the open will not succeed,
  1783. * due to memory being full.
  1784. */
  1785. mv643xx_eth_stop(dev);
  1786. if (mv643xx_eth_open(dev)) {
  1787. dev_printk(KERN_ERR, &dev->dev,
  1788. "fatal error on re-opening device after "
  1789. "MTU change\n");
  1790. }
  1791. return 0;
  1792. }
  1793. static void tx_timeout_task(struct work_struct *ugly)
  1794. {
  1795. struct mv643xx_eth_private *mp;
  1796. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  1797. if (netif_running(mp->dev)) {
  1798. netif_stop_queue(mp->dev);
  1799. port_reset(mp);
  1800. port_start(mp);
  1801. __txq_maybe_wake(mp->txq + mp->txq_primary);
  1802. }
  1803. }
  1804. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1805. {
  1806. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1807. dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
  1808. schedule_work(&mp->tx_timeout_task);
  1809. }
  1810. #ifdef CONFIG_NET_POLL_CONTROLLER
  1811. static void mv643xx_eth_netpoll(struct net_device *dev)
  1812. {
  1813. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1814. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1815. rdl(mp, INT_MASK(mp->port_num));
  1816. mv643xx_eth_irq(dev->irq, dev);
  1817. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1818. }
  1819. #endif
  1820. static int mv643xx_eth_mdio_read(struct net_device *dev, int addr, int reg)
  1821. {
  1822. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1823. int val;
  1824. smi_reg_read(mp, addr, reg, &val);
  1825. return val;
  1826. }
  1827. static void mv643xx_eth_mdio_write(struct net_device *dev, int addr, int reg, int val)
  1828. {
  1829. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1830. smi_reg_write(mp, addr, reg, val);
  1831. }
  1832. /* platform glue ************************************************************/
  1833. static void
  1834. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1835. struct mbus_dram_target_info *dram)
  1836. {
  1837. void __iomem *base = msp->base;
  1838. u32 win_enable;
  1839. u32 win_protect;
  1840. int i;
  1841. for (i = 0; i < 6; i++) {
  1842. writel(0, base + WINDOW_BASE(i));
  1843. writel(0, base + WINDOW_SIZE(i));
  1844. if (i < 4)
  1845. writel(0, base + WINDOW_REMAP_HIGH(i));
  1846. }
  1847. win_enable = 0x3f;
  1848. win_protect = 0;
  1849. for (i = 0; i < dram->num_cs; i++) {
  1850. struct mbus_dram_window *cs = dram->cs + i;
  1851. writel((cs->base & 0xffff0000) |
  1852. (cs->mbus_attr << 8) |
  1853. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1854. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1855. win_enable &= ~(1 << i);
  1856. win_protect |= 3 << (2 * i);
  1857. }
  1858. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1859. msp->win_protect = win_protect;
  1860. }
  1861. static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
  1862. {
  1863. /*
  1864. * Check whether we have a 14-bit coal limit field in bits
  1865. * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
  1866. * SDMA config register.
  1867. */
  1868. writel(0x02000000, msp->base + SDMA_CONFIG(0));
  1869. if (readl(msp->base + SDMA_CONFIG(0)) & 0x02000000)
  1870. msp->extended_rx_coal_limit = 1;
  1871. else
  1872. msp->extended_rx_coal_limit = 0;
  1873. /*
  1874. * Check whether the TX rate control registers are in the
  1875. * old or the new place.
  1876. */
  1877. writel(1, msp->base + TX_BW_MTU_MOVED(0));
  1878. if (readl(msp->base + TX_BW_MTU_MOVED(0)) & 1)
  1879. msp->tx_bw_control_moved = 1;
  1880. else
  1881. msp->tx_bw_control_moved = 0;
  1882. }
  1883. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1884. {
  1885. static int mv643xx_eth_version_printed = 0;
  1886. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1887. struct mv643xx_eth_shared_private *msp;
  1888. struct resource *res;
  1889. int ret;
  1890. if (!mv643xx_eth_version_printed++)
  1891. printk(KERN_NOTICE "MV-643xx 10/100/1000 ethernet "
  1892. "driver version %s\n", mv643xx_eth_driver_version);
  1893. ret = -EINVAL;
  1894. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1895. if (res == NULL)
  1896. goto out;
  1897. ret = -ENOMEM;
  1898. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1899. if (msp == NULL)
  1900. goto out;
  1901. memset(msp, 0, sizeof(*msp));
  1902. msp->base = ioremap(res->start, res->end - res->start + 1);
  1903. if (msp->base == NULL)
  1904. goto out_free;
  1905. spin_lock_init(&msp->phy_lock);
  1906. /*
  1907. * (Re-)program MBUS remapping windows if we are asked to.
  1908. */
  1909. if (pd != NULL && pd->dram != NULL)
  1910. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1911. /*
  1912. * Detect hardware parameters.
  1913. */
  1914. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1915. infer_hw_params(msp);
  1916. platform_set_drvdata(pdev, msp);
  1917. return 0;
  1918. out_free:
  1919. kfree(msp);
  1920. out:
  1921. return ret;
  1922. }
  1923. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1924. {
  1925. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1926. iounmap(msp->base);
  1927. kfree(msp);
  1928. return 0;
  1929. }
  1930. static struct platform_driver mv643xx_eth_shared_driver = {
  1931. .probe = mv643xx_eth_shared_probe,
  1932. .remove = mv643xx_eth_shared_remove,
  1933. .driver = {
  1934. .name = MV643XX_ETH_SHARED_NAME,
  1935. .owner = THIS_MODULE,
  1936. },
  1937. };
  1938. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1939. {
  1940. int addr_shift = 5 * mp->port_num;
  1941. u32 data;
  1942. data = rdl(mp, PHY_ADDR);
  1943. data &= ~(0x1f << addr_shift);
  1944. data |= (phy_addr & 0x1f) << addr_shift;
  1945. wrl(mp, PHY_ADDR, data);
  1946. }
  1947. static int phy_addr_get(struct mv643xx_eth_private *mp)
  1948. {
  1949. unsigned int data;
  1950. data = rdl(mp, PHY_ADDR);
  1951. return (data >> (5 * mp->port_num)) & 0x1f;
  1952. }
  1953. static void set_params(struct mv643xx_eth_private *mp,
  1954. struct mv643xx_eth_platform_data *pd)
  1955. {
  1956. struct net_device *dev = mp->dev;
  1957. if (is_valid_ether_addr(pd->mac_addr))
  1958. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1959. else
  1960. uc_addr_get(mp, dev->dev_addr);
  1961. if (pd->phy_addr == -1) {
  1962. mp->shared_smi = NULL;
  1963. mp->phy_addr = -1;
  1964. } else {
  1965. mp->shared_smi = mp->shared;
  1966. if (pd->shared_smi != NULL)
  1967. mp->shared_smi = platform_get_drvdata(pd->shared_smi);
  1968. if (pd->force_phy_addr || pd->phy_addr) {
  1969. mp->phy_addr = pd->phy_addr & 0x3f;
  1970. phy_addr_set(mp, mp->phy_addr);
  1971. } else {
  1972. mp->phy_addr = phy_addr_get(mp);
  1973. }
  1974. }
  1975. mp->default_rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  1976. if (pd->rx_queue_size)
  1977. mp->default_rx_ring_size = pd->rx_queue_size;
  1978. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  1979. mp->rx_desc_sram_size = pd->rx_sram_size;
  1980. if (pd->rx_queue_mask)
  1981. mp->rxq_mask = pd->rx_queue_mask;
  1982. else
  1983. mp->rxq_mask = 0x01;
  1984. mp->rxq_primary = fls(mp->rxq_mask) - 1;
  1985. mp->default_tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  1986. if (pd->tx_queue_size)
  1987. mp->default_tx_ring_size = pd->tx_queue_size;
  1988. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  1989. mp->tx_desc_sram_size = pd->tx_sram_size;
  1990. if (pd->tx_queue_mask)
  1991. mp->txq_mask = pd->tx_queue_mask;
  1992. else
  1993. mp->txq_mask = 0x01;
  1994. mp->txq_primary = fls(mp->txq_mask) - 1;
  1995. }
  1996. static int phy_detect(struct mv643xx_eth_private *mp)
  1997. {
  1998. unsigned int data;
  1999. unsigned int data2;
  2000. smi_reg_read(mp, mp->phy_addr, MII_BMCR, &data);
  2001. smi_reg_write(mp, mp->phy_addr, MII_BMCR, data ^ BMCR_ANENABLE);
  2002. smi_reg_read(mp, mp->phy_addr, MII_BMCR, &data2);
  2003. if (((data ^ data2) & BMCR_ANENABLE) == 0)
  2004. return -ENODEV;
  2005. smi_reg_write(mp, mp->phy_addr, MII_BMCR, data);
  2006. return 0;
  2007. }
  2008. static int phy_init(struct mv643xx_eth_private *mp,
  2009. struct mv643xx_eth_platform_data *pd)
  2010. {
  2011. struct ethtool_cmd cmd;
  2012. int err;
  2013. err = phy_detect(mp);
  2014. if (err) {
  2015. dev_printk(KERN_INFO, &mp->dev->dev,
  2016. "no PHY detected at addr %d\n", mp->phy_addr);
  2017. return err;
  2018. }
  2019. phy_reset(mp);
  2020. mp->mii.phy_id = mp->phy_addr;
  2021. mp->mii.phy_id_mask = 0x3f;
  2022. mp->mii.reg_num_mask = 0x1f;
  2023. mp->mii.dev = mp->dev;
  2024. mp->mii.mdio_read = mv643xx_eth_mdio_read;
  2025. mp->mii.mdio_write = mv643xx_eth_mdio_write;
  2026. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  2027. memset(&cmd, 0, sizeof(cmd));
  2028. cmd.port = PORT_MII;
  2029. cmd.transceiver = XCVR_INTERNAL;
  2030. cmd.phy_address = mp->phy_addr;
  2031. if (pd->speed == 0) {
  2032. cmd.autoneg = AUTONEG_ENABLE;
  2033. cmd.speed = SPEED_100;
  2034. cmd.advertising = ADVERTISED_10baseT_Half |
  2035. ADVERTISED_10baseT_Full |
  2036. ADVERTISED_100baseT_Half |
  2037. ADVERTISED_100baseT_Full;
  2038. if (mp->mii.supports_gmii)
  2039. cmd.advertising |= ADVERTISED_1000baseT_Full;
  2040. } else {
  2041. cmd.autoneg = AUTONEG_DISABLE;
  2042. cmd.speed = pd->speed;
  2043. cmd.duplex = pd->duplex;
  2044. }
  2045. mv643xx_eth_set_settings(mp->dev, &cmd);
  2046. return 0;
  2047. }
  2048. static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  2049. {
  2050. u32 pscr;
  2051. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  2052. if (pscr & SERIAL_PORT_ENABLE) {
  2053. pscr &= ~SERIAL_PORT_ENABLE;
  2054. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2055. }
  2056. pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
  2057. if (mp->phy_addr == -1) {
  2058. pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
  2059. if (speed == SPEED_1000)
  2060. pscr |= SET_GMII_SPEED_TO_1000;
  2061. else if (speed == SPEED_100)
  2062. pscr |= SET_MII_SPEED_TO_100;
  2063. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
  2064. pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
  2065. if (duplex == DUPLEX_FULL)
  2066. pscr |= SET_FULL_DUPLEX_MODE;
  2067. }
  2068. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2069. }
  2070. static int mv643xx_eth_probe(struct platform_device *pdev)
  2071. {
  2072. struct mv643xx_eth_platform_data *pd;
  2073. struct mv643xx_eth_private *mp;
  2074. struct net_device *dev;
  2075. struct resource *res;
  2076. DECLARE_MAC_BUF(mac);
  2077. int err;
  2078. pd = pdev->dev.platform_data;
  2079. if (pd == NULL) {
  2080. dev_printk(KERN_ERR, &pdev->dev,
  2081. "no mv643xx_eth_platform_data\n");
  2082. return -ENODEV;
  2083. }
  2084. if (pd->shared == NULL) {
  2085. dev_printk(KERN_ERR, &pdev->dev,
  2086. "no mv643xx_eth_platform_data->shared\n");
  2087. return -ENODEV;
  2088. }
  2089. dev = alloc_etherdev(sizeof(struct mv643xx_eth_private));
  2090. if (!dev)
  2091. return -ENOMEM;
  2092. mp = netdev_priv(dev);
  2093. platform_set_drvdata(pdev, mp);
  2094. mp->shared = platform_get_drvdata(pd->shared);
  2095. mp->port_num = pd->port_number;
  2096. mp->dev = dev;
  2097. #ifdef MV643XX_ETH_NAPI
  2098. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 64);
  2099. #endif
  2100. set_params(mp, pd);
  2101. spin_lock_init(&mp->lock);
  2102. mib_counters_clear(mp);
  2103. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  2104. if (mp->phy_addr != -1) {
  2105. err = phy_init(mp, pd);
  2106. if (err)
  2107. goto out;
  2108. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  2109. } else {
  2110. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops_phyless);
  2111. }
  2112. init_pscr(mp, pd->speed, pd->duplex);
  2113. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2114. BUG_ON(!res);
  2115. dev->irq = res->start;
  2116. dev->hard_start_xmit = mv643xx_eth_xmit;
  2117. dev->open = mv643xx_eth_open;
  2118. dev->stop = mv643xx_eth_stop;
  2119. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  2120. dev->set_mac_address = mv643xx_eth_set_mac_address;
  2121. dev->do_ioctl = mv643xx_eth_ioctl;
  2122. dev->change_mtu = mv643xx_eth_change_mtu;
  2123. dev->tx_timeout = mv643xx_eth_tx_timeout;
  2124. #ifdef CONFIG_NET_POLL_CONTROLLER
  2125. dev->poll_controller = mv643xx_eth_netpoll;
  2126. #endif
  2127. dev->watchdog_timeo = 2 * HZ;
  2128. dev->base_addr = 0;
  2129. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  2130. /*
  2131. * Zero copy can only work if we use Discovery II memory. Else, we will
  2132. * have to map the buffers to ISA memory which is only 16 MB
  2133. */
  2134. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2135. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2136. #endif
  2137. SET_NETDEV_DEV(dev, &pdev->dev);
  2138. if (mp->shared->win_protect)
  2139. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  2140. err = register_netdev(dev);
  2141. if (err)
  2142. goto out;
  2143. dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %s\n",
  2144. mp->port_num, print_mac(mac, dev->dev_addr));
  2145. if (dev->features & NETIF_F_SG)
  2146. dev_printk(KERN_NOTICE, &dev->dev, "scatter/gather enabled\n");
  2147. if (dev->features & NETIF_F_IP_CSUM)
  2148. dev_printk(KERN_NOTICE, &dev->dev, "tx checksum offload\n");
  2149. #ifdef MV643XX_ETH_NAPI
  2150. dev_printk(KERN_NOTICE, &dev->dev, "napi enabled\n");
  2151. #endif
  2152. if (mp->tx_desc_sram_size > 0)
  2153. dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
  2154. return 0;
  2155. out:
  2156. free_netdev(dev);
  2157. return err;
  2158. }
  2159. static int mv643xx_eth_remove(struct platform_device *pdev)
  2160. {
  2161. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2162. unregister_netdev(mp->dev);
  2163. flush_scheduled_work();
  2164. free_netdev(mp->dev);
  2165. platform_set_drvdata(pdev, NULL);
  2166. return 0;
  2167. }
  2168. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2169. {
  2170. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2171. /* Mask all interrupts on ethernet port */
  2172. wrl(mp, INT_MASK(mp->port_num), 0);
  2173. rdl(mp, INT_MASK(mp->port_num));
  2174. if (netif_running(mp->dev))
  2175. port_reset(mp);
  2176. }
  2177. static struct platform_driver mv643xx_eth_driver = {
  2178. .probe = mv643xx_eth_probe,
  2179. .remove = mv643xx_eth_remove,
  2180. .shutdown = mv643xx_eth_shutdown,
  2181. .driver = {
  2182. .name = MV643XX_ETH_NAME,
  2183. .owner = THIS_MODULE,
  2184. },
  2185. };
  2186. static int __init mv643xx_eth_init_module(void)
  2187. {
  2188. int rc;
  2189. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2190. if (!rc) {
  2191. rc = platform_driver_register(&mv643xx_eth_driver);
  2192. if (rc)
  2193. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2194. }
  2195. return rc;
  2196. }
  2197. module_init(mv643xx_eth_init_module);
  2198. static void __exit mv643xx_eth_cleanup_module(void)
  2199. {
  2200. platform_driver_unregister(&mv643xx_eth_driver);
  2201. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2202. }
  2203. module_exit(mv643xx_eth_cleanup_module);
  2204. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
  2205. "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
  2206. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2207. MODULE_LICENSE("GPL");
  2208. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  2209. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);