m8xx_pcmcia.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260
  1. /*
  2. * m8xx_pcmcia.c - Linux PCMCIA socket driver for the mpc8xx series.
  3. *
  4. * (C) 1999-2000 Magnus Damm <damm@bitsmart.com>
  5. * (C) 2001-2002 Montavista Software, Inc.
  6. * <mlocke@mvista.com>
  7. *
  8. * Support for two slots by Cyclades Corporation
  9. * <oliver.kurth@cyclades.de>
  10. * Further fixes, v2.6 kernel port
  11. * <marcelo.tosatti@cyclades.com>
  12. *
  13. * "The ExCA standard specifies that socket controllers should provide
  14. * two IO and five memory windows per socket, which can be independently
  15. * configured and positioned in the host address space and mapped to
  16. * arbitrary segments of card address space. " - David A Hinds. 1999
  17. *
  18. * This controller does _not_ meet the ExCA standard.
  19. *
  20. * m8xx pcmcia controller brief info:
  21. * + 8 windows (attrib, mem, i/o)
  22. * + up to two slots (SLOT_A and SLOT_B)
  23. * + inputpins, outputpins, event and mask registers.
  24. * - no offset register. sigh.
  25. *
  26. * Because of the lacking offset register we must map the whole card.
  27. * We assign each memory window PCMCIA_MEM_WIN_SIZE address space.
  28. * Make sure there is (PCMCIA_MEM_WIN_SIZE * PCMCIA_MEM_WIN_NO
  29. * * PCMCIA_SOCKETS_NO) bytes at PCMCIA_MEM_WIN_BASE.
  30. * The i/o windows are dynamically allocated at PCMCIA_IO_WIN_BASE.
  31. * They are maximum 64KByte each...
  32. */
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/types.h>
  36. #include <linux/fcntl.h>
  37. #include <linux/string.h>
  38. #include <asm/io.h>
  39. #include <asm/bitops.h>
  40. #include <asm/system.h>
  41. #include <linux/kernel.h>
  42. #include <linux/errno.h>
  43. #include <linux/sched.h>
  44. #include <linux/slab.h>
  45. #include <linux/timer.h>
  46. #include <linux/ioport.h>
  47. #include <linux/delay.h>
  48. #include <linux/interrupt.h>
  49. #include <linux/platform_device.h>
  50. #include <asm/mpc8xx.h>
  51. #include <asm/8xx_immap.h>
  52. #include <asm/irq.h>
  53. #include <pcmcia/version.h>
  54. #include <pcmcia/cs_types.h>
  55. #include <pcmcia/cs.h>
  56. #include <pcmcia/ss.h>
  57. #ifdef PCMCIA_DEBUG
  58. static int pc_debug = PCMCIA_DEBUG;
  59. module_param(pc_debug, int, 0);
  60. #define dprintk(args...) printk(KERN_DEBUG "m8xx_pcmcia: " args);
  61. #else
  62. #define dprintk(args...)
  63. #endif
  64. #define pcmcia_info(args...) printk(KERN_INFO "m8xx_pcmcia: "args)
  65. #define pcmcia_error(args...) printk(KERN_ERR "m8xx_pcmcia: "args)
  66. static const char *version = "Version 0.06, Aug 2005";
  67. MODULE_LICENSE("Dual MPL/GPL");
  68. #if !defined(CONFIG_PCMCIA_SLOT_A) && !defined(CONFIG_PCMCIA_SLOT_B)
  69. /* The RPX series use SLOT_B */
  70. #if defined(CONFIG_RPXCLASSIC) || defined(CONFIG_RPXLITE)
  71. #define CONFIG_PCMCIA_SLOT_B
  72. #define CONFIG_BD_IS_MHZ
  73. #endif
  74. /* The ADS board use SLOT_A */
  75. #ifdef CONFIG_ADS
  76. #define CONFIG_PCMCIA_SLOT_A
  77. #define CONFIG_BD_IS_MHZ
  78. #endif
  79. /* The FADS series are a mess */
  80. #ifdef CONFIG_FADS
  81. #if defined(CONFIG_MPC860T) || defined(CONFIG_MPC860) || defined(CONFIG_MPC821)
  82. #define CONFIG_PCMCIA_SLOT_A
  83. #else
  84. #define CONFIG_PCMCIA_SLOT_B
  85. #endif
  86. #endif
  87. /* Cyclades ACS uses both slots */
  88. #ifdef CONFIG_PRxK
  89. #define CONFIG_PCMCIA_SLOT_A
  90. #define CONFIG_PCMCIA_SLOT_B
  91. #endif
  92. #endif /* !defined(CONFIG_PCMCIA_SLOT_A) && !defined(CONFIG_PCMCIA_SLOT_B) */
  93. #if defined(CONFIG_PCMCIA_SLOT_A) && defined(CONFIG_PCMCIA_SLOT_B)
  94. #define PCMCIA_SOCKETS_NO 2
  95. /* We have only 8 windows, dualsocket support will be limited. */
  96. #define PCMCIA_MEM_WIN_NO 2
  97. #define PCMCIA_IO_WIN_NO 2
  98. #define PCMCIA_SLOT_MSG "SLOT_A and SLOT_B"
  99. #elif defined(CONFIG_PCMCIA_SLOT_A) || defined(CONFIG_PCMCIA_SLOT_B)
  100. #define PCMCIA_SOCKETS_NO 1
  101. /* full support for one slot */
  102. #define PCMCIA_MEM_WIN_NO 5
  103. #define PCMCIA_IO_WIN_NO 2
  104. /* define _slot_ to be able to optimize macros */
  105. #ifdef CONFIG_PCMCIA_SLOT_A
  106. #define _slot_ 0
  107. #define PCMCIA_SLOT_MSG "SLOT_A"
  108. #else
  109. #define _slot_ 1
  110. #define PCMCIA_SLOT_MSG "SLOT_B"
  111. #endif
  112. #else
  113. #error m8xx_pcmcia: Bad configuration!
  114. #endif
  115. /* ------------------------------------------------------------------------- */
  116. #define PCMCIA_MEM_WIN_BASE 0xe0000000 /* base address for memory window 0 */
  117. #define PCMCIA_MEM_WIN_SIZE 0x04000000 /* each memory window is 64 MByte */
  118. #define PCMCIA_IO_WIN_BASE _IO_BASE /* base address for io window 0 */
  119. #define PCMCIA_SCHLVL PCMCIA_INTERRUPT /* Status Change Interrupt Level */
  120. /* ------------------------------------------------------------------------- */
  121. /* 2.4.x and newer has this always in HZ */
  122. #define M8XX_BUSFREQ ((((bd_t *)&(__res))->bi_busfreq))
  123. static int pcmcia_schlvl = PCMCIA_SCHLVL;
  124. static spinlock_t events_lock = SPIN_LOCK_UNLOCKED;
  125. #define PCMCIA_SOCKET_KEY_5V 1
  126. #define PCMCIA_SOCKET_KEY_LV 2
  127. /* look up table for pgcrx registers */
  128. static u32 *m8xx_pgcrx[2] = {
  129. &((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pgcra,
  130. &((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pgcrb
  131. };
  132. /*
  133. * This structure is used to address each window in the PCMCIA controller.
  134. *
  135. * Keep in mind that we assume that pcmcia_win[n+1] is mapped directly
  136. * after pcmcia_win[n]...
  137. */
  138. struct pcmcia_win {
  139. u32 br;
  140. u32 or;
  141. };
  142. /*
  143. * For some reason the hardware guys decided to make both slots share
  144. * some registers.
  145. *
  146. * Could someone invent object oriented hardware ?
  147. *
  148. * The macros are used to get the right bit from the registers.
  149. * SLOT_A : slot = 0
  150. * SLOT_B : slot = 1
  151. */
  152. #define M8XX_PCMCIA_VS1(slot) (0x80000000 >> (slot << 4))
  153. #define M8XX_PCMCIA_VS2(slot) (0x40000000 >> (slot << 4))
  154. #define M8XX_PCMCIA_VS_MASK(slot) (0xc0000000 >> (slot << 4))
  155. #define M8XX_PCMCIA_VS_SHIFT(slot) (30 - (slot << 4))
  156. #define M8XX_PCMCIA_WP(slot) (0x20000000 >> (slot << 4))
  157. #define M8XX_PCMCIA_CD2(slot) (0x10000000 >> (slot << 4))
  158. #define M8XX_PCMCIA_CD1(slot) (0x08000000 >> (slot << 4))
  159. #define M8XX_PCMCIA_BVD2(slot) (0x04000000 >> (slot << 4))
  160. #define M8XX_PCMCIA_BVD1(slot) (0x02000000 >> (slot << 4))
  161. #define M8XX_PCMCIA_RDY(slot) (0x01000000 >> (slot << 4))
  162. #define M8XX_PCMCIA_RDY_L(slot) (0x00800000 >> (slot << 4))
  163. #define M8XX_PCMCIA_RDY_H(slot) (0x00400000 >> (slot << 4))
  164. #define M8XX_PCMCIA_RDY_R(slot) (0x00200000 >> (slot << 4))
  165. #define M8XX_PCMCIA_RDY_F(slot) (0x00100000 >> (slot << 4))
  166. #define M8XX_PCMCIA_MASK(slot) (0xFFFF0000 >> (slot << 4))
  167. #define M8XX_PCMCIA_POR_VALID 0x00000001
  168. #define M8XX_PCMCIA_POR_WRPROT 0x00000002
  169. #define M8XX_PCMCIA_POR_ATTRMEM 0x00000010
  170. #define M8XX_PCMCIA_POR_IO 0x00000018
  171. #define M8XX_PCMCIA_POR_16BIT 0x00000040
  172. #define M8XX_PGCRX(slot) m8xx_pgcrx[slot]
  173. #define M8XX_PGCRX_CXOE 0x00000080
  174. #define M8XX_PGCRX_CXRESET 0x00000040
  175. /* we keep one lookup table per socket to check flags */
  176. #define PCMCIA_EVENTS_MAX 5 /* 4 max at a time + termination */
  177. struct event_table {
  178. u32 regbit;
  179. u32 eventbit;
  180. };
  181. struct socket_info {
  182. void (*handler)(void *info, u32 events);
  183. void *info;
  184. u32 slot;
  185. socket_state_t state;
  186. struct pccard_mem_map mem_win[PCMCIA_MEM_WIN_NO];
  187. struct pccard_io_map io_win[PCMCIA_IO_WIN_NO];
  188. struct event_table events[PCMCIA_EVENTS_MAX];
  189. struct pcmcia_socket socket;
  190. };
  191. static struct socket_info socket[PCMCIA_SOCKETS_NO];
  192. /*
  193. * Search this table to see if the windowsize is
  194. * supported...
  195. */
  196. #define M8XX_SIZES_NO 32
  197. static const u32 m8xx_size_to_gray[M8XX_SIZES_NO] =
  198. {
  199. 0x00000001, 0x00000002, 0x00000008, 0x00000004,
  200. 0x00000080, 0x00000040, 0x00000010, 0x00000020,
  201. 0x00008000, 0x00004000, 0x00001000, 0x00002000,
  202. 0x00000100, 0x00000200, 0x00000800, 0x00000400,
  203. 0x0fffffff, 0xffffffff, 0xffffffff, 0xffffffff,
  204. 0x01000000, 0x02000000, 0xffffffff, 0x04000000,
  205. 0x00010000, 0x00020000, 0x00080000, 0x00040000,
  206. 0x00800000, 0x00400000, 0x00100000, 0x00200000
  207. };
  208. /* ------------------------------------------------------------------------- */
  209. static irqreturn_t m8xx_interrupt(int irq, void *dev, struct pt_regs *regs);
  210. #define PCMCIA_BMT_LIMIT (15*4) /* Bus Monitor Timeout value */
  211. /* ------------------------------------------------------------------------- */
  212. /* board specific stuff: */
  213. /* voltage_set(), hardware_enable() and hardware_disable() */
  214. /* ------------------------------------------------------------------------- */
  215. /* RPX Boards from Embedded Planet */
  216. #if defined(CONFIG_RPXCLASSIC) || defined(CONFIG_RPXLITE)
  217. /* The RPX boards seems to have it's bus monitor timeout set to 6*8 clocks.
  218. * SYPCR is write once only, therefore must the slowest memory be faster
  219. * than the bus monitor or we will get a machine check due to the bus timeout.
  220. */
  221. #define PCMCIA_BOARD_MSG "RPX CLASSIC or RPX LITE"
  222. #undef PCMCIA_BMT_LIMIT
  223. #define PCMCIA_BMT_LIMIT (6*8)
  224. static int voltage_set(int slot, int vcc, int vpp)
  225. {
  226. u32 reg = 0;
  227. switch(vcc) {
  228. case 0: break;
  229. case 33:
  230. reg |= BCSR1_PCVCTL4;
  231. break;
  232. case 50:
  233. reg |= BCSR1_PCVCTL5;
  234. break;
  235. default:
  236. return 1;
  237. }
  238. switch(vpp) {
  239. case 0: break;
  240. case 33:
  241. case 50:
  242. if(vcc == vpp)
  243. reg |= BCSR1_PCVCTL6;
  244. else
  245. return 1;
  246. break;
  247. case 120:
  248. reg |= BCSR1_PCVCTL7;
  249. default:
  250. return 1;
  251. }
  252. if(!((vcc == 50) || (vcc == 0)))
  253. return 1;
  254. /* first, turn off all power */
  255. out_be32(((u32 *)RPX_CSR_ADDR), in_be32(((u32 *)RPX_CSR_ADDR)) & ~(BCSR1_PCVCTL4 | BCSR1_PCVCTL5 | BCSR1_PCVCTL6 | BCSR1_PCVCTL7));
  256. /* enable new powersettings */
  257. out_be32(((u32 *)RPX_CSR_ADDR), in_be32(((u32 *)RPX_CSR_ADDR)) | reg);
  258. return 0;
  259. }
  260. #define socket_get(_slot_) PCMCIA_SOCKET_KEY_5V
  261. #define hardware_enable(_slot_) /* No hardware to enable */
  262. #define hardware_disable(_slot_) /* No hardware to disable */
  263. #endif /* CONFIG_RPXCLASSIC */
  264. /* FADS Boards from Motorola */
  265. #if defined(CONFIG_FADS)
  266. #define PCMCIA_BOARD_MSG "FADS"
  267. static int voltage_set(int slot, int vcc, int vpp)
  268. {
  269. u32 reg = 0;
  270. switch(vcc) {
  271. case 0:
  272. break;
  273. case 33:
  274. reg |= BCSR1_PCCVCC0;
  275. break;
  276. case 50:
  277. reg |= BCSR1_PCCVCC1;
  278. break;
  279. default:
  280. return 1;
  281. }
  282. switch(vpp) {
  283. case 0:
  284. break;
  285. case 33:
  286. case 50:
  287. if(vcc == vpp)
  288. reg |= BCSR1_PCCVPP1;
  289. else
  290. return 1;
  291. break;
  292. case 120:
  293. if ((vcc == 33) || (vcc == 50))
  294. reg |= BCSR1_PCCVPP0;
  295. else
  296. return 1;
  297. default:
  298. return 1;
  299. }
  300. /* first, turn off all power */
  301. out_be32(&((u32 *)BCSR1), in_be32(&((u32 *)BCSR1)) & ~(BCSR1_PCCVCC_MASK | BCSR1_PCCVPP_MASK));
  302. /* enable new powersettings */
  303. out_be32(&((u32 *)BCSR1), in_be32(&((u32 *)BCSR1)) | reg);
  304. return 0;
  305. }
  306. #define socket_get(_slot_) PCMCIA_SOCKET_KEY_5V
  307. static void hardware_enable(int slot)
  308. {
  309. out_be32(&((u32 *)BCSR1), in_be32(&((u32 *)BCSR1)) & ~BCSR1_PCCEN);
  310. }
  311. static void hardware_disable(int slot)
  312. {
  313. out_be32(&((u32 *)BCSR1), in_be32(&((u32 *)BCSR1)) | BCSR1_PCCEN);
  314. }
  315. #endif
  316. /* ------------------------------------------------------------------------- */
  317. /* Motorola MBX860 */
  318. #if defined(CONFIG_MBX)
  319. #define PCMCIA_BOARD_MSG "MBX"
  320. static int voltage_set(int slot, int vcc, int vpp)
  321. {
  322. u8 reg = 0;
  323. switch(vcc) {
  324. case 0:
  325. break;
  326. case 33:
  327. reg |= CSR2_VCC_33;
  328. break;
  329. case 50:
  330. reg |= CSR2_VCC_50;
  331. break;
  332. default:
  333. return 1;
  334. }
  335. switch(vpp) {
  336. case 0:
  337. break;
  338. case 33:
  339. case 50:
  340. if(vcc == vpp)
  341. reg |= CSR2_VPP_VCC;
  342. else
  343. return 1;
  344. break;
  345. case 120:
  346. if ((vcc == 33) || (vcc == 50))
  347. reg |= CSR2_VPP_12;
  348. else
  349. return 1;
  350. default:
  351. return 1;
  352. }
  353. /* first, turn off all power */
  354. out_8(&((u8 *)MBX_CSR2_ADDR), in_8(&((u8 *)MBX_CSR2_ADDR)) & ~(CSR2_VCC_MASK | CSR2_VPP_MASK));
  355. /* enable new powersettings */
  356. out_8(&((u8 *)MBX_CSR2_ADDR), in_8(&((u8 *)MBX_CSR2_ADDR)) | reg);
  357. return 0;
  358. }
  359. #define socket_get(_slot_) PCMCIA_SOCKET_KEY_5V
  360. #define hardware_enable(_slot_) /* No hardware to enable */
  361. #define hardware_disable(_slot_) /* No hardware to disable */
  362. #endif /* CONFIG_MBX */
  363. #if defined(CONFIG_PRxK)
  364. #include <asm/cpld.h>
  365. extern volatile fpga_pc_regs *fpga_pc;
  366. #define PCMCIA_BOARD_MSG "MPC855T"
  367. static int voltage_set(int slot, int vcc, int vpp)
  368. {
  369. u8 reg = 0;
  370. u8 regread;
  371. cpld_regs *ccpld = get_cpld();
  372. switch(vcc) {
  373. case 0:
  374. break;
  375. case 33:
  376. reg |= PCMCIA_VCC_33;
  377. break;
  378. case 50:
  379. reg |= PCMCIA_VCC_50;
  380. break;
  381. default:
  382. return 1;
  383. }
  384. switch(vpp) {
  385. case 0:
  386. break;
  387. case 33:
  388. case 50:
  389. if(vcc == vpp)
  390. reg |= PCMCIA_VPP_VCC;
  391. else
  392. return 1;
  393. break;
  394. case 120:
  395. if ((vcc == 33) || (vcc == 50))
  396. reg |= PCMCIA_VPP_12;
  397. else
  398. return 1;
  399. default:
  400. return 1;
  401. }
  402. reg = reg >> (slot << 2);
  403. regread = in_8(&ccpld->fpga_pc_ctl);
  404. if (reg != (regread & ((PCMCIA_VCC_MASK | PCMCIA_VPP_MASK) >> (slot << 2)))) {
  405. /* enable new powersettings */
  406. regread = regread & ~((PCMCIA_VCC_MASK | PCMCIA_VPP_MASK) >> (slot << 2));
  407. out_8(&ccpld->fpga_pc_ctl, reg | regread);
  408. msleep(100);
  409. }
  410. return 0;
  411. }
  412. #define socket_get(_slot_) PCMCIA_SOCKET_KEY_LV
  413. #define hardware_enable(_slot_) /* No hardware to enable */
  414. #define hardware_disable(_slot_) /* No hardware to disable */
  415. #endif /* CONFIG_PRxK */
  416. static void m8xx_shutdown(void)
  417. {
  418. u32 m, i;
  419. struct pcmcia_win *w;
  420. for(i = 0; i < PCMCIA_SOCKETS_NO; i++){
  421. w = (void *) &((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pbr0;
  422. out_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pscr, M8XX_PCMCIA_MASK(i));
  423. out_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_per, in_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_per) & ~M8XX_PCMCIA_MASK(i));
  424. /* turn off interrupt and disable CxOE */
  425. out_be32(M8XX_PGCRX(i), M8XX_PGCRX_CXOE);
  426. /* turn off memory windows */
  427. for(m = 0; m < PCMCIA_MEM_WIN_NO; m++) {
  428. out_be32(&w->or, 0); /* set to not valid */
  429. w++;
  430. }
  431. /* turn off voltage */
  432. voltage_set(i, 0, 0);
  433. /* disable external hardware */
  434. hardware_disable(i);
  435. }
  436. free_irq(pcmcia_schlvl, NULL);
  437. }
  438. static struct device_driver m8xx_driver = {
  439. .name = "m8xx-pcmcia",
  440. .bus = &platform_bus_type,
  441. .suspend = pcmcia_socket_dev_suspend,
  442. .resume = pcmcia_socket_dev_resume,
  443. };
  444. static struct platform_device m8xx_device = {
  445. .name = "m8xx-pcmcia",
  446. .id = 0,
  447. };
  448. static u32 pending_events[PCMCIA_SOCKETS_NO];
  449. static spinlock_t pending_event_lock = SPIN_LOCK_UNLOCKED;
  450. static irqreturn_t m8xx_interrupt(int irq, void *dev, struct pt_regs *regs)
  451. {
  452. struct socket_info *s;
  453. struct event_table *e;
  454. unsigned int i, events, pscr, pipr, per;
  455. dprintk("Interrupt!\n");
  456. /* get interrupt sources */
  457. pscr = in_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pscr);
  458. pipr = in_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pipr);
  459. per = in_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_per);
  460. for(i = 0; i < PCMCIA_SOCKETS_NO; i++) {
  461. s = &socket[i];
  462. e = &s->events[0];
  463. events = 0;
  464. while(e->regbit) {
  465. if(pscr & e->regbit)
  466. events |= e->eventbit;
  467. e++;
  468. }
  469. /*
  470. * report only if both card detect signals are the same
  471. * not too nice done,
  472. * we depend on that CD2 is the bit to the left of CD1...
  473. */
  474. if(events & SS_DETECT)
  475. if(((pipr & M8XX_PCMCIA_CD2(i)) >> 1) ^
  476. (pipr & M8XX_PCMCIA_CD1(i)))
  477. {
  478. events &= ~SS_DETECT;
  479. }
  480. #ifdef PCMCIA_GLITCHY_CD
  481. /*
  482. * I've experienced CD problems with my ADS board.
  483. * We make an extra check to see if there was a
  484. * real change of Card detection.
  485. */
  486. if((events & SS_DETECT) &&
  487. ((pipr &
  488. (M8XX_PCMCIA_CD2(i) | M8XX_PCMCIA_CD1(i))) == 0) &&
  489. (s->state.Vcc | s->state.Vpp)) {
  490. events &= ~SS_DETECT;
  491. /*printk( "CD glitch workaround - CD = 0x%08x!\n",
  492. (pipr & (M8XX_PCMCIA_CD2(i)
  493. | M8XX_PCMCIA_CD1(i))));*/
  494. }
  495. #endif
  496. /* call the handler */
  497. dprintk("slot %u: events = 0x%02x, pscr = 0x%08x, "
  498. "pipr = 0x%08x\n",
  499. i, events, pscr, pipr);
  500. if(events) {
  501. spin_lock(&pending_event_lock);
  502. pending_events[i] |= events;
  503. spin_unlock(&pending_event_lock);
  504. /*
  505. * Turn off RDY_L bits in the PER mask on
  506. * CD interrupt receival.
  507. *
  508. * They can generate bad interrupts on the
  509. * ACS4,8,16,32. - marcelo
  510. */
  511. per &= ~M8XX_PCMCIA_RDY_L(0);
  512. per &= ~M8XX_PCMCIA_RDY_L(1);
  513. out_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_per, per);
  514. if (events)
  515. pcmcia_parse_events(&socket[i].socket, events);
  516. }
  517. }
  518. /* clear the interrupt sources */
  519. out_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pscr, pscr);
  520. dprintk("Interrupt done.\n");
  521. return IRQ_HANDLED;
  522. }
  523. static u32 m8xx_get_graycode(u32 size)
  524. {
  525. u32 k;
  526. for(k = 0; k < M8XX_SIZES_NO; k++)
  527. if(m8xx_size_to_gray[k] == size)
  528. break;
  529. if((k == M8XX_SIZES_NO) || (m8xx_size_to_gray[k] == -1))
  530. k = -1;
  531. return k;
  532. }
  533. static u32 m8xx_get_speed(u32 ns, u32 is_io)
  534. {
  535. u32 reg, clocks, psst, psl, psht;
  536. if(!ns) {
  537. /*
  538. * We get called with IO maps setup to 0ns
  539. * if not specified by the user.
  540. * They should be 255ns.
  541. */
  542. if(is_io)
  543. ns = 255;
  544. else
  545. ns = 100; /* fast memory if 0 */
  546. }
  547. /*
  548. * In PSST, PSL, PSHT fields we tell the controller
  549. * timing parameters in CLKOUT clock cycles.
  550. * CLKOUT is the same as GCLK2_50.
  551. */
  552. /* how we want to adjust the timing - in percent */
  553. #define ADJ 180 /* 80 % longer accesstime - to be sure */
  554. clocks = ((M8XX_BUSFREQ / 1000) * ns) / 1000;
  555. clocks = (clocks * ADJ) / (100*1000);
  556. if(clocks >= PCMCIA_BMT_LIMIT) {
  557. printk( "Max access time limit reached\n");
  558. clocks = PCMCIA_BMT_LIMIT-1;
  559. }
  560. psst = clocks / 7; /* setup time */
  561. psht = clocks / 7; /* hold time */
  562. psl = (clocks * 5) / 7; /* strobe length */
  563. psst += clocks - (psst + psht + psl);
  564. reg = psst << 12;
  565. reg |= psl << 7;
  566. reg |= psht << 16;
  567. return reg;
  568. }
  569. static int m8xx_get_status(struct pcmcia_socket *sock, unsigned int *value)
  570. {
  571. int lsock = container_of(sock, struct socket_info, socket)->slot;
  572. struct socket_info *s = &socket[lsock];
  573. unsigned int pipr, reg;
  574. pipr = in_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pipr);
  575. *value = ((pipr & (M8XX_PCMCIA_CD1(lsock)
  576. | M8XX_PCMCIA_CD2(lsock))) == 0) ? SS_DETECT : 0;
  577. *value |= (pipr & M8XX_PCMCIA_WP(lsock)) ? SS_WRPROT : 0;
  578. if (s->state.flags & SS_IOCARD)
  579. *value |= (pipr & M8XX_PCMCIA_BVD1(lsock)) ? SS_STSCHG : 0;
  580. else {
  581. *value |= (pipr & M8XX_PCMCIA_RDY(lsock)) ? SS_READY : 0;
  582. *value |= (pipr & M8XX_PCMCIA_BVD1(lsock)) ? SS_BATDEAD : 0;
  583. *value |= (pipr & M8XX_PCMCIA_BVD2(lsock)) ? SS_BATWARN : 0;
  584. }
  585. if (s->state.Vcc | s->state.Vpp)
  586. *value |= SS_POWERON;
  587. /*
  588. * Voltage detection:
  589. * This driver only supports 16-Bit pc-cards.
  590. * Cardbus is not handled here.
  591. *
  592. * To determine what voltage to use we must read the VS1 and VS2 pin.
  593. * Depending on what socket type is present,
  594. * different combinations mean different things.
  595. *
  596. * Card Key Socket Key VS1 VS2 Card Vcc for CIS parse
  597. *
  598. * 5V 5V, LV* NC NC 5V only 5V (if available)
  599. *
  600. * 5V 5V, LV* GND NC 5 or 3.3V as low as possible
  601. *
  602. * 5V 5V, LV* GND GND 5, 3.3, x.xV as low as possible
  603. *
  604. * LV* 5V - - shall not fit into socket
  605. *
  606. * LV* LV* GND NC 3.3V only 3.3V
  607. *
  608. * LV* LV* NC GND x.xV x.xV (if avail.)
  609. *
  610. * LV* LV* GND GND 3.3 or x.xV as low as possible
  611. *
  612. * *LV means Low Voltage
  613. *
  614. *
  615. * That gives us the following table:
  616. *
  617. * Socket VS1 VS2 Voltage
  618. *
  619. * 5V NC NC 5V
  620. * 5V NC GND none (should not be possible)
  621. * 5V GND NC >= 3.3V
  622. * 5V GND GND >= x.xV
  623. *
  624. * LV NC NC 5V (if available)
  625. * LV NC GND x.xV (if available)
  626. * LV GND NC 3.3V
  627. * LV GND GND >= x.xV
  628. *
  629. * So, how do I determine if I have a 5V or a LV
  630. * socket on my board? Look at the socket!
  631. *
  632. *
  633. * Socket with 5V key:
  634. * ++--------------------------------------------+
  635. * || |
  636. * || ||
  637. * || ||
  638. * | |
  639. * +---------------------------------------------+
  640. *
  641. * Socket with LV key:
  642. * ++--------------------------------------------+
  643. * || |
  644. * | ||
  645. * | ||
  646. * | |
  647. * +---------------------------------------------+
  648. *
  649. *
  650. * With other words - LV only cards does not fit
  651. * into the 5V socket!
  652. */
  653. /* read out VS1 and VS2 */
  654. reg = (pipr & M8XX_PCMCIA_VS_MASK(lsock))
  655. >> M8XX_PCMCIA_VS_SHIFT(lsock);
  656. if(socket_get(lsock) == PCMCIA_SOCKET_KEY_LV) {
  657. switch(reg) {
  658. case 1:
  659. *value |= SS_3VCARD;
  660. break; /* GND, NC - 3.3V only */
  661. case 2:
  662. *value |= SS_XVCARD;
  663. break; /* NC. GND - x.xV only */
  664. };
  665. }
  666. dprintk("GetStatus(%d) = %#2.2x\n", lsock, *value);
  667. return 0;
  668. }
  669. static int m8xx_set_socket(struct pcmcia_socket *sock, socket_state_t *state)
  670. {
  671. int lsock = container_of(sock, struct socket_info, socket)->slot;
  672. struct socket_info *s = &socket[lsock];
  673. struct event_table *e;
  674. unsigned int reg;
  675. unsigned long flags;
  676. dprintk( "SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
  677. "io_irq %d, csc_mask %#2.2x)\n", lsock, state->flags,
  678. state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
  679. /* First, set voltage - bail out if invalid */
  680. if(voltage_set(lsock, state->Vcc, state->Vpp))
  681. return -EINVAL;
  682. /* Take care of reset... */
  683. if(state->flags & SS_RESET)
  684. out_be32(M8XX_PGCRX(lsock), in_be32(M8XX_PGCRX(lsock)) | M8XX_PGCRX_CXRESET); /* active high */
  685. else
  686. out_be32(M8XX_PGCRX(lsock), in_be32(M8XX_PGCRX(lsock)) & ~M8XX_PGCRX_CXRESET);
  687. /* ... and output enable. */
  688. /* The CxOE signal is connected to a 74541 on the ADS.
  689. I guess most other boards used the ADS as a reference.
  690. I tried to control the CxOE signal with SS_OUTPUT_ENA,
  691. but the reset signal seems connected via the 541.
  692. If the CxOE is left high are some signals tristated and
  693. no pullups are present -> the cards act wierd.
  694. So right now the buffers are enabled if the power is on. */
  695. if(state->Vcc || state->Vpp)
  696. out_be32(M8XX_PGCRX(lsock), in_be32(M8XX_PGCRX(lsock)) & ~M8XX_PGCRX_CXOE); /* active low */
  697. else
  698. out_be32(M8XX_PGCRX(lsock), in_be32(M8XX_PGCRX(lsock)) | M8XX_PGCRX_CXOE);
  699. /*
  700. * We'd better turn off interrupts before
  701. * we mess with the events-table..
  702. */
  703. spin_lock_irqsave(&events_lock, flags);
  704. /*
  705. * Play around with the interrupt mask to be able to
  706. * give the events the generic pcmcia driver wants us to.
  707. */
  708. e = &s->events[0];
  709. reg = 0;
  710. if(state->csc_mask & SS_DETECT) {
  711. e->eventbit = SS_DETECT;
  712. reg |= e->regbit = (M8XX_PCMCIA_CD2(lsock)
  713. | M8XX_PCMCIA_CD1(lsock));
  714. e++;
  715. }
  716. if(state->flags & SS_IOCARD) {
  717. /*
  718. * I/O card
  719. */
  720. if(state->csc_mask & SS_STSCHG) {
  721. e->eventbit = SS_STSCHG;
  722. reg |= e->regbit = M8XX_PCMCIA_BVD1(lsock);
  723. e++;
  724. }
  725. /*
  726. * If io_irq is non-zero we should enable irq.
  727. */
  728. if(state->io_irq) {
  729. out_be32(M8XX_PGCRX(lsock), in_be32(M8XX_PGCRX(lsock)) | mk_int_int_mask(state->io_irq) << 24);
  730. /*
  731. * Strange thing here:
  732. * The manual does not tell us which interrupt
  733. * the sources generate.
  734. * Anyhow, I found out that RDY_L generates IREQLVL.
  735. *
  736. * We use level triggerd interrupts, and they don't
  737. * have to be cleared in PSCR in the interrupt handler.
  738. */
  739. reg |= M8XX_PCMCIA_RDY_L(lsock);
  740. }
  741. else
  742. out_be32(M8XX_PGCRX(lsock), in_be32(M8XX_PGCRX(lsock)) & 0x00ffffff);
  743. }
  744. else {
  745. /*
  746. * Memory card
  747. */
  748. if(state->csc_mask & SS_BATDEAD) {
  749. e->eventbit = SS_BATDEAD;
  750. reg |= e->regbit = M8XX_PCMCIA_BVD1(lsock);
  751. e++;
  752. }
  753. if(state->csc_mask & SS_BATWARN) {
  754. e->eventbit = SS_BATWARN;
  755. reg |= e->regbit = M8XX_PCMCIA_BVD2(lsock);
  756. e++;
  757. }
  758. /* What should I trigger on - low/high,raise,fall? */
  759. if(state->csc_mask & SS_READY) {
  760. e->eventbit = SS_READY;
  761. reg |= e->regbit = 0; //??
  762. e++;
  763. }
  764. }
  765. e->regbit = 0; /* terminate list */
  766. /*
  767. * Clear the status changed .
  768. * Port A and Port B share the same port.
  769. * Writing ones will clear the bits.
  770. */
  771. out_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pscr, reg);
  772. /*
  773. * Write the mask.
  774. * Port A and Port B share the same port.
  775. * Need for read-modify-write.
  776. * Ones will enable the interrupt.
  777. */
  778. /*
  779. reg |= ((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_per
  780. & M8XX_PCMCIA_MASK(lsock);
  781. */
  782. reg |= in_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_per) &
  783. (M8XX_PCMCIA_MASK(0) | M8XX_PCMCIA_MASK(1));
  784. out_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_per, reg);
  785. spin_unlock_irqrestore(&events_lock, flags);
  786. /* copy the struct and modify the copy */
  787. s->state = *state;
  788. return 0;
  789. }
  790. static int m8xx_set_io_map(struct pcmcia_socket *sock, struct pccard_io_map *io)
  791. {
  792. int lsock = container_of(sock, struct socket_info, socket)->slot;
  793. struct socket_info *s = &socket[lsock];
  794. struct pcmcia_win *w;
  795. unsigned int reg, winnr;
  796. #define M8XX_SIZE (io->stop - io->start + 1)
  797. #define M8XX_BASE (PCMCIA_IO_WIN_BASE + io->start)
  798. dprintk( "SetIOMap(%d, %d, %#2.2x, %d ns, "
  799. "%#4.4x-%#4.4x)\n", lsock, io->map, io->flags,
  800. io->speed, io->start, io->stop);
  801. if ((io->map >= PCMCIA_IO_WIN_NO) || (io->start > 0xffff)
  802. || (io->stop > 0xffff) || (io->stop < io->start))
  803. return -EINVAL;
  804. if((reg = m8xx_get_graycode(M8XX_SIZE)) == -1)
  805. return -EINVAL;
  806. if(io->flags & MAP_ACTIVE) {
  807. dprintk( "io->flags & MAP_ACTIVE\n");
  808. winnr = (PCMCIA_MEM_WIN_NO * PCMCIA_SOCKETS_NO)
  809. + (lsock * PCMCIA_IO_WIN_NO) + io->map;
  810. /* setup registers */
  811. w = (void *) &((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pbr0;
  812. w += winnr;
  813. out_be32(&w->or, 0); /* turn off window first */
  814. out_be32(&w->br, M8XX_BASE);
  815. reg <<= 27;
  816. reg |= M8XX_PCMCIA_POR_IO |(lsock << 2);
  817. reg |= m8xx_get_speed(io->speed, 1);
  818. if(io->flags & MAP_WRPROT)
  819. reg |= M8XX_PCMCIA_POR_WRPROT;
  820. /*if(io->flags & (MAP_16BIT | MAP_AUTOSZ))*/
  821. if(io->flags & MAP_16BIT)
  822. reg |= M8XX_PCMCIA_POR_16BIT;
  823. if(io->flags & MAP_ACTIVE)
  824. reg |= M8XX_PCMCIA_POR_VALID;
  825. out_be32(&w->or, reg);
  826. dprintk("Socket %u: Mapped io window %u at %#8.8x, "
  827. "OR = %#8.8x.\n", lsock, io->map, w->br, w->or);
  828. } else {
  829. /* shutdown IO window */
  830. winnr = (PCMCIA_MEM_WIN_NO * PCMCIA_SOCKETS_NO)
  831. + (lsock * PCMCIA_IO_WIN_NO) + io->map;
  832. /* setup registers */
  833. w = (void *) &((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pbr0;
  834. w += winnr;
  835. out_be32(&w->or, 0); /* turn off window */
  836. out_be32(&w->br, 0); /* turn off base address */
  837. dprintk("Socket %u: Unmapped io window %u at %#8.8x, "
  838. "OR = %#8.8x.\n", lsock, io->map, w->br, w->or);
  839. }
  840. /* copy the struct and modify the copy */
  841. s->io_win[io->map] = *io;
  842. s->io_win[io->map].flags &= (MAP_WRPROT
  843. | MAP_16BIT
  844. | MAP_ACTIVE);
  845. dprintk("SetIOMap exit\n");
  846. return 0;
  847. }
  848. static int m8xx_set_mem_map(struct pcmcia_socket *sock, struct pccard_mem_map *mem)
  849. {
  850. int lsock = container_of(sock, struct socket_info, socket)->slot;
  851. struct socket_info *s = &socket[lsock];
  852. struct pcmcia_win *w;
  853. struct pccard_mem_map *old;
  854. unsigned int reg, winnr;
  855. dprintk( "SetMemMap(%d, %d, %#2.2x, %d ns, "
  856. "%#5.5lx, %#5.5x)\n", lsock, mem->map, mem->flags,
  857. mem->speed, mem->static_start, mem->card_start);
  858. if ((mem->map >= PCMCIA_MEM_WIN_NO)
  859. // || ((mem->s) >= PCMCIA_MEM_WIN_SIZE)
  860. || (mem->card_start >= 0x04000000)
  861. || (mem->static_start & 0xfff) /* 4KByte resolution */
  862. || (mem->card_start & 0xfff))
  863. return -EINVAL;
  864. if((reg = m8xx_get_graycode(PCMCIA_MEM_WIN_SIZE)) == -1) {
  865. printk( "Cannot set size to 0x%08x.\n", PCMCIA_MEM_WIN_SIZE);
  866. return -EINVAL;
  867. }
  868. reg <<= 27;
  869. winnr = (lsock * PCMCIA_MEM_WIN_NO) + mem->map;
  870. /* Setup the window in the pcmcia controller */
  871. w = (void *) &((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pbr0;
  872. w += winnr;
  873. reg |= lsock << 2;
  874. reg |= m8xx_get_speed(mem->speed, 0);
  875. if(mem->flags & MAP_ATTRIB)
  876. reg |= M8XX_PCMCIA_POR_ATTRMEM;
  877. if(mem->flags & MAP_WRPROT)
  878. reg |= M8XX_PCMCIA_POR_WRPROT;
  879. if(mem->flags & MAP_16BIT)
  880. reg |= M8XX_PCMCIA_POR_16BIT;
  881. if(mem->flags & MAP_ACTIVE)
  882. reg |= M8XX_PCMCIA_POR_VALID;
  883. out_be32(&w->or, reg);
  884. dprintk("Socket %u: Mapped memory window %u at %#8.8x, "
  885. "OR = %#8.8x.\n", lsock, mem->map, w->br, w->or);
  886. if(mem->flags & MAP_ACTIVE) {
  887. /* get the new base address */
  888. mem->static_start = PCMCIA_MEM_WIN_BASE +
  889. (PCMCIA_MEM_WIN_SIZE * winnr)
  890. + mem->card_start;
  891. }
  892. dprintk("SetMemMap(%d, %d, %#2.2x, %d ns, "
  893. "%#5.5lx, %#5.5x)\n", lsock, mem->map, mem->flags,
  894. mem->speed, mem->static_start, mem->card_start);
  895. /* copy the struct and modify the copy */
  896. old = &s->mem_win[mem->map];
  897. *old = *mem;
  898. old->flags &= (MAP_ATTRIB
  899. | MAP_WRPROT
  900. | MAP_16BIT
  901. | MAP_ACTIVE);
  902. return 0;
  903. }
  904. static int m8xx_sock_init(struct pcmcia_socket *sock)
  905. {
  906. int i;
  907. pccard_io_map io = { 0, 0, 0, 0, 1 };
  908. pccard_mem_map mem = { 0, 0, 0, 0, 0, 0 };
  909. dprintk( "sock_init(%d)\n", s);
  910. m8xx_set_socket(sock, &dead_socket);
  911. for (i = 0; i < PCMCIA_IO_WIN_NO; i++) {
  912. io.map = i;
  913. m8xx_set_io_map(sock, &io);
  914. }
  915. for (i = 0; i < PCMCIA_MEM_WIN_NO; i++) {
  916. mem.map = i;
  917. m8xx_set_mem_map(sock, &mem);
  918. }
  919. return 0;
  920. }
  921. static int m8xx_suspend(struct pcmcia_socket *sock)
  922. {
  923. return m8xx_set_socket(sock, &dead_socket);
  924. }
  925. static struct pccard_operations m8xx_services = {
  926. .init = m8xx_sock_init,
  927. .suspend = m8xx_suspend,
  928. .get_status = m8xx_get_status,
  929. .set_socket = m8xx_set_socket,
  930. .set_io_map = m8xx_set_io_map,
  931. .set_mem_map = m8xx_set_mem_map,
  932. };
  933. static int __init m8xx_init(void)
  934. {
  935. struct pcmcia_win *w;
  936. unsigned int i,m;
  937. pcmcia_info("%s\n", version);
  938. if (driver_register(&m8xx_driver))
  939. return -1;
  940. pcmcia_info(PCMCIA_BOARD_MSG " using " PCMCIA_SLOT_MSG
  941. " with IRQ %u.\n", pcmcia_schlvl);
  942. /* Configure Status change interrupt */
  943. if(request_irq(pcmcia_schlvl, m8xx_interrupt, 0,
  944. "m8xx_pcmcia", NULL)) {
  945. pcmcia_error("Cannot allocate IRQ %u for SCHLVL!\n",
  946. pcmcia_schlvl);
  947. return -1;
  948. }
  949. w = (void *) &((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pbr0;
  950. out_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_pscr,
  951. M8XX_PCMCIA_MASK(0)| M8XX_PCMCIA_MASK(1));
  952. out_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_per,
  953. in_be32(&((immap_t *)IMAP_ADDR)->im_pcmcia.pcmc_per) &
  954. ~(M8XX_PCMCIA_MASK(0)| M8XX_PCMCIA_MASK(1)));
  955. /* connect interrupt and disable CxOE */
  956. out_be32(M8XX_PGCRX(0), M8XX_PGCRX_CXOE | (mk_int_int_mask(pcmcia_schlvl) << 16));
  957. out_be32(M8XX_PGCRX(1), M8XX_PGCRX_CXOE | (mk_int_int_mask(pcmcia_schlvl) << 16));
  958. /* intialize the fixed memory windows */
  959. for(i = 0; i < PCMCIA_SOCKETS_NO; i++){
  960. for(m = 0; m < PCMCIA_MEM_WIN_NO; m++) {
  961. out_be32(&w->br, PCMCIA_MEM_WIN_BASE +
  962. (PCMCIA_MEM_WIN_SIZE
  963. * (m + i * PCMCIA_MEM_WIN_NO)));
  964. out_be32(&w->or, 0); /* set to not valid */
  965. w++;
  966. }
  967. }
  968. /* turn off voltage */
  969. voltage_set(0, 0, 0);
  970. voltage_set(1, 0, 0);
  971. /* Enable external hardware */
  972. hardware_enable(0);
  973. hardware_enable(1);
  974. platform_device_register(&m8xx_device);
  975. for (i = 0 ; i < PCMCIA_SOCKETS_NO; i++) {
  976. socket[i].slot = i;
  977. socket[i].socket.owner = THIS_MODULE;
  978. socket[i].socket.features = SS_CAP_PCCARD | SS_CAP_MEM_ALIGN | SS_CAP_STATIC_MAP;
  979. socket[i].socket.irq_mask = 0x000;
  980. socket[i].socket.map_size = 0x1000;
  981. socket[i].socket.io_offset = 0;
  982. socket[i].socket.pci_irq = i ? 7 : 9;
  983. socket[i].socket.ops = &m8xx_services;
  984. socket[i].socket.resource_ops = &pccard_nonstatic_ops;
  985. socket[i].socket.cb_dev = NULL;
  986. socket[i].socket.dev.dev = &m8xx_device.dev;
  987. }
  988. for (i = 0; i < PCMCIA_SOCKETS_NO; i++)
  989. pcmcia_register_socket(&socket[i].socket);
  990. return 0;
  991. }
  992. static void __exit m8xx_exit(void)
  993. {
  994. int i;
  995. for (i = 0; i < PCMCIA_SOCKETS_NO; i++)
  996. pcmcia_unregister_socket(&socket[i].socket);
  997. m8xx_shutdown();
  998. platform_device_unregister(&m8xx_device);
  999. driver_unregister(&m8xx_driver);
  1000. }
  1001. module_init(m8xx_init);
  1002. module_exit(m8xx_exit);