nv50_display.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963
  1. /*
  2. * Copyright (C) 2008 Maarten Maathuis.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #include "nouveau_drm.h"
  27. #include "nouveau_dma.h"
  28. #include "nv50_display.h"
  29. #include "nouveau_crtc.h"
  30. #include "nouveau_encoder.h"
  31. #include "nouveau_connector.h"
  32. #include "nouveau_fbcon.h"
  33. #include <drm/drm_crtc_helper.h>
  34. #include "nouveau_fence.h"
  35. #include <core/gpuobj.h>
  36. #include <subdev/timer.h>
  37. static void nv50_display_bh(unsigned long);
  38. static inline int
  39. nv50_sor_nr(struct drm_device *dev)
  40. {
  41. struct nouveau_device *device = nouveau_dev(dev);
  42. if (device->chipset < 0x90 ||
  43. device->chipset == 0x92 ||
  44. device->chipset == 0xa0)
  45. return 2;
  46. return 4;
  47. }
  48. u32
  49. nv50_display_active_crtcs(struct drm_device *dev)
  50. {
  51. struct nouveau_device *device = nouveau_dev(dev);
  52. u32 mask = 0;
  53. int i;
  54. if (device->chipset < 0x90 ||
  55. device->chipset == 0x92 ||
  56. device->chipset == 0xa0) {
  57. for (i = 0; i < 2; i++)
  58. mask |= nv_rd32(device, NV50_PDISPLAY_SOR_MODE_CTRL_C(i));
  59. } else {
  60. for (i = 0; i < 4; i++)
  61. mask |= nv_rd32(device, NV90_PDISPLAY_SOR_MODE_CTRL_C(i));
  62. }
  63. for (i = 0; i < 3; i++)
  64. mask |= nv_rd32(device, NV50_PDISPLAY_DAC_MODE_CTRL_C(i));
  65. return mask & 3;
  66. }
  67. int
  68. nv50_display_early_init(struct drm_device *dev)
  69. {
  70. return 0;
  71. }
  72. void
  73. nv50_display_late_takedown(struct drm_device *dev)
  74. {
  75. }
  76. int
  77. nv50_display_sync(struct drm_device *dev)
  78. {
  79. struct nv50_display *disp = nv50_display(dev);
  80. struct nouveau_channel *evo = disp->master;
  81. int ret;
  82. ret = RING_SPACE(evo, 6);
  83. if (ret == 0) {
  84. BEGIN_NV04(evo, 0, 0x0084, 1);
  85. OUT_RING (evo, 0x80000000);
  86. BEGIN_NV04(evo, 0, 0x0080, 1);
  87. OUT_RING (evo, 0);
  88. BEGIN_NV04(evo, 0, 0x0084, 1);
  89. OUT_RING (evo, 0x00000000);
  90. nv_wo32(disp->ramin, 0x2000, 0x00000000);
  91. FIRE_RING (evo);
  92. if (nv_wait_ne(disp->ramin, 0x2000, 0xffffffff, 0x00000000))
  93. return 0;
  94. }
  95. return 0;
  96. }
  97. int
  98. nv50_display_init(struct drm_device *dev)
  99. {
  100. struct nouveau_drm *drm = nouveau_drm(dev);
  101. struct nouveau_device *device = nouveau_dev(dev);
  102. struct nouveau_channel *evo;
  103. int ret, i;
  104. u32 val;
  105. nv_wr32(device, 0x00610184, nv_rd32(device, 0x00614004));
  106. /*
  107. * I think the 0x006101XX range is some kind of main control area
  108. * that enables things.
  109. */
  110. /* CRTC? */
  111. for (i = 0; i < 2; i++) {
  112. val = nv_rd32(device, 0x00616100 + (i * 0x800));
  113. nv_wr32(device, 0x00610190 + (i * 0x10), val);
  114. val = nv_rd32(device, 0x00616104 + (i * 0x800));
  115. nv_wr32(device, 0x00610194 + (i * 0x10), val);
  116. val = nv_rd32(device, 0x00616108 + (i * 0x800));
  117. nv_wr32(device, 0x00610198 + (i * 0x10), val);
  118. val = nv_rd32(device, 0x0061610c + (i * 0x800));
  119. nv_wr32(device, 0x0061019c + (i * 0x10), val);
  120. }
  121. /* DAC */
  122. for (i = 0; i < 3; i++) {
  123. val = nv_rd32(device, 0x0061a000 + (i * 0x800));
  124. nv_wr32(device, 0x006101d0 + (i * 0x04), val);
  125. }
  126. /* SOR */
  127. for (i = 0; i < nv50_sor_nr(dev); i++) {
  128. val = nv_rd32(device, 0x0061c000 + (i * 0x800));
  129. nv_wr32(device, 0x006101e0 + (i * 0x04), val);
  130. }
  131. /* EXT */
  132. for (i = 0; i < 3; i++) {
  133. val = nv_rd32(device, 0x0061e000 + (i * 0x800));
  134. nv_wr32(device, 0x006101f0 + (i * 0x04), val);
  135. }
  136. for (i = 0; i < 3; i++) {
  137. nv_wr32(device, NV50_PDISPLAY_DAC_DPMS_CTRL(i), 0x00550000 |
  138. NV50_PDISPLAY_DAC_DPMS_CTRL_PENDING);
  139. nv_wr32(device, NV50_PDISPLAY_DAC_CLK_CTRL1(i), 0x00000001);
  140. }
  141. /* The precise purpose is unknown, i suspect it has something to do
  142. * with text mode.
  143. */
  144. if (nv_rd32(device, NV50_PDISPLAY_INTR_1) & 0x100) {
  145. nv_wr32(device, NV50_PDISPLAY_INTR_1, 0x100);
  146. nv_wr32(device, 0x006194e8, nv_rd32(device, 0x006194e8) & ~1);
  147. if (!nv_wait(device, 0x006194e8, 2, 0)) {
  148. NV_ERROR(drm, "timeout: (0x6194e8 & 2) != 0\n");
  149. NV_ERROR(drm, "0x6194e8 = 0x%08x\n",
  150. nv_rd32(device, 0x6194e8));
  151. return -EBUSY;
  152. }
  153. }
  154. for (i = 0; i < 2; i++) {
  155. nv_wr32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0x2000);
  156. if (!nv_wait(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  157. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
  158. NV_ERROR(drm, "timeout: CURSOR_CTRL2_STATUS == 0\n");
  159. NV_ERROR(drm, "CURSOR_CTRL2 = 0x%08x\n",
  160. nv_rd32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  161. return -EBUSY;
  162. }
  163. nv_wr32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  164. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_ON);
  165. if (!nv_wait(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  166. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS,
  167. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS_ACTIVE)) {
  168. NV_ERROR(drm, "timeout: "
  169. "CURSOR_CTRL2_STATUS_ACTIVE(%d)\n", i);
  170. NV_ERROR(drm, "CURSOR_CTRL2(%d) = 0x%08x\n", i,
  171. nv_rd32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  172. return -EBUSY;
  173. }
  174. }
  175. nv_wr32(device, NV50_PDISPLAY_PIO_CTRL, 0x00000000);
  176. nv_mask(device, NV50_PDISPLAY_INTR_0, 0x00000000, 0x00000000);
  177. nv_wr32(device, NV50_PDISPLAY_INTR_EN_0, 0x00000000);
  178. nv_mask(device, NV50_PDISPLAY_INTR_1, 0x00000000, 0x00000000);
  179. nv_wr32(device, NV50_PDISPLAY_INTR_EN_1,
  180. NV50_PDISPLAY_INTR_EN_1_CLK_UNK10 |
  181. NV50_PDISPLAY_INTR_EN_1_CLK_UNK20 |
  182. NV50_PDISPLAY_INTR_EN_1_CLK_UNK40);
  183. ret = nv50_evo_init(dev);
  184. if (ret)
  185. return ret;
  186. evo = nv50_display(dev)->master;
  187. nv_wr32(device, NV50_PDISPLAY_OBJECTS, (nv50_display(dev)->ramin->addr >> 8) | 9);
  188. ret = RING_SPACE(evo, 3);
  189. if (ret)
  190. return ret;
  191. BEGIN_NV04(evo, 0, NV50_EVO_UNK84, 2);
  192. OUT_RING (evo, NV50_EVO_UNK84_NOTIFY_DISABLED);
  193. OUT_RING (evo, NvEvoSync);
  194. return nv50_display_sync(dev);
  195. }
  196. void
  197. nv50_display_fini(struct drm_device *dev)
  198. {
  199. struct nouveau_drm *drm = nouveau_drm(dev);
  200. struct nouveau_device *device = nouveau_dev(dev);
  201. struct nv50_display *disp = nv50_display(dev);
  202. struct nouveau_channel *evo = disp->master;
  203. struct drm_crtc *drm_crtc;
  204. int ret, i;
  205. list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
  206. struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
  207. nv50_crtc_blank(crtc, true);
  208. }
  209. ret = RING_SPACE(evo, 2);
  210. if (ret == 0) {
  211. BEGIN_NV04(evo, 0, NV50_EVO_UPDATE, 1);
  212. OUT_RING(evo, 0);
  213. }
  214. FIRE_RING(evo);
  215. /* Almost like ack'ing a vblank interrupt, maybe in the spirit of
  216. * cleaning up?
  217. */
  218. list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
  219. struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
  220. uint32_t mask = NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(crtc->index);
  221. if (!crtc->base.enabled)
  222. continue;
  223. nv_wr32(device, NV50_PDISPLAY_INTR_1, mask);
  224. if (!nv_wait(device, NV50_PDISPLAY_INTR_1, mask, mask)) {
  225. NV_ERROR(drm, "timeout: (0x610024 & 0x%08x) == "
  226. "0x%08x\n", mask, mask);
  227. NV_ERROR(drm, "0x610024 = 0x%08x\n",
  228. nv_rd32(device, NV50_PDISPLAY_INTR_1));
  229. }
  230. }
  231. for (i = 0; i < 2; i++) {
  232. nv_wr32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0);
  233. if (!nv_wait(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  234. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
  235. NV_ERROR(drm, "timeout: CURSOR_CTRL2_STATUS == 0\n");
  236. NV_ERROR(drm, "CURSOR_CTRL2 = 0x%08x\n",
  237. nv_rd32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  238. }
  239. }
  240. nv50_evo_fini(dev);
  241. for (i = 0; i < 3; i++) {
  242. if (!nv_wait(device, NV50_PDISPLAY_SOR_DPMS_STATE(i),
  243. NV50_PDISPLAY_SOR_DPMS_STATE_WAIT, 0)) {
  244. NV_ERROR(drm, "timeout: SOR_DPMS_STATE_WAIT(%d) == 0\n", i);
  245. NV_ERROR(drm, "SOR_DPMS_STATE(%d) = 0x%08x\n", i,
  246. nv_rd32(device, NV50_PDISPLAY_SOR_DPMS_STATE(i)));
  247. }
  248. }
  249. /* disable interrupts. */
  250. nv_wr32(device, NV50_PDISPLAY_INTR_EN_1, 0x00000000);
  251. }
  252. int
  253. nv50_display_create(struct drm_device *dev)
  254. {
  255. struct nouveau_drm *drm = nouveau_drm(dev);
  256. struct dcb_table *dcb = &drm->vbios.dcb;
  257. struct drm_connector *connector, *ct;
  258. struct nv50_display *priv;
  259. int ret, i;
  260. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  261. if (!priv)
  262. return -ENOMEM;
  263. nouveau_display(dev)->priv = priv;
  264. nouveau_display(dev)->dtor = nv50_display_destroy;
  265. nouveau_display(dev)->init = nv50_display_init;
  266. nouveau_display(dev)->fini = nv50_display_fini;
  267. /* Create CRTC objects */
  268. for (i = 0; i < 2; i++) {
  269. ret = nv50_crtc_create(dev, i);
  270. if (ret)
  271. return ret;
  272. }
  273. /* We setup the encoders from the BIOS table */
  274. for (i = 0 ; i < dcb->entries; i++) {
  275. struct dcb_output *entry = &dcb->entry[i];
  276. if (entry->location != DCB_LOC_ON_CHIP) {
  277. NV_WARN(drm, "Off-chip encoder %d/%d unsupported\n",
  278. entry->type, ffs(entry->or) - 1);
  279. continue;
  280. }
  281. connector = nouveau_connector_create(dev, entry->connector);
  282. if (IS_ERR(connector))
  283. continue;
  284. switch (entry->type) {
  285. case DCB_OUTPUT_TMDS:
  286. case DCB_OUTPUT_LVDS:
  287. case DCB_OUTPUT_DP:
  288. nv50_sor_create(connector, entry);
  289. break;
  290. case DCB_OUTPUT_ANALOG:
  291. nv50_dac_create(connector, entry);
  292. break;
  293. default:
  294. NV_WARN(drm, "DCB encoder %d unknown\n", entry->type);
  295. continue;
  296. }
  297. }
  298. list_for_each_entry_safe(connector, ct,
  299. &dev->mode_config.connector_list, head) {
  300. if (!connector->encoder_ids[0]) {
  301. NV_WARN(drm, "%s has no encoders, removing\n",
  302. drm_get_connector_name(connector));
  303. connector->funcs->destroy(connector);
  304. }
  305. }
  306. tasklet_init(&priv->tasklet, nv50_display_bh, (unsigned long)dev);
  307. ret = nv50_evo_create(dev);
  308. if (ret) {
  309. nv50_display_destroy(dev);
  310. return ret;
  311. }
  312. return 0;
  313. }
  314. void
  315. nv50_display_destroy(struct drm_device *dev)
  316. {
  317. struct nv50_display *disp = nv50_display(dev);
  318. nv50_evo_destroy(dev);
  319. kfree(disp);
  320. }
  321. struct nouveau_bo *
  322. nv50_display_crtc_sema(struct drm_device *dev, int crtc)
  323. {
  324. return nv50_display(dev)->crtc[crtc].sem.bo;
  325. }
  326. void
  327. nv50_display_flip_stop(struct drm_crtc *crtc)
  328. {
  329. struct nv50_display *disp = nv50_display(crtc->dev);
  330. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  331. struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index];
  332. struct nouveau_channel *evo = dispc->sync;
  333. int ret;
  334. ret = RING_SPACE(evo, 8);
  335. if (ret) {
  336. WARN_ON(1);
  337. return;
  338. }
  339. BEGIN_NV04(evo, 0, 0x0084, 1);
  340. OUT_RING (evo, 0x00000000);
  341. BEGIN_NV04(evo, 0, 0x0094, 1);
  342. OUT_RING (evo, 0x00000000);
  343. BEGIN_NV04(evo, 0, 0x00c0, 1);
  344. OUT_RING (evo, 0x00000000);
  345. BEGIN_NV04(evo, 0, 0x0080, 1);
  346. OUT_RING (evo, 0x00000000);
  347. FIRE_RING (evo);
  348. }
  349. int
  350. nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  351. struct nouveau_channel *chan)
  352. {
  353. struct nouveau_drm *drm = nouveau_drm(crtc->dev);
  354. struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
  355. struct nv50_display *disp = nv50_display(crtc->dev);
  356. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  357. struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index];
  358. struct nouveau_channel *evo = dispc->sync;
  359. int ret;
  360. ret = RING_SPACE(evo, chan ? 25 : 27);
  361. if (unlikely(ret))
  362. return ret;
  363. /* synchronise with the rendering channel, if necessary */
  364. if (likely(chan)) {
  365. ret = RING_SPACE(chan, 10);
  366. if (ret) {
  367. WIND_RING(evo);
  368. return ret;
  369. }
  370. if (nv_device(drm->device)->chipset < 0xc0) {
  371. BEGIN_NV04(chan, 0, 0x0060, 2);
  372. OUT_RING (chan, NvEvoSema0 + nv_crtc->index);
  373. OUT_RING (chan, dispc->sem.offset);
  374. BEGIN_NV04(chan, 0, 0x006c, 1);
  375. OUT_RING (chan, 0xf00d0000 | dispc->sem.value);
  376. BEGIN_NV04(chan, 0, 0x0064, 2);
  377. OUT_RING (chan, dispc->sem.offset ^ 0x10);
  378. OUT_RING (chan, 0x74b1e000);
  379. BEGIN_NV04(chan, 0, 0x0060, 1);
  380. if (nv_device(drm->device)->chipset < 0x84)
  381. OUT_RING (chan, NvSema);
  382. else
  383. OUT_RING (chan, chan->vram);
  384. } else {
  385. u64 offset = nvc0_fence_crtc(chan, nv_crtc->index);
  386. offset += dispc->sem.offset;
  387. BEGIN_NVC0(chan, 0, 0x0010, 4);
  388. OUT_RING (chan, upper_32_bits(offset));
  389. OUT_RING (chan, lower_32_bits(offset));
  390. OUT_RING (chan, 0xf00d0000 | dispc->sem.value);
  391. OUT_RING (chan, 0x1002);
  392. BEGIN_NVC0(chan, 0, 0x0010, 4);
  393. OUT_RING (chan, upper_32_bits(offset));
  394. OUT_RING (chan, lower_32_bits(offset ^ 0x10));
  395. OUT_RING (chan, 0x74b1e000);
  396. OUT_RING (chan, 0x1001);
  397. }
  398. FIRE_RING (chan);
  399. } else {
  400. nouveau_bo_wr32(dispc->sem.bo, dispc->sem.offset / 4,
  401. 0xf00d0000 | dispc->sem.value);
  402. }
  403. /* queue the flip on the crtc's "display sync" channel */
  404. BEGIN_NV04(evo, 0, 0x0100, 1);
  405. OUT_RING (evo, 0xfffe0000);
  406. if (chan) {
  407. BEGIN_NV04(evo, 0, 0x0084, 1);
  408. OUT_RING (evo, 0x00000100);
  409. } else {
  410. BEGIN_NV04(evo, 0, 0x0084, 1);
  411. OUT_RING (evo, 0x00000010);
  412. /* allows gamma somehow, PDISP will bitch at you if
  413. * you don't wait for vblank before changing this..
  414. */
  415. BEGIN_NV04(evo, 0, 0x00e0, 1);
  416. OUT_RING (evo, 0x40000000);
  417. }
  418. BEGIN_NV04(evo, 0, 0x0088, 4);
  419. OUT_RING (evo, dispc->sem.offset);
  420. OUT_RING (evo, 0xf00d0000 | dispc->sem.value);
  421. OUT_RING (evo, 0x74b1e000);
  422. OUT_RING (evo, NvEvoSync);
  423. BEGIN_NV04(evo, 0, 0x00a0, 2);
  424. OUT_RING (evo, 0x00000000);
  425. OUT_RING (evo, 0x00000000);
  426. BEGIN_NV04(evo, 0, 0x00c0, 1);
  427. OUT_RING (evo, nv_fb->r_dma);
  428. BEGIN_NV04(evo, 0, 0x0110, 2);
  429. OUT_RING (evo, 0x00000000);
  430. OUT_RING (evo, 0x00000000);
  431. BEGIN_NV04(evo, 0, 0x0800, 5);
  432. OUT_RING (evo, nv_fb->nvbo->bo.offset >> 8);
  433. OUT_RING (evo, 0);
  434. OUT_RING (evo, (fb->height << 16) | fb->width);
  435. OUT_RING (evo, nv_fb->r_pitch);
  436. OUT_RING (evo, nv_fb->r_format);
  437. BEGIN_NV04(evo, 0, 0x0080, 1);
  438. OUT_RING (evo, 0x00000000);
  439. FIRE_RING (evo);
  440. dispc->sem.offset ^= 0x10;
  441. dispc->sem.value++;
  442. return 0;
  443. }
  444. static u16
  445. nv50_display_script_select(struct drm_device *dev, struct dcb_output *dcb,
  446. u32 mc, int pxclk)
  447. {
  448. struct nouveau_drm *drm = nouveau_drm(dev);
  449. struct nouveau_connector *nv_connector = NULL;
  450. struct drm_encoder *encoder;
  451. struct nvbios *bios = &drm->vbios;
  452. u32 script = 0, or;
  453. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  454. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  455. if (nv_encoder->dcb != dcb)
  456. continue;
  457. nv_connector = nouveau_encoder_connector_get(nv_encoder);
  458. break;
  459. }
  460. or = ffs(dcb->or) - 1;
  461. switch (dcb->type) {
  462. case DCB_OUTPUT_LVDS:
  463. script = (mc >> 8) & 0xf;
  464. if (bios->fp_no_ddc) {
  465. if (bios->fp.dual_link)
  466. script |= 0x0100;
  467. if (bios->fp.if_is_24bit)
  468. script |= 0x0200;
  469. } else {
  470. /* determine number of lvds links */
  471. if (nv_connector && nv_connector->edid &&
  472. nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
  473. /* http://www.spwg.org */
  474. if (((u8 *)nv_connector->edid)[121] == 2)
  475. script |= 0x0100;
  476. } else
  477. if (pxclk >= bios->fp.duallink_transition_clk) {
  478. script |= 0x0100;
  479. }
  480. /* determine panel depth */
  481. if (script & 0x0100) {
  482. if (bios->fp.strapless_is_24bit & 2)
  483. script |= 0x0200;
  484. } else {
  485. if (bios->fp.strapless_is_24bit & 1)
  486. script |= 0x0200;
  487. }
  488. if (nv_connector && nv_connector->edid &&
  489. (nv_connector->edid->revision >= 4) &&
  490. (nv_connector->edid->input & 0x70) >= 0x20)
  491. script |= 0x0200;
  492. }
  493. break;
  494. case DCB_OUTPUT_TMDS:
  495. script = (mc >> 8) & 0xf;
  496. if (pxclk >= 165000)
  497. script |= 0x0100;
  498. break;
  499. case DCB_OUTPUT_DP:
  500. script = (mc >> 8) & 0xf;
  501. break;
  502. case DCB_OUTPUT_ANALOG:
  503. script = 0xff;
  504. break;
  505. default:
  506. NV_ERROR(drm, "modeset on unsupported output type!\n");
  507. break;
  508. }
  509. return script;
  510. }
  511. static void
  512. nv50_display_unk10_handler(struct drm_device *dev)
  513. {
  514. struct nouveau_device *device = nouveau_dev(dev);
  515. struct nouveau_drm *drm = nouveau_drm(dev);
  516. struct nv50_display *disp = nv50_display(dev);
  517. u32 unk30 = nv_rd32(device, 0x610030), mc;
  518. int i, crtc, or = 0, type = DCB_OUTPUT_ANY;
  519. NV_DEBUG(drm, "0x610030: 0x%08x\n", unk30);
  520. disp->irq.dcb = NULL;
  521. nv_wr32(device, 0x619494, nv_rd32(device, 0x619494) & ~8);
  522. /* Determine which CRTC we're dealing with, only 1 ever will be
  523. * signalled at the same time with the current nouveau code.
  524. */
  525. crtc = ffs((unk30 & 0x00000060) >> 5) - 1;
  526. if (crtc < 0)
  527. goto ack;
  528. /* Nothing needs to be done for the encoder */
  529. crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
  530. if (crtc < 0)
  531. goto ack;
  532. /* Find which encoder was connected to the CRTC */
  533. for (i = 0; type == DCB_OUTPUT_ANY && i < 3; i++) {
  534. mc = nv_rd32(device, NV50_PDISPLAY_DAC_MODE_CTRL_C(i));
  535. NV_DEBUG(drm, "DAC-%d mc: 0x%08x\n", i, mc);
  536. if (!(mc & (1 << crtc)))
  537. continue;
  538. switch ((mc & 0x00000f00) >> 8) {
  539. case 0: type = DCB_OUTPUT_ANALOG; break;
  540. case 1: type = DCB_OUTPUT_TV; break;
  541. default:
  542. NV_ERROR(drm, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
  543. goto ack;
  544. }
  545. or = i;
  546. }
  547. for (i = 0; type == DCB_OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
  548. if (nv_device(drm->device)->chipset < 0x90 ||
  549. nv_device(drm->device)->chipset == 0x92 ||
  550. nv_device(drm->device)->chipset == 0xa0)
  551. mc = nv_rd32(device, NV50_PDISPLAY_SOR_MODE_CTRL_C(i));
  552. else
  553. mc = nv_rd32(device, NV90_PDISPLAY_SOR_MODE_CTRL_C(i));
  554. NV_DEBUG(drm, "SOR-%d mc: 0x%08x\n", i, mc);
  555. if (!(mc & (1 << crtc)))
  556. continue;
  557. switch ((mc & 0x00000f00) >> 8) {
  558. case 0: type = DCB_OUTPUT_LVDS; break;
  559. case 1: type = DCB_OUTPUT_TMDS; break;
  560. case 2: type = DCB_OUTPUT_TMDS; break;
  561. case 5: type = DCB_OUTPUT_TMDS; break;
  562. case 8: type = DCB_OUTPUT_DP; break;
  563. case 9: type = DCB_OUTPUT_DP; break;
  564. default:
  565. NV_ERROR(drm, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
  566. goto ack;
  567. }
  568. or = i;
  569. }
  570. /* There was no encoder to disable */
  571. if (type == DCB_OUTPUT_ANY)
  572. goto ack;
  573. /* Disable the encoder */
  574. for (i = 0; i < drm->vbios.dcb.entries; i++) {
  575. struct dcb_output *dcb = &drm->vbios.dcb.entry[i];
  576. if (dcb->type == type && (dcb->or & (1 << or))) {
  577. nouveau_bios_run_display_table(dev, 0, -1, dcb, -1);
  578. disp->irq.dcb = dcb;
  579. goto ack;
  580. }
  581. }
  582. NV_ERROR(drm, "no dcb for %d %d 0x%08x\n", or, type, mc);
  583. ack:
  584. nv_wr32(device, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK10);
  585. nv_wr32(device, 0x610030, 0x80000000);
  586. }
  587. static void
  588. nv50_display_unk20_handler(struct drm_device *dev)
  589. {
  590. struct nouveau_device *device = nouveau_dev(dev);
  591. struct nouveau_drm *drm = nouveau_drm(dev);
  592. struct nv50_display *disp = nv50_display(dev);
  593. u32 unk30 = nv_rd32(device, 0x610030), tmp, pclk, script, mc = 0;
  594. struct dcb_output *dcb;
  595. int i, crtc, or = 0, type = DCB_OUTPUT_ANY;
  596. NV_DEBUG(drm, "0x610030: 0x%08x\n", unk30);
  597. dcb = disp->irq.dcb;
  598. if (dcb) {
  599. nouveau_bios_run_display_table(dev, 0, -2, dcb, -1);
  600. disp->irq.dcb = NULL;
  601. }
  602. /* CRTC clock change requested? */
  603. crtc = ffs((unk30 & 0x00000600) >> 9) - 1;
  604. if (crtc >= 0) {
  605. pclk = nv_rd32(device, NV50_PDISPLAY_CRTC_P(crtc, CLOCK));
  606. pclk &= 0x003fffff;
  607. if (pclk)
  608. nv50_crtc_set_clock(dev, crtc, pclk);
  609. tmp = nv_rd32(device, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc));
  610. tmp &= ~0x000000f;
  611. nv_wr32(device, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc), tmp);
  612. }
  613. /* Nothing needs to be done for the encoder */
  614. crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
  615. if (crtc < 0)
  616. goto ack;
  617. pclk = nv_rd32(device, NV50_PDISPLAY_CRTC_P(crtc, CLOCK)) & 0x003fffff;
  618. /* Find which encoder is connected to the CRTC */
  619. for (i = 0; type == DCB_OUTPUT_ANY && i < 3; i++) {
  620. mc = nv_rd32(device, NV50_PDISPLAY_DAC_MODE_CTRL_P(i));
  621. NV_DEBUG(drm, "DAC-%d mc: 0x%08x\n", i, mc);
  622. if (!(mc & (1 << crtc)))
  623. continue;
  624. switch ((mc & 0x00000f00) >> 8) {
  625. case 0: type = DCB_OUTPUT_ANALOG; break;
  626. case 1: type = DCB_OUTPUT_TV; break;
  627. default:
  628. NV_ERROR(drm, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
  629. goto ack;
  630. }
  631. or = i;
  632. }
  633. for (i = 0; type == DCB_OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
  634. if (nv_device(drm->device)->chipset < 0x90 ||
  635. nv_device(drm->device)->chipset == 0x92 ||
  636. nv_device(drm->device)->chipset == 0xa0)
  637. mc = nv_rd32(device, NV50_PDISPLAY_SOR_MODE_CTRL_P(i));
  638. else
  639. mc = nv_rd32(device, NV90_PDISPLAY_SOR_MODE_CTRL_P(i));
  640. NV_DEBUG(drm, "SOR-%d mc: 0x%08x\n", i, mc);
  641. if (!(mc & (1 << crtc)))
  642. continue;
  643. switch ((mc & 0x00000f00) >> 8) {
  644. case 0: type = DCB_OUTPUT_LVDS; break;
  645. case 1: type = DCB_OUTPUT_TMDS; break;
  646. case 2: type = DCB_OUTPUT_TMDS; break;
  647. case 5: type = DCB_OUTPUT_TMDS; break;
  648. case 8: type = DCB_OUTPUT_DP; break;
  649. case 9: type = DCB_OUTPUT_DP; break;
  650. default:
  651. NV_ERROR(drm, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
  652. goto ack;
  653. }
  654. or = i;
  655. }
  656. if (type == DCB_OUTPUT_ANY)
  657. goto ack;
  658. /* Enable the encoder */
  659. for (i = 0; i < drm->vbios.dcb.entries; i++) {
  660. dcb = &drm->vbios.dcb.entry[i];
  661. if (dcb->type == type && (dcb->or & (1 << or)))
  662. break;
  663. }
  664. if (i == drm->vbios.dcb.entries) {
  665. NV_ERROR(drm, "no dcb for %d %d 0x%08x\n", or, type, mc);
  666. goto ack;
  667. }
  668. script = nv50_display_script_select(dev, dcb, mc, pclk);
  669. nouveau_bios_run_display_table(dev, script, pclk, dcb, -1);
  670. if (type == DCB_OUTPUT_DP) {
  671. int link = !(dcb->dpconf.sor.link & 1);
  672. if ((mc & 0x000f0000) == 0x00020000)
  673. nv50_sor_dp_calc_tu(dev, or, link, pclk, 18);
  674. else
  675. nv50_sor_dp_calc_tu(dev, or, link, pclk, 24);
  676. }
  677. if (dcb->type != DCB_OUTPUT_ANALOG) {
  678. tmp = nv_rd32(device, NV50_PDISPLAY_SOR_CLK_CTRL2(or));
  679. tmp &= ~0x00000f0f;
  680. if (script & 0x0100)
  681. tmp |= 0x00000101;
  682. nv_wr32(device, NV50_PDISPLAY_SOR_CLK_CTRL2(or), tmp);
  683. } else {
  684. nv_wr32(device, NV50_PDISPLAY_DAC_CLK_CTRL2(or), 0);
  685. }
  686. disp->irq.dcb = dcb;
  687. disp->irq.pclk = pclk;
  688. disp->irq.script = script;
  689. ack:
  690. nv_wr32(device, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK20);
  691. nv_wr32(device, 0x610030, 0x80000000);
  692. }
  693. /* If programming a TMDS output on a SOR that can also be configured for
  694. * DisplayPort, make sure NV50_SOR_DP_CTRL_ENABLE is forced off.
  695. *
  696. * It looks like the VBIOS TMDS scripts make an attempt at this, however,
  697. * the VBIOS scripts on at least one board I have only switch it off on
  698. * link 0, causing a blank display if the output has previously been
  699. * programmed for DisplayPort.
  700. */
  701. static void
  702. nv50_display_unk40_dp_set_tmds(struct drm_device *dev, struct dcb_output *dcb)
  703. {
  704. struct nouveau_device *device = nouveau_dev(dev);
  705. int or = ffs(dcb->or) - 1, link = !(dcb->dpconf.sor.link & 1);
  706. struct drm_encoder *encoder;
  707. u32 tmp;
  708. if (dcb->type != DCB_OUTPUT_TMDS)
  709. return;
  710. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  711. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  712. if (nv_encoder->dcb->type == DCB_OUTPUT_DP &&
  713. nv_encoder->dcb->or & (1 << or)) {
  714. tmp = nv_rd32(device, NV50_SOR_DP_CTRL(or, link));
  715. tmp &= ~NV50_SOR_DP_CTRL_ENABLED;
  716. nv_wr32(device, NV50_SOR_DP_CTRL(or, link), tmp);
  717. break;
  718. }
  719. }
  720. }
  721. static void
  722. nv50_display_unk40_handler(struct drm_device *dev)
  723. {
  724. struct nouveau_device *device = nouveau_dev(dev);
  725. struct nouveau_drm *drm = nouveau_drm(dev);
  726. struct nv50_display *disp = nv50_display(dev);
  727. struct dcb_output *dcb = disp->irq.dcb;
  728. u16 script = disp->irq.script;
  729. u32 unk30 = nv_rd32(device, 0x610030), pclk = disp->irq.pclk;
  730. NV_DEBUG(drm, "0x610030: 0x%08x\n", unk30);
  731. disp->irq.dcb = NULL;
  732. if (!dcb)
  733. goto ack;
  734. nouveau_bios_run_display_table(dev, script, -pclk, dcb, -1);
  735. nv50_display_unk40_dp_set_tmds(dev, dcb);
  736. ack:
  737. nv_wr32(device, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK40);
  738. nv_wr32(device, 0x610030, 0x80000000);
  739. nv_wr32(device, 0x619494, nv_rd32(device, 0x619494) | 8);
  740. }
  741. static void
  742. nv50_display_bh(unsigned long data)
  743. {
  744. struct drm_device *dev = (struct drm_device *)data;
  745. struct nouveau_device *device = nouveau_dev(dev);
  746. struct nouveau_drm *drm = nouveau_drm(dev);
  747. for (;;) {
  748. uint32_t intr0 = nv_rd32(device, NV50_PDISPLAY_INTR_0);
  749. uint32_t intr1 = nv_rd32(device, NV50_PDISPLAY_INTR_1);
  750. NV_DEBUG(drm, "PDISPLAY_INTR_BH 0x%08x 0x%08x\n", intr0, intr1);
  751. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK10)
  752. nv50_display_unk10_handler(dev);
  753. else
  754. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK20)
  755. nv50_display_unk20_handler(dev);
  756. else
  757. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK40)
  758. nv50_display_unk40_handler(dev);
  759. else
  760. break;
  761. }
  762. nv_wr32(device, NV03_PMC_INTR_EN_0, 1);
  763. }
  764. static void
  765. nv50_display_error_handler(struct drm_device *dev)
  766. {
  767. struct nouveau_device *device = nouveau_dev(dev);
  768. struct nouveau_drm *drm = nouveau_drm(dev);
  769. u32 channels = (nv_rd32(device, NV50_PDISPLAY_INTR_0) & 0x001f0000) >> 16;
  770. u32 addr, data;
  771. int chid;
  772. for (chid = 0; chid < 5; chid++) {
  773. if (!(channels & (1 << chid)))
  774. continue;
  775. nv_wr32(device, NV50_PDISPLAY_INTR_0, 0x00010000 << chid);
  776. addr = nv_rd32(device, NV50_PDISPLAY_TRAPPED_ADDR(chid));
  777. data = nv_rd32(device, NV50_PDISPLAY_TRAPPED_DATA(chid));
  778. NV_ERROR(drm, "EvoCh %d Mthd 0x%04x Data 0x%08x "
  779. "(0x%04x 0x%02x)\n", chid,
  780. addr & 0xffc, data, addr >> 16, (addr >> 12) & 0xf);
  781. nv_wr32(device, NV50_PDISPLAY_TRAPPED_ADDR(chid), 0x90000000);
  782. }
  783. }
  784. void
  785. nv50_display_intr(struct drm_device *dev)
  786. {
  787. struct nouveau_device *device = nouveau_dev(dev);
  788. struct nouveau_drm *drm = nouveau_drm(dev);
  789. struct nv50_display *disp = nv50_display(dev);
  790. uint32_t delayed = 0;
  791. while (nv_rd32(device, NV50_PMC_INTR_0) & NV50_PMC_INTR_0_DISPLAY) {
  792. uint32_t intr0 = nv_rd32(device, NV50_PDISPLAY_INTR_0);
  793. uint32_t intr1 = nv_rd32(device, NV50_PDISPLAY_INTR_1);
  794. uint32_t clock;
  795. NV_DEBUG(drm, "PDISPLAY_INTR 0x%08x 0x%08x\n", intr0, intr1);
  796. if (!intr0 && !(intr1 & ~delayed))
  797. break;
  798. if (intr0 & 0x001f0000) {
  799. nv50_display_error_handler(dev);
  800. intr0 &= ~0x001f0000;
  801. }
  802. if (intr1 & NV50_PDISPLAY_INTR_1_VBLANK_CRTC) {
  803. intr1 &= ~NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
  804. delayed |= NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
  805. }
  806. clock = (intr1 & (NV50_PDISPLAY_INTR_1_CLK_UNK10 |
  807. NV50_PDISPLAY_INTR_1_CLK_UNK20 |
  808. NV50_PDISPLAY_INTR_1_CLK_UNK40));
  809. if (clock) {
  810. nv_wr32(device, NV03_PMC_INTR_EN_0, 0);
  811. tasklet_schedule(&disp->tasklet);
  812. delayed |= clock;
  813. intr1 &= ~clock;
  814. }
  815. if (intr0) {
  816. NV_ERROR(drm, "unknown PDISPLAY_INTR_0: 0x%08x\n", intr0);
  817. nv_wr32(device, NV50_PDISPLAY_INTR_0, intr0);
  818. }
  819. if (intr1) {
  820. NV_ERROR(drm,
  821. "unknown PDISPLAY_INTR_1: 0x%08x\n", intr1);
  822. nv_wr32(device, NV50_PDISPLAY_INTR_1, intr1);
  823. }
  824. }
  825. }