intel_ringbuffer.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. ret = intel_emit_post_sync_nonzero_flush(ring);
  198. if (ret)
  199. return ret;
  200. /* Just flush everything. Experiments have shown that reducing the
  201. * number of bits based on the write domains has little performance
  202. * impact.
  203. */
  204. if (flush_domains) {
  205. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  206. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  207. /*
  208. * Ensure that any following seqno writes only happen
  209. * when the render cache is indeed flushed.
  210. */
  211. flags |= PIPE_CONTROL_CS_STALL;
  212. }
  213. if (invalidate_domains) {
  214. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  215. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  219. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  220. /*
  221. * TLB invalidate requires a post-sync write.
  222. */
  223. flags |= PIPE_CONTROL_QW_WRITE;
  224. }
  225. ret = intel_ring_begin(ring, 4);
  226. if (ret)
  227. return ret;
  228. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  229. intel_ring_emit(ring, flags);
  230. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  231. intel_ring_emit(ring, 0);
  232. intel_ring_advance(ring);
  233. return 0;
  234. }
  235. static int
  236. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  237. {
  238. int ret;
  239. ret = intel_ring_begin(ring, 4);
  240. if (ret)
  241. return ret;
  242. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  243. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  244. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_emit(ring, 0);
  247. intel_ring_advance(ring);
  248. return 0;
  249. }
  250. static int
  251. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  252. u32 invalidate_domains, u32 flush_domains)
  253. {
  254. u32 flags = 0;
  255. struct pipe_control *pc = ring->private;
  256. u32 scratch_addr = pc->gtt_offset + 128;
  257. int ret;
  258. /*
  259. * Ensure that any following seqno writes only happen when the render
  260. * cache is indeed flushed.
  261. *
  262. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  263. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  264. * don't try to be clever and just set it unconditionally.
  265. */
  266. flags |= PIPE_CONTROL_CS_STALL;
  267. /* Just flush everything. Experiments have shown that reducing the
  268. * number of bits based on the write domains has little performance
  269. * impact.
  270. */
  271. if (flush_domains) {
  272. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  273. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  274. }
  275. if (invalidate_domains) {
  276. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  277. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  278. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  279. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  281. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  282. /*
  283. * TLB invalidate requires a post-sync write.
  284. */
  285. flags |= PIPE_CONTROL_QW_WRITE;
  286. /* Workaround: we must issue a pipe_control with CS-stall bit
  287. * set before a pipe_control command that has the state cache
  288. * invalidate bit set. */
  289. gen7_render_ring_cs_stall_wa(ring);
  290. }
  291. ret = intel_ring_begin(ring, 4);
  292. if (ret)
  293. return ret;
  294. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  295. intel_ring_emit(ring, flags);
  296. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  297. intel_ring_emit(ring, 0);
  298. intel_ring_advance(ring);
  299. return 0;
  300. }
  301. static void ring_write_tail(struct intel_ring_buffer *ring,
  302. u32 value)
  303. {
  304. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  305. I915_WRITE_TAIL(ring, value);
  306. }
  307. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  308. {
  309. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  310. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  311. RING_ACTHD(ring->mmio_base) : ACTHD;
  312. return I915_READ(acthd_reg);
  313. }
  314. static int init_ring_common(struct intel_ring_buffer *ring)
  315. {
  316. struct drm_device *dev = ring->dev;
  317. drm_i915_private_t *dev_priv = dev->dev_private;
  318. struct drm_i915_gem_object *obj = ring->obj;
  319. int ret = 0;
  320. u32 head;
  321. if (HAS_FORCE_WAKE(dev))
  322. gen6_gt_force_wake_get(dev_priv);
  323. /* Stop the ring if it's running. */
  324. I915_WRITE_CTL(ring, 0);
  325. I915_WRITE_HEAD(ring, 0);
  326. ring->write_tail(ring, 0);
  327. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  328. /* G45 ring initialization fails to reset head to zero */
  329. if (head != 0) {
  330. DRM_DEBUG_KMS("%s head not reset to zero "
  331. "ctl %08x head %08x tail %08x start %08x\n",
  332. ring->name,
  333. I915_READ_CTL(ring),
  334. I915_READ_HEAD(ring),
  335. I915_READ_TAIL(ring),
  336. I915_READ_START(ring));
  337. I915_WRITE_HEAD(ring, 0);
  338. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  339. DRM_ERROR("failed to set %s head to zero "
  340. "ctl %08x head %08x tail %08x start %08x\n",
  341. ring->name,
  342. I915_READ_CTL(ring),
  343. I915_READ_HEAD(ring),
  344. I915_READ_TAIL(ring),
  345. I915_READ_START(ring));
  346. }
  347. }
  348. /* Initialize the ring. This must happen _after_ we've cleared the ring
  349. * registers with the above sequence (the readback of the HEAD registers
  350. * also enforces ordering), otherwise the hw might lose the new ring
  351. * register values. */
  352. I915_WRITE_START(ring, obj->gtt_offset);
  353. I915_WRITE_CTL(ring,
  354. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  355. | RING_VALID);
  356. /* If the head is still not zero, the ring is dead */
  357. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  358. I915_READ_START(ring) == obj->gtt_offset &&
  359. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  360. DRM_ERROR("%s initialization failed "
  361. "ctl %08x head %08x tail %08x start %08x\n",
  362. ring->name,
  363. I915_READ_CTL(ring),
  364. I915_READ_HEAD(ring),
  365. I915_READ_TAIL(ring),
  366. I915_READ_START(ring));
  367. ret = -EIO;
  368. goto out;
  369. }
  370. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  371. i915_kernel_lost_context(ring->dev);
  372. else {
  373. ring->head = I915_READ_HEAD(ring);
  374. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  375. ring->space = ring_space(ring);
  376. ring->last_retired_head = -1;
  377. }
  378. out:
  379. if (HAS_FORCE_WAKE(dev))
  380. gen6_gt_force_wake_put(dev_priv);
  381. return ret;
  382. }
  383. static int
  384. init_pipe_control(struct intel_ring_buffer *ring)
  385. {
  386. struct pipe_control *pc;
  387. struct drm_i915_gem_object *obj;
  388. int ret;
  389. if (ring->private)
  390. return 0;
  391. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  392. if (!pc)
  393. return -ENOMEM;
  394. obj = i915_gem_alloc_object(ring->dev, 4096);
  395. if (obj == NULL) {
  396. DRM_ERROR("Failed to allocate seqno page\n");
  397. ret = -ENOMEM;
  398. goto err;
  399. }
  400. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  401. ret = i915_gem_object_pin(obj, 4096, true, false);
  402. if (ret)
  403. goto err_unref;
  404. pc->gtt_offset = obj->gtt_offset;
  405. pc->cpu_page = kmap(sg_page(obj->pages->sgl));
  406. if (pc->cpu_page == NULL)
  407. goto err_unpin;
  408. pc->obj = obj;
  409. ring->private = pc;
  410. return 0;
  411. err_unpin:
  412. i915_gem_object_unpin(obj);
  413. err_unref:
  414. drm_gem_object_unreference(&obj->base);
  415. err:
  416. kfree(pc);
  417. return ret;
  418. }
  419. static void
  420. cleanup_pipe_control(struct intel_ring_buffer *ring)
  421. {
  422. struct pipe_control *pc = ring->private;
  423. struct drm_i915_gem_object *obj;
  424. if (!ring->private)
  425. return;
  426. obj = pc->obj;
  427. kunmap(sg_page(obj->pages->sgl));
  428. i915_gem_object_unpin(obj);
  429. drm_gem_object_unreference(&obj->base);
  430. kfree(pc);
  431. ring->private = NULL;
  432. }
  433. static int init_render_ring(struct intel_ring_buffer *ring)
  434. {
  435. struct drm_device *dev = ring->dev;
  436. struct drm_i915_private *dev_priv = dev->dev_private;
  437. int ret = init_ring_common(ring);
  438. if (INTEL_INFO(dev)->gen > 3) {
  439. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  440. if (IS_GEN7(dev))
  441. I915_WRITE(GFX_MODE_GEN7,
  442. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  443. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  444. }
  445. if (INTEL_INFO(dev)->gen >= 5) {
  446. ret = init_pipe_control(ring);
  447. if (ret)
  448. return ret;
  449. }
  450. if (IS_GEN6(dev)) {
  451. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  452. * "If this bit is set, STCunit will have LRA as replacement
  453. * policy. [...] This bit must be reset. LRA replacement
  454. * policy is not supported."
  455. */
  456. I915_WRITE(CACHE_MODE_0,
  457. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  458. /* This is not explicitly set for GEN6, so read the register.
  459. * see intel_ring_mi_set_context() for why we care.
  460. * TODO: consider explicitly setting the bit for GEN5
  461. */
  462. ring->itlb_before_ctx_switch =
  463. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  464. }
  465. if (INTEL_INFO(dev)->gen >= 6)
  466. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  467. if (HAS_L3_GPU_CACHE(dev))
  468. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  469. return ret;
  470. }
  471. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  472. {
  473. if (!ring->private)
  474. return;
  475. cleanup_pipe_control(ring);
  476. }
  477. static void
  478. update_mboxes(struct intel_ring_buffer *ring,
  479. u32 seqno,
  480. u32 mmio_offset)
  481. {
  482. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  483. MI_SEMAPHORE_GLOBAL_GTT |
  484. MI_SEMAPHORE_REGISTER |
  485. MI_SEMAPHORE_UPDATE);
  486. intel_ring_emit(ring, seqno);
  487. intel_ring_emit(ring, mmio_offset);
  488. }
  489. /**
  490. * gen6_add_request - Update the semaphore mailbox registers
  491. *
  492. * @ring - ring that is adding a request
  493. * @seqno - return seqno stuck into the ring
  494. *
  495. * Update the mailbox registers in the *other* rings with the current seqno.
  496. * This acts like a signal in the canonical semaphore.
  497. */
  498. static int
  499. gen6_add_request(struct intel_ring_buffer *ring,
  500. u32 *seqno)
  501. {
  502. u32 mbox1_reg;
  503. u32 mbox2_reg;
  504. int ret;
  505. ret = intel_ring_begin(ring, 10);
  506. if (ret)
  507. return ret;
  508. mbox1_reg = ring->signal_mbox[0];
  509. mbox2_reg = ring->signal_mbox[1];
  510. *seqno = i915_gem_next_request_seqno(ring);
  511. update_mboxes(ring, *seqno, mbox1_reg);
  512. update_mboxes(ring, *seqno, mbox2_reg);
  513. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  514. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  515. intel_ring_emit(ring, *seqno);
  516. intel_ring_emit(ring, MI_USER_INTERRUPT);
  517. intel_ring_advance(ring);
  518. return 0;
  519. }
  520. /**
  521. * intel_ring_sync - sync the waiter to the signaller on seqno
  522. *
  523. * @waiter - ring that is waiting
  524. * @signaller - ring which has, or will signal
  525. * @seqno - seqno which the waiter will block on
  526. */
  527. static int
  528. gen6_ring_sync(struct intel_ring_buffer *waiter,
  529. struct intel_ring_buffer *signaller,
  530. u32 seqno)
  531. {
  532. int ret;
  533. u32 dw1 = MI_SEMAPHORE_MBOX |
  534. MI_SEMAPHORE_COMPARE |
  535. MI_SEMAPHORE_REGISTER;
  536. /* Throughout all of the GEM code, seqno passed implies our current
  537. * seqno is >= the last seqno executed. However for hardware the
  538. * comparison is strictly greater than.
  539. */
  540. seqno -= 1;
  541. WARN_ON(signaller->semaphore_register[waiter->id] ==
  542. MI_SEMAPHORE_SYNC_INVALID);
  543. ret = intel_ring_begin(waiter, 4);
  544. if (ret)
  545. return ret;
  546. intel_ring_emit(waiter,
  547. dw1 | signaller->semaphore_register[waiter->id]);
  548. intel_ring_emit(waiter, seqno);
  549. intel_ring_emit(waiter, 0);
  550. intel_ring_emit(waiter, MI_NOOP);
  551. intel_ring_advance(waiter);
  552. return 0;
  553. }
  554. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  555. do { \
  556. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  557. PIPE_CONTROL_DEPTH_STALL); \
  558. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  559. intel_ring_emit(ring__, 0); \
  560. intel_ring_emit(ring__, 0); \
  561. } while (0)
  562. static int
  563. pc_render_add_request(struct intel_ring_buffer *ring,
  564. u32 *result)
  565. {
  566. u32 seqno = i915_gem_next_request_seqno(ring);
  567. struct pipe_control *pc = ring->private;
  568. u32 scratch_addr = pc->gtt_offset + 128;
  569. int ret;
  570. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  571. * incoherent with writes to memory, i.e. completely fubar,
  572. * so we need to use PIPE_NOTIFY instead.
  573. *
  574. * However, we also need to workaround the qword write
  575. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  576. * memory before requesting an interrupt.
  577. */
  578. ret = intel_ring_begin(ring, 32);
  579. if (ret)
  580. return ret;
  581. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  582. PIPE_CONTROL_WRITE_FLUSH |
  583. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  584. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  585. intel_ring_emit(ring, seqno);
  586. intel_ring_emit(ring, 0);
  587. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  588. scratch_addr += 128; /* write to separate cachelines */
  589. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  590. scratch_addr += 128;
  591. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  592. scratch_addr += 128;
  593. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  594. scratch_addr += 128;
  595. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  596. scratch_addr += 128;
  597. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  598. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  599. PIPE_CONTROL_WRITE_FLUSH |
  600. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  601. PIPE_CONTROL_NOTIFY);
  602. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  603. intel_ring_emit(ring, seqno);
  604. intel_ring_emit(ring, 0);
  605. intel_ring_advance(ring);
  606. *result = seqno;
  607. return 0;
  608. }
  609. static u32
  610. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  611. {
  612. /* Workaround to force correct ordering between irq and seqno writes on
  613. * ivb (and maybe also on snb) by reading from a CS register (like
  614. * ACTHD) before reading the status page. */
  615. if (!lazy_coherency)
  616. intel_ring_get_active_head(ring);
  617. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  618. }
  619. static u32
  620. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  621. {
  622. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  623. }
  624. static u32
  625. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  626. {
  627. struct pipe_control *pc = ring->private;
  628. return pc->cpu_page[0];
  629. }
  630. static bool
  631. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  632. {
  633. struct drm_device *dev = ring->dev;
  634. drm_i915_private_t *dev_priv = dev->dev_private;
  635. unsigned long flags;
  636. if (!dev->irq_enabled)
  637. return false;
  638. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  639. if (ring->irq_refcount++ == 0) {
  640. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  641. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  642. POSTING_READ(GTIMR);
  643. }
  644. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  645. return true;
  646. }
  647. static void
  648. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  649. {
  650. struct drm_device *dev = ring->dev;
  651. drm_i915_private_t *dev_priv = dev->dev_private;
  652. unsigned long flags;
  653. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  654. if (--ring->irq_refcount == 0) {
  655. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  656. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  657. POSTING_READ(GTIMR);
  658. }
  659. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  660. }
  661. static bool
  662. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  663. {
  664. struct drm_device *dev = ring->dev;
  665. drm_i915_private_t *dev_priv = dev->dev_private;
  666. unsigned long flags;
  667. if (!dev->irq_enabled)
  668. return false;
  669. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  670. if (ring->irq_refcount++ == 0) {
  671. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  672. I915_WRITE(IMR, dev_priv->irq_mask);
  673. POSTING_READ(IMR);
  674. }
  675. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  676. return true;
  677. }
  678. static void
  679. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  680. {
  681. struct drm_device *dev = ring->dev;
  682. drm_i915_private_t *dev_priv = dev->dev_private;
  683. unsigned long flags;
  684. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  685. if (--ring->irq_refcount == 0) {
  686. dev_priv->irq_mask |= ring->irq_enable_mask;
  687. I915_WRITE(IMR, dev_priv->irq_mask);
  688. POSTING_READ(IMR);
  689. }
  690. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  691. }
  692. static bool
  693. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  694. {
  695. struct drm_device *dev = ring->dev;
  696. drm_i915_private_t *dev_priv = dev->dev_private;
  697. unsigned long flags;
  698. if (!dev->irq_enabled)
  699. return false;
  700. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  701. if (ring->irq_refcount++ == 0) {
  702. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  703. I915_WRITE16(IMR, dev_priv->irq_mask);
  704. POSTING_READ16(IMR);
  705. }
  706. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  707. return true;
  708. }
  709. static void
  710. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  711. {
  712. struct drm_device *dev = ring->dev;
  713. drm_i915_private_t *dev_priv = dev->dev_private;
  714. unsigned long flags;
  715. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  716. if (--ring->irq_refcount == 0) {
  717. dev_priv->irq_mask |= ring->irq_enable_mask;
  718. I915_WRITE16(IMR, dev_priv->irq_mask);
  719. POSTING_READ16(IMR);
  720. }
  721. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  722. }
  723. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  724. {
  725. struct drm_device *dev = ring->dev;
  726. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  727. u32 mmio = 0;
  728. /* The ring status page addresses are no longer next to the rest of
  729. * the ring registers as of gen7.
  730. */
  731. if (IS_GEN7(dev)) {
  732. switch (ring->id) {
  733. case RCS:
  734. mmio = RENDER_HWS_PGA_GEN7;
  735. break;
  736. case BCS:
  737. mmio = BLT_HWS_PGA_GEN7;
  738. break;
  739. case VCS:
  740. mmio = BSD_HWS_PGA_GEN7;
  741. break;
  742. }
  743. } else if (IS_GEN6(ring->dev)) {
  744. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  745. } else {
  746. mmio = RING_HWS_PGA(ring->mmio_base);
  747. }
  748. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  749. POSTING_READ(mmio);
  750. }
  751. static int
  752. bsd_ring_flush(struct intel_ring_buffer *ring,
  753. u32 invalidate_domains,
  754. u32 flush_domains)
  755. {
  756. int ret;
  757. ret = intel_ring_begin(ring, 2);
  758. if (ret)
  759. return ret;
  760. intel_ring_emit(ring, MI_FLUSH);
  761. intel_ring_emit(ring, MI_NOOP);
  762. intel_ring_advance(ring);
  763. return 0;
  764. }
  765. static int
  766. i9xx_add_request(struct intel_ring_buffer *ring,
  767. u32 *result)
  768. {
  769. u32 seqno;
  770. int ret;
  771. ret = intel_ring_begin(ring, 4);
  772. if (ret)
  773. return ret;
  774. seqno = i915_gem_next_request_seqno(ring);
  775. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  776. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  777. intel_ring_emit(ring, seqno);
  778. intel_ring_emit(ring, MI_USER_INTERRUPT);
  779. intel_ring_advance(ring);
  780. *result = seqno;
  781. return 0;
  782. }
  783. static bool
  784. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  785. {
  786. struct drm_device *dev = ring->dev;
  787. drm_i915_private_t *dev_priv = dev->dev_private;
  788. unsigned long flags;
  789. if (!dev->irq_enabled)
  790. return false;
  791. /* It looks like we need to prevent the gt from suspending while waiting
  792. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  793. * blt/bsd rings on ivb. */
  794. gen6_gt_force_wake_get(dev_priv);
  795. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  796. if (ring->irq_refcount++ == 0) {
  797. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  798. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  799. GEN6_RENDER_L3_PARITY_ERROR));
  800. else
  801. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  802. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  803. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  804. POSTING_READ(GTIMR);
  805. }
  806. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  807. return true;
  808. }
  809. static void
  810. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  811. {
  812. struct drm_device *dev = ring->dev;
  813. drm_i915_private_t *dev_priv = dev->dev_private;
  814. unsigned long flags;
  815. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  816. if (--ring->irq_refcount == 0) {
  817. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  818. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  819. else
  820. I915_WRITE_IMR(ring, ~0);
  821. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  822. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  823. POSTING_READ(GTIMR);
  824. }
  825. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  826. gen6_gt_force_wake_put(dev_priv);
  827. }
  828. static int
  829. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  830. {
  831. int ret;
  832. ret = intel_ring_begin(ring, 2);
  833. if (ret)
  834. return ret;
  835. intel_ring_emit(ring,
  836. MI_BATCH_BUFFER_START |
  837. MI_BATCH_GTT |
  838. MI_BATCH_NON_SECURE_I965);
  839. intel_ring_emit(ring, offset);
  840. intel_ring_advance(ring);
  841. return 0;
  842. }
  843. static int
  844. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  845. u32 offset, u32 len)
  846. {
  847. int ret;
  848. ret = intel_ring_begin(ring, 4);
  849. if (ret)
  850. return ret;
  851. intel_ring_emit(ring, MI_BATCH_BUFFER);
  852. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  853. intel_ring_emit(ring, offset + len - 8);
  854. intel_ring_emit(ring, 0);
  855. intel_ring_advance(ring);
  856. return 0;
  857. }
  858. static int
  859. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  860. u32 offset, u32 len)
  861. {
  862. int ret;
  863. ret = intel_ring_begin(ring, 2);
  864. if (ret)
  865. return ret;
  866. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  867. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  868. intel_ring_advance(ring);
  869. return 0;
  870. }
  871. static void cleanup_status_page(struct intel_ring_buffer *ring)
  872. {
  873. struct drm_i915_gem_object *obj;
  874. obj = ring->status_page.obj;
  875. if (obj == NULL)
  876. return;
  877. kunmap(sg_page(obj->pages->sgl));
  878. i915_gem_object_unpin(obj);
  879. drm_gem_object_unreference(&obj->base);
  880. ring->status_page.obj = NULL;
  881. }
  882. static int init_status_page(struct intel_ring_buffer *ring)
  883. {
  884. struct drm_device *dev = ring->dev;
  885. struct drm_i915_gem_object *obj;
  886. int ret;
  887. obj = i915_gem_alloc_object(dev, 4096);
  888. if (obj == NULL) {
  889. DRM_ERROR("Failed to allocate status page\n");
  890. ret = -ENOMEM;
  891. goto err;
  892. }
  893. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  894. ret = i915_gem_object_pin(obj, 4096, true, false);
  895. if (ret != 0) {
  896. goto err_unref;
  897. }
  898. ring->status_page.gfx_addr = obj->gtt_offset;
  899. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  900. if (ring->status_page.page_addr == NULL) {
  901. ret = -ENOMEM;
  902. goto err_unpin;
  903. }
  904. ring->status_page.obj = obj;
  905. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  906. intel_ring_setup_status_page(ring);
  907. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  908. ring->name, ring->status_page.gfx_addr);
  909. return 0;
  910. err_unpin:
  911. i915_gem_object_unpin(obj);
  912. err_unref:
  913. drm_gem_object_unreference(&obj->base);
  914. err:
  915. return ret;
  916. }
  917. static int intel_init_ring_buffer(struct drm_device *dev,
  918. struct intel_ring_buffer *ring)
  919. {
  920. struct drm_i915_gem_object *obj;
  921. struct drm_i915_private *dev_priv = dev->dev_private;
  922. int ret;
  923. ring->dev = dev;
  924. INIT_LIST_HEAD(&ring->active_list);
  925. INIT_LIST_HEAD(&ring->request_list);
  926. ring->size = 32 * PAGE_SIZE;
  927. init_waitqueue_head(&ring->irq_queue);
  928. if (I915_NEED_GFX_HWS(dev)) {
  929. ret = init_status_page(ring);
  930. if (ret)
  931. return ret;
  932. }
  933. obj = i915_gem_alloc_object(dev, ring->size);
  934. if (obj == NULL) {
  935. DRM_ERROR("Failed to allocate ringbuffer\n");
  936. ret = -ENOMEM;
  937. goto err_hws;
  938. }
  939. ring->obj = obj;
  940. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  941. if (ret)
  942. goto err_unref;
  943. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  944. if (ret)
  945. goto err_unpin;
  946. ring->virtual_start =
  947. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  948. ring->size);
  949. if (ring->virtual_start == NULL) {
  950. DRM_ERROR("Failed to map ringbuffer.\n");
  951. ret = -EINVAL;
  952. goto err_unpin;
  953. }
  954. ret = ring->init(ring);
  955. if (ret)
  956. goto err_unmap;
  957. /* Workaround an erratum on the i830 which causes a hang if
  958. * the TAIL pointer points to within the last 2 cachelines
  959. * of the buffer.
  960. */
  961. ring->effective_size = ring->size;
  962. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  963. ring->effective_size -= 128;
  964. return 0;
  965. err_unmap:
  966. iounmap(ring->virtual_start);
  967. err_unpin:
  968. i915_gem_object_unpin(obj);
  969. err_unref:
  970. drm_gem_object_unreference(&obj->base);
  971. ring->obj = NULL;
  972. err_hws:
  973. cleanup_status_page(ring);
  974. return ret;
  975. }
  976. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  977. {
  978. struct drm_i915_private *dev_priv;
  979. int ret;
  980. if (ring->obj == NULL)
  981. return;
  982. /* Disable the ring buffer. The ring must be idle at this point */
  983. dev_priv = ring->dev->dev_private;
  984. ret = intel_wait_ring_idle(ring);
  985. if (ret)
  986. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  987. ring->name, ret);
  988. I915_WRITE_CTL(ring, 0);
  989. iounmap(ring->virtual_start);
  990. i915_gem_object_unpin(ring->obj);
  991. drm_gem_object_unreference(&ring->obj->base);
  992. ring->obj = NULL;
  993. if (ring->cleanup)
  994. ring->cleanup(ring);
  995. cleanup_status_page(ring);
  996. }
  997. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  998. {
  999. uint32_t __iomem *virt;
  1000. int rem = ring->size - ring->tail;
  1001. if (ring->space < rem) {
  1002. int ret = intel_wait_ring_buffer(ring, rem);
  1003. if (ret)
  1004. return ret;
  1005. }
  1006. virt = ring->virtual_start + ring->tail;
  1007. rem /= 4;
  1008. while (rem--)
  1009. iowrite32(MI_NOOP, virt++);
  1010. ring->tail = 0;
  1011. ring->space = ring_space(ring);
  1012. return 0;
  1013. }
  1014. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1015. {
  1016. int ret;
  1017. ret = i915_wait_seqno(ring, seqno);
  1018. if (!ret)
  1019. i915_gem_retire_requests_ring(ring);
  1020. return ret;
  1021. }
  1022. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1023. {
  1024. struct drm_i915_gem_request *request;
  1025. u32 seqno = 0;
  1026. int ret;
  1027. i915_gem_retire_requests_ring(ring);
  1028. if (ring->last_retired_head != -1) {
  1029. ring->head = ring->last_retired_head;
  1030. ring->last_retired_head = -1;
  1031. ring->space = ring_space(ring);
  1032. if (ring->space >= n)
  1033. return 0;
  1034. }
  1035. list_for_each_entry(request, &ring->request_list, list) {
  1036. int space;
  1037. if (request->tail == -1)
  1038. continue;
  1039. space = request->tail - (ring->tail + 8);
  1040. if (space < 0)
  1041. space += ring->size;
  1042. if (space >= n) {
  1043. seqno = request->seqno;
  1044. break;
  1045. }
  1046. /* Consume this request in case we need more space than
  1047. * is available and so need to prevent a race between
  1048. * updating last_retired_head and direct reads of
  1049. * I915_RING_HEAD. It also provides a nice sanity check.
  1050. */
  1051. request->tail = -1;
  1052. }
  1053. if (seqno == 0)
  1054. return -ENOSPC;
  1055. ret = intel_ring_wait_seqno(ring, seqno);
  1056. if (ret)
  1057. return ret;
  1058. if (WARN_ON(ring->last_retired_head == -1))
  1059. return -ENOSPC;
  1060. ring->head = ring->last_retired_head;
  1061. ring->last_retired_head = -1;
  1062. ring->space = ring_space(ring);
  1063. if (WARN_ON(ring->space < n))
  1064. return -ENOSPC;
  1065. return 0;
  1066. }
  1067. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  1068. {
  1069. struct drm_device *dev = ring->dev;
  1070. struct drm_i915_private *dev_priv = dev->dev_private;
  1071. unsigned long end;
  1072. int ret;
  1073. ret = intel_ring_wait_request(ring, n);
  1074. if (ret != -ENOSPC)
  1075. return ret;
  1076. trace_i915_ring_wait_begin(ring);
  1077. /* With GEM the hangcheck timer should kick us out of the loop,
  1078. * leaving it early runs the risk of corrupting GEM state (due
  1079. * to running on almost untested codepaths). But on resume
  1080. * timers don't work yet, so prevent a complete hang in that
  1081. * case by choosing an insanely large timeout. */
  1082. end = jiffies + 60 * HZ;
  1083. do {
  1084. ring->head = I915_READ_HEAD(ring);
  1085. ring->space = ring_space(ring);
  1086. if (ring->space >= n) {
  1087. trace_i915_ring_wait_end(ring);
  1088. return 0;
  1089. }
  1090. if (dev->primary->master) {
  1091. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1092. if (master_priv->sarea_priv)
  1093. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1094. }
  1095. msleep(1);
  1096. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1097. if (ret)
  1098. return ret;
  1099. } while (!time_after(jiffies, end));
  1100. trace_i915_ring_wait_end(ring);
  1101. return -EBUSY;
  1102. }
  1103. int intel_ring_begin(struct intel_ring_buffer *ring,
  1104. int num_dwords)
  1105. {
  1106. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1107. int n = 4*num_dwords;
  1108. int ret;
  1109. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1110. if (ret)
  1111. return ret;
  1112. if (unlikely(ring->tail + n > ring->effective_size)) {
  1113. ret = intel_wrap_ring_buffer(ring);
  1114. if (unlikely(ret))
  1115. return ret;
  1116. }
  1117. if (unlikely(ring->space < n)) {
  1118. ret = intel_wait_ring_buffer(ring, n);
  1119. if (unlikely(ret))
  1120. return ret;
  1121. }
  1122. ring->space -= n;
  1123. return 0;
  1124. }
  1125. void intel_ring_advance(struct intel_ring_buffer *ring)
  1126. {
  1127. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1128. ring->tail &= ring->size - 1;
  1129. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1130. return;
  1131. ring->write_tail(ring, ring->tail);
  1132. }
  1133. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1134. u32 value)
  1135. {
  1136. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1137. /* Every tail move must follow the sequence below */
  1138. /* Disable notification that the ring is IDLE. The GT
  1139. * will then assume that it is busy and bring it out of rc6.
  1140. */
  1141. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1142. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1143. /* Clear the context id. Here be magic! */
  1144. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1145. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1146. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1147. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1148. 50))
  1149. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1150. /* Now that the ring is fully powered up, update the tail */
  1151. I915_WRITE_TAIL(ring, value);
  1152. POSTING_READ(RING_TAIL(ring->mmio_base));
  1153. /* Let the ring send IDLE messages to the GT again,
  1154. * and so let it sleep to conserve power when idle.
  1155. */
  1156. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1157. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1158. }
  1159. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1160. u32 invalidate, u32 flush)
  1161. {
  1162. uint32_t cmd;
  1163. int ret;
  1164. ret = intel_ring_begin(ring, 4);
  1165. if (ret)
  1166. return ret;
  1167. cmd = MI_FLUSH_DW;
  1168. if (invalidate & I915_GEM_GPU_DOMAINS)
  1169. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1170. intel_ring_emit(ring, cmd);
  1171. intel_ring_emit(ring, 0);
  1172. intel_ring_emit(ring, 0);
  1173. intel_ring_emit(ring, MI_NOOP);
  1174. intel_ring_advance(ring);
  1175. return 0;
  1176. }
  1177. static int
  1178. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1179. u32 offset, u32 len)
  1180. {
  1181. int ret;
  1182. ret = intel_ring_begin(ring, 2);
  1183. if (ret)
  1184. return ret;
  1185. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1186. /* bit0-7 is the length on GEN6+ */
  1187. intel_ring_emit(ring, offset);
  1188. intel_ring_advance(ring);
  1189. return 0;
  1190. }
  1191. /* Blitter support (SandyBridge+) */
  1192. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1193. u32 invalidate, u32 flush)
  1194. {
  1195. uint32_t cmd;
  1196. int ret;
  1197. ret = intel_ring_begin(ring, 4);
  1198. if (ret)
  1199. return ret;
  1200. cmd = MI_FLUSH_DW;
  1201. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1202. cmd |= MI_INVALIDATE_TLB;
  1203. intel_ring_emit(ring, cmd);
  1204. intel_ring_emit(ring, 0);
  1205. intel_ring_emit(ring, 0);
  1206. intel_ring_emit(ring, MI_NOOP);
  1207. intel_ring_advance(ring);
  1208. return 0;
  1209. }
  1210. int intel_init_render_ring_buffer(struct drm_device *dev)
  1211. {
  1212. drm_i915_private_t *dev_priv = dev->dev_private;
  1213. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1214. ring->name = "render ring";
  1215. ring->id = RCS;
  1216. ring->mmio_base = RENDER_RING_BASE;
  1217. if (INTEL_INFO(dev)->gen >= 6) {
  1218. ring->add_request = gen6_add_request;
  1219. ring->flush = gen7_render_ring_flush;
  1220. if (INTEL_INFO(dev)->gen == 6)
  1221. ring->flush = gen6_render_ring_flush;
  1222. ring->irq_get = gen6_ring_get_irq;
  1223. ring->irq_put = gen6_ring_put_irq;
  1224. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1225. ring->get_seqno = gen6_ring_get_seqno;
  1226. ring->sync_to = gen6_ring_sync;
  1227. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1228. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1229. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1230. ring->signal_mbox[0] = GEN6_VRSYNC;
  1231. ring->signal_mbox[1] = GEN6_BRSYNC;
  1232. } else if (IS_GEN5(dev)) {
  1233. ring->add_request = pc_render_add_request;
  1234. ring->flush = gen4_render_ring_flush;
  1235. ring->get_seqno = pc_render_get_seqno;
  1236. ring->irq_get = gen5_ring_get_irq;
  1237. ring->irq_put = gen5_ring_put_irq;
  1238. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1239. } else {
  1240. ring->add_request = i9xx_add_request;
  1241. if (INTEL_INFO(dev)->gen < 4)
  1242. ring->flush = gen2_render_ring_flush;
  1243. else
  1244. ring->flush = gen4_render_ring_flush;
  1245. ring->get_seqno = ring_get_seqno;
  1246. if (IS_GEN2(dev)) {
  1247. ring->irq_get = i8xx_ring_get_irq;
  1248. ring->irq_put = i8xx_ring_put_irq;
  1249. } else {
  1250. ring->irq_get = i9xx_ring_get_irq;
  1251. ring->irq_put = i9xx_ring_put_irq;
  1252. }
  1253. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1254. }
  1255. ring->write_tail = ring_write_tail;
  1256. if (INTEL_INFO(dev)->gen >= 6)
  1257. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1258. else if (INTEL_INFO(dev)->gen >= 4)
  1259. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1260. else if (IS_I830(dev) || IS_845G(dev))
  1261. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1262. else
  1263. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1264. ring->init = init_render_ring;
  1265. ring->cleanup = render_ring_cleanup;
  1266. if (!I915_NEED_GFX_HWS(dev)) {
  1267. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1268. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1269. }
  1270. return intel_init_ring_buffer(dev, ring);
  1271. }
  1272. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1273. {
  1274. drm_i915_private_t *dev_priv = dev->dev_private;
  1275. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1276. ring->name = "render ring";
  1277. ring->id = RCS;
  1278. ring->mmio_base = RENDER_RING_BASE;
  1279. if (INTEL_INFO(dev)->gen >= 6) {
  1280. /* non-kms not supported on gen6+ */
  1281. return -ENODEV;
  1282. }
  1283. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1284. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1285. * the special gen5 functions. */
  1286. ring->add_request = i9xx_add_request;
  1287. if (INTEL_INFO(dev)->gen < 4)
  1288. ring->flush = gen2_render_ring_flush;
  1289. else
  1290. ring->flush = gen4_render_ring_flush;
  1291. ring->get_seqno = ring_get_seqno;
  1292. if (IS_GEN2(dev)) {
  1293. ring->irq_get = i8xx_ring_get_irq;
  1294. ring->irq_put = i8xx_ring_put_irq;
  1295. } else {
  1296. ring->irq_get = i9xx_ring_get_irq;
  1297. ring->irq_put = i9xx_ring_put_irq;
  1298. }
  1299. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1300. ring->write_tail = ring_write_tail;
  1301. if (INTEL_INFO(dev)->gen >= 4)
  1302. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1303. else if (IS_I830(dev) || IS_845G(dev))
  1304. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1305. else
  1306. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1307. ring->init = init_render_ring;
  1308. ring->cleanup = render_ring_cleanup;
  1309. if (!I915_NEED_GFX_HWS(dev))
  1310. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1311. ring->dev = dev;
  1312. INIT_LIST_HEAD(&ring->active_list);
  1313. INIT_LIST_HEAD(&ring->request_list);
  1314. ring->size = size;
  1315. ring->effective_size = ring->size;
  1316. if (IS_I830(ring->dev))
  1317. ring->effective_size -= 128;
  1318. ring->virtual_start = ioremap_wc(start, size);
  1319. if (ring->virtual_start == NULL) {
  1320. DRM_ERROR("can not ioremap virtual address for"
  1321. " ring buffer\n");
  1322. return -ENOMEM;
  1323. }
  1324. return 0;
  1325. }
  1326. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1327. {
  1328. drm_i915_private_t *dev_priv = dev->dev_private;
  1329. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1330. ring->name = "bsd ring";
  1331. ring->id = VCS;
  1332. ring->write_tail = ring_write_tail;
  1333. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1334. ring->mmio_base = GEN6_BSD_RING_BASE;
  1335. /* gen6 bsd needs a special wa for tail updates */
  1336. if (IS_GEN6(dev))
  1337. ring->write_tail = gen6_bsd_ring_write_tail;
  1338. ring->flush = gen6_ring_flush;
  1339. ring->add_request = gen6_add_request;
  1340. ring->get_seqno = gen6_ring_get_seqno;
  1341. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1342. ring->irq_get = gen6_ring_get_irq;
  1343. ring->irq_put = gen6_ring_put_irq;
  1344. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1345. ring->sync_to = gen6_ring_sync;
  1346. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1347. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1348. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1349. ring->signal_mbox[0] = GEN6_RVSYNC;
  1350. ring->signal_mbox[1] = GEN6_BVSYNC;
  1351. } else {
  1352. ring->mmio_base = BSD_RING_BASE;
  1353. ring->flush = bsd_ring_flush;
  1354. ring->add_request = i9xx_add_request;
  1355. ring->get_seqno = ring_get_seqno;
  1356. if (IS_GEN5(dev)) {
  1357. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1358. ring->irq_get = gen5_ring_get_irq;
  1359. ring->irq_put = gen5_ring_put_irq;
  1360. } else {
  1361. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1362. ring->irq_get = i9xx_ring_get_irq;
  1363. ring->irq_put = i9xx_ring_put_irq;
  1364. }
  1365. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1366. }
  1367. ring->init = init_ring_common;
  1368. return intel_init_ring_buffer(dev, ring);
  1369. }
  1370. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1371. {
  1372. drm_i915_private_t *dev_priv = dev->dev_private;
  1373. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1374. ring->name = "blitter ring";
  1375. ring->id = BCS;
  1376. ring->mmio_base = BLT_RING_BASE;
  1377. ring->write_tail = ring_write_tail;
  1378. ring->flush = blt_ring_flush;
  1379. ring->add_request = gen6_add_request;
  1380. ring->get_seqno = gen6_ring_get_seqno;
  1381. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1382. ring->irq_get = gen6_ring_get_irq;
  1383. ring->irq_put = gen6_ring_put_irq;
  1384. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1385. ring->sync_to = gen6_ring_sync;
  1386. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1387. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1388. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1389. ring->signal_mbox[0] = GEN6_RBSYNC;
  1390. ring->signal_mbox[1] = GEN6_VBSYNC;
  1391. ring->init = init_ring_common;
  1392. return intel_init_ring_buffer(dev, ring);
  1393. }
  1394. int
  1395. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1396. {
  1397. int ret;
  1398. if (!ring->gpu_caches_dirty)
  1399. return 0;
  1400. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1401. if (ret)
  1402. return ret;
  1403. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1404. ring->gpu_caches_dirty = false;
  1405. return 0;
  1406. }
  1407. int
  1408. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1409. {
  1410. uint32_t flush_domains;
  1411. int ret;
  1412. flush_domains = 0;
  1413. if (ring->gpu_caches_dirty)
  1414. flush_domains = I915_GEM_GPU_DOMAINS;
  1415. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1416. if (ret)
  1417. return ret;
  1418. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1419. ring->gpu_caches_dirty = false;
  1420. return 0;
  1421. }