i915_gem_gtt.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "drmP.h"
  25. #include "drm.h"
  26. #include "i915_drm.h"
  27. #include "i915_drv.h"
  28. #include "i915_trace.h"
  29. #include "intel_drv.h"
  30. /* PPGTT support for Sandybdrige/Gen6 and later */
  31. static void i915_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  32. unsigned first_entry,
  33. unsigned num_entries)
  34. {
  35. uint32_t *pt_vaddr;
  36. uint32_t scratch_pte;
  37. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  38. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  39. unsigned last_pte, i;
  40. scratch_pte = GEN6_PTE_ADDR_ENCODE(ppgtt->scratch_page_dma_addr);
  41. scratch_pte |= GEN6_PTE_VALID | GEN6_PTE_CACHE_LLC;
  42. while (num_entries) {
  43. last_pte = first_pte + num_entries;
  44. if (last_pte > I915_PPGTT_PT_ENTRIES)
  45. last_pte = I915_PPGTT_PT_ENTRIES;
  46. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  47. for (i = first_pte; i < last_pte; i++)
  48. pt_vaddr[i] = scratch_pte;
  49. kunmap_atomic(pt_vaddr);
  50. num_entries -= last_pte - first_pte;
  51. first_pte = 0;
  52. act_pd++;
  53. }
  54. }
  55. int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  56. {
  57. struct drm_i915_private *dev_priv = dev->dev_private;
  58. struct i915_hw_ppgtt *ppgtt;
  59. unsigned first_pd_entry_in_global_pt;
  60. int i;
  61. int ret = -ENOMEM;
  62. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  63. * entries. For aliasing ppgtt support we just steal them at the end for
  64. * now. */
  65. first_pd_entry_in_global_pt = 512*1024 - I915_PPGTT_PD_ENTRIES;
  66. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  67. if (!ppgtt)
  68. return ret;
  69. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  70. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  71. GFP_KERNEL);
  72. if (!ppgtt->pt_pages)
  73. goto err_ppgtt;
  74. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  75. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  76. if (!ppgtt->pt_pages[i])
  77. goto err_pt_alloc;
  78. }
  79. if (dev_priv->mm.gtt->needs_dmar) {
  80. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t)
  81. *ppgtt->num_pd_entries,
  82. GFP_KERNEL);
  83. if (!ppgtt->pt_dma_addr)
  84. goto err_pt_alloc;
  85. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  86. dma_addr_t pt_addr;
  87. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i],
  88. 0, 4096,
  89. PCI_DMA_BIDIRECTIONAL);
  90. if (pci_dma_mapping_error(dev->pdev,
  91. pt_addr)) {
  92. ret = -EIO;
  93. goto err_pd_pin;
  94. }
  95. ppgtt->pt_dma_addr[i] = pt_addr;
  96. }
  97. }
  98. ppgtt->scratch_page_dma_addr = dev_priv->mm.gtt->scratch_page_dma;
  99. i915_ppgtt_clear_range(ppgtt, 0,
  100. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  101. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(uint32_t);
  102. dev_priv->mm.aliasing_ppgtt = ppgtt;
  103. return 0;
  104. err_pd_pin:
  105. if (ppgtt->pt_dma_addr) {
  106. for (i--; i >= 0; i--)
  107. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  108. 4096, PCI_DMA_BIDIRECTIONAL);
  109. }
  110. err_pt_alloc:
  111. kfree(ppgtt->pt_dma_addr);
  112. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  113. if (ppgtt->pt_pages[i])
  114. __free_page(ppgtt->pt_pages[i]);
  115. }
  116. kfree(ppgtt->pt_pages);
  117. err_ppgtt:
  118. kfree(ppgtt);
  119. return ret;
  120. }
  121. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  122. {
  123. struct drm_i915_private *dev_priv = dev->dev_private;
  124. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  125. int i;
  126. if (!ppgtt)
  127. return;
  128. if (ppgtt->pt_dma_addr) {
  129. for (i = 0; i < ppgtt->num_pd_entries; i++)
  130. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  131. 4096, PCI_DMA_BIDIRECTIONAL);
  132. }
  133. kfree(ppgtt->pt_dma_addr);
  134. for (i = 0; i < ppgtt->num_pd_entries; i++)
  135. __free_page(ppgtt->pt_pages[i]);
  136. kfree(ppgtt->pt_pages);
  137. kfree(ppgtt);
  138. }
  139. static void i915_ppgtt_insert_sg_entries(struct i915_hw_ppgtt *ppgtt,
  140. const struct sg_table *pages,
  141. unsigned first_entry,
  142. uint32_t pte_flags)
  143. {
  144. uint32_t *pt_vaddr, pte;
  145. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  146. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  147. unsigned i, j, m, segment_len;
  148. dma_addr_t page_addr;
  149. struct scatterlist *sg;
  150. /* init sg walking */
  151. sg = pages->sgl;
  152. i = 0;
  153. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  154. m = 0;
  155. while (i < pages->nents) {
  156. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  157. for (j = first_pte; j < I915_PPGTT_PT_ENTRIES; j++) {
  158. page_addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  159. pte = GEN6_PTE_ADDR_ENCODE(page_addr);
  160. pt_vaddr[j] = pte | pte_flags;
  161. /* grab the next page */
  162. if (++m == segment_len) {
  163. if (++i == pages->nents)
  164. break;
  165. sg = sg_next(sg);
  166. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  167. m = 0;
  168. }
  169. }
  170. kunmap_atomic(pt_vaddr);
  171. first_pte = 0;
  172. act_pd++;
  173. }
  174. }
  175. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  176. struct drm_i915_gem_object *obj,
  177. enum i915_cache_level cache_level)
  178. {
  179. uint32_t pte_flags = GEN6_PTE_VALID;
  180. switch (cache_level) {
  181. case I915_CACHE_LLC_MLC:
  182. pte_flags |= GEN6_PTE_CACHE_LLC_MLC;
  183. break;
  184. case I915_CACHE_LLC:
  185. pte_flags |= GEN6_PTE_CACHE_LLC;
  186. break;
  187. case I915_CACHE_NONE:
  188. if (IS_HASWELL(obj->base.dev))
  189. pte_flags |= HSW_PTE_UNCACHED;
  190. else
  191. pte_flags |= GEN6_PTE_UNCACHED;
  192. break;
  193. default:
  194. BUG();
  195. }
  196. i915_ppgtt_insert_sg_entries(ppgtt,
  197. obj->sg_table ?: obj->pages,
  198. obj->gtt_space->start >> PAGE_SHIFT,
  199. pte_flags);
  200. }
  201. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  202. struct drm_i915_gem_object *obj)
  203. {
  204. i915_ppgtt_clear_range(ppgtt,
  205. obj->gtt_space->start >> PAGE_SHIFT,
  206. obj->base.size >> PAGE_SHIFT);
  207. }
  208. /* XXX kill agp_type! */
  209. static unsigned int cache_level_to_agp_type(struct drm_device *dev,
  210. enum i915_cache_level cache_level)
  211. {
  212. switch (cache_level) {
  213. case I915_CACHE_LLC_MLC:
  214. if (INTEL_INFO(dev)->gen >= 6)
  215. return AGP_USER_CACHED_MEMORY_LLC_MLC;
  216. /* Older chipsets do not have this extra level of CPU
  217. * cacheing, so fallthrough and request the PTE simply
  218. * as cached.
  219. */
  220. case I915_CACHE_LLC:
  221. return AGP_USER_CACHED_MEMORY;
  222. default:
  223. case I915_CACHE_NONE:
  224. return AGP_USER_MEMORY;
  225. }
  226. }
  227. static bool do_idling(struct drm_i915_private *dev_priv)
  228. {
  229. bool ret = dev_priv->mm.interruptible;
  230. if (unlikely(dev_priv->mm.gtt->do_idle_maps)) {
  231. dev_priv->mm.interruptible = false;
  232. if (i915_gpu_idle(dev_priv->dev)) {
  233. DRM_ERROR("Couldn't idle GPU\n");
  234. /* Wait a bit, in hopes it avoids the hang */
  235. udelay(10);
  236. }
  237. }
  238. return ret;
  239. }
  240. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  241. {
  242. if (unlikely(dev_priv->mm.gtt->do_idle_maps))
  243. dev_priv->mm.interruptible = interruptible;
  244. }
  245. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  246. {
  247. struct drm_i915_private *dev_priv = dev->dev_private;
  248. struct drm_i915_gem_object *obj;
  249. /* First fill our portion of the GTT with scratch pages */
  250. intel_gtt_clear_range(dev_priv->mm.gtt_start / PAGE_SIZE,
  251. (dev_priv->mm.gtt_end - dev_priv->mm.gtt_start) / PAGE_SIZE);
  252. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  253. i915_gem_clflush_object(obj);
  254. i915_gem_gtt_bind_object(obj, obj->cache_level);
  255. }
  256. intel_gtt_chipset_flush();
  257. }
  258. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  259. {
  260. if (obj->has_dma_mapping)
  261. return 0;
  262. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  263. obj->pages->sgl, obj->pages->nents,
  264. PCI_DMA_BIDIRECTIONAL))
  265. return -ENOSPC;
  266. return 0;
  267. }
  268. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  269. enum i915_cache_level cache_level)
  270. {
  271. struct drm_device *dev = obj->base.dev;
  272. unsigned int agp_type = cache_level_to_agp_type(dev, cache_level);
  273. intel_gtt_insert_sg_entries(obj->sg_table ?: obj->pages,
  274. obj->gtt_space->start >> PAGE_SHIFT,
  275. agp_type);
  276. obj->has_global_gtt_mapping = 1;
  277. }
  278. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  279. {
  280. intel_gtt_clear_range(obj->gtt_space->start >> PAGE_SHIFT,
  281. obj->base.size >> PAGE_SHIFT);
  282. obj->has_global_gtt_mapping = 0;
  283. }
  284. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  285. {
  286. struct drm_device *dev = obj->base.dev;
  287. struct drm_i915_private *dev_priv = dev->dev_private;
  288. bool interruptible;
  289. interruptible = do_idling(dev_priv);
  290. if (!obj->has_dma_mapping)
  291. dma_unmap_sg(&dev->pdev->dev,
  292. obj->pages->sgl, obj->pages->nents,
  293. PCI_DMA_BIDIRECTIONAL);
  294. undo_idling(dev_priv, interruptible);
  295. }
  296. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  297. unsigned long color,
  298. unsigned long *start,
  299. unsigned long *end)
  300. {
  301. if (node->color != color)
  302. *start += 4096;
  303. if (!list_empty(&node->node_list)) {
  304. node = list_entry(node->node_list.next,
  305. struct drm_mm_node,
  306. node_list);
  307. if (node->allocated && node->color != color)
  308. *end -= 4096;
  309. }
  310. }
  311. void i915_gem_init_global_gtt(struct drm_device *dev,
  312. unsigned long start,
  313. unsigned long mappable_end,
  314. unsigned long end)
  315. {
  316. drm_i915_private_t *dev_priv = dev->dev_private;
  317. /* Substract the guard page ... */
  318. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  319. if (!HAS_LLC(dev))
  320. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  321. dev_priv->mm.gtt_start = start;
  322. dev_priv->mm.gtt_mappable_end = mappable_end;
  323. dev_priv->mm.gtt_end = end;
  324. dev_priv->mm.gtt_total = end - start;
  325. dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
  326. /* ... but ensure that we clear the entire range. */
  327. intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
  328. }