intel-gtt.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <linux/delay.h>
  24. #include <asm/smp.h>
  25. #include "agp.h"
  26. #include "intel-agp.h"
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_INTEL_IOMMU
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. struct intel_gtt_driver {
  40. unsigned int gen : 8;
  41. unsigned int is_g33 : 1;
  42. unsigned int is_pineview : 1;
  43. unsigned int is_ironlake : 1;
  44. unsigned int has_pgtbl_enable : 1;
  45. unsigned int dma_mask_size : 8;
  46. /* Chipset specific GTT setup */
  47. int (*setup)(void);
  48. /* This should undo anything done in ->setup() save the unmapping
  49. * of the mmio register file, that's done in the generic code. */
  50. void (*cleanup)(void);
  51. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  52. /* Flags is a more or less chipset specific opaque value.
  53. * For chipsets that need to support old ums (non-gem) code, this
  54. * needs to be identical to the various supported agp memory types! */
  55. bool (*check_flags)(unsigned int flags);
  56. void (*chipset_flush)(void);
  57. };
  58. static struct _intel_private {
  59. struct intel_gtt base;
  60. const struct intel_gtt_driver *driver;
  61. struct pci_dev *pcidev; /* device one */
  62. struct pci_dev *bridge_dev;
  63. u8 __iomem *registers;
  64. phys_addr_t gtt_bus_addr;
  65. u32 PGETBL_save;
  66. u32 __iomem *gtt; /* I915G */
  67. bool clear_fake_agp; /* on first access via agp, fill with scratch */
  68. int num_dcache_entries;
  69. void __iomem *i9xx_flush_page;
  70. char *i81x_gtt_table;
  71. struct resource ifp_resource;
  72. int resource_valid;
  73. struct page *scratch_page;
  74. int refcount;
  75. } intel_private;
  76. #define INTEL_GTT_GEN intel_private.driver->gen
  77. #define IS_G33 intel_private.driver->is_g33
  78. #define IS_PINEVIEW intel_private.driver->is_pineview
  79. #define IS_IRONLAKE intel_private.driver->is_ironlake
  80. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  81. static int intel_gtt_map_memory(struct page **pages,
  82. unsigned int num_entries,
  83. struct sg_table *st)
  84. {
  85. struct scatterlist *sg;
  86. int i;
  87. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  88. if (sg_alloc_table(st, num_entries, GFP_KERNEL))
  89. goto err;
  90. for_each_sg(st->sgl, sg, num_entries, i)
  91. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  92. if (!pci_map_sg(intel_private.pcidev,
  93. st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
  94. goto err;
  95. return 0;
  96. err:
  97. sg_free_table(st);
  98. return -ENOMEM;
  99. }
  100. static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  101. {
  102. struct sg_table st;
  103. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  104. pci_unmap_sg(intel_private.pcidev, sg_list,
  105. num_sg, PCI_DMA_BIDIRECTIONAL);
  106. st.sgl = sg_list;
  107. st.orig_nents = st.nents = num_sg;
  108. sg_free_table(&st);
  109. }
  110. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  111. {
  112. return;
  113. }
  114. /* Exists to support ARGB cursors */
  115. static struct page *i8xx_alloc_pages(void)
  116. {
  117. struct page *page;
  118. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  119. if (page == NULL)
  120. return NULL;
  121. if (set_pages_uc(page, 4) < 0) {
  122. set_pages_wb(page, 4);
  123. __free_pages(page, 2);
  124. return NULL;
  125. }
  126. get_page(page);
  127. atomic_inc(&agp_bridge->current_memory_agp);
  128. return page;
  129. }
  130. static void i8xx_destroy_pages(struct page *page)
  131. {
  132. if (page == NULL)
  133. return;
  134. set_pages_wb(page, 4);
  135. put_page(page);
  136. __free_pages(page, 2);
  137. atomic_dec(&agp_bridge->current_memory_agp);
  138. }
  139. #define I810_GTT_ORDER 4
  140. static int i810_setup(void)
  141. {
  142. u32 reg_addr;
  143. char *gtt_table;
  144. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  145. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  146. if (gtt_table == NULL)
  147. return -ENOMEM;
  148. intel_private.i81x_gtt_table = gtt_table;
  149. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  150. reg_addr &= 0xfff80000;
  151. intel_private.registers = ioremap(reg_addr, KB(64));
  152. if (!intel_private.registers)
  153. return -ENOMEM;
  154. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  155. intel_private.registers+I810_PGETBL_CTL);
  156. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  157. if ((readl(intel_private.registers+I810_DRAM_CTL)
  158. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  159. dev_info(&intel_private.pcidev->dev,
  160. "detected 4MB dedicated video ram\n");
  161. intel_private.num_dcache_entries = 1024;
  162. }
  163. return 0;
  164. }
  165. static void i810_cleanup(void)
  166. {
  167. writel(0, intel_private.registers+I810_PGETBL_CTL);
  168. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  169. }
  170. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  171. int type)
  172. {
  173. int i;
  174. if ((pg_start + mem->page_count)
  175. > intel_private.num_dcache_entries)
  176. return -EINVAL;
  177. if (!mem->is_flushed)
  178. global_cache_flush();
  179. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  180. dma_addr_t addr = i << PAGE_SHIFT;
  181. intel_private.driver->write_entry(addr,
  182. i, type);
  183. }
  184. readl(intel_private.gtt+i-1);
  185. return 0;
  186. }
  187. /*
  188. * The i810/i830 requires a physical address to program its mouse
  189. * pointer into hardware.
  190. * However the Xserver still writes to it through the agp aperture.
  191. */
  192. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  193. {
  194. struct agp_memory *new;
  195. struct page *page;
  196. switch (pg_count) {
  197. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  198. break;
  199. case 4:
  200. /* kludge to get 4 physical pages for ARGB cursor */
  201. page = i8xx_alloc_pages();
  202. break;
  203. default:
  204. return NULL;
  205. }
  206. if (page == NULL)
  207. return NULL;
  208. new = agp_create_memory(pg_count);
  209. if (new == NULL)
  210. return NULL;
  211. new->pages[0] = page;
  212. if (pg_count == 4) {
  213. /* kludge to get 4 physical pages for ARGB cursor */
  214. new->pages[1] = new->pages[0] + 1;
  215. new->pages[2] = new->pages[1] + 1;
  216. new->pages[3] = new->pages[2] + 1;
  217. }
  218. new->page_count = pg_count;
  219. new->num_scratch_pages = pg_count;
  220. new->type = AGP_PHYS_MEMORY;
  221. new->physical = page_to_phys(new->pages[0]);
  222. return new;
  223. }
  224. static void intel_i810_free_by_type(struct agp_memory *curr)
  225. {
  226. agp_free_key(curr->key);
  227. if (curr->type == AGP_PHYS_MEMORY) {
  228. if (curr->page_count == 4)
  229. i8xx_destroy_pages(curr->pages[0]);
  230. else {
  231. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  232. AGP_PAGE_DESTROY_UNMAP);
  233. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  234. AGP_PAGE_DESTROY_FREE);
  235. }
  236. agp_free_page_array(curr);
  237. }
  238. kfree(curr);
  239. }
  240. static int intel_gtt_setup_scratch_page(void)
  241. {
  242. struct page *page;
  243. dma_addr_t dma_addr;
  244. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  245. if (page == NULL)
  246. return -ENOMEM;
  247. get_page(page);
  248. set_pages_uc(page, 1);
  249. if (intel_private.base.needs_dmar) {
  250. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  251. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  252. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  253. return -EINVAL;
  254. intel_private.base.scratch_page_dma = dma_addr;
  255. } else
  256. intel_private.base.scratch_page_dma = page_to_phys(page);
  257. intel_private.scratch_page = page;
  258. return 0;
  259. }
  260. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  261. unsigned int flags)
  262. {
  263. u32 pte_flags = I810_PTE_VALID;
  264. switch (flags) {
  265. case AGP_DCACHE_MEMORY:
  266. pte_flags |= I810_PTE_LOCAL;
  267. break;
  268. case AGP_USER_CACHED_MEMORY:
  269. pte_flags |= I830_PTE_SYSTEM_CACHED;
  270. break;
  271. }
  272. writel(addr | pte_flags, intel_private.gtt + entry);
  273. }
  274. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  275. {32, 8192, 3},
  276. {64, 16384, 4},
  277. {128, 32768, 5},
  278. {256, 65536, 6},
  279. {512, 131072, 7},
  280. };
  281. static unsigned int intel_gtt_stolen_size(void)
  282. {
  283. u16 gmch_ctrl;
  284. u8 rdct;
  285. int local = 0;
  286. static const int ddt[4] = { 0, 16, 32, 64 };
  287. unsigned int stolen_size = 0;
  288. if (INTEL_GTT_GEN == 1)
  289. return 0; /* no stolen mem on i81x */
  290. pci_read_config_word(intel_private.bridge_dev,
  291. I830_GMCH_CTRL, &gmch_ctrl);
  292. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  293. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  294. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  295. case I830_GMCH_GMS_STOLEN_512:
  296. stolen_size = KB(512);
  297. break;
  298. case I830_GMCH_GMS_STOLEN_1024:
  299. stolen_size = MB(1);
  300. break;
  301. case I830_GMCH_GMS_STOLEN_8192:
  302. stolen_size = MB(8);
  303. break;
  304. case I830_GMCH_GMS_LOCAL:
  305. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  306. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  307. MB(ddt[I830_RDRAM_DDT(rdct)]);
  308. local = 1;
  309. break;
  310. default:
  311. stolen_size = 0;
  312. break;
  313. }
  314. } else if (INTEL_GTT_GEN == 6) {
  315. /*
  316. * SandyBridge has new memory control reg at 0x50.w
  317. */
  318. u16 snb_gmch_ctl;
  319. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  320. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  321. case SNB_GMCH_GMS_STOLEN_32M:
  322. stolen_size = MB(32);
  323. break;
  324. case SNB_GMCH_GMS_STOLEN_64M:
  325. stolen_size = MB(64);
  326. break;
  327. case SNB_GMCH_GMS_STOLEN_96M:
  328. stolen_size = MB(96);
  329. break;
  330. case SNB_GMCH_GMS_STOLEN_128M:
  331. stolen_size = MB(128);
  332. break;
  333. case SNB_GMCH_GMS_STOLEN_160M:
  334. stolen_size = MB(160);
  335. break;
  336. case SNB_GMCH_GMS_STOLEN_192M:
  337. stolen_size = MB(192);
  338. break;
  339. case SNB_GMCH_GMS_STOLEN_224M:
  340. stolen_size = MB(224);
  341. break;
  342. case SNB_GMCH_GMS_STOLEN_256M:
  343. stolen_size = MB(256);
  344. break;
  345. case SNB_GMCH_GMS_STOLEN_288M:
  346. stolen_size = MB(288);
  347. break;
  348. case SNB_GMCH_GMS_STOLEN_320M:
  349. stolen_size = MB(320);
  350. break;
  351. case SNB_GMCH_GMS_STOLEN_352M:
  352. stolen_size = MB(352);
  353. break;
  354. case SNB_GMCH_GMS_STOLEN_384M:
  355. stolen_size = MB(384);
  356. break;
  357. case SNB_GMCH_GMS_STOLEN_416M:
  358. stolen_size = MB(416);
  359. break;
  360. case SNB_GMCH_GMS_STOLEN_448M:
  361. stolen_size = MB(448);
  362. break;
  363. case SNB_GMCH_GMS_STOLEN_480M:
  364. stolen_size = MB(480);
  365. break;
  366. case SNB_GMCH_GMS_STOLEN_512M:
  367. stolen_size = MB(512);
  368. break;
  369. }
  370. } else {
  371. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  372. case I855_GMCH_GMS_STOLEN_1M:
  373. stolen_size = MB(1);
  374. break;
  375. case I855_GMCH_GMS_STOLEN_4M:
  376. stolen_size = MB(4);
  377. break;
  378. case I855_GMCH_GMS_STOLEN_8M:
  379. stolen_size = MB(8);
  380. break;
  381. case I855_GMCH_GMS_STOLEN_16M:
  382. stolen_size = MB(16);
  383. break;
  384. case I855_GMCH_GMS_STOLEN_32M:
  385. stolen_size = MB(32);
  386. break;
  387. case I915_GMCH_GMS_STOLEN_48M:
  388. stolen_size = MB(48);
  389. break;
  390. case I915_GMCH_GMS_STOLEN_64M:
  391. stolen_size = MB(64);
  392. break;
  393. case G33_GMCH_GMS_STOLEN_128M:
  394. stolen_size = MB(128);
  395. break;
  396. case G33_GMCH_GMS_STOLEN_256M:
  397. stolen_size = MB(256);
  398. break;
  399. case INTEL_GMCH_GMS_STOLEN_96M:
  400. stolen_size = MB(96);
  401. break;
  402. case INTEL_GMCH_GMS_STOLEN_160M:
  403. stolen_size = MB(160);
  404. break;
  405. case INTEL_GMCH_GMS_STOLEN_224M:
  406. stolen_size = MB(224);
  407. break;
  408. case INTEL_GMCH_GMS_STOLEN_352M:
  409. stolen_size = MB(352);
  410. break;
  411. default:
  412. stolen_size = 0;
  413. break;
  414. }
  415. }
  416. if (stolen_size > 0) {
  417. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  418. stolen_size / KB(1), local ? "local" : "stolen");
  419. } else {
  420. dev_info(&intel_private.bridge_dev->dev,
  421. "no pre-allocated video memory detected\n");
  422. stolen_size = 0;
  423. }
  424. return stolen_size;
  425. }
  426. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  427. {
  428. u32 pgetbl_ctl, pgetbl_ctl2;
  429. /* ensure that ppgtt is disabled */
  430. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  431. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  432. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  433. /* write the new ggtt size */
  434. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  435. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  436. pgetbl_ctl |= size_flag;
  437. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  438. }
  439. static unsigned int i965_gtt_total_entries(void)
  440. {
  441. int size;
  442. u32 pgetbl_ctl;
  443. u16 gmch_ctl;
  444. pci_read_config_word(intel_private.bridge_dev,
  445. I830_GMCH_CTRL, &gmch_ctl);
  446. if (INTEL_GTT_GEN == 5) {
  447. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  448. case G4x_GMCH_SIZE_1M:
  449. case G4x_GMCH_SIZE_VT_1M:
  450. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  451. break;
  452. case G4x_GMCH_SIZE_VT_1_5M:
  453. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  454. break;
  455. case G4x_GMCH_SIZE_2M:
  456. case G4x_GMCH_SIZE_VT_2M:
  457. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  458. break;
  459. }
  460. }
  461. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  462. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  463. case I965_PGETBL_SIZE_128KB:
  464. size = KB(128);
  465. break;
  466. case I965_PGETBL_SIZE_256KB:
  467. size = KB(256);
  468. break;
  469. case I965_PGETBL_SIZE_512KB:
  470. size = KB(512);
  471. break;
  472. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  473. case I965_PGETBL_SIZE_1MB:
  474. size = KB(1024);
  475. break;
  476. case I965_PGETBL_SIZE_2MB:
  477. size = KB(2048);
  478. break;
  479. case I965_PGETBL_SIZE_1_5MB:
  480. size = KB(1024 + 512);
  481. break;
  482. default:
  483. dev_info(&intel_private.pcidev->dev,
  484. "unknown page table size, assuming 512KB\n");
  485. size = KB(512);
  486. }
  487. return size/4;
  488. }
  489. static unsigned int intel_gtt_total_entries(void)
  490. {
  491. int size;
  492. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  493. return i965_gtt_total_entries();
  494. else if (INTEL_GTT_GEN == 6) {
  495. u16 snb_gmch_ctl;
  496. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  497. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  498. default:
  499. case SNB_GTT_SIZE_0M:
  500. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  501. size = MB(0);
  502. break;
  503. case SNB_GTT_SIZE_1M:
  504. size = MB(1);
  505. break;
  506. case SNB_GTT_SIZE_2M:
  507. size = MB(2);
  508. break;
  509. }
  510. return size/4;
  511. } else {
  512. /* On previous hardware, the GTT size was just what was
  513. * required to map the aperture.
  514. */
  515. return intel_private.base.gtt_mappable_entries;
  516. }
  517. }
  518. static unsigned int intel_gtt_mappable_entries(void)
  519. {
  520. unsigned int aperture_size;
  521. if (INTEL_GTT_GEN == 1) {
  522. u32 smram_miscc;
  523. pci_read_config_dword(intel_private.bridge_dev,
  524. I810_SMRAM_MISCC, &smram_miscc);
  525. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  526. == I810_GFX_MEM_WIN_32M)
  527. aperture_size = MB(32);
  528. else
  529. aperture_size = MB(64);
  530. } else if (INTEL_GTT_GEN == 2) {
  531. u16 gmch_ctrl;
  532. pci_read_config_word(intel_private.bridge_dev,
  533. I830_GMCH_CTRL, &gmch_ctrl);
  534. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  535. aperture_size = MB(64);
  536. else
  537. aperture_size = MB(128);
  538. } else {
  539. /* 9xx supports large sizes, just look at the length */
  540. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  541. }
  542. return aperture_size >> PAGE_SHIFT;
  543. }
  544. static void intel_gtt_teardown_scratch_page(void)
  545. {
  546. set_pages_wb(intel_private.scratch_page, 1);
  547. pci_unmap_page(intel_private.pcidev, intel_private.base.scratch_page_dma,
  548. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  549. put_page(intel_private.scratch_page);
  550. __free_page(intel_private.scratch_page);
  551. }
  552. static void intel_gtt_cleanup(void)
  553. {
  554. intel_private.driver->cleanup();
  555. iounmap(intel_private.gtt);
  556. iounmap(intel_private.registers);
  557. intel_gtt_teardown_scratch_page();
  558. }
  559. static int intel_gtt_init(void)
  560. {
  561. u32 gma_addr;
  562. u32 gtt_map_size;
  563. int ret;
  564. ret = intel_private.driver->setup();
  565. if (ret != 0)
  566. return ret;
  567. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  568. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  569. /* save the PGETBL reg for resume */
  570. intel_private.PGETBL_save =
  571. readl(intel_private.registers+I810_PGETBL_CTL)
  572. & ~I810_PGETBL_ENABLED;
  573. /* we only ever restore the register when enabling the PGTBL... */
  574. if (HAS_PGTBL_EN)
  575. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  576. dev_info(&intel_private.bridge_dev->dev,
  577. "detected gtt size: %dK total, %dK mappable\n",
  578. intel_private.base.gtt_total_entries * 4,
  579. intel_private.base.gtt_mappable_entries * 4);
  580. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  581. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  582. gtt_map_size);
  583. if (!intel_private.gtt) {
  584. intel_private.driver->cleanup();
  585. iounmap(intel_private.registers);
  586. return -ENOMEM;
  587. }
  588. intel_private.base.gtt = intel_private.gtt;
  589. global_cache_flush(); /* FIXME: ? */
  590. intel_private.base.stolen_size = intel_gtt_stolen_size();
  591. intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  592. ret = intel_gtt_setup_scratch_page();
  593. if (ret != 0) {
  594. intel_gtt_cleanup();
  595. return ret;
  596. }
  597. if (INTEL_GTT_GEN <= 2)
  598. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  599. &gma_addr);
  600. else
  601. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  602. &gma_addr);
  603. intel_private.base.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  604. return 0;
  605. }
  606. static int intel_fake_agp_fetch_size(void)
  607. {
  608. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  609. unsigned int aper_size;
  610. int i;
  611. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  612. / MB(1);
  613. for (i = 0; i < num_sizes; i++) {
  614. if (aper_size == intel_fake_agp_sizes[i].size) {
  615. agp_bridge->current_size =
  616. (void *) (intel_fake_agp_sizes + i);
  617. return aper_size;
  618. }
  619. }
  620. return 0;
  621. }
  622. static void i830_cleanup(void)
  623. {
  624. }
  625. /* The chipset_flush interface needs to get data that has already been
  626. * flushed out of the CPU all the way out to main memory, because the GPU
  627. * doesn't snoop those buffers.
  628. *
  629. * The 8xx series doesn't have the same lovely interface for flushing the
  630. * chipset write buffers that the later chips do. According to the 865
  631. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  632. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  633. * that it'll push whatever was in there out. It appears to work.
  634. */
  635. static void i830_chipset_flush(void)
  636. {
  637. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  638. /* Forcibly evict everything from the CPU write buffers.
  639. * clflush appears to be insufficient.
  640. */
  641. wbinvd_on_all_cpus();
  642. /* Now we've only seen documents for this magic bit on 855GM,
  643. * we hope it exists for the other gen2 chipsets...
  644. *
  645. * Also works as advertised on my 845G.
  646. */
  647. writel(readl(intel_private.registers+I830_HIC) | (1<<31),
  648. intel_private.registers+I830_HIC);
  649. while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
  650. if (time_after(jiffies, timeout))
  651. break;
  652. udelay(50);
  653. }
  654. }
  655. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  656. unsigned int flags)
  657. {
  658. u32 pte_flags = I810_PTE_VALID;
  659. if (flags == AGP_USER_CACHED_MEMORY)
  660. pte_flags |= I830_PTE_SYSTEM_CACHED;
  661. writel(addr | pte_flags, intel_private.gtt + entry);
  662. }
  663. bool intel_enable_gtt(void)
  664. {
  665. u8 __iomem *reg;
  666. if (INTEL_GTT_GEN >= 6)
  667. return true;
  668. if (INTEL_GTT_GEN == 2) {
  669. u16 gmch_ctrl;
  670. pci_read_config_word(intel_private.bridge_dev,
  671. I830_GMCH_CTRL, &gmch_ctrl);
  672. gmch_ctrl |= I830_GMCH_ENABLED;
  673. pci_write_config_word(intel_private.bridge_dev,
  674. I830_GMCH_CTRL, gmch_ctrl);
  675. pci_read_config_word(intel_private.bridge_dev,
  676. I830_GMCH_CTRL, &gmch_ctrl);
  677. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  678. dev_err(&intel_private.pcidev->dev,
  679. "failed to enable the GTT: GMCH_CTRL=%x\n",
  680. gmch_ctrl);
  681. return false;
  682. }
  683. }
  684. /* On the resume path we may be adjusting the PGTBL value, so
  685. * be paranoid and flush all chipset write buffers...
  686. */
  687. if (INTEL_GTT_GEN >= 3)
  688. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  689. reg = intel_private.registers+I810_PGETBL_CTL;
  690. writel(intel_private.PGETBL_save, reg);
  691. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  692. dev_err(&intel_private.pcidev->dev,
  693. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  694. readl(reg), intel_private.PGETBL_save);
  695. return false;
  696. }
  697. if (INTEL_GTT_GEN >= 3)
  698. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  699. return true;
  700. }
  701. EXPORT_SYMBOL(intel_enable_gtt);
  702. static int i830_setup(void)
  703. {
  704. u32 reg_addr;
  705. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  706. reg_addr &= 0xfff80000;
  707. intel_private.registers = ioremap(reg_addr, KB(64));
  708. if (!intel_private.registers)
  709. return -ENOMEM;
  710. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  711. return 0;
  712. }
  713. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  714. {
  715. agp_bridge->gatt_table_real = NULL;
  716. agp_bridge->gatt_table = NULL;
  717. agp_bridge->gatt_bus_addr = 0;
  718. return 0;
  719. }
  720. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  721. {
  722. return 0;
  723. }
  724. static int intel_fake_agp_configure(void)
  725. {
  726. if (!intel_enable_gtt())
  727. return -EIO;
  728. intel_private.clear_fake_agp = true;
  729. agp_bridge->gart_bus_addr = intel_private.base.gma_bus_addr;
  730. return 0;
  731. }
  732. static bool i830_check_flags(unsigned int flags)
  733. {
  734. switch (flags) {
  735. case 0:
  736. case AGP_PHYS_MEMORY:
  737. case AGP_USER_CACHED_MEMORY:
  738. case AGP_USER_MEMORY:
  739. return true;
  740. }
  741. return false;
  742. }
  743. void intel_gtt_insert_sg_entries(struct sg_table *st,
  744. unsigned int pg_start,
  745. unsigned int flags)
  746. {
  747. struct scatterlist *sg;
  748. unsigned int len, m;
  749. int i, j;
  750. j = pg_start;
  751. /* sg may merge pages, but we have to separate
  752. * per-page addr for GTT */
  753. for_each_sg(st->sgl, sg, st->nents, i) {
  754. len = sg_dma_len(sg) >> PAGE_SHIFT;
  755. for (m = 0; m < len; m++) {
  756. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  757. intel_private.driver->write_entry(addr, j, flags);
  758. j++;
  759. }
  760. }
  761. readl(intel_private.gtt+j-1);
  762. }
  763. EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
  764. static void intel_gtt_insert_pages(unsigned int first_entry,
  765. unsigned int num_entries,
  766. struct page **pages,
  767. unsigned int flags)
  768. {
  769. int i, j;
  770. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  771. dma_addr_t addr = page_to_phys(pages[i]);
  772. intel_private.driver->write_entry(addr,
  773. j, flags);
  774. }
  775. readl(intel_private.gtt+j-1);
  776. }
  777. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  778. off_t pg_start, int type)
  779. {
  780. int ret = -EINVAL;
  781. if (intel_private.base.do_idle_maps)
  782. return -ENODEV;
  783. if (intel_private.clear_fake_agp) {
  784. int start = intel_private.base.stolen_size / PAGE_SIZE;
  785. int end = intel_private.base.gtt_mappable_entries;
  786. intel_gtt_clear_range(start, end - start);
  787. intel_private.clear_fake_agp = false;
  788. }
  789. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  790. return i810_insert_dcache_entries(mem, pg_start, type);
  791. if (mem->page_count == 0)
  792. goto out;
  793. if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
  794. goto out_err;
  795. if (type != mem->type)
  796. goto out_err;
  797. if (!intel_private.driver->check_flags(type))
  798. goto out_err;
  799. if (!mem->is_flushed)
  800. global_cache_flush();
  801. if (intel_private.base.needs_dmar) {
  802. struct sg_table st;
  803. ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
  804. if (ret != 0)
  805. return ret;
  806. intel_gtt_insert_sg_entries(&st, pg_start, type);
  807. mem->sg_list = st.sgl;
  808. mem->num_sg = st.nents;
  809. } else
  810. intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  811. type);
  812. out:
  813. ret = 0;
  814. out_err:
  815. mem->is_flushed = true;
  816. return ret;
  817. }
  818. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  819. {
  820. unsigned int i;
  821. for (i = first_entry; i < (first_entry + num_entries); i++) {
  822. intel_private.driver->write_entry(intel_private.base.scratch_page_dma,
  823. i, 0);
  824. }
  825. readl(intel_private.gtt+i-1);
  826. }
  827. EXPORT_SYMBOL(intel_gtt_clear_range);
  828. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  829. off_t pg_start, int type)
  830. {
  831. if (mem->page_count == 0)
  832. return 0;
  833. if (intel_private.base.do_idle_maps)
  834. return -ENODEV;
  835. intel_gtt_clear_range(pg_start, mem->page_count);
  836. if (intel_private.base.needs_dmar) {
  837. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  838. mem->sg_list = NULL;
  839. mem->num_sg = 0;
  840. }
  841. return 0;
  842. }
  843. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  844. int type)
  845. {
  846. struct agp_memory *new;
  847. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  848. if (pg_count != intel_private.num_dcache_entries)
  849. return NULL;
  850. new = agp_create_memory(1);
  851. if (new == NULL)
  852. return NULL;
  853. new->type = AGP_DCACHE_MEMORY;
  854. new->page_count = pg_count;
  855. new->num_scratch_pages = 0;
  856. agp_free_page_array(new);
  857. return new;
  858. }
  859. if (type == AGP_PHYS_MEMORY)
  860. return alloc_agpphysmem_i8xx(pg_count, type);
  861. /* always return NULL for other allocation types for now */
  862. return NULL;
  863. }
  864. static int intel_alloc_chipset_flush_resource(void)
  865. {
  866. int ret;
  867. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  868. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  869. pcibios_align_resource, intel_private.bridge_dev);
  870. return ret;
  871. }
  872. static void intel_i915_setup_chipset_flush(void)
  873. {
  874. int ret;
  875. u32 temp;
  876. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  877. if (!(temp & 0x1)) {
  878. intel_alloc_chipset_flush_resource();
  879. intel_private.resource_valid = 1;
  880. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  881. } else {
  882. temp &= ~1;
  883. intel_private.resource_valid = 1;
  884. intel_private.ifp_resource.start = temp;
  885. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  886. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  887. /* some BIOSes reserve this area in a pnp some don't */
  888. if (ret)
  889. intel_private.resource_valid = 0;
  890. }
  891. }
  892. static void intel_i965_g33_setup_chipset_flush(void)
  893. {
  894. u32 temp_hi, temp_lo;
  895. int ret;
  896. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  897. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  898. if (!(temp_lo & 0x1)) {
  899. intel_alloc_chipset_flush_resource();
  900. intel_private.resource_valid = 1;
  901. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  902. upper_32_bits(intel_private.ifp_resource.start));
  903. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  904. } else {
  905. u64 l64;
  906. temp_lo &= ~0x1;
  907. l64 = ((u64)temp_hi << 32) | temp_lo;
  908. intel_private.resource_valid = 1;
  909. intel_private.ifp_resource.start = l64;
  910. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  911. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  912. /* some BIOSes reserve this area in a pnp some don't */
  913. if (ret)
  914. intel_private.resource_valid = 0;
  915. }
  916. }
  917. static void intel_i9xx_setup_flush(void)
  918. {
  919. /* return if already configured */
  920. if (intel_private.ifp_resource.start)
  921. return;
  922. if (INTEL_GTT_GEN == 6)
  923. return;
  924. /* setup a resource for this object */
  925. intel_private.ifp_resource.name = "Intel Flush Page";
  926. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  927. /* Setup chipset flush for 915 */
  928. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  929. intel_i965_g33_setup_chipset_flush();
  930. } else {
  931. intel_i915_setup_chipset_flush();
  932. }
  933. if (intel_private.ifp_resource.start)
  934. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  935. if (!intel_private.i9xx_flush_page)
  936. dev_err(&intel_private.pcidev->dev,
  937. "can't ioremap flush page - no chipset flushing\n");
  938. }
  939. static void i9xx_cleanup(void)
  940. {
  941. if (intel_private.i9xx_flush_page)
  942. iounmap(intel_private.i9xx_flush_page);
  943. if (intel_private.resource_valid)
  944. release_resource(&intel_private.ifp_resource);
  945. intel_private.ifp_resource.start = 0;
  946. intel_private.resource_valid = 0;
  947. }
  948. static void i9xx_chipset_flush(void)
  949. {
  950. if (intel_private.i9xx_flush_page)
  951. writel(1, intel_private.i9xx_flush_page);
  952. }
  953. static void i965_write_entry(dma_addr_t addr,
  954. unsigned int entry,
  955. unsigned int flags)
  956. {
  957. u32 pte_flags;
  958. pte_flags = I810_PTE_VALID;
  959. if (flags == AGP_USER_CACHED_MEMORY)
  960. pte_flags |= I830_PTE_SYSTEM_CACHED;
  961. /* Shift high bits down */
  962. addr |= (addr >> 28) & 0xf0;
  963. writel(addr | pte_flags, intel_private.gtt + entry);
  964. }
  965. static bool gen6_check_flags(unsigned int flags)
  966. {
  967. return true;
  968. }
  969. static void haswell_write_entry(dma_addr_t addr, unsigned int entry,
  970. unsigned int flags)
  971. {
  972. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  973. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  974. u32 pte_flags;
  975. if (type_mask == AGP_USER_MEMORY)
  976. pte_flags = HSW_PTE_UNCACHED | I810_PTE_VALID;
  977. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  978. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  979. if (gfdt)
  980. pte_flags |= GEN6_PTE_GFDT;
  981. } else { /* set 'normal'/'cached' to LLC by default */
  982. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  983. if (gfdt)
  984. pte_flags |= GEN6_PTE_GFDT;
  985. }
  986. /* gen6 has bit11-4 for physical addr bit39-32 */
  987. addr |= (addr >> 28) & 0xff0;
  988. writel(addr | pte_flags, intel_private.gtt + entry);
  989. }
  990. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  991. unsigned int flags)
  992. {
  993. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  994. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  995. u32 pte_flags;
  996. if (type_mask == AGP_USER_MEMORY)
  997. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  998. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  999. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  1000. if (gfdt)
  1001. pte_flags |= GEN6_PTE_GFDT;
  1002. } else { /* set 'normal'/'cached' to LLC by default */
  1003. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  1004. if (gfdt)
  1005. pte_flags |= GEN6_PTE_GFDT;
  1006. }
  1007. /* gen6 has bit11-4 for physical addr bit39-32 */
  1008. addr |= (addr >> 28) & 0xff0;
  1009. writel(addr | pte_flags, intel_private.gtt + entry);
  1010. }
  1011. static void valleyview_write_entry(dma_addr_t addr, unsigned int entry,
  1012. unsigned int flags)
  1013. {
  1014. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1015. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1016. u32 pte_flags;
  1017. if (type_mask == AGP_USER_MEMORY)
  1018. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  1019. else {
  1020. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  1021. if (gfdt)
  1022. pte_flags |= GEN6_PTE_GFDT;
  1023. }
  1024. /* gen6 has bit11-4 for physical addr bit39-32 */
  1025. addr |= (addr >> 28) & 0xff0;
  1026. writel(addr | pte_flags, intel_private.gtt + entry);
  1027. writel(1, intel_private.registers + GFX_FLSH_CNTL_VLV);
  1028. }
  1029. static void gen6_cleanup(void)
  1030. {
  1031. }
  1032. /* Certain Gen5 chipsets require require idling the GPU before
  1033. * unmapping anything from the GTT when VT-d is enabled.
  1034. */
  1035. static inline int needs_idle_maps(void)
  1036. {
  1037. #ifdef CONFIG_INTEL_IOMMU
  1038. const unsigned short gpu_devid = intel_private.pcidev->device;
  1039. /* Query intel_iommu to see if we need the workaround. Presumably that
  1040. * was loaded first.
  1041. */
  1042. if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
  1043. gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
  1044. intel_iommu_gfx_mapped)
  1045. return 1;
  1046. #endif
  1047. return 0;
  1048. }
  1049. static int i9xx_setup(void)
  1050. {
  1051. u32 reg_addr;
  1052. int size = KB(512);
  1053. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1054. reg_addr &= 0xfff80000;
  1055. if (INTEL_GTT_GEN >= 7)
  1056. size = MB(2);
  1057. intel_private.registers = ioremap(reg_addr, size);
  1058. if (!intel_private.registers)
  1059. return -ENOMEM;
  1060. if (INTEL_GTT_GEN == 3) {
  1061. u32 gtt_addr;
  1062. pci_read_config_dword(intel_private.pcidev,
  1063. I915_PTEADDR, &gtt_addr);
  1064. intel_private.gtt_bus_addr = gtt_addr;
  1065. } else {
  1066. u32 gtt_offset;
  1067. switch (INTEL_GTT_GEN) {
  1068. case 5:
  1069. case 6:
  1070. case 7:
  1071. gtt_offset = MB(2);
  1072. break;
  1073. case 4:
  1074. default:
  1075. gtt_offset = KB(512);
  1076. break;
  1077. }
  1078. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1079. }
  1080. if (needs_idle_maps())
  1081. intel_private.base.do_idle_maps = 1;
  1082. intel_i9xx_setup_flush();
  1083. return 0;
  1084. }
  1085. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1086. .owner = THIS_MODULE,
  1087. .size_type = FIXED_APER_SIZE,
  1088. .aperture_sizes = intel_fake_agp_sizes,
  1089. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1090. .configure = intel_fake_agp_configure,
  1091. .fetch_size = intel_fake_agp_fetch_size,
  1092. .cleanup = intel_gtt_cleanup,
  1093. .agp_enable = intel_fake_agp_enable,
  1094. .cache_flush = global_cache_flush,
  1095. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1096. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1097. .insert_memory = intel_fake_agp_insert_entries,
  1098. .remove_memory = intel_fake_agp_remove_entries,
  1099. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1100. .free_by_type = intel_i810_free_by_type,
  1101. .agp_alloc_page = agp_generic_alloc_page,
  1102. .agp_alloc_pages = agp_generic_alloc_pages,
  1103. .agp_destroy_page = agp_generic_destroy_page,
  1104. .agp_destroy_pages = agp_generic_destroy_pages,
  1105. };
  1106. static const struct intel_gtt_driver i81x_gtt_driver = {
  1107. .gen = 1,
  1108. .has_pgtbl_enable = 1,
  1109. .dma_mask_size = 32,
  1110. .setup = i810_setup,
  1111. .cleanup = i810_cleanup,
  1112. .check_flags = i830_check_flags,
  1113. .write_entry = i810_write_entry,
  1114. };
  1115. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1116. .gen = 2,
  1117. .has_pgtbl_enable = 1,
  1118. .setup = i830_setup,
  1119. .cleanup = i830_cleanup,
  1120. .write_entry = i830_write_entry,
  1121. .dma_mask_size = 32,
  1122. .check_flags = i830_check_flags,
  1123. .chipset_flush = i830_chipset_flush,
  1124. };
  1125. static const struct intel_gtt_driver i915_gtt_driver = {
  1126. .gen = 3,
  1127. .has_pgtbl_enable = 1,
  1128. .setup = i9xx_setup,
  1129. .cleanup = i9xx_cleanup,
  1130. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1131. .write_entry = i830_write_entry,
  1132. .dma_mask_size = 32,
  1133. .check_flags = i830_check_flags,
  1134. .chipset_flush = i9xx_chipset_flush,
  1135. };
  1136. static const struct intel_gtt_driver g33_gtt_driver = {
  1137. .gen = 3,
  1138. .is_g33 = 1,
  1139. .setup = i9xx_setup,
  1140. .cleanup = i9xx_cleanup,
  1141. .write_entry = i965_write_entry,
  1142. .dma_mask_size = 36,
  1143. .check_flags = i830_check_flags,
  1144. .chipset_flush = i9xx_chipset_flush,
  1145. };
  1146. static const struct intel_gtt_driver pineview_gtt_driver = {
  1147. .gen = 3,
  1148. .is_pineview = 1, .is_g33 = 1,
  1149. .setup = i9xx_setup,
  1150. .cleanup = i9xx_cleanup,
  1151. .write_entry = i965_write_entry,
  1152. .dma_mask_size = 36,
  1153. .check_flags = i830_check_flags,
  1154. .chipset_flush = i9xx_chipset_flush,
  1155. };
  1156. static const struct intel_gtt_driver i965_gtt_driver = {
  1157. .gen = 4,
  1158. .has_pgtbl_enable = 1,
  1159. .setup = i9xx_setup,
  1160. .cleanup = i9xx_cleanup,
  1161. .write_entry = i965_write_entry,
  1162. .dma_mask_size = 36,
  1163. .check_flags = i830_check_flags,
  1164. .chipset_flush = i9xx_chipset_flush,
  1165. };
  1166. static const struct intel_gtt_driver g4x_gtt_driver = {
  1167. .gen = 5,
  1168. .setup = i9xx_setup,
  1169. .cleanup = i9xx_cleanup,
  1170. .write_entry = i965_write_entry,
  1171. .dma_mask_size = 36,
  1172. .check_flags = i830_check_flags,
  1173. .chipset_flush = i9xx_chipset_flush,
  1174. };
  1175. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1176. .gen = 5,
  1177. .is_ironlake = 1,
  1178. .setup = i9xx_setup,
  1179. .cleanup = i9xx_cleanup,
  1180. .write_entry = i965_write_entry,
  1181. .dma_mask_size = 36,
  1182. .check_flags = i830_check_flags,
  1183. .chipset_flush = i9xx_chipset_flush,
  1184. };
  1185. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1186. .gen = 6,
  1187. .setup = i9xx_setup,
  1188. .cleanup = gen6_cleanup,
  1189. .write_entry = gen6_write_entry,
  1190. .dma_mask_size = 40,
  1191. .check_flags = gen6_check_flags,
  1192. .chipset_flush = i9xx_chipset_flush,
  1193. };
  1194. static const struct intel_gtt_driver haswell_gtt_driver = {
  1195. .gen = 6,
  1196. .setup = i9xx_setup,
  1197. .cleanup = gen6_cleanup,
  1198. .write_entry = haswell_write_entry,
  1199. .dma_mask_size = 40,
  1200. .check_flags = gen6_check_flags,
  1201. .chipset_flush = i9xx_chipset_flush,
  1202. };
  1203. static const struct intel_gtt_driver valleyview_gtt_driver = {
  1204. .gen = 7,
  1205. .setup = i9xx_setup,
  1206. .cleanup = gen6_cleanup,
  1207. .write_entry = valleyview_write_entry,
  1208. .dma_mask_size = 40,
  1209. .check_flags = gen6_check_flags,
  1210. };
  1211. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1212. * driver and gmch_driver must be non-null, and find_gmch will determine
  1213. * which one should be used if a gmch_chip_id is present.
  1214. */
  1215. static const struct intel_gtt_driver_description {
  1216. unsigned int gmch_chip_id;
  1217. char *name;
  1218. const struct intel_gtt_driver *gtt_driver;
  1219. } intel_gtt_chipsets[] = {
  1220. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1221. &i81x_gtt_driver},
  1222. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1223. &i81x_gtt_driver},
  1224. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1225. &i81x_gtt_driver},
  1226. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1227. &i81x_gtt_driver},
  1228. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1229. &i8xx_gtt_driver},
  1230. { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
  1231. &i8xx_gtt_driver},
  1232. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1233. &i8xx_gtt_driver},
  1234. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1235. &i8xx_gtt_driver},
  1236. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1237. &i8xx_gtt_driver},
  1238. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1239. &i915_gtt_driver },
  1240. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1241. &i915_gtt_driver },
  1242. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1243. &i915_gtt_driver },
  1244. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1245. &i915_gtt_driver },
  1246. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1247. &i915_gtt_driver },
  1248. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1249. &i915_gtt_driver },
  1250. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1251. &i965_gtt_driver },
  1252. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1253. &i965_gtt_driver },
  1254. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1255. &i965_gtt_driver },
  1256. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1257. &i965_gtt_driver },
  1258. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1259. &i965_gtt_driver },
  1260. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1261. &i965_gtt_driver },
  1262. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1263. &g33_gtt_driver },
  1264. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1265. &g33_gtt_driver },
  1266. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1267. &g33_gtt_driver },
  1268. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1269. &pineview_gtt_driver },
  1270. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1271. &pineview_gtt_driver },
  1272. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1273. &g4x_gtt_driver },
  1274. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1275. &g4x_gtt_driver },
  1276. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1277. &g4x_gtt_driver },
  1278. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1279. &g4x_gtt_driver },
  1280. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1281. &g4x_gtt_driver },
  1282. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1283. &g4x_gtt_driver },
  1284. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1285. &g4x_gtt_driver },
  1286. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1287. "HD Graphics", &ironlake_gtt_driver },
  1288. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1289. "HD Graphics", &ironlake_gtt_driver },
  1290. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1291. "Sandybridge", &sandybridge_gtt_driver },
  1292. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1293. "Sandybridge", &sandybridge_gtt_driver },
  1294. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1295. "Sandybridge", &sandybridge_gtt_driver },
  1296. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1297. "Sandybridge", &sandybridge_gtt_driver },
  1298. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1299. "Sandybridge", &sandybridge_gtt_driver },
  1300. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1301. "Sandybridge", &sandybridge_gtt_driver },
  1302. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1303. "Sandybridge", &sandybridge_gtt_driver },
  1304. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT1_IG,
  1305. "Ivybridge", &sandybridge_gtt_driver },
  1306. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT2_IG,
  1307. "Ivybridge", &sandybridge_gtt_driver },
  1308. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT1_IG,
  1309. "Ivybridge", &sandybridge_gtt_driver },
  1310. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT2_IG,
  1311. "Ivybridge", &sandybridge_gtt_driver },
  1312. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT1_IG,
  1313. "Ivybridge", &sandybridge_gtt_driver },
  1314. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT2_IG,
  1315. "Ivybridge", &sandybridge_gtt_driver },
  1316. { PCI_DEVICE_ID_INTEL_VALLEYVIEW_IG,
  1317. "ValleyView", &valleyview_gtt_driver },
  1318. { PCI_DEVICE_ID_INTEL_HASWELL_D_GT1_IG,
  1319. "Haswell", &haswell_gtt_driver },
  1320. { PCI_DEVICE_ID_INTEL_HASWELL_D_GT2_IG,
  1321. "Haswell", &haswell_gtt_driver },
  1322. { PCI_DEVICE_ID_INTEL_HASWELL_D_GT2_PLUS_IG,
  1323. "Haswell", &haswell_gtt_driver },
  1324. { PCI_DEVICE_ID_INTEL_HASWELL_M_GT1_IG,
  1325. "Haswell", &haswell_gtt_driver },
  1326. { PCI_DEVICE_ID_INTEL_HASWELL_M_GT2_IG,
  1327. "Haswell", &haswell_gtt_driver },
  1328. { PCI_DEVICE_ID_INTEL_HASWELL_M_GT2_PLUS_IG,
  1329. "Haswell", &haswell_gtt_driver },
  1330. { PCI_DEVICE_ID_INTEL_HASWELL_S_GT1_IG,
  1331. "Haswell", &haswell_gtt_driver },
  1332. { PCI_DEVICE_ID_INTEL_HASWELL_S_GT2_IG,
  1333. "Haswell", &haswell_gtt_driver },
  1334. { PCI_DEVICE_ID_INTEL_HASWELL_S_GT2_PLUS_IG,
  1335. "Haswell", &haswell_gtt_driver },
  1336. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT1_IG,
  1337. "Haswell", &haswell_gtt_driver },
  1338. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT2_IG,
  1339. "Haswell", &haswell_gtt_driver },
  1340. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT2_PLUS_IG,
  1341. "Haswell", &haswell_gtt_driver },
  1342. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT1_IG,
  1343. "Haswell", &haswell_gtt_driver },
  1344. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT2_IG,
  1345. "Haswell", &haswell_gtt_driver },
  1346. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT2_PLUS_IG,
  1347. "Haswell", &haswell_gtt_driver },
  1348. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT1_IG,
  1349. "Haswell", &haswell_gtt_driver },
  1350. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT2_IG,
  1351. "Haswell", &haswell_gtt_driver },
  1352. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT2_PLUS_IG,
  1353. "Haswell", &haswell_gtt_driver },
  1354. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT1_IG,
  1355. "Haswell", &haswell_gtt_driver },
  1356. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT2_IG,
  1357. "Haswell", &haswell_gtt_driver },
  1358. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT2_PLUS_IG,
  1359. "Haswell", &haswell_gtt_driver },
  1360. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT1_IG,
  1361. "Haswell", &haswell_gtt_driver },
  1362. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT2_IG,
  1363. "Haswell", &haswell_gtt_driver },
  1364. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT2_PLUS_IG,
  1365. "Haswell", &haswell_gtt_driver },
  1366. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT1_IG,
  1367. "Haswell", &haswell_gtt_driver },
  1368. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT2_IG,
  1369. "Haswell", &haswell_gtt_driver },
  1370. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT2_PLUS_IG,
  1371. "Haswell", &haswell_gtt_driver },
  1372. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT1_IG,
  1373. "Haswell", &haswell_gtt_driver },
  1374. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT2_IG,
  1375. "Haswell", &haswell_gtt_driver },
  1376. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT2_PLUS_IG,
  1377. "Haswell", &haswell_gtt_driver },
  1378. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT1_IG,
  1379. "Haswell", &haswell_gtt_driver },
  1380. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT2_IG,
  1381. "Haswell", &haswell_gtt_driver },
  1382. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT2_PLUS_IG,
  1383. "Haswell", &haswell_gtt_driver },
  1384. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT1_IG,
  1385. "Haswell", &haswell_gtt_driver },
  1386. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT2_IG,
  1387. "Haswell", &haswell_gtt_driver },
  1388. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT2_PLUS_IG,
  1389. "Haswell", &haswell_gtt_driver },
  1390. { 0, NULL, NULL }
  1391. };
  1392. static int find_gmch(u16 device)
  1393. {
  1394. struct pci_dev *gmch_device;
  1395. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1396. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1397. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1398. device, gmch_device);
  1399. }
  1400. if (!gmch_device)
  1401. return 0;
  1402. intel_private.pcidev = gmch_device;
  1403. return 1;
  1404. }
  1405. int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
  1406. struct agp_bridge_data *bridge)
  1407. {
  1408. int i, mask;
  1409. /*
  1410. * Can be called from the fake agp driver but also directly from
  1411. * drm/i915.ko. Hence we need to check whether everything is set up
  1412. * already.
  1413. */
  1414. if (intel_private.driver) {
  1415. intel_private.refcount++;
  1416. return 1;
  1417. }
  1418. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1419. if (gpu_pdev) {
  1420. if (gpu_pdev->device ==
  1421. intel_gtt_chipsets[i].gmch_chip_id) {
  1422. intel_private.pcidev = pci_dev_get(gpu_pdev);
  1423. intel_private.driver =
  1424. intel_gtt_chipsets[i].gtt_driver;
  1425. break;
  1426. }
  1427. } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1428. intel_private.driver =
  1429. intel_gtt_chipsets[i].gtt_driver;
  1430. break;
  1431. }
  1432. }
  1433. if (!intel_private.driver)
  1434. return 0;
  1435. intel_private.refcount++;
  1436. if (bridge) {
  1437. bridge->driver = &intel_fake_agp_driver;
  1438. bridge->dev_private_data = &intel_private;
  1439. bridge->dev = bridge_pdev;
  1440. }
  1441. intel_private.bridge_dev = pci_dev_get(bridge_pdev);
  1442. dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1443. mask = intel_private.driver->dma_mask_size;
  1444. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1445. dev_err(&intel_private.pcidev->dev,
  1446. "set gfx device dma mask %d-bit failed!\n", mask);
  1447. else
  1448. pci_set_consistent_dma_mask(intel_private.pcidev,
  1449. DMA_BIT_MASK(mask));
  1450. if (intel_gtt_init() != 0) {
  1451. intel_gmch_remove();
  1452. return 0;
  1453. }
  1454. return 1;
  1455. }
  1456. EXPORT_SYMBOL(intel_gmch_probe);
  1457. const struct intel_gtt *intel_gtt_get(void)
  1458. {
  1459. return &intel_private.base;
  1460. }
  1461. EXPORT_SYMBOL(intel_gtt_get);
  1462. void intel_gtt_chipset_flush(void)
  1463. {
  1464. if (intel_private.driver->chipset_flush)
  1465. intel_private.driver->chipset_flush();
  1466. }
  1467. EXPORT_SYMBOL(intel_gtt_chipset_flush);
  1468. void intel_gmch_remove(void)
  1469. {
  1470. if (--intel_private.refcount)
  1471. return;
  1472. if (intel_private.pcidev)
  1473. pci_dev_put(intel_private.pcidev);
  1474. if (intel_private.bridge_dev)
  1475. pci_dev_put(intel_private.bridge_dev);
  1476. intel_private.driver = NULL;
  1477. }
  1478. EXPORT_SYMBOL(intel_gmch_remove);
  1479. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1480. MODULE_LICENSE("GPL and additional rights");