asix_devices.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119
  1. /*
  2. * ASIX AX8817X based USB 2.0 Ethernet Devices
  3. * Copyright (C) 2003-2006 David Hollis <dhollis@davehollis.com>
  4. * Copyright (C) 2005 Phil Chang <pchang23@sbcglobal.net>
  5. * Copyright (C) 2006 James Painter <jamie.painter@iname.com>
  6. * Copyright (c) 2002-2003 TiVo Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include "asix.h"
  23. #define PHY_MODE_MARVELL 0x0000
  24. #define MII_MARVELL_LED_CTRL 0x0018
  25. #define MII_MARVELL_STATUS 0x001b
  26. #define MII_MARVELL_CTRL 0x0014
  27. #define MARVELL_LED_MANUAL 0x0019
  28. #define MARVELL_STATUS_HWCFG 0x0004
  29. #define MARVELL_CTRL_TXDELAY 0x0002
  30. #define MARVELL_CTRL_RXDELAY 0x0080
  31. #define PHY_MODE_RTL8211CL 0x000C
  32. struct ax88172_int_data {
  33. __le16 res1;
  34. u8 link;
  35. __le16 res2;
  36. u8 status;
  37. __le16 res3;
  38. } __packed;
  39. static void asix_status(struct usbnet *dev, struct urb *urb)
  40. {
  41. struct ax88172_int_data *event;
  42. int link;
  43. if (urb->actual_length < 8)
  44. return;
  45. event = urb->transfer_buffer;
  46. link = event->link & 0x01;
  47. if (netif_carrier_ok(dev->net) != link) {
  48. if (link) {
  49. netif_carrier_on(dev->net);
  50. usbnet_defer_kevent (dev, EVENT_LINK_RESET );
  51. } else
  52. netif_carrier_off(dev->net);
  53. netdev_dbg(dev->net, "Link Status is: %d\n", link);
  54. }
  55. }
  56. static void asix_set_netdev_dev_addr(struct usbnet *dev, u8 *addr)
  57. {
  58. if (is_valid_ether_addr(addr)) {
  59. memcpy(dev->net->dev_addr, addr, ETH_ALEN);
  60. } else {
  61. netdev_info(dev->net, "invalid hw address, using random\n");
  62. eth_hw_addr_random(dev->net);
  63. }
  64. }
  65. /* Get the PHY Identifier from the PHYSID1 & PHYSID2 MII registers */
  66. static u32 asix_get_phyid(struct usbnet *dev)
  67. {
  68. int phy_reg;
  69. u32 phy_id;
  70. int i;
  71. /* Poll for the rare case the FW or phy isn't ready yet. */
  72. for (i = 0; i < 100; i++) {
  73. phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID1);
  74. if (phy_reg != 0 && phy_reg != 0xFFFF)
  75. break;
  76. mdelay(1);
  77. }
  78. if (phy_reg <= 0 || phy_reg == 0xFFFF)
  79. return 0;
  80. phy_id = (phy_reg & 0xffff) << 16;
  81. phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID2);
  82. if (phy_reg < 0)
  83. return 0;
  84. phy_id |= (phy_reg & 0xffff);
  85. return phy_id;
  86. }
  87. static u32 asix_get_link(struct net_device *net)
  88. {
  89. struct usbnet *dev = netdev_priv(net);
  90. return mii_link_ok(&dev->mii);
  91. }
  92. static int asix_ioctl (struct net_device *net, struct ifreq *rq, int cmd)
  93. {
  94. struct usbnet *dev = netdev_priv(net);
  95. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  96. }
  97. /* We need to override some ethtool_ops so we require our
  98. own structure so we don't interfere with other usbnet
  99. devices that may be connected at the same time. */
  100. static const struct ethtool_ops ax88172_ethtool_ops = {
  101. .get_drvinfo = asix_get_drvinfo,
  102. .get_link = asix_get_link,
  103. .get_msglevel = usbnet_get_msglevel,
  104. .set_msglevel = usbnet_set_msglevel,
  105. .get_wol = asix_get_wol,
  106. .set_wol = asix_set_wol,
  107. .get_eeprom_len = asix_get_eeprom_len,
  108. .get_eeprom = asix_get_eeprom,
  109. .set_eeprom = asix_set_eeprom,
  110. .get_settings = usbnet_get_settings,
  111. .set_settings = usbnet_set_settings,
  112. .nway_reset = usbnet_nway_reset,
  113. };
  114. static void ax88172_set_multicast(struct net_device *net)
  115. {
  116. struct usbnet *dev = netdev_priv(net);
  117. struct asix_data *data = (struct asix_data *)&dev->data;
  118. u8 rx_ctl = 0x8c;
  119. if (net->flags & IFF_PROMISC) {
  120. rx_ctl |= 0x01;
  121. } else if (net->flags & IFF_ALLMULTI ||
  122. netdev_mc_count(net) > AX_MAX_MCAST) {
  123. rx_ctl |= 0x02;
  124. } else if (netdev_mc_empty(net)) {
  125. /* just broadcast and directed */
  126. } else {
  127. /* We use the 20 byte dev->data
  128. * for our 8 byte filter buffer
  129. * to avoid allocating memory that
  130. * is tricky to free later */
  131. struct netdev_hw_addr *ha;
  132. u32 crc_bits;
  133. memset(data->multi_filter, 0, AX_MCAST_FILTER_SIZE);
  134. /* Build the multicast hash filter. */
  135. netdev_for_each_mc_addr(ha, net) {
  136. crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
  137. data->multi_filter[crc_bits >> 3] |=
  138. 1 << (crc_bits & 7);
  139. }
  140. asix_write_cmd_async(dev, AX_CMD_WRITE_MULTI_FILTER, 0, 0,
  141. AX_MCAST_FILTER_SIZE, data->multi_filter);
  142. rx_ctl |= 0x10;
  143. }
  144. asix_write_cmd_async(dev, AX_CMD_WRITE_RX_CTL, rx_ctl, 0, 0, NULL);
  145. }
  146. static int ax88172_link_reset(struct usbnet *dev)
  147. {
  148. u8 mode;
  149. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  150. mii_check_media(&dev->mii, 1, 1);
  151. mii_ethtool_gset(&dev->mii, &ecmd);
  152. mode = AX88172_MEDIUM_DEFAULT;
  153. if (ecmd.duplex != DUPLEX_FULL)
  154. mode |= ~AX88172_MEDIUM_FD;
  155. netdev_dbg(dev->net, "ax88172_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
  156. ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
  157. asix_write_medium_mode(dev, mode);
  158. return 0;
  159. }
  160. static const struct net_device_ops ax88172_netdev_ops = {
  161. .ndo_open = usbnet_open,
  162. .ndo_stop = usbnet_stop,
  163. .ndo_start_xmit = usbnet_start_xmit,
  164. .ndo_tx_timeout = usbnet_tx_timeout,
  165. .ndo_change_mtu = usbnet_change_mtu,
  166. .ndo_set_mac_address = eth_mac_addr,
  167. .ndo_validate_addr = eth_validate_addr,
  168. .ndo_do_ioctl = asix_ioctl,
  169. .ndo_set_rx_mode = ax88172_set_multicast,
  170. };
  171. static int ax88172_bind(struct usbnet *dev, struct usb_interface *intf)
  172. {
  173. int ret = 0;
  174. u8 buf[ETH_ALEN];
  175. int i;
  176. unsigned long gpio_bits = dev->driver_info->data;
  177. usbnet_get_endpoints(dev,intf);
  178. /* Toggle the GPIOs in a manufacturer/model specific way */
  179. for (i = 2; i >= 0; i--) {
  180. ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS,
  181. (gpio_bits >> (i * 8)) & 0xff, 0, 0, NULL);
  182. if (ret < 0)
  183. goto out;
  184. msleep(5);
  185. }
  186. ret = asix_write_rx_ctl(dev, 0x80);
  187. if (ret < 0)
  188. goto out;
  189. /* Get the MAC address */
  190. ret = asix_read_cmd(dev, AX88172_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf);
  191. if (ret < 0) {
  192. netdev_dbg(dev->net, "read AX_CMD_READ_NODE_ID failed: %d\n",
  193. ret);
  194. goto out;
  195. }
  196. asix_set_netdev_dev_addr(dev, buf);
  197. /* Initialize MII structure */
  198. dev->mii.dev = dev->net;
  199. dev->mii.mdio_read = asix_mdio_read;
  200. dev->mii.mdio_write = asix_mdio_write;
  201. dev->mii.phy_id_mask = 0x3f;
  202. dev->mii.reg_num_mask = 0x1f;
  203. dev->mii.phy_id = asix_get_phy_addr(dev);
  204. dev->net->netdev_ops = &ax88172_netdev_ops;
  205. dev->net->ethtool_ops = &ax88172_ethtool_ops;
  206. dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
  207. dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
  208. asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  209. asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  210. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  211. mii_nway_restart(&dev->mii);
  212. return 0;
  213. out:
  214. return ret;
  215. }
  216. static const struct ethtool_ops ax88772_ethtool_ops = {
  217. .get_drvinfo = asix_get_drvinfo,
  218. .get_link = asix_get_link,
  219. .get_msglevel = usbnet_get_msglevel,
  220. .set_msglevel = usbnet_set_msglevel,
  221. .get_wol = asix_get_wol,
  222. .set_wol = asix_set_wol,
  223. .get_eeprom_len = asix_get_eeprom_len,
  224. .get_eeprom = asix_get_eeprom,
  225. .set_eeprom = asix_set_eeprom,
  226. .get_settings = usbnet_get_settings,
  227. .set_settings = usbnet_set_settings,
  228. .nway_reset = usbnet_nway_reset,
  229. };
  230. static int ax88772_link_reset(struct usbnet *dev)
  231. {
  232. u16 mode;
  233. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  234. mii_check_media(&dev->mii, 1, 1);
  235. mii_ethtool_gset(&dev->mii, &ecmd);
  236. mode = AX88772_MEDIUM_DEFAULT;
  237. if (ethtool_cmd_speed(&ecmd) != SPEED_100)
  238. mode &= ~AX_MEDIUM_PS;
  239. if (ecmd.duplex != DUPLEX_FULL)
  240. mode &= ~AX_MEDIUM_FD;
  241. netdev_dbg(dev->net, "ax88772_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
  242. ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
  243. asix_write_medium_mode(dev, mode);
  244. return 0;
  245. }
  246. static int ax88772_reset(struct usbnet *dev)
  247. {
  248. struct asix_data *data = (struct asix_data *)&dev->data;
  249. int ret, embd_phy;
  250. u16 rx_ctl;
  251. ret = asix_write_gpio(dev,
  252. AX_GPIO_RSE | AX_GPIO_GPO_2 | AX_GPIO_GPO2EN, 5);
  253. if (ret < 0)
  254. goto out;
  255. embd_phy = ((asix_get_phy_addr(dev) & 0x1f) == 0x10 ? 1 : 0);
  256. ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy, 0, 0, NULL);
  257. if (ret < 0) {
  258. netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
  259. goto out;
  260. }
  261. ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL);
  262. if (ret < 0)
  263. goto out;
  264. msleep(150);
  265. ret = asix_sw_reset(dev, AX_SWRESET_CLEAR);
  266. if (ret < 0)
  267. goto out;
  268. msleep(150);
  269. if (embd_phy) {
  270. ret = asix_sw_reset(dev, AX_SWRESET_IPRL);
  271. if (ret < 0)
  272. goto out;
  273. } else {
  274. ret = asix_sw_reset(dev, AX_SWRESET_PRTE);
  275. if (ret < 0)
  276. goto out;
  277. }
  278. msleep(150);
  279. rx_ctl = asix_read_rx_ctl(dev);
  280. netdev_dbg(dev->net, "RX_CTL is 0x%04x after software reset\n", rx_ctl);
  281. ret = asix_write_rx_ctl(dev, 0x0000);
  282. if (ret < 0)
  283. goto out;
  284. rx_ctl = asix_read_rx_ctl(dev);
  285. netdev_dbg(dev->net, "RX_CTL is 0x%04x setting to 0x0000\n", rx_ctl);
  286. ret = asix_sw_reset(dev, AX_SWRESET_PRL);
  287. if (ret < 0)
  288. goto out;
  289. msleep(150);
  290. ret = asix_sw_reset(dev, AX_SWRESET_IPRL | AX_SWRESET_PRL);
  291. if (ret < 0)
  292. goto out;
  293. msleep(150);
  294. asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  295. asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  296. ADVERTISE_ALL | ADVERTISE_CSMA);
  297. mii_nway_restart(&dev->mii);
  298. ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT);
  299. if (ret < 0)
  300. goto out;
  301. ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
  302. AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
  303. AX88772_IPG2_DEFAULT, 0, NULL);
  304. if (ret < 0) {
  305. netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
  306. goto out;
  307. }
  308. /* Rewrite MAC address */
  309. memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
  310. ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
  311. data->mac_addr);
  312. if (ret < 0)
  313. goto out;
  314. /* Set RX_CTL to default values with 2k buffer, and enable cactus */
  315. ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL);
  316. if (ret < 0)
  317. goto out;
  318. rx_ctl = asix_read_rx_ctl(dev);
  319. netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
  320. rx_ctl);
  321. rx_ctl = asix_read_medium_status(dev);
  322. netdev_dbg(dev->net,
  323. "Medium Status is 0x%04x after all initializations\n",
  324. rx_ctl);
  325. return 0;
  326. out:
  327. return ret;
  328. }
  329. static const struct net_device_ops ax88772_netdev_ops = {
  330. .ndo_open = usbnet_open,
  331. .ndo_stop = usbnet_stop,
  332. .ndo_start_xmit = usbnet_start_xmit,
  333. .ndo_tx_timeout = usbnet_tx_timeout,
  334. .ndo_change_mtu = usbnet_change_mtu,
  335. .ndo_set_mac_address = asix_set_mac_address,
  336. .ndo_validate_addr = eth_validate_addr,
  337. .ndo_do_ioctl = asix_ioctl,
  338. .ndo_set_rx_mode = asix_set_multicast,
  339. };
  340. static int ax88772_bind(struct usbnet *dev, struct usb_interface *intf)
  341. {
  342. int ret, embd_phy, i;
  343. u8 buf[ETH_ALEN];
  344. u32 phyid;
  345. usbnet_get_endpoints(dev,intf);
  346. /* Get the MAC address */
  347. if (dev->driver_info->data & FLAG_EEPROM_MAC) {
  348. for (i = 0; i < (ETH_ALEN >> 1); i++) {
  349. ret = asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x04 + i,
  350. 0, 2, buf + i * 2);
  351. if (ret < 0)
  352. break;
  353. }
  354. } else {
  355. ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID,
  356. 0, 0, ETH_ALEN, buf);
  357. }
  358. if (ret < 0) {
  359. netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
  360. return ret;
  361. }
  362. asix_set_netdev_dev_addr(dev, buf);
  363. /* Initialize MII structure */
  364. dev->mii.dev = dev->net;
  365. dev->mii.mdio_read = asix_mdio_read;
  366. dev->mii.mdio_write = asix_mdio_write;
  367. dev->mii.phy_id_mask = 0x1f;
  368. dev->mii.reg_num_mask = 0x1f;
  369. dev->mii.phy_id = asix_get_phy_addr(dev);
  370. dev->net->netdev_ops = &ax88772_netdev_ops;
  371. dev->net->ethtool_ops = &ax88772_ethtool_ops;
  372. dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
  373. dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
  374. embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
  375. /* Reset the PHY to normal operation mode */
  376. ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy, 0, 0, NULL);
  377. if (ret < 0) {
  378. netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
  379. return ret;
  380. }
  381. ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL);
  382. if (ret < 0)
  383. return ret;
  384. msleep(150);
  385. ret = asix_sw_reset(dev, AX_SWRESET_CLEAR);
  386. if (ret < 0)
  387. return ret;
  388. msleep(150);
  389. ret = asix_sw_reset(dev, embd_phy ? AX_SWRESET_IPRL : AX_SWRESET_PRTE);
  390. /* Read PHYID register *AFTER* the PHY was reset properly */
  391. phyid = asix_get_phyid(dev);
  392. netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
  393. /* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
  394. if (dev->driver_info->flags & FLAG_FRAMING_AX) {
  395. /* hard_mtu is still the default - the device does not support
  396. jumbo eth frames */
  397. dev->rx_urb_size = 2048;
  398. }
  399. dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
  400. if (!dev->driver_priv)
  401. return -ENOMEM;
  402. return 0;
  403. }
  404. static void ax88772_unbind(struct usbnet *dev, struct usb_interface *intf)
  405. {
  406. if (dev->driver_priv)
  407. kfree(dev->driver_priv);
  408. }
  409. static const struct ethtool_ops ax88178_ethtool_ops = {
  410. .get_drvinfo = asix_get_drvinfo,
  411. .get_link = asix_get_link,
  412. .get_msglevel = usbnet_get_msglevel,
  413. .set_msglevel = usbnet_set_msglevel,
  414. .get_wol = asix_get_wol,
  415. .set_wol = asix_set_wol,
  416. .get_eeprom_len = asix_get_eeprom_len,
  417. .get_eeprom = asix_get_eeprom,
  418. .set_eeprom = asix_set_eeprom,
  419. .get_settings = usbnet_get_settings,
  420. .set_settings = usbnet_set_settings,
  421. .nway_reset = usbnet_nway_reset,
  422. };
  423. static int marvell_phy_init(struct usbnet *dev)
  424. {
  425. struct asix_data *data = (struct asix_data *)&dev->data;
  426. u16 reg;
  427. netdev_dbg(dev->net, "marvell_phy_init()\n");
  428. reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_MARVELL_STATUS);
  429. netdev_dbg(dev->net, "MII_MARVELL_STATUS = 0x%04x\n", reg);
  430. asix_mdio_write(dev->net, dev->mii.phy_id, MII_MARVELL_CTRL,
  431. MARVELL_CTRL_RXDELAY | MARVELL_CTRL_TXDELAY);
  432. if (data->ledmode) {
  433. reg = asix_mdio_read(dev->net, dev->mii.phy_id,
  434. MII_MARVELL_LED_CTRL);
  435. netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (1) = 0x%04x\n", reg);
  436. reg &= 0xf8ff;
  437. reg |= (1 + 0x0100);
  438. asix_mdio_write(dev->net, dev->mii.phy_id,
  439. MII_MARVELL_LED_CTRL, reg);
  440. reg = asix_mdio_read(dev->net, dev->mii.phy_id,
  441. MII_MARVELL_LED_CTRL);
  442. netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (2) = 0x%04x\n", reg);
  443. reg &= 0xfc0f;
  444. }
  445. return 0;
  446. }
  447. static int rtl8211cl_phy_init(struct usbnet *dev)
  448. {
  449. struct asix_data *data = (struct asix_data *)&dev->data;
  450. netdev_dbg(dev->net, "rtl8211cl_phy_init()\n");
  451. asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0005);
  452. asix_mdio_write (dev->net, dev->mii.phy_id, 0x0c, 0);
  453. asix_mdio_write (dev->net, dev->mii.phy_id, 0x01,
  454. asix_mdio_read (dev->net, dev->mii.phy_id, 0x01) | 0x0080);
  455. asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
  456. if (data->ledmode == 12) {
  457. asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0002);
  458. asix_mdio_write (dev->net, dev->mii.phy_id, 0x1a, 0x00cb);
  459. asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
  460. }
  461. return 0;
  462. }
  463. static int marvell_led_status(struct usbnet *dev, u16 speed)
  464. {
  465. u16 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL);
  466. netdev_dbg(dev->net, "marvell_led_status() read 0x%04x\n", reg);
  467. /* Clear out the center LED bits - 0x03F0 */
  468. reg &= 0xfc0f;
  469. switch (speed) {
  470. case SPEED_1000:
  471. reg |= 0x03e0;
  472. break;
  473. case SPEED_100:
  474. reg |= 0x03b0;
  475. break;
  476. default:
  477. reg |= 0x02f0;
  478. }
  479. netdev_dbg(dev->net, "marvell_led_status() writing 0x%04x\n", reg);
  480. asix_mdio_write(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL, reg);
  481. return 0;
  482. }
  483. static int ax88178_reset(struct usbnet *dev)
  484. {
  485. struct asix_data *data = (struct asix_data *)&dev->data;
  486. int ret;
  487. __le16 eeprom;
  488. u8 status;
  489. int gpio0 = 0;
  490. u32 phyid;
  491. asix_read_cmd(dev, AX_CMD_READ_GPIOS, 0, 0, 1, &status);
  492. netdev_dbg(dev->net, "GPIO Status: 0x%04x\n", status);
  493. asix_write_cmd(dev, AX_CMD_WRITE_ENABLE, 0, 0, 0, NULL);
  494. asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x0017, 0, 2, &eeprom);
  495. asix_write_cmd(dev, AX_CMD_WRITE_DISABLE, 0, 0, 0, NULL);
  496. netdev_dbg(dev->net, "EEPROM index 0x17 is 0x%04x\n", eeprom);
  497. if (eeprom == cpu_to_le16(0xffff)) {
  498. data->phymode = PHY_MODE_MARVELL;
  499. data->ledmode = 0;
  500. gpio0 = 1;
  501. } else {
  502. data->phymode = le16_to_cpu(eeprom) & 0x7F;
  503. data->ledmode = le16_to_cpu(eeprom) >> 8;
  504. gpio0 = (le16_to_cpu(eeprom) & 0x80) ? 0 : 1;
  505. }
  506. netdev_dbg(dev->net, "GPIO0: %d, PhyMode: %d\n", gpio0, data->phymode);
  507. /* Power up external GigaPHY through AX88178 GPIO pin */
  508. asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_1 | AX_GPIO_GPO1EN, 40);
  509. if ((le16_to_cpu(eeprom) >> 8) != 1) {
  510. asix_write_gpio(dev, 0x003c, 30);
  511. asix_write_gpio(dev, 0x001c, 300);
  512. asix_write_gpio(dev, 0x003c, 30);
  513. } else {
  514. netdev_dbg(dev->net, "gpio phymode == 1 path\n");
  515. asix_write_gpio(dev, AX_GPIO_GPO1EN, 30);
  516. asix_write_gpio(dev, AX_GPIO_GPO1EN | AX_GPIO_GPO_1, 30);
  517. }
  518. /* Read PHYID register *AFTER* powering up PHY */
  519. phyid = asix_get_phyid(dev);
  520. netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
  521. /* Set AX88178 to enable MII/GMII/RGMII interface for external PHY */
  522. asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, 0, 0, 0, NULL);
  523. asix_sw_reset(dev, 0);
  524. msleep(150);
  525. asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD);
  526. msleep(150);
  527. asix_write_rx_ctl(dev, 0);
  528. if (data->phymode == PHY_MODE_MARVELL) {
  529. marvell_phy_init(dev);
  530. msleep(60);
  531. } else if (data->phymode == PHY_MODE_RTL8211CL)
  532. rtl8211cl_phy_init(dev);
  533. asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR,
  534. BMCR_RESET | BMCR_ANENABLE);
  535. asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  536. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  537. asix_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
  538. ADVERTISE_1000FULL);
  539. mii_nway_restart(&dev->mii);
  540. ret = asix_write_medium_mode(dev, AX88178_MEDIUM_DEFAULT);
  541. if (ret < 0)
  542. return ret;
  543. /* Rewrite MAC address */
  544. memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
  545. ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
  546. data->mac_addr);
  547. if (ret < 0)
  548. return ret;
  549. ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL);
  550. if (ret < 0)
  551. return ret;
  552. return 0;
  553. }
  554. static int ax88178_link_reset(struct usbnet *dev)
  555. {
  556. u16 mode;
  557. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  558. struct asix_data *data = (struct asix_data *)&dev->data;
  559. u32 speed;
  560. netdev_dbg(dev->net, "ax88178_link_reset()\n");
  561. mii_check_media(&dev->mii, 1, 1);
  562. mii_ethtool_gset(&dev->mii, &ecmd);
  563. mode = AX88178_MEDIUM_DEFAULT;
  564. speed = ethtool_cmd_speed(&ecmd);
  565. if (speed == SPEED_1000)
  566. mode |= AX_MEDIUM_GM;
  567. else if (speed == SPEED_100)
  568. mode |= AX_MEDIUM_PS;
  569. else
  570. mode &= ~(AX_MEDIUM_PS | AX_MEDIUM_GM);
  571. mode |= AX_MEDIUM_ENCK;
  572. if (ecmd.duplex == DUPLEX_FULL)
  573. mode |= AX_MEDIUM_FD;
  574. else
  575. mode &= ~AX_MEDIUM_FD;
  576. netdev_dbg(dev->net, "ax88178_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
  577. speed, ecmd.duplex, mode);
  578. asix_write_medium_mode(dev, mode);
  579. if (data->phymode == PHY_MODE_MARVELL && data->ledmode)
  580. marvell_led_status(dev, speed);
  581. return 0;
  582. }
  583. static void ax88178_set_mfb(struct usbnet *dev)
  584. {
  585. u16 mfb = AX_RX_CTL_MFB_16384;
  586. u16 rxctl;
  587. u16 medium;
  588. int old_rx_urb_size = dev->rx_urb_size;
  589. if (dev->hard_mtu < 2048) {
  590. dev->rx_urb_size = 2048;
  591. mfb = AX_RX_CTL_MFB_2048;
  592. } else if (dev->hard_mtu < 4096) {
  593. dev->rx_urb_size = 4096;
  594. mfb = AX_RX_CTL_MFB_4096;
  595. } else if (dev->hard_mtu < 8192) {
  596. dev->rx_urb_size = 8192;
  597. mfb = AX_RX_CTL_MFB_8192;
  598. } else if (dev->hard_mtu < 16384) {
  599. dev->rx_urb_size = 16384;
  600. mfb = AX_RX_CTL_MFB_16384;
  601. }
  602. rxctl = asix_read_rx_ctl(dev);
  603. asix_write_rx_ctl(dev, (rxctl & ~AX_RX_CTL_MFB_16384) | mfb);
  604. medium = asix_read_medium_status(dev);
  605. if (dev->net->mtu > 1500)
  606. medium |= AX_MEDIUM_JFE;
  607. else
  608. medium &= ~AX_MEDIUM_JFE;
  609. asix_write_medium_mode(dev, medium);
  610. if (dev->rx_urb_size > old_rx_urb_size)
  611. usbnet_unlink_rx_urbs(dev);
  612. }
  613. static int ax88178_change_mtu(struct net_device *net, int new_mtu)
  614. {
  615. struct usbnet *dev = netdev_priv(net);
  616. int ll_mtu = new_mtu + net->hard_header_len + 4;
  617. netdev_dbg(dev->net, "ax88178_change_mtu() new_mtu=%d\n", new_mtu);
  618. if (new_mtu <= 0 || ll_mtu > 16384)
  619. return -EINVAL;
  620. if ((ll_mtu % dev->maxpacket) == 0)
  621. return -EDOM;
  622. net->mtu = new_mtu;
  623. dev->hard_mtu = net->mtu + net->hard_header_len;
  624. ax88178_set_mfb(dev);
  625. return 0;
  626. }
  627. static const struct net_device_ops ax88178_netdev_ops = {
  628. .ndo_open = usbnet_open,
  629. .ndo_stop = usbnet_stop,
  630. .ndo_start_xmit = usbnet_start_xmit,
  631. .ndo_tx_timeout = usbnet_tx_timeout,
  632. .ndo_set_mac_address = asix_set_mac_address,
  633. .ndo_validate_addr = eth_validate_addr,
  634. .ndo_set_rx_mode = asix_set_multicast,
  635. .ndo_do_ioctl = asix_ioctl,
  636. .ndo_change_mtu = ax88178_change_mtu,
  637. };
  638. static int ax88178_bind(struct usbnet *dev, struct usb_interface *intf)
  639. {
  640. int ret;
  641. u8 buf[ETH_ALEN];
  642. usbnet_get_endpoints(dev,intf);
  643. /* Get the MAC address */
  644. ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf);
  645. if (ret < 0) {
  646. netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
  647. return ret;
  648. }
  649. asix_set_netdev_dev_addr(dev, buf);
  650. /* Initialize MII structure */
  651. dev->mii.dev = dev->net;
  652. dev->mii.mdio_read = asix_mdio_read;
  653. dev->mii.mdio_write = asix_mdio_write;
  654. dev->mii.phy_id_mask = 0x1f;
  655. dev->mii.reg_num_mask = 0xff;
  656. dev->mii.supports_gmii = 1;
  657. dev->mii.phy_id = asix_get_phy_addr(dev);
  658. dev->net->netdev_ops = &ax88178_netdev_ops;
  659. dev->net->ethtool_ops = &ax88178_ethtool_ops;
  660. /* Blink LEDS so users know driver saw dongle */
  661. asix_sw_reset(dev, 0);
  662. msleep(150);
  663. asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD);
  664. msleep(150);
  665. /* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
  666. if (dev->driver_info->flags & FLAG_FRAMING_AX) {
  667. /* hard_mtu is still the default - the device does not support
  668. jumbo eth frames */
  669. dev->rx_urb_size = 2048;
  670. }
  671. dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
  672. if (!dev->driver_priv)
  673. return -ENOMEM;
  674. return 0;
  675. }
  676. static const struct driver_info ax8817x_info = {
  677. .description = "ASIX AX8817x USB 2.0 Ethernet",
  678. .bind = ax88172_bind,
  679. .status = asix_status,
  680. .link_reset = ax88172_link_reset,
  681. .reset = ax88172_link_reset,
  682. .flags = FLAG_ETHER | FLAG_LINK_INTR,
  683. .data = 0x00130103,
  684. };
  685. static const struct driver_info dlink_dub_e100_info = {
  686. .description = "DLink DUB-E100 USB Ethernet",
  687. .bind = ax88172_bind,
  688. .status = asix_status,
  689. .link_reset = ax88172_link_reset,
  690. .reset = ax88172_link_reset,
  691. .flags = FLAG_ETHER | FLAG_LINK_INTR,
  692. .data = 0x009f9d9f,
  693. };
  694. static const struct driver_info netgear_fa120_info = {
  695. .description = "Netgear FA-120 USB Ethernet",
  696. .bind = ax88172_bind,
  697. .status = asix_status,
  698. .link_reset = ax88172_link_reset,
  699. .reset = ax88172_link_reset,
  700. .flags = FLAG_ETHER | FLAG_LINK_INTR,
  701. .data = 0x00130103,
  702. };
  703. static const struct driver_info hawking_uf200_info = {
  704. .description = "Hawking UF200 USB Ethernet",
  705. .bind = ax88172_bind,
  706. .status = asix_status,
  707. .link_reset = ax88172_link_reset,
  708. .reset = ax88172_link_reset,
  709. .flags = FLAG_ETHER | FLAG_LINK_INTR,
  710. .data = 0x001f1d1f,
  711. };
  712. static const struct driver_info ax88772_info = {
  713. .description = "ASIX AX88772 USB 2.0 Ethernet",
  714. .bind = ax88772_bind,
  715. .unbind = ax88772_unbind,
  716. .status = asix_status,
  717. .link_reset = ax88772_link_reset,
  718. .reset = ax88772_reset,
  719. .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR | FLAG_MULTI_PACKET,
  720. .rx_fixup = asix_rx_fixup_common,
  721. .tx_fixup = asix_tx_fixup,
  722. };
  723. static const struct driver_info ax88772b_info = {
  724. .description = "ASIX AX88772B USB 2.0 Ethernet",
  725. .bind = ax88772_bind,
  726. .unbind = ax88772_unbind,
  727. .status = asix_status,
  728. .link_reset = ax88772_link_reset,
  729. .reset = ax88772_reset,
  730. .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
  731. FLAG_MULTI_PACKET,
  732. .rx_fixup = asix_rx_fixup_common,
  733. .tx_fixup = asix_tx_fixup,
  734. .data = FLAG_EEPROM_MAC,
  735. };
  736. static const struct driver_info ax88178_info = {
  737. .description = "ASIX AX88178 USB 2.0 Ethernet",
  738. .bind = ax88178_bind,
  739. .unbind = ax88772_unbind,
  740. .status = asix_status,
  741. .link_reset = ax88178_link_reset,
  742. .reset = ax88178_reset,
  743. .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR,
  744. .rx_fixup = asix_rx_fixup_common,
  745. .tx_fixup = asix_tx_fixup,
  746. };
  747. /*
  748. * USBLINK 20F9 "USB 2.0 LAN" USB ethernet adapter, typically found in
  749. * no-name packaging.
  750. * USB device strings are:
  751. * 1: Manufacturer: USBLINK
  752. * 2: Product: HG20F9 USB2.0
  753. * 3: Serial: 000003
  754. * Appears to be compatible with Asix 88772B.
  755. */
  756. static const struct driver_info hg20f9_info = {
  757. .description = "HG20F9 USB 2.0 Ethernet",
  758. .bind = ax88772_bind,
  759. .unbind = ax88772_unbind,
  760. .status = asix_status,
  761. .link_reset = ax88772_link_reset,
  762. .reset = ax88772_reset,
  763. .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
  764. FLAG_MULTI_PACKET,
  765. .rx_fixup = asix_rx_fixup_common,
  766. .tx_fixup = asix_tx_fixup,
  767. .data = FLAG_EEPROM_MAC,
  768. };
  769. extern const struct driver_info ax88172a_info;
  770. static const struct usb_device_id products [] = {
  771. {
  772. // Linksys USB200M
  773. USB_DEVICE (0x077b, 0x2226),
  774. .driver_info = (unsigned long) &ax8817x_info,
  775. }, {
  776. // Netgear FA120
  777. USB_DEVICE (0x0846, 0x1040),
  778. .driver_info = (unsigned long) &netgear_fa120_info,
  779. }, {
  780. // DLink DUB-E100
  781. USB_DEVICE (0x2001, 0x1a00),
  782. .driver_info = (unsigned long) &dlink_dub_e100_info,
  783. }, {
  784. // Intellinet, ST Lab USB Ethernet
  785. USB_DEVICE (0x0b95, 0x1720),
  786. .driver_info = (unsigned long) &ax8817x_info,
  787. }, {
  788. // Hawking UF200, TrendNet TU2-ET100
  789. USB_DEVICE (0x07b8, 0x420a),
  790. .driver_info = (unsigned long) &hawking_uf200_info,
  791. }, {
  792. // Billionton Systems, USB2AR
  793. USB_DEVICE (0x08dd, 0x90ff),
  794. .driver_info = (unsigned long) &ax8817x_info,
  795. }, {
  796. // ATEN UC210T
  797. USB_DEVICE (0x0557, 0x2009),
  798. .driver_info = (unsigned long) &ax8817x_info,
  799. }, {
  800. // Buffalo LUA-U2-KTX
  801. USB_DEVICE (0x0411, 0x003d),
  802. .driver_info = (unsigned long) &ax8817x_info,
  803. }, {
  804. // Buffalo LUA-U2-GT 10/100/1000
  805. USB_DEVICE (0x0411, 0x006e),
  806. .driver_info = (unsigned long) &ax88178_info,
  807. }, {
  808. // Sitecom LN-029 "USB 2.0 10/100 Ethernet adapter"
  809. USB_DEVICE (0x6189, 0x182d),
  810. .driver_info = (unsigned long) &ax8817x_info,
  811. }, {
  812. // Sitecom LN-031 "USB 2.0 10/100/1000 Ethernet adapter"
  813. USB_DEVICE (0x0df6, 0x0056),
  814. .driver_info = (unsigned long) &ax88178_info,
  815. }, {
  816. // corega FEther USB2-TX
  817. USB_DEVICE (0x07aa, 0x0017),
  818. .driver_info = (unsigned long) &ax8817x_info,
  819. }, {
  820. // Surecom EP-1427X-2
  821. USB_DEVICE (0x1189, 0x0893),
  822. .driver_info = (unsigned long) &ax8817x_info,
  823. }, {
  824. // goodway corp usb gwusb2e
  825. USB_DEVICE (0x1631, 0x6200),
  826. .driver_info = (unsigned long) &ax8817x_info,
  827. }, {
  828. // JVC MP-PRX1 Port Replicator
  829. USB_DEVICE (0x04f1, 0x3008),
  830. .driver_info = (unsigned long) &ax8817x_info,
  831. }, {
  832. // Lenovo U2L100P 10/100
  833. USB_DEVICE (0x17ef, 0x7203),
  834. .driver_info = (unsigned long) &ax88772_info,
  835. }, {
  836. // ASIX AX88772B 10/100
  837. USB_DEVICE (0x0b95, 0x772b),
  838. .driver_info = (unsigned long) &ax88772b_info,
  839. }, {
  840. // ASIX AX88772 10/100
  841. USB_DEVICE (0x0b95, 0x7720),
  842. .driver_info = (unsigned long) &ax88772_info,
  843. }, {
  844. // ASIX AX88178 10/100/1000
  845. USB_DEVICE (0x0b95, 0x1780),
  846. .driver_info = (unsigned long) &ax88178_info,
  847. }, {
  848. // Logitec LAN-GTJ/U2A
  849. USB_DEVICE (0x0789, 0x0160),
  850. .driver_info = (unsigned long) &ax88178_info,
  851. }, {
  852. // Linksys USB200M Rev 2
  853. USB_DEVICE (0x13b1, 0x0018),
  854. .driver_info = (unsigned long) &ax88772_info,
  855. }, {
  856. // 0Q0 cable ethernet
  857. USB_DEVICE (0x1557, 0x7720),
  858. .driver_info = (unsigned long) &ax88772_info,
  859. }, {
  860. // DLink DUB-E100 H/W Ver B1
  861. USB_DEVICE (0x07d1, 0x3c05),
  862. .driver_info = (unsigned long) &ax88772_info,
  863. }, {
  864. // DLink DUB-E100 H/W Ver B1 Alternate
  865. USB_DEVICE (0x2001, 0x3c05),
  866. .driver_info = (unsigned long) &ax88772_info,
  867. }, {
  868. // DLink DUB-E100 H/W Ver C1
  869. USB_DEVICE (0x2001, 0x1a02),
  870. .driver_info = (unsigned long) &ax88772_info,
  871. }, {
  872. // Linksys USB1000
  873. USB_DEVICE (0x1737, 0x0039),
  874. .driver_info = (unsigned long) &ax88178_info,
  875. }, {
  876. // IO-DATA ETG-US2
  877. USB_DEVICE (0x04bb, 0x0930),
  878. .driver_info = (unsigned long) &ax88178_info,
  879. }, {
  880. // Belkin F5D5055
  881. USB_DEVICE(0x050d, 0x5055),
  882. .driver_info = (unsigned long) &ax88178_info,
  883. }, {
  884. // Apple USB Ethernet Adapter
  885. USB_DEVICE(0x05ac, 0x1402),
  886. .driver_info = (unsigned long) &ax88772_info,
  887. }, {
  888. // Cables-to-Go USB Ethernet Adapter
  889. USB_DEVICE(0x0b95, 0x772a),
  890. .driver_info = (unsigned long) &ax88772_info,
  891. }, {
  892. // ABOCOM for pci
  893. USB_DEVICE(0x14ea, 0xab11),
  894. .driver_info = (unsigned long) &ax88178_info,
  895. }, {
  896. // ASIX 88772a
  897. USB_DEVICE(0x0db0, 0xa877),
  898. .driver_info = (unsigned long) &ax88772_info,
  899. }, {
  900. // Asus USB Ethernet Adapter
  901. USB_DEVICE (0x0b95, 0x7e2b),
  902. .driver_info = (unsigned long) &ax88772_info,
  903. }, {
  904. /* ASIX 88172a demo board */
  905. USB_DEVICE(0x0b95, 0x172a),
  906. .driver_info = (unsigned long) &ax88172a_info,
  907. }, {
  908. /*
  909. * USBLINK HG20F9 "USB 2.0 LAN"
  910. * Appears to have gazumped Linksys's manufacturer ID but
  911. * doesn't (yet) conflict with any known Linksys product.
  912. */
  913. USB_DEVICE(0x066b, 0x20f9),
  914. .driver_info = (unsigned long) &hg20f9_info,
  915. },
  916. { }, // END
  917. };
  918. MODULE_DEVICE_TABLE(usb, products);
  919. static struct usb_driver asix_driver = {
  920. .name = DRIVER_NAME,
  921. .id_table = products,
  922. .probe = usbnet_probe,
  923. .suspend = usbnet_suspend,
  924. .resume = usbnet_resume,
  925. .disconnect = usbnet_disconnect,
  926. .supports_autosuspend = 1,
  927. .disable_hub_initiated_lpm = 1,
  928. };
  929. module_usb_driver(asix_driver);
  930. MODULE_AUTHOR("David Hollis");
  931. MODULE_VERSION(DRIVER_VERSION);
  932. MODULE_DESCRIPTION("ASIX AX8817X based USB 2.0 Ethernet Devices");
  933. MODULE_LICENSE("GPL");