fsl_usb2_udc.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Li Yang <leoli@freescale.com>
  5. * Jiang Bo <tanya.jiang@freescale.com>
  6. *
  7. * Description:
  8. * Freescale high-speed USB SOC DR module device controller driver.
  9. * This can be found on MPC8349E/MPC8313E cpus.
  10. * The driver is previously named as mpc_udc. Based on bare board
  11. * code from Dave Liu and Shlomi Gridish.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #undef VERBOSE
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/ioport.h>
  22. #include <linux/types.h>
  23. #include <linux/errno.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/list.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/mm.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/device.h>
  32. #include <linux/usb/ch9.h>
  33. #include <linux/usb/gadget.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/fsl_devices.h>
  38. #include <linux/dmapool.h>
  39. #include <asm/byteorder.h>
  40. #include <asm/io.h>
  41. #include <asm/system.h>
  42. #include <asm/unaligned.h>
  43. #include <asm/dma.h>
  44. #include "fsl_usb2_udc.h"
  45. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  46. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  47. #define DRIVER_VERSION "Apr 20, 2007"
  48. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  49. static const char driver_name[] = "fsl-usb2-udc";
  50. static const char driver_desc[] = DRIVER_DESC;
  51. static struct usb_dr_device *dr_regs;
  52. static struct usb_sys_interface *usb_sys_regs;
  53. /* it is initialized in probe() */
  54. static struct fsl_udc *udc_controller = NULL;
  55. static const struct usb_endpoint_descriptor
  56. fsl_ep0_desc = {
  57. .bLength = USB_DT_ENDPOINT_SIZE,
  58. .bDescriptorType = USB_DT_ENDPOINT,
  59. .bEndpointAddress = 0,
  60. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  61. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  62. };
  63. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state);
  64. static int fsl_udc_resume(struct platform_device *pdev);
  65. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  66. #ifdef CONFIG_PPC32
  67. #define fsl_readl(addr) in_le32(addr)
  68. #define fsl_writel(addr, val32) out_le32(val32, addr)
  69. #else
  70. #define fsl_readl(addr) readl(addr)
  71. #define fsl_writel(addr, val32) writel(addr, val32)
  72. #endif
  73. /********************************************************************
  74. * Internal Used Function
  75. ********************************************************************/
  76. /*-----------------------------------------------------------------
  77. * done() - retire a request; caller blocked irqs
  78. * @status : request status to be set, only works when
  79. * request is still in progress.
  80. *--------------------------------------------------------------*/
  81. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  82. {
  83. struct fsl_udc *udc = NULL;
  84. unsigned char stopped = ep->stopped;
  85. struct ep_td_struct *curr_td, *next_td;
  86. int j;
  87. udc = (struct fsl_udc *)ep->udc;
  88. /* Removed the req from fsl_ep->queue */
  89. list_del_init(&req->queue);
  90. /* req.status should be set as -EINPROGRESS in ep_queue() */
  91. if (req->req.status == -EINPROGRESS)
  92. req->req.status = status;
  93. else
  94. status = req->req.status;
  95. /* Free dtd for the request */
  96. next_td = req->head;
  97. for (j = 0; j < req->dtd_count; j++) {
  98. curr_td = next_td;
  99. if (j != req->dtd_count - 1) {
  100. next_td = curr_td->next_td_virt;
  101. }
  102. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  103. }
  104. if (req->mapped) {
  105. dma_unmap_single(ep->udc->gadget.dev.parent,
  106. req->req.dma, req->req.length,
  107. ep_is_in(ep)
  108. ? DMA_TO_DEVICE
  109. : DMA_FROM_DEVICE);
  110. req->req.dma = DMA_ADDR_INVALID;
  111. req->mapped = 0;
  112. } else
  113. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  114. req->req.dma, req->req.length,
  115. ep_is_in(ep)
  116. ? DMA_TO_DEVICE
  117. : DMA_FROM_DEVICE);
  118. if (status && (status != -ESHUTDOWN))
  119. VDBG("complete %s req %p stat %d len %u/%u",
  120. ep->ep.name, &req->req, status,
  121. req->req.actual, req->req.length);
  122. ep->stopped = 1;
  123. spin_unlock(&ep->udc->lock);
  124. /* complete() is from gadget layer,
  125. * eg fsg->bulk_in_complete() */
  126. if (req->req.complete)
  127. req->req.complete(&ep->ep, &req->req);
  128. spin_lock(&ep->udc->lock);
  129. ep->stopped = stopped;
  130. }
  131. /*-----------------------------------------------------------------
  132. * nuke(): delete all requests related to this ep
  133. * called with spinlock held
  134. *--------------------------------------------------------------*/
  135. static void nuke(struct fsl_ep *ep, int status)
  136. {
  137. ep->stopped = 1;
  138. /* Flush fifo */
  139. fsl_ep_fifo_flush(&ep->ep);
  140. /* Whether this eq has request linked */
  141. while (!list_empty(&ep->queue)) {
  142. struct fsl_req *req = NULL;
  143. req = list_entry(ep->queue.next, struct fsl_req, queue);
  144. done(ep, req, status);
  145. }
  146. }
  147. /*------------------------------------------------------------------
  148. Internal Hardware related function
  149. ------------------------------------------------------------------*/
  150. static int dr_controller_setup(struct fsl_udc *udc)
  151. {
  152. unsigned int tmp = 0, portctrl = 0, ctrl = 0;
  153. unsigned long timeout;
  154. #define FSL_UDC_RESET_TIMEOUT 1000
  155. /* Stop and reset the usb controller */
  156. tmp = fsl_readl(&dr_regs->usbcmd);
  157. tmp &= ~USB_CMD_RUN_STOP;
  158. fsl_writel(tmp, &dr_regs->usbcmd);
  159. tmp = fsl_readl(&dr_regs->usbcmd);
  160. tmp |= USB_CMD_CTRL_RESET;
  161. fsl_writel(tmp, &dr_regs->usbcmd);
  162. /* Wait for reset to complete */
  163. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  164. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  165. if (time_after(jiffies, timeout)) {
  166. ERR("udc reset timeout!\n");
  167. return -ETIMEDOUT;
  168. }
  169. cpu_relax();
  170. }
  171. /* Set the controller as device mode */
  172. tmp = fsl_readl(&dr_regs->usbmode);
  173. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  174. /* Disable Setup Lockout */
  175. tmp |= USB_MODE_SETUP_LOCK_OFF;
  176. fsl_writel(tmp, &dr_regs->usbmode);
  177. /* Clear the setup status */
  178. fsl_writel(0, &dr_regs->usbsts);
  179. tmp = udc->ep_qh_dma;
  180. tmp &= USB_EP_LIST_ADDRESS_MASK;
  181. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  182. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  183. udc->ep_qh, (int)tmp,
  184. fsl_readl(&dr_regs->endpointlistaddr));
  185. /* Config PHY interface */
  186. portctrl = fsl_readl(&dr_regs->portsc1);
  187. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  188. switch (udc->phy_mode) {
  189. case FSL_USB2_PHY_ULPI:
  190. portctrl |= PORTSCX_PTS_ULPI;
  191. break;
  192. case FSL_USB2_PHY_UTMI_WIDE:
  193. portctrl |= PORTSCX_PTW_16BIT;
  194. /* fall through */
  195. case FSL_USB2_PHY_UTMI:
  196. portctrl |= PORTSCX_PTS_UTMI;
  197. break;
  198. case FSL_USB2_PHY_SERIAL:
  199. portctrl |= PORTSCX_PTS_FSLS;
  200. break;
  201. default:
  202. return -EINVAL;
  203. }
  204. fsl_writel(portctrl, &dr_regs->portsc1);
  205. /* Config control enable i/o output, cpu endian register */
  206. ctrl = __raw_readl(&usb_sys_regs->control);
  207. ctrl |= USB_CTRL_IOENB;
  208. __raw_writel(ctrl, &usb_sys_regs->control);
  209. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  210. /* Turn on cache snooping hardware, since some PowerPC platforms
  211. * wholly rely on hardware to deal with cache coherent. */
  212. /* Setup Snooping for all the 4GB space */
  213. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  214. __raw_writel(tmp, &usb_sys_regs->snoop1);
  215. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  216. __raw_writel(tmp, &usb_sys_regs->snoop2);
  217. #endif
  218. return 0;
  219. }
  220. /* Enable DR irq and set controller to run state */
  221. static void dr_controller_run(struct fsl_udc *udc)
  222. {
  223. u32 temp;
  224. /* Enable DR irq reg */
  225. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  226. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  227. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  228. fsl_writel(temp, &dr_regs->usbintr);
  229. /* Clear stopped bit */
  230. udc->stopped = 0;
  231. /* Set the controller as device mode */
  232. temp = fsl_readl(&dr_regs->usbmode);
  233. temp |= USB_MODE_CTRL_MODE_DEVICE;
  234. fsl_writel(temp, &dr_regs->usbmode);
  235. /* Set controller to Run */
  236. temp = fsl_readl(&dr_regs->usbcmd);
  237. temp |= USB_CMD_RUN_STOP;
  238. fsl_writel(temp, &dr_regs->usbcmd);
  239. return;
  240. }
  241. static void dr_controller_stop(struct fsl_udc *udc)
  242. {
  243. unsigned int tmp;
  244. /* disable all INTR */
  245. fsl_writel(0, &dr_regs->usbintr);
  246. /* Set stopped bit for isr */
  247. udc->stopped = 1;
  248. /* disable IO output */
  249. /* usb_sys_regs->control = 0; */
  250. /* set controller to Stop */
  251. tmp = fsl_readl(&dr_regs->usbcmd);
  252. tmp &= ~USB_CMD_RUN_STOP;
  253. fsl_writel(tmp, &dr_regs->usbcmd);
  254. return;
  255. }
  256. static void dr_ep_setup(unsigned char ep_num, unsigned char dir,
  257. unsigned char ep_type)
  258. {
  259. unsigned int tmp_epctrl = 0;
  260. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  261. if (dir) {
  262. if (ep_num)
  263. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  264. tmp_epctrl |= EPCTRL_TX_ENABLE;
  265. tmp_epctrl |= ((unsigned int)(ep_type)
  266. << EPCTRL_TX_EP_TYPE_SHIFT);
  267. } else {
  268. if (ep_num)
  269. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  270. tmp_epctrl |= EPCTRL_RX_ENABLE;
  271. tmp_epctrl |= ((unsigned int)(ep_type)
  272. << EPCTRL_RX_EP_TYPE_SHIFT);
  273. }
  274. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  275. }
  276. static void
  277. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  278. {
  279. u32 tmp_epctrl = 0;
  280. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  281. if (value) {
  282. /* set the stall bit */
  283. if (dir)
  284. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  285. else
  286. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  287. } else {
  288. /* clear the stall bit and reset data toggle */
  289. if (dir) {
  290. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  291. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  292. } else {
  293. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  294. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  295. }
  296. }
  297. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  298. }
  299. /* Get stall status of a specific ep
  300. Return: 0: not stalled; 1:stalled */
  301. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  302. {
  303. u32 epctrl;
  304. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  305. if (dir)
  306. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  307. else
  308. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  309. }
  310. /********************************************************************
  311. Internal Structure Build up functions
  312. ********************************************************************/
  313. /*------------------------------------------------------------------
  314. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  315. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  316. * @mult: Mult field
  317. ------------------------------------------------------------------*/
  318. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  319. unsigned char dir, unsigned char ep_type,
  320. unsigned int max_pkt_len,
  321. unsigned int zlt, unsigned char mult)
  322. {
  323. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  324. unsigned int tmp = 0;
  325. /* set the Endpoint Capabilites in QH */
  326. switch (ep_type) {
  327. case USB_ENDPOINT_XFER_CONTROL:
  328. /* Interrupt On Setup (IOS). for control ep */
  329. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  330. | EP_QUEUE_HEAD_IOS;
  331. break;
  332. case USB_ENDPOINT_XFER_ISOC:
  333. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  334. | (mult << EP_QUEUE_HEAD_MULT_POS);
  335. break;
  336. case USB_ENDPOINT_XFER_BULK:
  337. case USB_ENDPOINT_XFER_INT:
  338. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  339. break;
  340. default:
  341. VDBG("error ep type is %d", ep_type);
  342. return;
  343. }
  344. if (zlt)
  345. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  346. p_QH->max_pkt_length = cpu_to_le32(tmp);
  347. return;
  348. }
  349. /* Setup qh structure and ep register for ep0. */
  350. static void ep0_setup(struct fsl_udc *udc)
  351. {
  352. /* the intialization of an ep includes: fields in QH, Regs,
  353. * fsl_ep struct */
  354. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  355. USB_MAX_CTRL_PAYLOAD, 0, 0);
  356. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  357. USB_MAX_CTRL_PAYLOAD, 0, 0);
  358. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  359. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  360. return;
  361. }
  362. /***********************************************************************
  363. Endpoint Management Functions
  364. ***********************************************************************/
  365. /*-------------------------------------------------------------------------
  366. * when configurations are set, or when interface settings change
  367. * for example the do_set_interface() in gadget layer,
  368. * the driver will enable or disable the relevant endpoints
  369. * ep0 doesn't use this routine. It is always enabled.
  370. -------------------------------------------------------------------------*/
  371. static int fsl_ep_enable(struct usb_ep *_ep,
  372. const struct usb_endpoint_descriptor *desc)
  373. {
  374. struct fsl_udc *udc = NULL;
  375. struct fsl_ep *ep = NULL;
  376. unsigned short max = 0;
  377. unsigned char mult = 0, zlt;
  378. int retval = -EINVAL;
  379. unsigned long flags = 0;
  380. ep = container_of(_ep, struct fsl_ep, ep);
  381. /* catch various bogus parameters */
  382. if (!_ep || !desc || ep->desc
  383. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  384. return -EINVAL;
  385. udc = ep->udc;
  386. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  387. return -ESHUTDOWN;
  388. max = le16_to_cpu(desc->wMaxPacketSize);
  389. /* Disable automatic zlp generation. Driver is reponsible to indicate
  390. * explicitly through req->req.zero. This is needed to enable multi-td
  391. * request. */
  392. zlt = 1;
  393. /* Assume the max packet size from gadget is always correct */
  394. switch (desc->bmAttributes & 0x03) {
  395. case USB_ENDPOINT_XFER_CONTROL:
  396. case USB_ENDPOINT_XFER_BULK:
  397. case USB_ENDPOINT_XFER_INT:
  398. /* mult = 0. Execute N Transactions as demonstrated by
  399. * the USB variable length packet protocol where N is
  400. * computed using the Maximum Packet Length (dQH) and
  401. * the Total Bytes field (dTD) */
  402. mult = 0;
  403. break;
  404. case USB_ENDPOINT_XFER_ISOC:
  405. /* Calculate transactions needed for high bandwidth iso */
  406. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  407. max = max & 0x8ff; /* bit 0~10 */
  408. /* 3 transactions at most */
  409. if (mult > 3)
  410. goto en_done;
  411. break;
  412. default:
  413. goto en_done;
  414. }
  415. spin_lock_irqsave(&udc->lock, flags);
  416. ep->ep.maxpacket = max;
  417. ep->desc = desc;
  418. ep->stopped = 0;
  419. /* Controller related setup */
  420. /* Init EPx Queue Head (Ep Capabilites field in QH
  421. * according to max, zlt, mult) */
  422. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  423. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  424. ? USB_SEND : USB_RECV),
  425. (unsigned char) (desc->bmAttributes
  426. & USB_ENDPOINT_XFERTYPE_MASK),
  427. max, zlt, mult);
  428. /* Init endpoint ctrl register */
  429. dr_ep_setup((unsigned char) ep_index(ep),
  430. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  431. ? USB_SEND : USB_RECV),
  432. (unsigned char) (desc->bmAttributes
  433. & USB_ENDPOINT_XFERTYPE_MASK));
  434. spin_unlock_irqrestore(&udc->lock, flags);
  435. retval = 0;
  436. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  437. ep->desc->bEndpointAddress & 0x0f,
  438. (desc->bEndpointAddress & USB_DIR_IN)
  439. ? "in" : "out", max);
  440. en_done:
  441. return retval;
  442. }
  443. /*---------------------------------------------------------------------
  444. * @ep : the ep being unconfigured. May not be ep0
  445. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  446. *---------------------------------------------------------------------*/
  447. static int fsl_ep_disable(struct usb_ep *_ep)
  448. {
  449. struct fsl_udc *udc = NULL;
  450. struct fsl_ep *ep = NULL;
  451. unsigned long flags = 0;
  452. u32 epctrl;
  453. int ep_num;
  454. ep = container_of(_ep, struct fsl_ep, ep);
  455. if (!_ep || !ep->desc) {
  456. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  457. return -EINVAL;
  458. }
  459. /* disable ep on controller */
  460. ep_num = ep_index(ep);
  461. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  462. if (ep_is_in(ep))
  463. epctrl &= ~EPCTRL_TX_ENABLE;
  464. else
  465. epctrl &= ~EPCTRL_RX_ENABLE;
  466. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  467. udc = (struct fsl_udc *)ep->udc;
  468. spin_lock_irqsave(&udc->lock, flags);
  469. /* nuke all pending requests (does flush) */
  470. nuke(ep, -ESHUTDOWN);
  471. ep->desc = NULL;
  472. ep->stopped = 1;
  473. spin_unlock_irqrestore(&udc->lock, flags);
  474. VDBG("disabled %s OK", _ep->name);
  475. return 0;
  476. }
  477. /*---------------------------------------------------------------------
  478. * allocate a request object used by this endpoint
  479. * the main operation is to insert the req->queue to the eq->queue
  480. * Returns the request, or null if one could not be allocated
  481. *---------------------------------------------------------------------*/
  482. static struct usb_request *
  483. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  484. {
  485. struct fsl_req *req = NULL;
  486. req = kzalloc(sizeof *req, gfp_flags);
  487. if (!req)
  488. return NULL;
  489. req->req.dma = DMA_ADDR_INVALID;
  490. INIT_LIST_HEAD(&req->queue);
  491. return &req->req;
  492. }
  493. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  494. {
  495. struct fsl_req *req = NULL;
  496. req = container_of(_req, struct fsl_req, req);
  497. if (_req)
  498. kfree(req);
  499. }
  500. /*-------------------------------------------------------------------------*/
  501. static int fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  502. {
  503. int i = ep_index(ep) * 2 + ep_is_in(ep);
  504. u32 temp, bitmask, tmp_stat;
  505. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  506. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  507. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  508. bitmask = ep_is_in(ep)
  509. ? (1 << (ep_index(ep) + 16))
  510. : (1 << (ep_index(ep)));
  511. /* check if the pipe is empty */
  512. if (!(list_empty(&ep->queue))) {
  513. /* Add td to the end */
  514. struct fsl_req *lastreq;
  515. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  516. lastreq->tail->next_td_ptr =
  517. cpu_to_le32(req->head->td_dma & DTD_ADDR_MASK);
  518. /* Read prime bit, if 1 goto done */
  519. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  520. goto out;
  521. do {
  522. /* Set ATDTW bit in USBCMD */
  523. temp = fsl_readl(&dr_regs->usbcmd);
  524. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  525. /* Read correct status bit */
  526. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  527. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  528. /* Write ATDTW bit to 0 */
  529. temp = fsl_readl(&dr_regs->usbcmd);
  530. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  531. if (tmp_stat)
  532. goto out;
  533. }
  534. /* Write dQH next pointer and terminate bit to 0 */
  535. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  536. dQH->next_dtd_ptr = cpu_to_le32(temp);
  537. /* Clear active and halt bit */
  538. temp = cpu_to_le32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  539. | EP_QUEUE_HEAD_STATUS_HALT));
  540. dQH->size_ioc_int_sts &= temp;
  541. /* Prime endpoint by writing 1 to ENDPTPRIME */
  542. temp = ep_is_in(ep)
  543. ? (1 << (ep_index(ep) + 16))
  544. : (1 << (ep_index(ep)));
  545. fsl_writel(temp, &dr_regs->endpointprime);
  546. out:
  547. return 0;
  548. }
  549. /* Fill in the dTD structure
  550. * @req: request that the transfer belongs to
  551. * @length: return actually data length of the dTD
  552. * @dma: return dma address of the dTD
  553. * @is_last: return flag if it is the last dTD of the request
  554. * return: pointer to the built dTD */
  555. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  556. dma_addr_t *dma, int *is_last)
  557. {
  558. u32 swap_temp;
  559. struct ep_td_struct *dtd;
  560. /* how big will this transfer be? */
  561. *length = min(req->req.length - req->req.actual,
  562. (unsigned)EP_MAX_LENGTH_TRANSFER);
  563. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  564. if (dtd == NULL)
  565. return dtd;
  566. dtd->td_dma = *dma;
  567. /* Clear reserved field */
  568. swap_temp = cpu_to_le32(dtd->size_ioc_sts);
  569. swap_temp &= ~DTD_RESERVED_FIELDS;
  570. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  571. /* Init all of buffer page pointers */
  572. swap_temp = (u32) (req->req.dma + req->req.actual);
  573. dtd->buff_ptr0 = cpu_to_le32(swap_temp);
  574. dtd->buff_ptr1 = cpu_to_le32(swap_temp + 0x1000);
  575. dtd->buff_ptr2 = cpu_to_le32(swap_temp + 0x2000);
  576. dtd->buff_ptr3 = cpu_to_le32(swap_temp + 0x3000);
  577. dtd->buff_ptr4 = cpu_to_le32(swap_temp + 0x4000);
  578. req->req.actual += *length;
  579. /* zlp is needed if req->req.zero is set */
  580. if (req->req.zero) {
  581. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  582. *is_last = 1;
  583. else
  584. *is_last = 0;
  585. } else if (req->req.length == req->req.actual)
  586. *is_last = 1;
  587. else
  588. *is_last = 0;
  589. if ((*is_last) == 0)
  590. VDBG("multi-dtd request!");
  591. /* Fill in the transfer size; set active bit */
  592. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  593. /* Enable interrupt for the last dtd of a request */
  594. if (*is_last && !req->req.no_interrupt)
  595. swap_temp |= DTD_IOC;
  596. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  597. mb();
  598. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  599. return dtd;
  600. }
  601. /* Generate dtd chain for a request */
  602. static int fsl_req_to_dtd(struct fsl_req *req)
  603. {
  604. unsigned count;
  605. int is_last;
  606. int is_first =1;
  607. struct ep_td_struct *last_dtd = NULL, *dtd;
  608. dma_addr_t dma;
  609. do {
  610. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  611. if (dtd == NULL)
  612. return -ENOMEM;
  613. if (is_first) {
  614. is_first = 0;
  615. req->head = dtd;
  616. } else {
  617. last_dtd->next_td_ptr = cpu_to_le32(dma);
  618. last_dtd->next_td_virt = dtd;
  619. }
  620. last_dtd = dtd;
  621. req->dtd_count++;
  622. } while (!is_last);
  623. dtd->next_td_ptr = cpu_to_le32(DTD_NEXT_TERMINATE);
  624. req->tail = dtd;
  625. return 0;
  626. }
  627. /* queues (submits) an I/O request to an endpoint */
  628. static int
  629. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  630. {
  631. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  632. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  633. struct fsl_udc *udc;
  634. unsigned long flags;
  635. int is_iso = 0;
  636. /* catch various bogus parameters */
  637. if (!_req || !req->req.complete || !req->req.buf
  638. || !list_empty(&req->queue)) {
  639. VDBG("%s, bad params", __func__);
  640. return -EINVAL;
  641. }
  642. if (unlikely(!_ep || !ep->desc)) {
  643. VDBG("%s, bad ep", __func__);
  644. return -EINVAL;
  645. }
  646. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  647. if (req->req.length > ep->ep.maxpacket)
  648. return -EMSGSIZE;
  649. is_iso = 1;
  650. }
  651. udc = ep->udc;
  652. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  653. return -ESHUTDOWN;
  654. req->ep = ep;
  655. /* map virtual address to hardware */
  656. if (req->req.dma == DMA_ADDR_INVALID) {
  657. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  658. req->req.buf,
  659. req->req.length, ep_is_in(ep)
  660. ? DMA_TO_DEVICE
  661. : DMA_FROM_DEVICE);
  662. req->mapped = 1;
  663. } else {
  664. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  665. req->req.dma, req->req.length,
  666. ep_is_in(ep)
  667. ? DMA_TO_DEVICE
  668. : DMA_FROM_DEVICE);
  669. req->mapped = 0;
  670. }
  671. req->req.status = -EINPROGRESS;
  672. req->req.actual = 0;
  673. req->dtd_count = 0;
  674. spin_lock_irqsave(&udc->lock, flags);
  675. /* build dtds and push them to device queue */
  676. if (!fsl_req_to_dtd(req)) {
  677. fsl_queue_td(ep, req);
  678. } else {
  679. spin_unlock_irqrestore(&udc->lock, flags);
  680. return -ENOMEM;
  681. }
  682. /* Update ep0 state */
  683. if ((ep_index(ep) == 0))
  684. udc->ep0_state = DATA_STATE_XMIT;
  685. /* irq handler advances the queue */
  686. if (req != NULL)
  687. list_add_tail(&req->queue, &ep->queue);
  688. spin_unlock_irqrestore(&udc->lock, flags);
  689. return 0;
  690. }
  691. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  692. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  693. {
  694. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  695. struct fsl_req *req;
  696. unsigned long flags;
  697. int ep_num, stopped, ret = 0;
  698. u32 epctrl;
  699. if (!_ep || !_req)
  700. return -EINVAL;
  701. spin_lock_irqsave(&ep->udc->lock, flags);
  702. stopped = ep->stopped;
  703. /* Stop the ep before we deal with the queue */
  704. ep->stopped = 1;
  705. ep_num = ep_index(ep);
  706. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  707. if (ep_is_in(ep))
  708. epctrl &= ~EPCTRL_TX_ENABLE;
  709. else
  710. epctrl &= ~EPCTRL_RX_ENABLE;
  711. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  712. /* make sure it's actually queued on this endpoint */
  713. list_for_each_entry(req, &ep->queue, queue) {
  714. if (&req->req == _req)
  715. break;
  716. }
  717. if (&req->req != _req) {
  718. ret = -EINVAL;
  719. goto out;
  720. }
  721. /* The request is in progress, or completed but not dequeued */
  722. if (ep->queue.next == &req->queue) {
  723. _req->status = -ECONNRESET;
  724. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  725. /* The request isn't the last request in this ep queue */
  726. if (req->queue.next != &ep->queue) {
  727. struct ep_queue_head *qh;
  728. struct fsl_req *next_req;
  729. qh = ep->qh;
  730. next_req = list_entry(req->queue.next, struct fsl_req,
  731. queue);
  732. /* Point the QH to the first TD of next request */
  733. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  734. }
  735. /* The request hasn't been processed, patch up the TD chain */
  736. } else {
  737. struct fsl_req *prev_req;
  738. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  739. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  740. &prev_req->tail->next_td_ptr);
  741. }
  742. done(ep, req, -ECONNRESET);
  743. /* Enable EP */
  744. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  745. if (ep_is_in(ep))
  746. epctrl |= EPCTRL_TX_ENABLE;
  747. else
  748. epctrl |= EPCTRL_RX_ENABLE;
  749. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  750. ep->stopped = stopped;
  751. spin_unlock_irqrestore(&ep->udc->lock, flags);
  752. return ret;
  753. }
  754. /*-------------------------------------------------------------------------*/
  755. /*-----------------------------------------------------------------
  756. * modify the endpoint halt feature
  757. * @ep: the non-isochronous endpoint being stalled
  758. * @value: 1--set halt 0--clear halt
  759. * Returns zero, or a negative error code.
  760. *----------------------------------------------------------------*/
  761. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  762. {
  763. struct fsl_ep *ep = NULL;
  764. unsigned long flags = 0;
  765. int status = -EOPNOTSUPP; /* operation not supported */
  766. unsigned char ep_dir = 0, ep_num = 0;
  767. struct fsl_udc *udc = NULL;
  768. ep = container_of(_ep, struct fsl_ep, ep);
  769. udc = ep->udc;
  770. if (!_ep || !ep->desc) {
  771. status = -EINVAL;
  772. goto out;
  773. }
  774. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  775. status = -EOPNOTSUPP;
  776. goto out;
  777. }
  778. /* Attempt to halt IN ep will fail if any transfer requests
  779. * are still queue */
  780. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  781. status = -EAGAIN;
  782. goto out;
  783. }
  784. status = 0;
  785. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  786. ep_num = (unsigned char)(ep_index(ep));
  787. spin_lock_irqsave(&ep->udc->lock, flags);
  788. dr_ep_change_stall(ep_num, ep_dir, value);
  789. spin_unlock_irqrestore(&ep->udc->lock, flags);
  790. if (ep_index(ep) == 0) {
  791. udc->ep0_state = WAIT_FOR_SETUP;
  792. udc->ep0_dir = 0;
  793. }
  794. out:
  795. VDBG(" %s %s halt stat %d", ep->ep.name,
  796. value ? "set" : "clear", status);
  797. return status;
  798. }
  799. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  800. {
  801. struct fsl_ep *ep;
  802. int ep_num, ep_dir;
  803. u32 bits;
  804. unsigned long timeout;
  805. #define FSL_UDC_FLUSH_TIMEOUT 1000
  806. if (!_ep) {
  807. return;
  808. } else {
  809. ep = container_of(_ep, struct fsl_ep, ep);
  810. if (!ep->desc)
  811. return;
  812. }
  813. ep_num = ep_index(ep);
  814. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  815. if (ep_num == 0)
  816. bits = (1 << 16) | 1;
  817. else if (ep_dir == USB_SEND)
  818. bits = 1 << (16 + ep_num);
  819. else
  820. bits = 1 << ep_num;
  821. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  822. do {
  823. fsl_writel(bits, &dr_regs->endptflush);
  824. /* Wait until flush complete */
  825. while (fsl_readl(&dr_regs->endptflush)) {
  826. if (time_after(jiffies, timeout)) {
  827. ERR("ep flush timeout\n");
  828. return;
  829. }
  830. cpu_relax();
  831. }
  832. /* See if we need to flush again */
  833. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  834. }
  835. static struct usb_ep_ops fsl_ep_ops = {
  836. .enable = fsl_ep_enable,
  837. .disable = fsl_ep_disable,
  838. .alloc_request = fsl_alloc_request,
  839. .free_request = fsl_free_request,
  840. .queue = fsl_ep_queue,
  841. .dequeue = fsl_ep_dequeue,
  842. .set_halt = fsl_ep_set_halt,
  843. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  844. };
  845. /*-------------------------------------------------------------------------
  846. Gadget Driver Layer Operations
  847. -------------------------------------------------------------------------*/
  848. /*----------------------------------------------------------------------
  849. * Get the current frame number (from DR frame_index Reg )
  850. *----------------------------------------------------------------------*/
  851. static int fsl_get_frame(struct usb_gadget *gadget)
  852. {
  853. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  854. }
  855. /*-----------------------------------------------------------------------
  856. * Tries to wake up the host connected to this gadget
  857. -----------------------------------------------------------------------*/
  858. static int fsl_wakeup(struct usb_gadget *gadget)
  859. {
  860. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  861. u32 portsc;
  862. /* Remote wakeup feature not enabled by host */
  863. if (!udc->remote_wakeup)
  864. return -ENOTSUPP;
  865. portsc = fsl_readl(&dr_regs->portsc1);
  866. /* not suspended? */
  867. if (!(portsc & PORTSCX_PORT_SUSPEND))
  868. return 0;
  869. /* trigger force resume */
  870. portsc |= PORTSCX_PORT_FORCE_RESUME;
  871. fsl_writel(portsc, &dr_regs->portsc1);
  872. return 0;
  873. }
  874. static int can_pullup(struct fsl_udc *udc)
  875. {
  876. return udc->driver && udc->softconnect && udc->vbus_active;
  877. }
  878. /* Notify controller that VBUS is powered, Called by whatever
  879. detects VBUS sessions */
  880. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  881. {
  882. struct fsl_udc *udc;
  883. unsigned long flags;
  884. udc = container_of(gadget, struct fsl_udc, gadget);
  885. spin_lock_irqsave(&udc->lock, flags);
  886. VDBG("VBUS %s", is_active ? "on" : "off");
  887. udc->vbus_active = (is_active != 0);
  888. if (can_pullup(udc))
  889. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  890. &dr_regs->usbcmd);
  891. else
  892. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  893. &dr_regs->usbcmd);
  894. spin_unlock_irqrestore(&udc->lock, flags);
  895. return 0;
  896. }
  897. /* constrain controller's VBUS power usage
  898. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  899. * reporting how much power the device may consume. For example, this
  900. * could affect how quickly batteries are recharged.
  901. *
  902. * Returns zero on success, else negative errno.
  903. */
  904. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  905. {
  906. struct fsl_udc *udc;
  907. udc = container_of(gadget, struct fsl_udc, gadget);
  908. if (udc->transceiver)
  909. return otg_set_power(udc->transceiver, mA);
  910. return -ENOTSUPP;
  911. }
  912. /* Change Data+ pullup status
  913. * this func is used by usb_gadget_connect/disconnet
  914. */
  915. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  916. {
  917. struct fsl_udc *udc;
  918. udc = container_of(gadget, struct fsl_udc, gadget);
  919. udc->softconnect = (is_on != 0);
  920. if (can_pullup(udc))
  921. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  922. &dr_regs->usbcmd);
  923. else
  924. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  925. &dr_regs->usbcmd);
  926. return 0;
  927. }
  928. /* defined in gadget.h */
  929. static struct usb_gadget_ops fsl_gadget_ops = {
  930. .get_frame = fsl_get_frame,
  931. .wakeup = fsl_wakeup,
  932. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  933. .vbus_session = fsl_vbus_session,
  934. .vbus_draw = fsl_vbus_draw,
  935. .pullup = fsl_pullup,
  936. };
  937. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  938. on new transaction */
  939. static void ep0stall(struct fsl_udc *udc)
  940. {
  941. u32 tmp;
  942. /* must set tx and rx to stall at the same time */
  943. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  944. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  945. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  946. udc->ep0_state = WAIT_FOR_SETUP;
  947. udc->ep0_dir = 0;
  948. }
  949. /* Prime a status phase for ep0 */
  950. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  951. {
  952. struct fsl_req *req = udc->status_req;
  953. struct fsl_ep *ep;
  954. int status = 0;
  955. if (direction == EP_DIR_IN)
  956. udc->ep0_dir = USB_DIR_IN;
  957. else
  958. udc->ep0_dir = USB_DIR_OUT;
  959. ep = &udc->eps[0];
  960. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  961. req->ep = ep;
  962. req->req.length = 0;
  963. req->req.status = -EINPROGRESS;
  964. req->req.actual = 0;
  965. req->req.complete = NULL;
  966. req->dtd_count = 0;
  967. if (fsl_req_to_dtd(req) == 0)
  968. status = fsl_queue_td(ep, req);
  969. else
  970. return -ENOMEM;
  971. if (status)
  972. ERR("Can't queue ep0 status request\n");
  973. list_add_tail(&req->queue, &ep->queue);
  974. return status;
  975. }
  976. static inline int udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  977. {
  978. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  979. if (!ep->name)
  980. return 0;
  981. nuke(ep, -ESHUTDOWN);
  982. return 0;
  983. }
  984. /*
  985. * ch9 Set address
  986. */
  987. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  988. {
  989. /* Save the new address to device struct */
  990. udc->device_address = (u8) value;
  991. /* Update usb state */
  992. udc->usb_state = USB_STATE_ADDRESS;
  993. /* Status phase */
  994. if (ep0_prime_status(udc, EP_DIR_IN))
  995. ep0stall(udc);
  996. }
  997. /*
  998. * ch9 Get status
  999. */
  1000. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1001. u16 index, u16 length)
  1002. {
  1003. u16 tmp = 0; /* Status, cpu endian */
  1004. struct fsl_req *req;
  1005. struct fsl_ep *ep;
  1006. int status = 0;
  1007. ep = &udc->eps[0];
  1008. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1009. /* Get device status */
  1010. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1011. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1012. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1013. /* Get interface status */
  1014. /* We don't have interface information in udc driver */
  1015. tmp = 0;
  1016. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1017. /* Get endpoint status */
  1018. struct fsl_ep *target_ep;
  1019. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1020. /* stall if endpoint doesn't exist */
  1021. if (!target_ep->desc)
  1022. goto stall;
  1023. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1024. << USB_ENDPOINT_HALT;
  1025. }
  1026. udc->ep0_dir = USB_DIR_IN;
  1027. /* Borrow the per device status_req */
  1028. req = udc->status_req;
  1029. /* Fill in the reqest structure */
  1030. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1031. req->ep = ep;
  1032. req->req.length = 2;
  1033. req->req.status = -EINPROGRESS;
  1034. req->req.actual = 0;
  1035. req->req.complete = NULL;
  1036. req->dtd_count = 0;
  1037. /* prime the data phase */
  1038. if ((fsl_req_to_dtd(req) == 0))
  1039. status = fsl_queue_td(ep, req);
  1040. else /* no mem */
  1041. goto stall;
  1042. if (status) {
  1043. ERR("Can't respond to getstatus request\n");
  1044. goto stall;
  1045. }
  1046. list_add_tail(&req->queue, &ep->queue);
  1047. udc->ep0_state = DATA_STATE_XMIT;
  1048. return;
  1049. stall:
  1050. ep0stall(udc);
  1051. }
  1052. static void setup_received_irq(struct fsl_udc *udc,
  1053. struct usb_ctrlrequest *setup)
  1054. {
  1055. u16 wValue = le16_to_cpu(setup->wValue);
  1056. u16 wIndex = le16_to_cpu(setup->wIndex);
  1057. u16 wLength = le16_to_cpu(setup->wLength);
  1058. udc_reset_ep_queue(udc, 0);
  1059. /* We process some stardard setup requests here */
  1060. switch (setup->bRequest) {
  1061. case USB_REQ_GET_STATUS:
  1062. /* Data+Status phase from udc */
  1063. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1064. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1065. break;
  1066. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1067. return;
  1068. case USB_REQ_SET_ADDRESS:
  1069. /* Status phase from udc */
  1070. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1071. | USB_RECIP_DEVICE))
  1072. break;
  1073. ch9setaddress(udc, wValue, wIndex, wLength);
  1074. return;
  1075. case USB_REQ_CLEAR_FEATURE:
  1076. case USB_REQ_SET_FEATURE:
  1077. /* Status phase from udc */
  1078. {
  1079. int rc = -EOPNOTSUPP;
  1080. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1081. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1082. int pipe = get_pipe_by_windex(wIndex);
  1083. struct fsl_ep *ep;
  1084. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1085. break;
  1086. ep = get_ep_by_pipe(udc, pipe);
  1087. spin_unlock(&udc->lock);
  1088. rc = fsl_ep_set_halt(&ep->ep,
  1089. (setup->bRequest == USB_REQ_SET_FEATURE)
  1090. ? 1 : 0);
  1091. spin_lock(&udc->lock);
  1092. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1093. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1094. | USB_TYPE_STANDARD)) {
  1095. /* Note: The driver has not include OTG support yet.
  1096. * This will be set when OTG support is added */
  1097. if (!gadget_is_otg(&udc->gadget))
  1098. break;
  1099. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE)
  1100. udc->gadget.b_hnp_enable = 1;
  1101. else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1102. udc->gadget.a_hnp_support = 1;
  1103. else if (setup->bRequest ==
  1104. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1105. udc->gadget.a_alt_hnp_support = 1;
  1106. else
  1107. break;
  1108. rc = 0;
  1109. } else
  1110. break;
  1111. if (rc == 0) {
  1112. if (ep0_prime_status(udc, EP_DIR_IN))
  1113. ep0stall(udc);
  1114. }
  1115. return;
  1116. }
  1117. default:
  1118. break;
  1119. }
  1120. /* Requests handled by gadget */
  1121. if (wLength) {
  1122. /* Data phase from gadget, status phase from udc */
  1123. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1124. ? USB_DIR_IN : USB_DIR_OUT;
  1125. spin_unlock(&udc->lock);
  1126. if (udc->driver->setup(&udc->gadget,
  1127. &udc->local_setup_buff) < 0)
  1128. ep0stall(udc);
  1129. spin_lock(&udc->lock);
  1130. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1131. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1132. } else {
  1133. /* No data phase, IN status from gadget */
  1134. udc->ep0_dir = USB_DIR_IN;
  1135. spin_unlock(&udc->lock);
  1136. if (udc->driver->setup(&udc->gadget,
  1137. &udc->local_setup_buff) < 0)
  1138. ep0stall(udc);
  1139. spin_lock(&udc->lock);
  1140. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1141. }
  1142. }
  1143. /* Process request for Data or Status phase of ep0
  1144. * prime status phase if needed */
  1145. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1146. struct fsl_req *req)
  1147. {
  1148. if (udc->usb_state == USB_STATE_ADDRESS) {
  1149. /* Set the new address */
  1150. u32 new_address = (u32) udc->device_address;
  1151. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1152. &dr_regs->deviceaddr);
  1153. }
  1154. done(ep0, req, 0);
  1155. switch (udc->ep0_state) {
  1156. case DATA_STATE_XMIT:
  1157. /* receive status phase */
  1158. if (ep0_prime_status(udc, EP_DIR_OUT))
  1159. ep0stall(udc);
  1160. break;
  1161. case DATA_STATE_RECV:
  1162. /* send status phase */
  1163. if (ep0_prime_status(udc, EP_DIR_IN))
  1164. ep0stall(udc);
  1165. break;
  1166. case WAIT_FOR_OUT_STATUS:
  1167. udc->ep0_state = WAIT_FOR_SETUP;
  1168. break;
  1169. case WAIT_FOR_SETUP:
  1170. ERR("Unexpect ep0 packets\n");
  1171. break;
  1172. default:
  1173. ep0stall(udc);
  1174. break;
  1175. }
  1176. }
  1177. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1178. * being corrupted by another incoming setup packet */
  1179. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1180. {
  1181. u32 temp;
  1182. struct ep_queue_head *qh;
  1183. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1184. /* Clear bit in ENDPTSETUPSTAT */
  1185. temp = fsl_readl(&dr_regs->endptsetupstat);
  1186. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1187. /* while a hazard exists when setup package arrives */
  1188. do {
  1189. /* Set Setup Tripwire */
  1190. temp = fsl_readl(&dr_regs->usbcmd);
  1191. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1192. /* Copy the setup packet to local buffer */
  1193. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1194. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1195. /* Clear Setup Tripwire */
  1196. temp = fsl_readl(&dr_regs->usbcmd);
  1197. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1198. }
  1199. /* process-ep_req(): free the completed Tds for this req */
  1200. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1201. struct fsl_req *curr_req)
  1202. {
  1203. struct ep_td_struct *curr_td;
  1204. int td_complete, actual, remaining_length, j, tmp;
  1205. int status = 0;
  1206. int errors = 0;
  1207. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1208. int direction = pipe % 2;
  1209. curr_td = curr_req->head;
  1210. td_complete = 0;
  1211. actual = curr_req->req.length;
  1212. for (j = 0; j < curr_req->dtd_count; j++) {
  1213. remaining_length = (le32_to_cpu(curr_td->size_ioc_sts)
  1214. & DTD_PACKET_SIZE)
  1215. >> DTD_LENGTH_BIT_POS;
  1216. actual -= remaining_length;
  1217. if ((errors = le32_to_cpu(curr_td->size_ioc_sts) &
  1218. DTD_ERROR_MASK)) {
  1219. if (errors & DTD_STATUS_HALTED) {
  1220. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1221. /* Clear the errors and Halt condition */
  1222. tmp = le32_to_cpu(curr_qh->size_ioc_int_sts);
  1223. tmp &= ~errors;
  1224. curr_qh->size_ioc_int_sts = cpu_to_le32(tmp);
  1225. status = -EPIPE;
  1226. /* FIXME: continue with next queued TD? */
  1227. break;
  1228. }
  1229. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1230. VDBG("Transfer overflow");
  1231. status = -EPROTO;
  1232. break;
  1233. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1234. VDBG("ISO error");
  1235. status = -EILSEQ;
  1236. break;
  1237. } else
  1238. ERR("Unknown error has occured (0x%x)!\n",
  1239. errors);
  1240. } else if (le32_to_cpu(curr_td->size_ioc_sts)
  1241. & DTD_STATUS_ACTIVE) {
  1242. VDBG("Request not complete");
  1243. status = REQ_UNCOMPLETE;
  1244. return status;
  1245. } else if (remaining_length) {
  1246. if (direction) {
  1247. VDBG("Transmit dTD remaining length not zero");
  1248. status = -EPROTO;
  1249. break;
  1250. } else {
  1251. td_complete++;
  1252. break;
  1253. }
  1254. } else {
  1255. td_complete++;
  1256. VDBG("dTD transmitted successful");
  1257. }
  1258. if (j != curr_req->dtd_count - 1)
  1259. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1260. }
  1261. if (status)
  1262. return status;
  1263. curr_req->req.actual = actual;
  1264. return 0;
  1265. }
  1266. /* Process a DTD completion interrupt */
  1267. static void dtd_complete_irq(struct fsl_udc *udc)
  1268. {
  1269. u32 bit_pos;
  1270. int i, ep_num, direction, bit_mask, status;
  1271. struct fsl_ep *curr_ep;
  1272. struct fsl_req *curr_req, *temp_req;
  1273. /* Clear the bits in the register */
  1274. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1275. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1276. if (!bit_pos)
  1277. return;
  1278. for (i = 0; i < udc->max_ep * 2; i++) {
  1279. ep_num = i >> 1;
  1280. direction = i % 2;
  1281. bit_mask = 1 << (ep_num + 16 * direction);
  1282. if (!(bit_pos & bit_mask))
  1283. continue;
  1284. curr_ep = get_ep_by_pipe(udc, i);
  1285. /* If the ep is configured */
  1286. if (curr_ep->name == NULL) {
  1287. WARNING("Invalid EP?");
  1288. continue;
  1289. }
  1290. /* process the req queue until an uncomplete request */
  1291. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1292. queue) {
  1293. status = process_ep_req(udc, i, curr_req);
  1294. VDBG("status of process_ep_req= %d, ep = %d",
  1295. status, ep_num);
  1296. if (status == REQ_UNCOMPLETE)
  1297. break;
  1298. /* write back status to req */
  1299. curr_req->req.status = status;
  1300. if (ep_num == 0) {
  1301. ep0_req_complete(udc, curr_ep, curr_req);
  1302. break;
  1303. } else
  1304. done(curr_ep, curr_req, status);
  1305. }
  1306. }
  1307. }
  1308. /* Process a port change interrupt */
  1309. static void port_change_irq(struct fsl_udc *udc)
  1310. {
  1311. u32 speed;
  1312. /* Bus resetting is finished */
  1313. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1314. /* Get the speed */
  1315. speed = (fsl_readl(&dr_regs->portsc1)
  1316. & PORTSCX_PORT_SPEED_MASK);
  1317. switch (speed) {
  1318. case PORTSCX_PORT_SPEED_HIGH:
  1319. udc->gadget.speed = USB_SPEED_HIGH;
  1320. break;
  1321. case PORTSCX_PORT_SPEED_FULL:
  1322. udc->gadget.speed = USB_SPEED_FULL;
  1323. break;
  1324. case PORTSCX_PORT_SPEED_LOW:
  1325. udc->gadget.speed = USB_SPEED_LOW;
  1326. break;
  1327. default:
  1328. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1329. break;
  1330. }
  1331. }
  1332. /* Update USB state */
  1333. if (!udc->resume_state)
  1334. udc->usb_state = USB_STATE_DEFAULT;
  1335. }
  1336. /* Process suspend interrupt */
  1337. static void suspend_irq(struct fsl_udc *udc)
  1338. {
  1339. udc->resume_state = udc->usb_state;
  1340. udc->usb_state = USB_STATE_SUSPENDED;
  1341. /* report suspend to the driver, serial.c does not support this */
  1342. if (udc->driver->suspend)
  1343. udc->driver->suspend(&udc->gadget);
  1344. }
  1345. static void bus_resume(struct fsl_udc *udc)
  1346. {
  1347. udc->usb_state = udc->resume_state;
  1348. udc->resume_state = 0;
  1349. /* report resume to the driver, serial.c does not support this */
  1350. if (udc->driver->resume)
  1351. udc->driver->resume(&udc->gadget);
  1352. }
  1353. /* Clear up all ep queues */
  1354. static int reset_queues(struct fsl_udc *udc)
  1355. {
  1356. u8 pipe;
  1357. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1358. udc_reset_ep_queue(udc, pipe);
  1359. /* report disconnect; the driver is already quiesced */
  1360. spin_unlock(&udc->lock);
  1361. udc->driver->disconnect(&udc->gadget);
  1362. spin_lock(&udc->lock);
  1363. return 0;
  1364. }
  1365. /* Process reset interrupt */
  1366. static void reset_irq(struct fsl_udc *udc)
  1367. {
  1368. u32 temp;
  1369. unsigned long timeout;
  1370. /* Clear the device address */
  1371. temp = fsl_readl(&dr_regs->deviceaddr);
  1372. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1373. udc->device_address = 0;
  1374. /* Clear usb state */
  1375. udc->resume_state = 0;
  1376. udc->ep0_dir = 0;
  1377. udc->ep0_state = WAIT_FOR_SETUP;
  1378. udc->remote_wakeup = 0; /* default to 0 on reset */
  1379. udc->gadget.b_hnp_enable = 0;
  1380. udc->gadget.a_hnp_support = 0;
  1381. udc->gadget.a_alt_hnp_support = 0;
  1382. /* Clear all the setup token semaphores */
  1383. temp = fsl_readl(&dr_regs->endptsetupstat);
  1384. fsl_writel(temp, &dr_regs->endptsetupstat);
  1385. /* Clear all the endpoint complete status bits */
  1386. temp = fsl_readl(&dr_regs->endptcomplete);
  1387. fsl_writel(temp, &dr_regs->endptcomplete);
  1388. timeout = jiffies + 100;
  1389. while (fsl_readl(&dr_regs->endpointprime)) {
  1390. /* Wait until all endptprime bits cleared */
  1391. if (time_after(jiffies, timeout)) {
  1392. ERR("Timeout for reset\n");
  1393. break;
  1394. }
  1395. cpu_relax();
  1396. }
  1397. /* Write 1s to the flush register */
  1398. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1399. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1400. VDBG("Bus reset");
  1401. /* Reset all the queues, include XD, dTD, EP queue
  1402. * head and TR Queue */
  1403. reset_queues(udc);
  1404. udc->usb_state = USB_STATE_DEFAULT;
  1405. } else {
  1406. VDBG("Controller reset");
  1407. /* initialize usb hw reg except for regs for EP, not
  1408. * touch usbintr reg */
  1409. dr_controller_setup(udc);
  1410. /* Reset all internal used Queues */
  1411. reset_queues(udc);
  1412. ep0_setup(udc);
  1413. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1414. dr_controller_run(udc);
  1415. udc->usb_state = USB_STATE_ATTACHED;
  1416. }
  1417. }
  1418. /*
  1419. * USB device controller interrupt handler
  1420. */
  1421. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1422. {
  1423. struct fsl_udc *udc = _udc;
  1424. u32 irq_src;
  1425. irqreturn_t status = IRQ_NONE;
  1426. unsigned long flags;
  1427. /* Disable ISR for OTG host mode */
  1428. if (udc->stopped)
  1429. return IRQ_NONE;
  1430. spin_lock_irqsave(&udc->lock, flags);
  1431. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1432. /* Clear notification bits */
  1433. fsl_writel(irq_src, &dr_regs->usbsts);
  1434. /* VDBG("irq_src [0x%8x]", irq_src); */
  1435. /* Need to resume? */
  1436. if (udc->usb_state == USB_STATE_SUSPENDED)
  1437. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1438. bus_resume(udc);
  1439. /* USB Interrupt */
  1440. if (irq_src & USB_STS_INT) {
  1441. VDBG("Packet int");
  1442. /* Setup package, we only support ep0 as control ep */
  1443. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1444. tripwire_handler(udc, 0,
  1445. (u8 *) (&udc->local_setup_buff));
  1446. setup_received_irq(udc, &udc->local_setup_buff);
  1447. status = IRQ_HANDLED;
  1448. }
  1449. /* completion of dtd */
  1450. if (fsl_readl(&dr_regs->endptcomplete)) {
  1451. dtd_complete_irq(udc);
  1452. status = IRQ_HANDLED;
  1453. }
  1454. }
  1455. /* SOF (for ISO transfer) */
  1456. if (irq_src & USB_STS_SOF) {
  1457. status = IRQ_HANDLED;
  1458. }
  1459. /* Port Change */
  1460. if (irq_src & USB_STS_PORT_CHANGE) {
  1461. port_change_irq(udc);
  1462. status = IRQ_HANDLED;
  1463. }
  1464. /* Reset Received */
  1465. if (irq_src & USB_STS_RESET) {
  1466. reset_irq(udc);
  1467. status = IRQ_HANDLED;
  1468. }
  1469. /* Sleep Enable (Suspend) */
  1470. if (irq_src & USB_STS_SUSPEND) {
  1471. suspend_irq(udc);
  1472. status = IRQ_HANDLED;
  1473. }
  1474. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1475. VDBG("Error IRQ %x", irq_src);
  1476. }
  1477. spin_unlock_irqrestore(&udc->lock, flags);
  1478. return status;
  1479. }
  1480. /*----------------------------------------------------------------*
  1481. * Hook to gadget drivers
  1482. * Called by initialization code of gadget drivers
  1483. *----------------------------------------------------------------*/
  1484. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1485. {
  1486. int retval = -ENODEV;
  1487. unsigned long flags = 0;
  1488. if (!udc_controller)
  1489. return -ENODEV;
  1490. if (!driver || (driver->speed != USB_SPEED_FULL
  1491. && driver->speed != USB_SPEED_HIGH)
  1492. || !driver->bind || !driver->disconnect
  1493. || !driver->setup)
  1494. return -EINVAL;
  1495. if (udc_controller->driver)
  1496. return -EBUSY;
  1497. /* lock is needed but whether should use this lock or another */
  1498. spin_lock_irqsave(&udc_controller->lock, flags);
  1499. driver->driver.bus = NULL;
  1500. /* hook up the driver */
  1501. udc_controller->driver = driver;
  1502. udc_controller->gadget.dev.driver = &driver->driver;
  1503. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1504. /* bind udc driver to gadget driver */
  1505. retval = driver->bind(&udc_controller->gadget);
  1506. if (retval) {
  1507. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1508. udc_controller->gadget.dev.driver = NULL;
  1509. udc_controller->driver = NULL;
  1510. goto out;
  1511. }
  1512. /* Enable DR IRQ reg and Set usbcmd reg Run bit */
  1513. dr_controller_run(udc_controller);
  1514. udc_controller->usb_state = USB_STATE_ATTACHED;
  1515. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1516. udc_controller->ep0_dir = 0;
  1517. printk(KERN_INFO "%s: bind to driver %s\n",
  1518. udc_controller->gadget.name, driver->driver.name);
  1519. out:
  1520. if (retval)
  1521. printk("gadget driver register failed %d\n", retval);
  1522. return retval;
  1523. }
  1524. EXPORT_SYMBOL(usb_gadget_register_driver);
  1525. /* Disconnect from gadget driver */
  1526. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1527. {
  1528. struct fsl_ep *loop_ep;
  1529. unsigned long flags;
  1530. if (!udc_controller)
  1531. return -ENODEV;
  1532. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1533. return -EINVAL;
  1534. if (udc_controller->transceiver)
  1535. otg_set_peripheral(udc_controller->transceiver, NULL);
  1536. /* stop DR, disable intr */
  1537. dr_controller_stop(udc_controller);
  1538. /* in fact, no needed */
  1539. udc_controller->usb_state = USB_STATE_ATTACHED;
  1540. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1541. udc_controller->ep0_dir = 0;
  1542. /* stand operation */
  1543. spin_lock_irqsave(&udc_controller->lock, flags);
  1544. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1545. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1546. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1547. ep.ep_list)
  1548. nuke(loop_ep, -ESHUTDOWN);
  1549. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1550. /* unbind gadget and unhook driver. */
  1551. driver->unbind(&udc_controller->gadget);
  1552. udc_controller->gadget.dev.driver = NULL;
  1553. udc_controller->driver = NULL;
  1554. printk("unregistered gadget driver '%s'\n", driver->driver.name);
  1555. return 0;
  1556. }
  1557. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1558. /*-------------------------------------------------------------------------
  1559. PROC File System Support
  1560. -------------------------------------------------------------------------*/
  1561. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1562. #include <linux/seq_file.h>
  1563. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1564. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1565. int *eof, void *_dev)
  1566. {
  1567. char *buf = page;
  1568. char *next = buf;
  1569. unsigned size = count;
  1570. unsigned long flags;
  1571. int t, i;
  1572. u32 tmp_reg;
  1573. struct fsl_ep *ep = NULL;
  1574. struct fsl_req *req;
  1575. struct fsl_udc *udc = udc_controller;
  1576. if (off != 0)
  1577. return 0;
  1578. spin_lock_irqsave(&udc->lock, flags);
  1579. /* ------basic driver information ---- */
  1580. t = scnprintf(next, size,
  1581. DRIVER_DESC "\n"
  1582. "%s version: %s\n"
  1583. "Gadget driver: %s\n\n",
  1584. driver_name, DRIVER_VERSION,
  1585. udc->driver ? udc->driver->driver.name : "(none)");
  1586. size -= t;
  1587. next += t;
  1588. /* ------ DR Registers ----- */
  1589. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1590. t = scnprintf(next, size,
  1591. "USBCMD reg:\n"
  1592. "SetupTW: %d\n"
  1593. "Run/Stop: %s\n\n",
  1594. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1595. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1596. size -= t;
  1597. next += t;
  1598. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1599. t = scnprintf(next, size,
  1600. "USB Status Reg:\n"
  1601. "Dr Suspend: %d Reset Received: %d System Error: %s "
  1602. "USB Error Interrupt: %s\n\n",
  1603. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1604. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1605. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1606. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1607. size -= t;
  1608. next += t;
  1609. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1610. t = scnprintf(next, size,
  1611. "USB Intrrupt Enable Reg:\n"
  1612. "Sleep Enable: %d SOF Received Enable: %d "
  1613. "Reset Enable: %d\n"
  1614. "System Error Enable: %d "
  1615. "Port Change Dectected Enable: %d\n"
  1616. "USB Error Intr Enable: %d USB Intr Enable: %d\n\n",
  1617. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1618. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1619. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1620. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1621. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1622. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1623. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1624. size -= t;
  1625. next += t;
  1626. tmp_reg = fsl_readl(&dr_regs->frindex);
  1627. t = scnprintf(next, size,
  1628. "USB Frame Index Reg: Frame Number is 0x%x\n\n",
  1629. (tmp_reg & USB_FRINDEX_MASKS));
  1630. size -= t;
  1631. next += t;
  1632. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1633. t = scnprintf(next, size,
  1634. "USB Device Address Reg: Device Addr is 0x%x\n\n",
  1635. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1636. size -= t;
  1637. next += t;
  1638. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1639. t = scnprintf(next, size,
  1640. "USB Endpoint List Address Reg: "
  1641. "Device Addr is 0x%x\n\n",
  1642. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1643. size -= t;
  1644. next += t;
  1645. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1646. t = scnprintf(next, size,
  1647. "USB Port Status&Control Reg:\n"
  1648. "Port Transceiver Type : %s Port Speed: %s\n"
  1649. "PHY Low Power Suspend: %s Port Reset: %s "
  1650. "Port Suspend Mode: %s\n"
  1651. "Over-current Change: %s "
  1652. "Port Enable/Disable Change: %s\n"
  1653. "Port Enabled/Disabled: %s "
  1654. "Current Connect Status: %s\n\n", ( {
  1655. char *s;
  1656. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1657. case PORTSCX_PTS_UTMI:
  1658. s = "UTMI"; break;
  1659. case PORTSCX_PTS_ULPI:
  1660. s = "ULPI "; break;
  1661. case PORTSCX_PTS_FSLS:
  1662. s = "FS/LS Serial"; break;
  1663. default:
  1664. s = "None"; break;
  1665. }
  1666. s;} ), ( {
  1667. char *s;
  1668. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1669. case PORTSCX_PORT_SPEED_FULL:
  1670. s = "Full Speed"; break;
  1671. case PORTSCX_PORT_SPEED_LOW:
  1672. s = "Low Speed"; break;
  1673. case PORTSCX_PORT_SPEED_HIGH:
  1674. s = "High Speed"; break;
  1675. default:
  1676. s = "Undefined"; break;
  1677. }
  1678. s;
  1679. } ),
  1680. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1681. "Normal PHY mode" : "Low power mode",
  1682. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1683. "Not in Reset",
  1684. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1685. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1686. "No",
  1687. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1688. "Not change",
  1689. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1690. "Not correct",
  1691. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1692. "Attached" : "Not-Att");
  1693. size -= t;
  1694. next += t;
  1695. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1696. t = scnprintf(next, size,
  1697. "USB Mode Reg: Controller Mode is: %s\n\n", ( {
  1698. char *s;
  1699. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1700. case USB_MODE_CTRL_MODE_IDLE:
  1701. s = "Idle"; break;
  1702. case USB_MODE_CTRL_MODE_DEVICE:
  1703. s = "Device Controller"; break;
  1704. case USB_MODE_CTRL_MODE_HOST:
  1705. s = "Host Controller"; break;
  1706. default:
  1707. s = "None"; break;
  1708. }
  1709. s;
  1710. } ));
  1711. size -= t;
  1712. next += t;
  1713. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1714. t = scnprintf(next, size,
  1715. "Endpoint Setup Status Reg: SETUP on ep 0x%x\n\n",
  1716. (tmp_reg & EP_SETUP_STATUS_MASK));
  1717. size -= t;
  1718. next += t;
  1719. for (i = 0; i < udc->max_ep / 2; i++) {
  1720. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1721. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1722. i, tmp_reg);
  1723. size -= t;
  1724. next += t;
  1725. }
  1726. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1727. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n\n", tmp_reg);
  1728. size -= t;
  1729. next += t;
  1730. tmp_reg = usb_sys_regs->snoop1;
  1731. t = scnprintf(next, size, "Snoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1732. size -= t;
  1733. next += t;
  1734. tmp_reg = usb_sys_regs->control;
  1735. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1736. tmp_reg);
  1737. size -= t;
  1738. next += t;
  1739. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1740. ep = &udc->eps[0];
  1741. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1742. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1743. size -= t;
  1744. next += t;
  1745. if (list_empty(&ep->queue)) {
  1746. t = scnprintf(next, size, "its req queue is empty\n\n");
  1747. size -= t;
  1748. next += t;
  1749. } else {
  1750. list_for_each_entry(req, &ep->queue, queue) {
  1751. t = scnprintf(next, size,
  1752. "req %p actual 0x%x length 0x%x buf %p\n",
  1753. &req->req, req->req.actual,
  1754. req->req.length, req->req.buf);
  1755. size -= t;
  1756. next += t;
  1757. }
  1758. }
  1759. /* other gadget->eplist ep */
  1760. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1761. if (ep->desc) {
  1762. t = scnprintf(next, size,
  1763. "\nFor %s Maxpkt is 0x%x "
  1764. "index is 0x%x\n",
  1765. ep->ep.name, ep_maxpacket(ep),
  1766. ep_index(ep));
  1767. size -= t;
  1768. next += t;
  1769. if (list_empty(&ep->queue)) {
  1770. t = scnprintf(next, size,
  1771. "its req queue is empty\n\n");
  1772. size -= t;
  1773. next += t;
  1774. } else {
  1775. list_for_each_entry(req, &ep->queue, queue) {
  1776. t = scnprintf(next, size,
  1777. "req %p actual 0x%x length "
  1778. "0x%x buf %p\n",
  1779. &req->req, req->req.actual,
  1780. req->req.length, req->req.buf);
  1781. size -= t;
  1782. next += t;
  1783. } /* end for each_entry of ep req */
  1784. } /* end for else */
  1785. } /* end for if(ep->queue) */
  1786. } /* end (ep->desc) */
  1787. spin_unlock_irqrestore(&udc->lock, flags);
  1788. *eof = 1;
  1789. return count - size;
  1790. }
  1791. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1792. 0, NULL, fsl_proc_read, NULL)
  1793. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1794. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1795. #define create_proc_file() do {} while (0)
  1796. #define remove_proc_file() do {} while (0)
  1797. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1798. /*-------------------------------------------------------------------------*/
  1799. /* Release udc structures */
  1800. static void fsl_udc_release(struct device *dev)
  1801. {
  1802. complete(udc_controller->done);
  1803. dma_free_coherent(dev, udc_controller->ep_qh_size,
  1804. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1805. kfree(udc_controller);
  1806. }
  1807. /******************************************************************
  1808. Internal structure setup functions
  1809. *******************************************************************/
  1810. /*------------------------------------------------------------------
  1811. * init resource for globle controller
  1812. * Return the udc handle on success or NULL on failure
  1813. ------------------------------------------------------------------*/
  1814. static int __init struct_udc_setup(struct fsl_udc *udc,
  1815. struct platform_device *pdev)
  1816. {
  1817. struct fsl_usb2_platform_data *pdata;
  1818. size_t size;
  1819. pdata = pdev->dev.platform_data;
  1820. udc->phy_mode = pdata->phy_mode;
  1821. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1822. if (!udc->eps) {
  1823. ERR("malloc fsl_ep failed\n");
  1824. return -1;
  1825. }
  1826. /* initialized QHs, take care of alignment */
  1827. size = udc->max_ep * sizeof(struct ep_queue_head);
  1828. if (size < QH_ALIGNMENT)
  1829. size = QH_ALIGNMENT;
  1830. else if ((size % QH_ALIGNMENT) != 0) {
  1831. size += QH_ALIGNMENT + 1;
  1832. size &= ~(QH_ALIGNMENT - 1);
  1833. }
  1834. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1835. &udc->ep_qh_dma, GFP_KERNEL);
  1836. if (!udc->ep_qh) {
  1837. ERR("malloc QHs for udc failed\n");
  1838. kfree(udc->eps);
  1839. return -1;
  1840. }
  1841. udc->ep_qh_size = size;
  1842. /* Initialize ep0 status request structure */
  1843. /* FIXME: fsl_alloc_request() ignores ep argument */
  1844. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1845. struct fsl_req, req);
  1846. /* allocate a small amount of memory to get valid address */
  1847. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1848. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1849. udc->resume_state = USB_STATE_NOTATTACHED;
  1850. udc->usb_state = USB_STATE_POWERED;
  1851. udc->ep0_dir = 0;
  1852. udc->remote_wakeup = 0; /* default to 0 on reset */
  1853. spin_lock_init(&udc->lock);
  1854. return 0;
  1855. }
  1856. /*----------------------------------------------------------------
  1857. * Setup the fsl_ep struct for eps
  1858. * Link fsl_ep->ep to gadget->ep_list
  1859. * ep0out is not used so do nothing here
  1860. * ep0in should be taken care
  1861. *--------------------------------------------------------------*/
  1862. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  1863. char *name, int link)
  1864. {
  1865. struct fsl_ep *ep = &udc->eps[index];
  1866. ep->udc = udc;
  1867. strcpy(ep->name, name);
  1868. ep->ep.name = ep->name;
  1869. ep->ep.ops = &fsl_ep_ops;
  1870. ep->stopped = 0;
  1871. /* for ep0: maxP defined in desc
  1872. * for other eps, maxP is set by epautoconfig() called by gadget layer
  1873. */
  1874. ep->ep.maxpacket = (unsigned short) ~0;
  1875. /* the queue lists any req for this ep */
  1876. INIT_LIST_HEAD(&ep->queue);
  1877. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  1878. if (link)
  1879. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1880. ep->gadget = &udc->gadget;
  1881. ep->qh = &udc->ep_qh[index];
  1882. return 0;
  1883. }
  1884. /* Driver probe function
  1885. * all intialization operations implemented here except enabling usb_intr reg
  1886. * board setup should have been done in the platform code
  1887. */
  1888. static int __init fsl_udc_probe(struct platform_device *pdev)
  1889. {
  1890. struct resource *res;
  1891. int ret = -ENODEV;
  1892. unsigned int i;
  1893. u32 dccparams;
  1894. if (strcmp(pdev->name, driver_name)) {
  1895. VDBG("Wrong device");
  1896. return -ENODEV;
  1897. }
  1898. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  1899. if (udc_controller == NULL) {
  1900. ERR("malloc udc failed\n");
  1901. return -ENOMEM;
  1902. }
  1903. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1904. if (!res) {
  1905. kfree(udc_controller);
  1906. return -ENXIO;
  1907. }
  1908. if (!request_mem_region(res->start, res->end - res->start + 1,
  1909. driver_name)) {
  1910. ERR("request mem region for %s failed\n", pdev->name);
  1911. kfree(udc_controller);
  1912. return -EBUSY;
  1913. }
  1914. dr_regs = ioremap(res->start, res->end - res->start + 1);
  1915. if (!dr_regs) {
  1916. ret = -ENOMEM;
  1917. goto err1;
  1918. }
  1919. usb_sys_regs = (struct usb_sys_interface *)
  1920. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  1921. /* Read Device Controller Capability Parameters register */
  1922. dccparams = fsl_readl(&dr_regs->dccparams);
  1923. if (!(dccparams & DCCPARAMS_DC)) {
  1924. ERR("This SOC doesn't support device role\n");
  1925. ret = -ENODEV;
  1926. goto err2;
  1927. }
  1928. /* Get max device endpoints */
  1929. /* DEN is bidirectional ep number, max_ep doubles the number */
  1930. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  1931. udc_controller->irq = platform_get_irq(pdev, 0);
  1932. if (!udc_controller->irq) {
  1933. ret = -ENODEV;
  1934. goto err2;
  1935. }
  1936. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  1937. driver_name, udc_controller);
  1938. if (ret != 0) {
  1939. ERR("cannot request irq %d err %d\n",
  1940. udc_controller->irq, ret);
  1941. goto err2;
  1942. }
  1943. /* Initialize the udc structure including QH member and other member */
  1944. if (struct_udc_setup(udc_controller, pdev)) {
  1945. ERR("Can't initialize udc data structure\n");
  1946. ret = -ENOMEM;
  1947. goto err3;
  1948. }
  1949. /* initialize usb hw reg except for regs for EP,
  1950. * leave usbintr reg untouched */
  1951. dr_controller_setup(udc_controller);
  1952. /* Setup gadget structure */
  1953. udc_controller->gadget.ops = &fsl_gadget_ops;
  1954. udc_controller->gadget.is_dualspeed = 1;
  1955. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  1956. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  1957. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1958. udc_controller->gadget.name = driver_name;
  1959. /* Setup gadget.dev and register with kernel */
  1960. dev_set_name(&udc_controller->gadget.dev, "gadget");
  1961. udc_controller->gadget.dev.release = fsl_udc_release;
  1962. udc_controller->gadget.dev.parent = &pdev->dev;
  1963. ret = device_register(&udc_controller->gadget.dev);
  1964. if (ret < 0)
  1965. goto err3;
  1966. /* setup QH and epctrl for ep0 */
  1967. ep0_setup(udc_controller);
  1968. /* setup udc->eps[] for ep0 */
  1969. struct_ep_setup(udc_controller, 0, "ep0", 0);
  1970. /* for ep0: the desc defined here;
  1971. * for other eps, gadget layer called ep_enable with defined desc
  1972. */
  1973. udc_controller->eps[0].desc = &fsl_ep0_desc;
  1974. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  1975. /* setup the udc->eps[] for non-control endpoints and link
  1976. * to gadget.ep_list */
  1977. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  1978. char name[14];
  1979. sprintf(name, "ep%dout", i);
  1980. struct_ep_setup(udc_controller, i * 2, name, 1);
  1981. sprintf(name, "ep%din", i);
  1982. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  1983. }
  1984. /* use dma_pool for TD management */
  1985. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  1986. sizeof(struct ep_td_struct),
  1987. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  1988. if (udc_controller->td_pool == NULL) {
  1989. ret = -ENOMEM;
  1990. goto err4;
  1991. }
  1992. create_proc_file();
  1993. return 0;
  1994. err4:
  1995. device_unregister(&udc_controller->gadget.dev);
  1996. err3:
  1997. free_irq(udc_controller->irq, udc_controller);
  1998. err2:
  1999. iounmap(dr_regs);
  2000. err1:
  2001. release_mem_region(res->start, res->end - res->start + 1);
  2002. kfree(udc_controller);
  2003. return ret;
  2004. }
  2005. /* Driver removal function
  2006. * Free resources and finish pending transactions
  2007. */
  2008. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2009. {
  2010. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2011. DECLARE_COMPLETION(done);
  2012. if (!udc_controller)
  2013. return -ENODEV;
  2014. udc_controller->done = &done;
  2015. /* DR has been stopped in usb_gadget_unregister_driver() */
  2016. remove_proc_file();
  2017. /* Free allocated memory */
  2018. kfree(udc_controller->status_req->req.buf);
  2019. kfree(udc_controller->status_req);
  2020. kfree(udc_controller->eps);
  2021. dma_pool_destroy(udc_controller->td_pool);
  2022. free_irq(udc_controller->irq, udc_controller);
  2023. iounmap(dr_regs);
  2024. release_mem_region(res->start, res->end - res->start + 1);
  2025. device_unregister(&udc_controller->gadget.dev);
  2026. /* free udc --wait for the release() finished */
  2027. wait_for_completion(&done);
  2028. return 0;
  2029. }
  2030. /*-----------------------------------------------------------------
  2031. * Modify Power management attributes
  2032. * Used by OTG statemachine to disable gadget temporarily
  2033. -----------------------------------------------------------------*/
  2034. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2035. {
  2036. dr_controller_stop(udc_controller);
  2037. return 0;
  2038. }
  2039. /*-----------------------------------------------------------------
  2040. * Invoked on USB resume. May be called in_interrupt.
  2041. * Here we start the DR controller and enable the irq
  2042. *-----------------------------------------------------------------*/
  2043. static int fsl_udc_resume(struct platform_device *pdev)
  2044. {
  2045. /* Enable DR irq reg and set controller Run */
  2046. if (udc_controller->stopped) {
  2047. dr_controller_setup(udc_controller);
  2048. dr_controller_run(udc_controller);
  2049. }
  2050. udc_controller->usb_state = USB_STATE_ATTACHED;
  2051. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2052. udc_controller->ep0_dir = 0;
  2053. return 0;
  2054. }
  2055. /*-------------------------------------------------------------------------
  2056. Register entry point for the peripheral controller driver
  2057. --------------------------------------------------------------------------*/
  2058. static struct platform_driver udc_driver = {
  2059. .remove = __exit_p(fsl_udc_remove),
  2060. /* these suspend and resume are not usb suspend and resume */
  2061. .suspend = fsl_udc_suspend,
  2062. .resume = fsl_udc_resume,
  2063. .driver = {
  2064. .name = (char *)driver_name,
  2065. .owner = THIS_MODULE,
  2066. },
  2067. };
  2068. static int __init udc_init(void)
  2069. {
  2070. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2071. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2072. }
  2073. module_init(udc_init);
  2074. static void __exit udc_exit(void)
  2075. {
  2076. platform_driver_unregister(&udc_driver);
  2077. printk("%s unregistered\n", driver_desc);
  2078. }
  2079. module_exit(udc_exit);
  2080. MODULE_DESCRIPTION(DRIVER_DESC);
  2081. MODULE_AUTHOR(DRIVER_AUTHOR);
  2082. MODULE_LICENSE("GPL");
  2083. MODULE_ALIAS("platform:fsl-usb2-udc");