omap-usb-host.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /**
  2. * omap-usb-host.c - The USBHS core driver for OMAP EHCI & OHCI
  3. *
  4. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com
  5. * Author: Keshava Munegowda <keshava_mgowda@ti.com>
  6. *
  7. * This program is free software: you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 of
  9. * the License as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/types.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/gpio.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/platform_data/usb-omap.h>
  30. #include <linux/pm_runtime.h>
  31. #include "omap-usb.h"
  32. #define USBHS_DRIVER_NAME "usbhs_omap"
  33. #define OMAP_EHCI_DEVICE "ehci-omap"
  34. #define OMAP_OHCI_DEVICE "ohci-omap3"
  35. /* OMAP USBHOST Register addresses */
  36. /* UHH Register Set */
  37. #define OMAP_UHH_REVISION (0x00)
  38. #define OMAP_UHH_SYSCONFIG (0x10)
  39. #define OMAP_UHH_SYSCONFIG_MIDLEMODE (1 << 12)
  40. #define OMAP_UHH_SYSCONFIG_CACTIVITY (1 << 8)
  41. #define OMAP_UHH_SYSCONFIG_SIDLEMODE (1 << 3)
  42. #define OMAP_UHH_SYSCONFIG_ENAWAKEUP (1 << 2)
  43. #define OMAP_UHH_SYSCONFIG_SOFTRESET (1 << 1)
  44. #define OMAP_UHH_SYSCONFIG_AUTOIDLE (1 << 0)
  45. #define OMAP_UHH_SYSSTATUS (0x14)
  46. #define OMAP_UHH_HOSTCONFIG (0x40)
  47. #define OMAP_UHH_HOSTCONFIG_ULPI_BYPASS (1 << 0)
  48. #define OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS (1 << 0)
  49. #define OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS (1 << 11)
  50. #define OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS (1 << 12)
  51. #define OMAP_UHH_HOSTCONFIG_INCR4_BURST_EN (1 << 2)
  52. #define OMAP_UHH_HOSTCONFIG_INCR8_BURST_EN (1 << 3)
  53. #define OMAP_UHH_HOSTCONFIG_INCR16_BURST_EN (1 << 4)
  54. #define OMAP_UHH_HOSTCONFIG_INCRX_ALIGN_EN (1 << 5)
  55. #define OMAP_UHH_HOSTCONFIG_P1_CONNECT_STATUS (1 << 8)
  56. #define OMAP_UHH_HOSTCONFIG_P2_CONNECT_STATUS (1 << 9)
  57. #define OMAP_UHH_HOSTCONFIG_P3_CONNECT_STATUS (1 << 10)
  58. #define OMAP4_UHH_HOSTCONFIG_APP_START_CLK (1 << 31)
  59. /* OMAP4-specific defines */
  60. #define OMAP4_UHH_SYSCONFIG_IDLEMODE_CLEAR (3 << 2)
  61. #define OMAP4_UHH_SYSCONFIG_NOIDLE (1 << 2)
  62. #define OMAP4_UHH_SYSCONFIG_STDBYMODE_CLEAR (3 << 4)
  63. #define OMAP4_UHH_SYSCONFIG_NOSTDBY (1 << 4)
  64. #define OMAP4_UHH_SYSCONFIG_SOFTRESET (1 << 0)
  65. #define OMAP4_P1_MODE_CLEAR (3 << 16)
  66. #define OMAP4_P1_MODE_TLL (1 << 16)
  67. #define OMAP4_P1_MODE_HSIC (3 << 16)
  68. #define OMAP4_P2_MODE_CLEAR (3 << 18)
  69. #define OMAP4_P2_MODE_TLL (1 << 18)
  70. #define OMAP4_P2_MODE_HSIC (3 << 18)
  71. #define OMAP_UHH_DEBUG_CSR (0x44)
  72. /* Values of UHH_REVISION - Note: these are not given in the TRM */
  73. #define OMAP_USBHS_REV1 0x00000010 /* OMAP3 */
  74. #define OMAP_USBHS_REV2 0x50700100 /* OMAP4 */
  75. #define is_omap_usbhs_rev1(x) (x->usbhs_rev == OMAP_USBHS_REV1)
  76. #define is_omap_usbhs_rev2(x) (x->usbhs_rev == OMAP_USBHS_REV2)
  77. #define is_ehci_phy_mode(x) (x == OMAP_EHCI_PORT_MODE_PHY)
  78. #define is_ehci_tll_mode(x) (x == OMAP_EHCI_PORT_MODE_TLL)
  79. #define is_ehci_hsic_mode(x) (x == OMAP_EHCI_PORT_MODE_HSIC)
  80. struct usbhs_hcd_omap {
  81. struct clk *xclk60mhsp1_ck;
  82. struct clk *xclk60mhsp2_ck;
  83. struct clk *utmi_p1_fck;
  84. struct clk *usbhost_p1_fck;
  85. struct clk *utmi_p2_fck;
  86. struct clk *usbhost_p2_fck;
  87. struct clk *init_60m_fclk;
  88. struct clk *ehci_logic_fck;
  89. void __iomem *uhh_base;
  90. struct usbhs_omap_platform_data *pdata;
  91. u32 usbhs_rev;
  92. spinlock_t lock;
  93. };
  94. /*-------------------------------------------------------------------------*/
  95. const char usbhs_driver_name[] = USBHS_DRIVER_NAME;
  96. static u64 usbhs_dmamask = DMA_BIT_MASK(32);
  97. /*-------------------------------------------------------------------------*/
  98. static inline void usbhs_write(void __iomem *base, u32 reg, u32 val)
  99. {
  100. __raw_writel(val, base + reg);
  101. }
  102. static inline u32 usbhs_read(void __iomem *base, u32 reg)
  103. {
  104. return __raw_readl(base + reg);
  105. }
  106. static inline void usbhs_writeb(void __iomem *base, u8 reg, u8 val)
  107. {
  108. __raw_writeb(val, base + reg);
  109. }
  110. static inline u8 usbhs_readb(void __iomem *base, u8 reg)
  111. {
  112. return __raw_readb(base + reg);
  113. }
  114. /*-------------------------------------------------------------------------*/
  115. static struct platform_device *omap_usbhs_alloc_child(const char *name,
  116. struct resource *res, int num_resources, void *pdata,
  117. size_t pdata_size, struct device *dev)
  118. {
  119. struct platform_device *child;
  120. int ret;
  121. child = platform_device_alloc(name, 0);
  122. if (!child) {
  123. dev_err(dev, "platform_device_alloc %s failed\n", name);
  124. goto err_end;
  125. }
  126. ret = platform_device_add_resources(child, res, num_resources);
  127. if (ret) {
  128. dev_err(dev, "platform_device_add_resources failed\n");
  129. goto err_alloc;
  130. }
  131. ret = platform_device_add_data(child, pdata, pdata_size);
  132. if (ret) {
  133. dev_err(dev, "platform_device_add_data failed\n");
  134. goto err_alloc;
  135. }
  136. child->dev.dma_mask = &usbhs_dmamask;
  137. dma_set_coherent_mask(&child->dev, DMA_BIT_MASK(32));
  138. child->dev.parent = dev;
  139. ret = platform_device_add(child);
  140. if (ret) {
  141. dev_err(dev, "platform_device_add failed\n");
  142. goto err_alloc;
  143. }
  144. return child;
  145. err_alloc:
  146. platform_device_put(child);
  147. err_end:
  148. return NULL;
  149. }
  150. static int omap_usbhs_alloc_children(struct platform_device *pdev)
  151. {
  152. struct device *dev = &pdev->dev;
  153. struct usbhs_omap_platform_data *pdata = dev->platform_data;
  154. struct platform_device *ehci;
  155. struct platform_device *ohci;
  156. struct resource *res;
  157. struct resource resources[2];
  158. int ret;
  159. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ehci");
  160. if (!res) {
  161. dev_err(dev, "EHCI get resource IORESOURCE_MEM failed\n");
  162. ret = -ENODEV;
  163. goto err_end;
  164. }
  165. resources[0] = *res;
  166. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "ehci-irq");
  167. if (!res) {
  168. dev_err(dev, " EHCI get resource IORESOURCE_IRQ failed\n");
  169. ret = -ENODEV;
  170. goto err_end;
  171. }
  172. resources[1] = *res;
  173. ehci = omap_usbhs_alloc_child(OMAP_EHCI_DEVICE, resources, 2, pdata,
  174. sizeof(*pdata), dev);
  175. if (!ehci) {
  176. dev_err(dev, "omap_usbhs_alloc_child failed\n");
  177. ret = -ENOMEM;
  178. goto err_end;
  179. }
  180. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ohci");
  181. if (!res) {
  182. dev_err(dev, "OHCI get resource IORESOURCE_MEM failed\n");
  183. ret = -ENODEV;
  184. goto err_ehci;
  185. }
  186. resources[0] = *res;
  187. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "ohci-irq");
  188. if (!res) {
  189. dev_err(dev, "OHCI get resource IORESOURCE_IRQ failed\n");
  190. ret = -ENODEV;
  191. goto err_ehci;
  192. }
  193. resources[1] = *res;
  194. ohci = omap_usbhs_alloc_child(OMAP_OHCI_DEVICE, resources, 2, pdata,
  195. sizeof(*pdata), dev);
  196. if (!ohci) {
  197. dev_err(dev, "omap_usbhs_alloc_child failed\n");
  198. ret = -ENOMEM;
  199. goto err_ehci;
  200. }
  201. return 0;
  202. err_ehci:
  203. platform_device_unregister(ehci);
  204. err_end:
  205. return ret;
  206. }
  207. static bool is_ohci_port(enum usbhs_omap_port_mode pmode)
  208. {
  209. switch (pmode) {
  210. case OMAP_OHCI_PORT_MODE_PHY_6PIN_DATSE0:
  211. case OMAP_OHCI_PORT_MODE_PHY_6PIN_DPDM:
  212. case OMAP_OHCI_PORT_MODE_PHY_3PIN_DATSE0:
  213. case OMAP_OHCI_PORT_MODE_PHY_4PIN_DPDM:
  214. case OMAP_OHCI_PORT_MODE_TLL_6PIN_DATSE0:
  215. case OMAP_OHCI_PORT_MODE_TLL_6PIN_DPDM:
  216. case OMAP_OHCI_PORT_MODE_TLL_3PIN_DATSE0:
  217. case OMAP_OHCI_PORT_MODE_TLL_4PIN_DPDM:
  218. case OMAP_OHCI_PORT_MODE_TLL_2PIN_DATSE0:
  219. case OMAP_OHCI_PORT_MODE_TLL_2PIN_DPDM:
  220. return true;
  221. default:
  222. return false;
  223. }
  224. }
  225. static int usbhs_runtime_resume(struct device *dev)
  226. {
  227. struct usbhs_hcd_omap *omap = dev_get_drvdata(dev);
  228. struct usbhs_omap_platform_data *pdata = omap->pdata;
  229. unsigned long flags;
  230. dev_dbg(dev, "usbhs_runtime_resume\n");
  231. if (!pdata) {
  232. dev_dbg(dev, "missing platform_data\n");
  233. return -ENODEV;
  234. }
  235. omap_tll_enable();
  236. spin_lock_irqsave(&omap->lock, flags);
  237. if (omap->ehci_logic_fck && !IS_ERR(omap->ehci_logic_fck))
  238. clk_enable(omap->ehci_logic_fck);
  239. if (is_ehci_tll_mode(pdata->port_mode[0]))
  240. clk_enable(omap->usbhost_p1_fck);
  241. if (is_ehci_tll_mode(pdata->port_mode[1]))
  242. clk_enable(omap->usbhost_p2_fck);
  243. clk_enable(omap->utmi_p1_fck);
  244. clk_enable(omap->utmi_p2_fck);
  245. spin_unlock_irqrestore(&omap->lock, flags);
  246. return 0;
  247. }
  248. static int usbhs_runtime_suspend(struct device *dev)
  249. {
  250. struct usbhs_hcd_omap *omap = dev_get_drvdata(dev);
  251. struct usbhs_omap_platform_data *pdata = omap->pdata;
  252. unsigned long flags;
  253. dev_dbg(dev, "usbhs_runtime_suspend\n");
  254. if (!pdata) {
  255. dev_dbg(dev, "missing platform_data\n");
  256. return -ENODEV;
  257. }
  258. spin_lock_irqsave(&omap->lock, flags);
  259. if (is_ehci_tll_mode(pdata->port_mode[0]))
  260. clk_disable(omap->usbhost_p1_fck);
  261. if (is_ehci_tll_mode(pdata->port_mode[1]))
  262. clk_disable(omap->usbhost_p2_fck);
  263. clk_disable(omap->utmi_p2_fck);
  264. clk_disable(omap->utmi_p1_fck);
  265. if (omap->ehci_logic_fck && !IS_ERR(omap->ehci_logic_fck))
  266. clk_disable(omap->ehci_logic_fck);
  267. spin_unlock_irqrestore(&omap->lock, flags);
  268. omap_tll_disable();
  269. return 0;
  270. }
  271. static void omap_usbhs_init(struct device *dev)
  272. {
  273. struct usbhs_hcd_omap *omap = dev_get_drvdata(dev);
  274. struct usbhs_omap_platform_data *pdata = omap->pdata;
  275. unsigned long flags;
  276. unsigned reg;
  277. dev_dbg(dev, "starting TI HSUSB Controller\n");
  278. if (pdata->phy_reset) {
  279. if (gpio_is_valid(pdata->reset_gpio_port[0]))
  280. gpio_request_one(pdata->reset_gpio_port[0],
  281. GPIOF_OUT_INIT_LOW, "USB1 PHY reset");
  282. if (gpio_is_valid(pdata->reset_gpio_port[1]))
  283. gpio_request_one(pdata->reset_gpio_port[1],
  284. GPIOF_OUT_INIT_LOW, "USB2 PHY reset");
  285. /* Hold the PHY in RESET for enough time till DIR is high */
  286. udelay(10);
  287. }
  288. pm_runtime_get_sync(dev);
  289. spin_lock_irqsave(&omap->lock, flags);
  290. omap->usbhs_rev = usbhs_read(omap->uhh_base, OMAP_UHH_REVISION);
  291. dev_dbg(dev, "OMAP UHH_REVISION 0x%x\n", omap->usbhs_rev);
  292. reg = usbhs_read(omap->uhh_base, OMAP_UHH_HOSTCONFIG);
  293. /* setup ULPI bypass and burst configurations */
  294. reg |= (OMAP_UHH_HOSTCONFIG_INCR4_BURST_EN
  295. | OMAP_UHH_HOSTCONFIG_INCR8_BURST_EN
  296. | OMAP_UHH_HOSTCONFIG_INCR16_BURST_EN);
  297. reg |= OMAP4_UHH_HOSTCONFIG_APP_START_CLK;
  298. reg &= ~OMAP_UHH_HOSTCONFIG_INCRX_ALIGN_EN;
  299. if (is_omap_usbhs_rev1(omap)) {
  300. if (pdata->port_mode[0] == OMAP_USBHS_PORT_MODE_UNUSED)
  301. reg &= ~OMAP_UHH_HOSTCONFIG_P1_CONNECT_STATUS;
  302. if (pdata->port_mode[1] == OMAP_USBHS_PORT_MODE_UNUSED)
  303. reg &= ~OMAP_UHH_HOSTCONFIG_P2_CONNECT_STATUS;
  304. if (pdata->port_mode[2] == OMAP_USBHS_PORT_MODE_UNUSED)
  305. reg &= ~OMAP_UHH_HOSTCONFIG_P3_CONNECT_STATUS;
  306. /* Bypass the TLL module for PHY mode operation */
  307. if (pdata->single_ulpi_bypass) {
  308. dev_dbg(dev, "OMAP3 ES version <= ES2.1\n");
  309. if (is_ehci_phy_mode(pdata->port_mode[0]) ||
  310. is_ehci_phy_mode(pdata->port_mode[1]) ||
  311. is_ehci_phy_mode(pdata->port_mode[2]))
  312. reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_BYPASS;
  313. else
  314. reg |= OMAP_UHH_HOSTCONFIG_ULPI_BYPASS;
  315. } else {
  316. dev_dbg(dev, "OMAP3 ES version > ES2.1\n");
  317. if (is_ehci_phy_mode(pdata->port_mode[0]))
  318. reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS;
  319. else
  320. reg |= OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS;
  321. if (is_ehci_phy_mode(pdata->port_mode[1]))
  322. reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS;
  323. else
  324. reg |= OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS;
  325. if (is_ehci_phy_mode(pdata->port_mode[2]))
  326. reg &= ~OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS;
  327. else
  328. reg |= OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS;
  329. }
  330. } else if (is_omap_usbhs_rev2(omap)) {
  331. /* Clear port mode fields for PHY mode*/
  332. reg &= ~OMAP4_P1_MODE_CLEAR;
  333. reg &= ~OMAP4_P2_MODE_CLEAR;
  334. if (is_ehci_tll_mode(pdata->port_mode[0]) ||
  335. (is_ohci_port(pdata->port_mode[0])))
  336. reg |= OMAP4_P1_MODE_TLL;
  337. else if (is_ehci_hsic_mode(pdata->port_mode[0]))
  338. reg |= OMAP4_P1_MODE_HSIC;
  339. if (is_ehci_tll_mode(pdata->port_mode[1]) ||
  340. (is_ohci_port(pdata->port_mode[1])))
  341. reg |= OMAP4_P2_MODE_TLL;
  342. else if (is_ehci_hsic_mode(pdata->port_mode[1]))
  343. reg |= OMAP4_P2_MODE_HSIC;
  344. }
  345. usbhs_write(omap->uhh_base, OMAP_UHH_HOSTCONFIG, reg);
  346. dev_dbg(dev, "UHH setup done, uhh_hostconfig=%x\n", reg);
  347. spin_unlock_irqrestore(&omap->lock, flags);
  348. pm_runtime_put_sync(dev);
  349. if (pdata->phy_reset) {
  350. /* Hold the PHY in RESET for enough time till
  351. * PHY is settled and ready
  352. */
  353. udelay(10);
  354. if (gpio_is_valid(pdata->reset_gpio_port[0]))
  355. gpio_set_value_cansleep
  356. (pdata->reset_gpio_port[0], 1);
  357. if (gpio_is_valid(pdata->reset_gpio_port[1]))
  358. gpio_set_value_cansleep
  359. (pdata->reset_gpio_port[1], 1);
  360. }
  361. }
  362. static void omap_usbhs_deinit(struct device *dev)
  363. {
  364. struct usbhs_hcd_omap *omap = dev_get_drvdata(dev);
  365. struct usbhs_omap_platform_data *pdata = omap->pdata;
  366. if (pdata->phy_reset) {
  367. if (gpio_is_valid(pdata->reset_gpio_port[0]))
  368. gpio_free(pdata->reset_gpio_port[0]);
  369. if (gpio_is_valid(pdata->reset_gpio_port[1]))
  370. gpio_free(pdata->reset_gpio_port[1]);
  371. }
  372. }
  373. /**
  374. * usbhs_omap_probe - initialize TI-based HCDs
  375. *
  376. * Allocates basic resources for this USB host controller.
  377. */
  378. static int usbhs_omap_probe(struct platform_device *pdev)
  379. {
  380. struct device *dev = &pdev->dev;
  381. struct usbhs_omap_platform_data *pdata = dev->platform_data;
  382. struct usbhs_hcd_omap *omap;
  383. struct resource *res;
  384. int ret = 0;
  385. int i;
  386. if (!pdata) {
  387. dev_err(dev, "Missing platform data\n");
  388. ret = -ENOMEM;
  389. goto end_probe;
  390. }
  391. omap = kzalloc(sizeof(*omap), GFP_KERNEL);
  392. if (!omap) {
  393. dev_err(dev, "Memory allocation failed\n");
  394. ret = -ENOMEM;
  395. goto end_probe;
  396. }
  397. spin_lock_init(&omap->lock);
  398. omap->pdata = pdata;
  399. pm_runtime_enable(dev);
  400. for (i = 0; i < OMAP3_HS_USB_PORTS; i++)
  401. if (is_ehci_phy_mode(i) || is_ehci_tll_mode(i) ||
  402. is_ehci_hsic_mode(i)) {
  403. omap->ehci_logic_fck = clk_get(dev, "ehci_logic_fck");
  404. if (IS_ERR(omap->ehci_logic_fck)) {
  405. ret = PTR_ERR(omap->ehci_logic_fck);
  406. dev_warn(dev, "ehci_logic_fck failed:%d\n",
  407. ret);
  408. }
  409. break;
  410. }
  411. omap->utmi_p1_fck = clk_get(dev, "utmi_p1_gfclk");
  412. if (IS_ERR(omap->utmi_p1_fck)) {
  413. ret = PTR_ERR(omap->utmi_p1_fck);
  414. dev_err(dev, "utmi_p1_gfclk failed error:%d\n", ret);
  415. goto err_end;
  416. }
  417. omap->xclk60mhsp1_ck = clk_get(dev, "xclk60mhsp1_ck");
  418. if (IS_ERR(omap->xclk60mhsp1_ck)) {
  419. ret = PTR_ERR(omap->xclk60mhsp1_ck);
  420. dev_err(dev, "xclk60mhsp1_ck failed error:%d\n", ret);
  421. goto err_utmi_p1_fck;
  422. }
  423. omap->utmi_p2_fck = clk_get(dev, "utmi_p2_gfclk");
  424. if (IS_ERR(omap->utmi_p2_fck)) {
  425. ret = PTR_ERR(omap->utmi_p2_fck);
  426. dev_err(dev, "utmi_p2_gfclk failed error:%d\n", ret);
  427. goto err_xclk60mhsp1_ck;
  428. }
  429. omap->xclk60mhsp2_ck = clk_get(dev, "xclk60mhsp2_ck");
  430. if (IS_ERR(omap->xclk60mhsp2_ck)) {
  431. ret = PTR_ERR(omap->xclk60mhsp2_ck);
  432. dev_err(dev, "xclk60mhsp2_ck failed error:%d\n", ret);
  433. goto err_utmi_p2_fck;
  434. }
  435. omap->usbhost_p1_fck = clk_get(dev, "usb_host_hs_utmi_p1_clk");
  436. if (IS_ERR(omap->usbhost_p1_fck)) {
  437. ret = PTR_ERR(omap->usbhost_p1_fck);
  438. dev_err(dev, "usbhost_p1_fck failed error:%d\n", ret);
  439. goto err_xclk60mhsp2_ck;
  440. }
  441. omap->usbhost_p2_fck = clk_get(dev, "usb_host_hs_utmi_p2_clk");
  442. if (IS_ERR(omap->usbhost_p2_fck)) {
  443. ret = PTR_ERR(omap->usbhost_p2_fck);
  444. dev_err(dev, "usbhost_p2_fck failed error:%d\n", ret);
  445. goto err_usbhost_p1_fck;
  446. }
  447. omap->init_60m_fclk = clk_get(dev, "init_60m_fclk");
  448. if (IS_ERR(omap->init_60m_fclk)) {
  449. ret = PTR_ERR(omap->init_60m_fclk);
  450. dev_err(dev, "init_60m_fclk failed error:%d\n", ret);
  451. goto err_usbhost_p2_fck;
  452. }
  453. if (is_ehci_phy_mode(pdata->port_mode[0])) {
  454. /* for OMAP3 , the clk set paretn fails */
  455. ret = clk_set_parent(omap->utmi_p1_fck,
  456. omap->xclk60mhsp1_ck);
  457. if (ret != 0)
  458. dev_err(dev, "xclk60mhsp1_ck set parent"
  459. "failed error:%d\n", ret);
  460. } else if (is_ehci_tll_mode(pdata->port_mode[0])) {
  461. ret = clk_set_parent(omap->utmi_p1_fck,
  462. omap->init_60m_fclk);
  463. if (ret != 0)
  464. dev_err(dev, "init_60m_fclk set parent"
  465. "failed error:%d\n", ret);
  466. }
  467. if (is_ehci_phy_mode(pdata->port_mode[1])) {
  468. ret = clk_set_parent(omap->utmi_p2_fck,
  469. omap->xclk60mhsp2_ck);
  470. if (ret != 0)
  471. dev_err(dev, "xclk60mhsp2_ck set parent"
  472. "failed error:%d\n", ret);
  473. } else if (is_ehci_tll_mode(pdata->port_mode[1])) {
  474. ret = clk_set_parent(omap->utmi_p2_fck,
  475. omap->init_60m_fclk);
  476. if (ret != 0)
  477. dev_err(dev, "init_60m_fclk set parent"
  478. "failed error:%d\n", ret);
  479. }
  480. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "uhh");
  481. if (!res) {
  482. dev_err(dev, "UHH EHCI get resource failed\n");
  483. ret = -ENODEV;
  484. goto err_init_60m_fclk;
  485. }
  486. omap->uhh_base = ioremap(res->start, resource_size(res));
  487. if (!omap->uhh_base) {
  488. dev_err(dev, "UHH ioremap failed\n");
  489. ret = -ENOMEM;
  490. goto err_init_60m_fclk;
  491. }
  492. platform_set_drvdata(pdev, omap);
  493. omap_usbhs_init(dev);
  494. ret = omap_usbhs_alloc_children(pdev);
  495. if (ret) {
  496. dev_err(dev, "omap_usbhs_alloc_children failed\n");
  497. goto err_alloc;
  498. }
  499. goto end_probe;
  500. err_alloc:
  501. omap_usbhs_deinit(&pdev->dev);
  502. iounmap(omap->uhh_base);
  503. err_init_60m_fclk:
  504. clk_put(omap->init_60m_fclk);
  505. err_usbhost_p2_fck:
  506. clk_put(omap->usbhost_p2_fck);
  507. err_usbhost_p1_fck:
  508. clk_put(omap->usbhost_p1_fck);
  509. err_xclk60mhsp2_ck:
  510. clk_put(omap->xclk60mhsp2_ck);
  511. err_utmi_p2_fck:
  512. clk_put(omap->utmi_p2_fck);
  513. err_xclk60mhsp1_ck:
  514. clk_put(omap->xclk60mhsp1_ck);
  515. err_utmi_p1_fck:
  516. clk_put(omap->utmi_p1_fck);
  517. err_end:
  518. clk_put(omap->ehci_logic_fck);
  519. pm_runtime_disable(dev);
  520. kfree(omap);
  521. end_probe:
  522. return ret;
  523. }
  524. /**
  525. * usbhs_omap_remove - shutdown processing for UHH & TLL HCDs
  526. * @pdev: USB Host Controller being removed
  527. *
  528. * Reverses the effect of usbhs_omap_probe().
  529. */
  530. static int usbhs_omap_remove(struct platform_device *pdev)
  531. {
  532. struct usbhs_hcd_omap *omap = platform_get_drvdata(pdev);
  533. omap_usbhs_deinit(&pdev->dev);
  534. iounmap(omap->uhh_base);
  535. clk_put(omap->init_60m_fclk);
  536. clk_put(omap->usbhost_p2_fck);
  537. clk_put(omap->usbhost_p1_fck);
  538. clk_put(omap->xclk60mhsp2_ck);
  539. clk_put(omap->utmi_p2_fck);
  540. clk_put(omap->xclk60mhsp1_ck);
  541. clk_put(omap->utmi_p1_fck);
  542. clk_put(omap->ehci_logic_fck);
  543. pm_runtime_disable(&pdev->dev);
  544. kfree(omap);
  545. return 0;
  546. }
  547. static const struct dev_pm_ops usbhsomap_dev_pm_ops = {
  548. .runtime_suspend = usbhs_runtime_suspend,
  549. .runtime_resume = usbhs_runtime_resume,
  550. };
  551. static struct platform_driver usbhs_omap_driver = {
  552. .driver = {
  553. .name = (char *)usbhs_driver_name,
  554. .owner = THIS_MODULE,
  555. .pm = &usbhsomap_dev_pm_ops,
  556. },
  557. .remove = __exit_p(usbhs_omap_remove),
  558. };
  559. MODULE_AUTHOR("Keshava Munegowda <keshava_mgowda@ti.com>");
  560. MODULE_ALIAS("platform:" USBHS_DRIVER_NAME);
  561. MODULE_LICENSE("GPL v2");
  562. MODULE_DESCRIPTION("usb host common core driver for omap EHCI and OHCI");
  563. static int __init omap_usbhs_drvinit(void)
  564. {
  565. return platform_driver_probe(&usbhs_omap_driver, usbhs_omap_probe);
  566. }
  567. /*
  568. * init before ehci and ohci drivers;
  569. * The usbhs core driver should be initialized much before
  570. * the omap ehci and ohci probe functions are called.
  571. * This usbhs core driver should be initialized after
  572. * usb tll driver
  573. */
  574. fs_initcall_sync(omap_usbhs_drvinit);
  575. static void __exit omap_usbhs_drvexit(void)
  576. {
  577. platform_driver_unregister(&usbhs_omap_driver);
  578. }
  579. module_exit(omap_usbhs_drvexit);