hda_intel.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <linux/reboot.h>
  48. #include <sound/core.h>
  49. #include <sound/initval.h>
  50. #include "hda_codec.h"
  51. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  52. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  53. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  54. static char *model[SNDRV_CARDS];
  55. static int position_fix[SNDRV_CARDS];
  56. static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  57. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  58. static int probe_only[SNDRV_CARDS];
  59. static int single_cmd;
  60. static int enable_msi = -1;
  61. #ifdef CONFIG_SND_HDA_PATCH_LOADER
  62. static char *patch[SNDRV_CARDS];
  63. #endif
  64. #ifdef CONFIG_SND_HDA_INPUT_BEEP
  65. static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
  66. CONFIG_SND_HDA_INPUT_BEEP_MODE};
  67. #endif
  68. module_param_array(index, int, NULL, 0444);
  69. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  70. module_param_array(id, charp, NULL, 0444);
  71. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  72. module_param_array(enable, bool, NULL, 0444);
  73. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  74. module_param_array(model, charp, NULL, 0444);
  75. MODULE_PARM_DESC(model, "Use the given board model.");
  76. module_param_array(position_fix, int, NULL, 0444);
  77. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  78. "(0 = auto, 1 = none, 2 = POSBUF).");
  79. module_param_array(bdl_pos_adj, int, NULL, 0644);
  80. MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
  81. module_param_array(probe_mask, int, NULL, 0444);
  82. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  83. module_param_array(probe_only, bool, NULL, 0444);
  84. MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
  85. module_param(single_cmd, bool, 0444);
  86. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  87. "(for debugging only).");
  88. module_param(enable_msi, int, 0444);
  89. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  90. #ifdef CONFIG_SND_HDA_PATCH_LOADER
  91. module_param_array(patch, charp, NULL, 0444);
  92. MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
  93. #endif
  94. #ifdef CONFIG_SND_HDA_INPUT_BEEP
  95. module_param_array(beep_mode, int, NULL, 0444);
  96. MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
  97. "(0=off, 1=on, 2=mute switch on/off) (default=1).");
  98. #endif
  99. #ifdef CONFIG_SND_HDA_POWER_SAVE
  100. static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
  101. module_param(power_save, int, 0644);
  102. MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
  103. "(in second, 0 = disable).");
  104. /* reset the HD-audio controller in power save mode.
  105. * this may give more power-saving, but will take longer time to
  106. * wake up.
  107. */
  108. static int power_save_controller = 1;
  109. module_param(power_save_controller, bool, 0644);
  110. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  111. #endif
  112. MODULE_LICENSE("GPL");
  113. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  114. "{Intel, ICH6M},"
  115. "{Intel, ICH7},"
  116. "{Intel, ESB2},"
  117. "{Intel, ICH8},"
  118. "{Intel, ICH9},"
  119. "{Intel, ICH10},"
  120. "{Intel, PCH},"
  121. "{Intel, SCH},"
  122. "{ATI, SB450},"
  123. "{ATI, SB600},"
  124. "{ATI, RS600},"
  125. "{ATI, RS690},"
  126. "{ATI, RS780},"
  127. "{ATI, R600},"
  128. "{ATI, RV630},"
  129. "{ATI, RV610},"
  130. "{ATI, RV670},"
  131. "{ATI, RV635},"
  132. "{ATI, RV620},"
  133. "{ATI, RV770},"
  134. "{VIA, VT8251},"
  135. "{VIA, VT8237A},"
  136. "{SiS, SIS966},"
  137. "{ULI, M5461}}");
  138. MODULE_DESCRIPTION("Intel HDA driver");
  139. #ifdef CONFIG_SND_VERBOSE_PRINTK
  140. #define SFX /* nop */
  141. #else
  142. #define SFX "hda-intel: "
  143. #endif
  144. /*
  145. * registers
  146. */
  147. #define ICH6_REG_GCAP 0x00
  148. #define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
  149. #define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
  150. #define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
  151. #define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
  152. #define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
  153. #define ICH6_REG_VMIN 0x02
  154. #define ICH6_REG_VMAJ 0x03
  155. #define ICH6_REG_OUTPAY 0x04
  156. #define ICH6_REG_INPAY 0x06
  157. #define ICH6_REG_GCTL 0x08
  158. #define ICH6_GCTL_RESET (1 << 0) /* controller reset */
  159. #define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
  160. #define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
  161. #define ICH6_REG_WAKEEN 0x0c
  162. #define ICH6_REG_STATESTS 0x0e
  163. #define ICH6_REG_GSTS 0x10
  164. #define ICH6_GSTS_FSTS (1 << 1) /* flush status */
  165. #define ICH6_REG_INTCTL 0x20
  166. #define ICH6_REG_INTSTS 0x24
  167. #define ICH6_REG_WALCLK 0x30
  168. #define ICH6_REG_SYNC 0x34
  169. #define ICH6_REG_CORBLBASE 0x40
  170. #define ICH6_REG_CORBUBASE 0x44
  171. #define ICH6_REG_CORBWP 0x48
  172. #define ICH6_REG_CORBRP 0x4a
  173. #define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
  174. #define ICH6_REG_CORBCTL 0x4c
  175. #define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
  176. #define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
  177. #define ICH6_REG_CORBSTS 0x4d
  178. #define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
  179. #define ICH6_REG_CORBSIZE 0x4e
  180. #define ICH6_REG_RIRBLBASE 0x50
  181. #define ICH6_REG_RIRBUBASE 0x54
  182. #define ICH6_REG_RIRBWP 0x58
  183. #define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
  184. #define ICH6_REG_RINTCNT 0x5a
  185. #define ICH6_REG_RIRBCTL 0x5c
  186. #define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
  187. #define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
  188. #define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
  189. #define ICH6_REG_RIRBSTS 0x5d
  190. #define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
  191. #define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
  192. #define ICH6_REG_RIRBSIZE 0x5e
  193. #define ICH6_REG_IC 0x60
  194. #define ICH6_REG_IR 0x64
  195. #define ICH6_REG_IRS 0x68
  196. #define ICH6_IRS_VALID (1<<1)
  197. #define ICH6_IRS_BUSY (1<<0)
  198. #define ICH6_REG_DPLBASE 0x70
  199. #define ICH6_REG_DPUBASE 0x74
  200. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  201. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  202. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  203. /* stream register offsets from stream base */
  204. #define ICH6_REG_SD_CTL 0x00
  205. #define ICH6_REG_SD_STS 0x03
  206. #define ICH6_REG_SD_LPIB 0x04
  207. #define ICH6_REG_SD_CBL 0x08
  208. #define ICH6_REG_SD_LVI 0x0c
  209. #define ICH6_REG_SD_FIFOW 0x0e
  210. #define ICH6_REG_SD_FIFOSIZE 0x10
  211. #define ICH6_REG_SD_FORMAT 0x12
  212. #define ICH6_REG_SD_BDLPL 0x18
  213. #define ICH6_REG_SD_BDLPU 0x1c
  214. /* PCI space */
  215. #define ICH6_PCIREG_TCSEL 0x44
  216. /*
  217. * other constants
  218. */
  219. /* max number of SDs */
  220. /* ICH, ATI and VIA have 4 playback and 4 capture */
  221. #define ICH6_NUM_CAPTURE 4
  222. #define ICH6_NUM_PLAYBACK 4
  223. /* ULI has 6 playback and 5 capture */
  224. #define ULI_NUM_CAPTURE 5
  225. #define ULI_NUM_PLAYBACK 6
  226. /* ATI HDMI has 1 playback and 0 capture */
  227. #define ATIHDMI_NUM_CAPTURE 0
  228. #define ATIHDMI_NUM_PLAYBACK 1
  229. /* TERA has 4 playback and 3 capture */
  230. #define TERA_NUM_CAPTURE 3
  231. #define TERA_NUM_PLAYBACK 4
  232. /* this number is statically defined for simplicity */
  233. #define MAX_AZX_DEV 16
  234. /* max number of fragments - we may use more if allocating more pages for BDL */
  235. #define BDL_SIZE 4096
  236. #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
  237. #define AZX_MAX_FRAG 32
  238. /* max buffer size - no h/w limit, you can increase as you like */
  239. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  240. /* max number of PCM devics per card */
  241. #define AZX_MAX_PCMS 8
  242. /* RIRB int mask: overrun[2], response[0] */
  243. #define RIRB_INT_RESPONSE 0x01
  244. #define RIRB_INT_OVERRUN 0x04
  245. #define RIRB_INT_MASK 0x05
  246. /* STATESTS int mask: S3,SD2,SD1,SD0 */
  247. #define AZX_MAX_CODECS 4
  248. #define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
  249. /* SD_CTL bits */
  250. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  251. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  252. #define SD_CTL_STRIPE (3 << 16) /* stripe control */
  253. #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
  254. #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
  255. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  256. #define SD_CTL_STREAM_TAG_SHIFT 20
  257. /* SD_CTL and SD_STS */
  258. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  259. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  260. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  261. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  262. SD_INT_COMPLETE)
  263. /* SD_STS */
  264. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  265. /* INTCTL and INTSTS */
  266. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  267. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  268. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  269. /* below are so far hardcoded - should read registers in future */
  270. #define ICH6_MAX_CORB_ENTRIES 256
  271. #define ICH6_MAX_RIRB_ENTRIES 256
  272. /* position fix mode */
  273. enum {
  274. POS_FIX_AUTO,
  275. POS_FIX_LPIB,
  276. POS_FIX_POSBUF,
  277. };
  278. /* Defines for ATI HD Audio support in SB450 south bridge */
  279. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  280. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  281. /* Defines for Nvidia HDA support */
  282. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  283. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  284. #define NVIDIA_HDA_ISTRM_COH 0x4d
  285. #define NVIDIA_HDA_OSTRM_COH 0x4c
  286. #define NVIDIA_HDA_ENABLE_COHBIT 0x01
  287. /* Defines for Intel SCH HDA snoop control */
  288. #define INTEL_SCH_HDA_DEVC 0x78
  289. #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
  290. /* Define IN stream 0 FIFO size offset in VIA controller */
  291. #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
  292. /* Define VIA HD Audio Device ID*/
  293. #define VIA_HDAC_DEVICE_ID 0x3288
  294. /* HD Audio class code */
  295. #define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
  296. /*
  297. */
  298. struct azx_dev {
  299. struct snd_dma_buffer bdl; /* BDL buffer */
  300. u32 *posbuf; /* position buffer pointer */
  301. unsigned int bufsize; /* size of the play buffer in bytes */
  302. unsigned int period_bytes; /* size of the period in bytes */
  303. unsigned int frags; /* number for period in the play buffer */
  304. unsigned int fifo_size; /* FIFO size */
  305. unsigned long start_jiffies; /* start + minimum jiffies */
  306. unsigned long min_jiffies; /* minimum jiffies before position is valid */
  307. void __iomem *sd_addr; /* stream descriptor pointer */
  308. u32 sd_int_sta_mask; /* stream int status mask */
  309. /* pcm support */
  310. struct snd_pcm_substream *substream; /* assigned substream,
  311. * set in PCM open
  312. */
  313. unsigned int format_val; /* format value to be set in the
  314. * controller and the codec
  315. */
  316. unsigned char stream_tag; /* assigned stream */
  317. unsigned char index; /* stream index */
  318. int device; /* last device number assigned to */
  319. unsigned int opened :1;
  320. unsigned int running :1;
  321. unsigned int irq_pending :1;
  322. unsigned int start_flag: 1; /* stream full start flag */
  323. /*
  324. * For VIA:
  325. * A flag to ensure DMA position is 0
  326. * when link position is not greater than FIFO size
  327. */
  328. unsigned int insufficient :1;
  329. };
  330. /* CORB/RIRB */
  331. struct azx_rb {
  332. u32 *buf; /* CORB/RIRB buffer
  333. * Each CORB entry is 4byte, RIRB is 8byte
  334. */
  335. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  336. /* for RIRB */
  337. unsigned short rp, wp; /* read/write pointers */
  338. int cmds[AZX_MAX_CODECS]; /* number of pending requests */
  339. u32 res[AZX_MAX_CODECS]; /* last read value */
  340. };
  341. struct azx {
  342. struct snd_card *card;
  343. struct pci_dev *pci;
  344. int dev_index;
  345. /* chip type specific */
  346. int driver_type;
  347. int playback_streams;
  348. int playback_index_offset;
  349. int capture_streams;
  350. int capture_index_offset;
  351. int num_streams;
  352. /* pci resources */
  353. unsigned long addr;
  354. void __iomem *remap_addr;
  355. int irq;
  356. /* locks */
  357. spinlock_t reg_lock;
  358. struct mutex open_mutex;
  359. /* streams (x num_streams) */
  360. struct azx_dev *azx_dev;
  361. /* PCM */
  362. struct snd_pcm *pcm[AZX_MAX_PCMS];
  363. /* HD codec */
  364. unsigned short codec_mask;
  365. int codec_probe_mask; /* copied from probe_mask option */
  366. struct hda_bus *bus;
  367. unsigned int beep_mode;
  368. /* CORB/RIRB */
  369. struct azx_rb corb;
  370. struct azx_rb rirb;
  371. /* CORB/RIRB and position buffers */
  372. struct snd_dma_buffer rb;
  373. struct snd_dma_buffer posbuf;
  374. /* flags */
  375. int position_fix;
  376. int poll_count;
  377. unsigned int running :1;
  378. unsigned int initialized :1;
  379. unsigned int single_cmd :1;
  380. unsigned int polling_mode :1;
  381. unsigned int msi :1;
  382. unsigned int irq_pending_warned :1;
  383. unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
  384. unsigned int probing :1; /* codec probing phase */
  385. /* for debugging */
  386. unsigned int last_cmd[AZX_MAX_CODECS];
  387. /* for pending irqs */
  388. struct work_struct irq_pending_work;
  389. /* reboot notifier (for mysterious hangup problem at power-down) */
  390. struct notifier_block reboot_notifier;
  391. };
  392. /* driver types */
  393. enum {
  394. AZX_DRIVER_ICH,
  395. AZX_DRIVER_SCH,
  396. AZX_DRIVER_ATI,
  397. AZX_DRIVER_ATIHDMI,
  398. AZX_DRIVER_VIA,
  399. AZX_DRIVER_SIS,
  400. AZX_DRIVER_ULI,
  401. AZX_DRIVER_NVIDIA,
  402. AZX_DRIVER_TERA,
  403. AZX_DRIVER_GENERIC,
  404. AZX_NUM_DRIVERS, /* keep this as last entry */
  405. };
  406. static char *driver_short_names[] __devinitdata = {
  407. [AZX_DRIVER_ICH] = "HDA Intel",
  408. [AZX_DRIVER_SCH] = "HDA Intel MID",
  409. [AZX_DRIVER_ATI] = "HDA ATI SB",
  410. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  411. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  412. [AZX_DRIVER_SIS] = "HDA SIS966",
  413. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  414. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  415. [AZX_DRIVER_TERA] = "HDA Teradici",
  416. [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
  417. };
  418. /*
  419. * macros for easy use
  420. */
  421. #define azx_writel(chip,reg,value) \
  422. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  423. #define azx_readl(chip,reg) \
  424. readl((chip)->remap_addr + ICH6_REG_##reg)
  425. #define azx_writew(chip,reg,value) \
  426. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  427. #define azx_readw(chip,reg) \
  428. readw((chip)->remap_addr + ICH6_REG_##reg)
  429. #define azx_writeb(chip,reg,value) \
  430. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  431. #define azx_readb(chip,reg) \
  432. readb((chip)->remap_addr + ICH6_REG_##reg)
  433. #define azx_sd_writel(dev,reg,value) \
  434. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  435. #define azx_sd_readl(dev,reg) \
  436. readl((dev)->sd_addr + ICH6_REG_##reg)
  437. #define azx_sd_writew(dev,reg,value) \
  438. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  439. #define azx_sd_readw(dev,reg) \
  440. readw((dev)->sd_addr + ICH6_REG_##reg)
  441. #define azx_sd_writeb(dev,reg,value) \
  442. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  443. #define azx_sd_readb(dev,reg) \
  444. readb((dev)->sd_addr + ICH6_REG_##reg)
  445. /* for pcm support */
  446. #define get_azx_dev(substream) (substream->runtime->private_data)
  447. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  448. static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
  449. /*
  450. * Interface for HD codec
  451. */
  452. /*
  453. * CORB / RIRB interface
  454. */
  455. static int azx_alloc_cmd_io(struct azx *chip)
  456. {
  457. int err;
  458. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  459. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  460. snd_dma_pci_data(chip->pci),
  461. PAGE_SIZE, &chip->rb);
  462. if (err < 0) {
  463. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  464. return err;
  465. }
  466. return 0;
  467. }
  468. static void azx_init_cmd_io(struct azx *chip)
  469. {
  470. spin_lock_irq(&chip->reg_lock);
  471. /* CORB set up */
  472. chip->corb.addr = chip->rb.addr;
  473. chip->corb.buf = (u32 *)chip->rb.area;
  474. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  475. azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
  476. /* set the corb size to 256 entries (ULI requires explicitly) */
  477. azx_writeb(chip, CORBSIZE, 0x02);
  478. /* set the corb write pointer to 0 */
  479. azx_writew(chip, CORBWP, 0);
  480. /* reset the corb hw read pointer */
  481. azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
  482. /* enable corb dma */
  483. azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
  484. /* RIRB set up */
  485. chip->rirb.addr = chip->rb.addr + 2048;
  486. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  487. chip->rirb.wp = chip->rirb.rp = 0;
  488. memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
  489. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  490. azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
  491. /* set the rirb size to 256 entries (ULI requires explicitly) */
  492. azx_writeb(chip, RIRBSIZE, 0x02);
  493. /* reset the rirb hw write pointer */
  494. azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
  495. /* set N=1, get RIRB response interrupt for new entry */
  496. azx_writew(chip, RINTCNT, 1);
  497. /* enable rirb dma and response irq */
  498. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  499. spin_unlock_irq(&chip->reg_lock);
  500. }
  501. static void azx_free_cmd_io(struct azx *chip)
  502. {
  503. spin_lock_irq(&chip->reg_lock);
  504. /* disable ringbuffer DMAs */
  505. azx_writeb(chip, RIRBCTL, 0);
  506. azx_writeb(chip, CORBCTL, 0);
  507. spin_unlock_irq(&chip->reg_lock);
  508. }
  509. static unsigned int azx_command_addr(u32 cmd)
  510. {
  511. unsigned int addr = cmd >> 28;
  512. if (addr >= AZX_MAX_CODECS) {
  513. snd_BUG();
  514. addr = 0;
  515. }
  516. return addr;
  517. }
  518. static unsigned int azx_response_addr(u32 res)
  519. {
  520. unsigned int addr = res & 0xf;
  521. if (addr >= AZX_MAX_CODECS) {
  522. snd_BUG();
  523. addr = 0;
  524. }
  525. return addr;
  526. }
  527. /* send a command */
  528. static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
  529. {
  530. struct azx *chip = bus->private_data;
  531. unsigned int addr = azx_command_addr(val);
  532. unsigned int wp;
  533. spin_lock_irq(&chip->reg_lock);
  534. /* add command to corb */
  535. wp = azx_readb(chip, CORBWP);
  536. wp++;
  537. wp %= ICH6_MAX_CORB_ENTRIES;
  538. chip->rirb.cmds[addr]++;
  539. chip->corb.buf[wp] = cpu_to_le32(val);
  540. azx_writel(chip, CORBWP, wp);
  541. spin_unlock_irq(&chip->reg_lock);
  542. return 0;
  543. }
  544. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  545. /* retrieve RIRB entry - called from interrupt handler */
  546. static void azx_update_rirb(struct azx *chip)
  547. {
  548. unsigned int rp, wp;
  549. unsigned int addr;
  550. u32 res, res_ex;
  551. wp = azx_readb(chip, RIRBWP);
  552. if (wp == chip->rirb.wp)
  553. return;
  554. chip->rirb.wp = wp;
  555. while (chip->rirb.rp != wp) {
  556. chip->rirb.rp++;
  557. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  558. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  559. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  560. res = le32_to_cpu(chip->rirb.buf[rp]);
  561. addr = azx_response_addr(res_ex);
  562. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  563. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  564. else if (chip->rirb.cmds[addr]) {
  565. chip->rirb.res[addr] = res;
  566. smp_wmb();
  567. chip->rirb.cmds[addr]--;
  568. } else
  569. snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
  570. "last cmd=%#08x\n",
  571. res, res_ex,
  572. chip->last_cmd[addr]);
  573. }
  574. }
  575. /* receive a response */
  576. static unsigned int azx_rirb_get_response(struct hda_bus *bus,
  577. unsigned int addr)
  578. {
  579. struct azx *chip = bus->private_data;
  580. unsigned long timeout;
  581. int do_poll = 0;
  582. again:
  583. timeout = jiffies + msecs_to_jiffies(1000);
  584. for (;;) {
  585. if (chip->polling_mode || do_poll) {
  586. spin_lock_irq(&chip->reg_lock);
  587. azx_update_rirb(chip);
  588. spin_unlock_irq(&chip->reg_lock);
  589. }
  590. if (!chip->rirb.cmds[addr]) {
  591. smp_rmb();
  592. bus->rirb_error = 0;
  593. if (!do_poll)
  594. chip->poll_count = 0;
  595. return chip->rirb.res[addr]; /* the last value */
  596. }
  597. if (time_after(jiffies, timeout))
  598. break;
  599. if (bus->needs_damn_long_delay)
  600. msleep(2); /* temporary workaround */
  601. else {
  602. udelay(10);
  603. cond_resched();
  604. }
  605. }
  606. if (!chip->polling_mode && chip->poll_count < 2) {
  607. snd_printdd(SFX "azx_get_response timeout, "
  608. "polling the codec once: last cmd=0x%08x\n",
  609. chip->last_cmd[addr]);
  610. do_poll = 1;
  611. chip->poll_count++;
  612. goto again;
  613. }
  614. if (!chip->polling_mode) {
  615. snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
  616. "switching to polling mode: last cmd=0x%08x\n",
  617. chip->last_cmd[addr]);
  618. chip->polling_mode = 1;
  619. goto again;
  620. }
  621. if (chip->msi) {
  622. snd_printk(KERN_WARNING SFX "No response from codec, "
  623. "disabling MSI: last cmd=0x%08x\n",
  624. chip->last_cmd[addr]);
  625. free_irq(chip->irq, chip);
  626. chip->irq = -1;
  627. pci_disable_msi(chip->pci);
  628. chip->msi = 0;
  629. if (azx_acquire_irq(chip, 1) < 0) {
  630. bus->rirb_error = 1;
  631. return -1;
  632. }
  633. goto again;
  634. }
  635. if (chip->probing) {
  636. /* If this critical timeout happens during the codec probing
  637. * phase, this is likely an access to a non-existing codec
  638. * slot. Better to return an error and reset the system.
  639. */
  640. return -1;
  641. }
  642. /* a fatal communication error; need either to reset or to fallback
  643. * to the single_cmd mode
  644. */
  645. bus->rirb_error = 1;
  646. if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
  647. bus->response_reset = 1;
  648. return -1; /* give a chance to retry */
  649. }
  650. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  651. "switching to single_cmd mode: last cmd=0x%08x\n",
  652. chip->last_cmd[addr]);
  653. chip->single_cmd = 1;
  654. bus->response_reset = 0;
  655. /* release CORB/RIRB */
  656. azx_free_cmd_io(chip);
  657. /* disable unsolicited responses */
  658. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
  659. return -1;
  660. }
  661. /*
  662. * Use the single immediate command instead of CORB/RIRB for simplicity
  663. *
  664. * Note: according to Intel, this is not preferred use. The command was
  665. * intended for the BIOS only, and may get confused with unsolicited
  666. * responses. So, we shouldn't use it for normal operation from the
  667. * driver.
  668. * I left the codes, however, for debugging/testing purposes.
  669. */
  670. /* receive a response */
  671. static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
  672. {
  673. int timeout = 50;
  674. while (timeout--) {
  675. /* check IRV busy bit */
  676. if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
  677. /* reuse rirb.res as the response return value */
  678. chip->rirb.res[addr] = azx_readl(chip, IR);
  679. return 0;
  680. }
  681. udelay(1);
  682. }
  683. if (printk_ratelimit())
  684. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  685. azx_readw(chip, IRS));
  686. chip->rirb.res[addr] = -1;
  687. return -EIO;
  688. }
  689. /* send a command */
  690. static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
  691. {
  692. struct azx *chip = bus->private_data;
  693. unsigned int addr = azx_command_addr(val);
  694. int timeout = 50;
  695. bus->rirb_error = 0;
  696. while (timeout--) {
  697. /* check ICB busy bit */
  698. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  699. /* Clear IRV valid bit */
  700. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  701. ICH6_IRS_VALID);
  702. azx_writel(chip, IC, val);
  703. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  704. ICH6_IRS_BUSY);
  705. return azx_single_wait_for_response(chip, addr);
  706. }
  707. udelay(1);
  708. }
  709. if (printk_ratelimit())
  710. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  711. azx_readw(chip, IRS), val);
  712. return -EIO;
  713. }
  714. /* receive a response */
  715. static unsigned int azx_single_get_response(struct hda_bus *bus,
  716. unsigned int addr)
  717. {
  718. struct azx *chip = bus->private_data;
  719. return chip->rirb.res[addr];
  720. }
  721. /*
  722. * The below are the main callbacks from hda_codec.
  723. *
  724. * They are just the skeleton to call sub-callbacks according to the
  725. * current setting of chip->single_cmd.
  726. */
  727. /* send a command */
  728. static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
  729. {
  730. struct azx *chip = bus->private_data;
  731. chip->last_cmd[azx_command_addr(val)] = val;
  732. if (chip->single_cmd)
  733. return azx_single_send_cmd(bus, val);
  734. else
  735. return azx_corb_send_cmd(bus, val);
  736. }
  737. /* get a response */
  738. static unsigned int azx_get_response(struct hda_bus *bus,
  739. unsigned int addr)
  740. {
  741. struct azx *chip = bus->private_data;
  742. if (chip->single_cmd)
  743. return azx_single_get_response(bus, addr);
  744. else
  745. return azx_rirb_get_response(bus, addr);
  746. }
  747. #ifdef CONFIG_SND_HDA_POWER_SAVE
  748. static void azx_power_notify(struct hda_bus *bus);
  749. #endif
  750. /* reset codec link */
  751. static int azx_reset(struct azx *chip)
  752. {
  753. int count;
  754. /* clear STATESTS */
  755. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  756. /* reset controller */
  757. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  758. count = 50;
  759. while (azx_readb(chip, GCTL) && --count)
  760. msleep(1);
  761. /* delay for >= 100us for codec PLL to settle per spec
  762. * Rev 0.9 section 5.5.1
  763. */
  764. msleep(1);
  765. /* Bring controller out of reset */
  766. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  767. count = 50;
  768. while (!azx_readb(chip, GCTL) && --count)
  769. msleep(1);
  770. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  771. msleep(1);
  772. /* check to see if controller is ready */
  773. if (!azx_readb(chip, GCTL)) {
  774. snd_printd(SFX "azx_reset: controller not ready!\n");
  775. return -EBUSY;
  776. }
  777. /* Accept unsolicited responses */
  778. if (!chip->single_cmd)
  779. azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
  780. ICH6_GCTL_UNSOL);
  781. /* detect codecs */
  782. if (!chip->codec_mask) {
  783. chip->codec_mask = azx_readw(chip, STATESTS);
  784. snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
  785. }
  786. return 0;
  787. }
  788. /*
  789. * Lowlevel interface
  790. */
  791. /* enable interrupts */
  792. static void azx_int_enable(struct azx *chip)
  793. {
  794. /* enable controller CIE and GIE */
  795. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  796. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  797. }
  798. /* disable interrupts */
  799. static void azx_int_disable(struct azx *chip)
  800. {
  801. int i;
  802. /* disable interrupts in stream descriptor */
  803. for (i = 0; i < chip->num_streams; i++) {
  804. struct azx_dev *azx_dev = &chip->azx_dev[i];
  805. azx_sd_writeb(azx_dev, SD_CTL,
  806. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  807. }
  808. /* disable SIE for all streams */
  809. azx_writeb(chip, INTCTL, 0);
  810. /* disable controller CIE and GIE */
  811. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  812. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  813. }
  814. /* clear interrupts */
  815. static void azx_int_clear(struct azx *chip)
  816. {
  817. int i;
  818. /* clear stream status */
  819. for (i = 0; i < chip->num_streams; i++) {
  820. struct azx_dev *azx_dev = &chip->azx_dev[i];
  821. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  822. }
  823. /* clear STATESTS */
  824. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  825. /* clear rirb status */
  826. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  827. /* clear int status */
  828. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  829. }
  830. /* start a stream */
  831. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  832. {
  833. /*
  834. * Before stream start, initialize parameter
  835. */
  836. azx_dev->insufficient = 1;
  837. /* enable SIE */
  838. azx_writeb(chip, INTCTL,
  839. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  840. /* set DMA start and interrupt mask */
  841. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  842. SD_CTL_DMA_START | SD_INT_MASK);
  843. }
  844. /* stop DMA */
  845. static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
  846. {
  847. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  848. ~(SD_CTL_DMA_START | SD_INT_MASK));
  849. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  850. }
  851. /* stop a stream */
  852. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  853. {
  854. azx_stream_clear(chip, azx_dev);
  855. /* disable SIE */
  856. azx_writeb(chip, INTCTL,
  857. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  858. }
  859. /*
  860. * reset and start the controller registers
  861. */
  862. static void azx_init_chip(struct azx *chip)
  863. {
  864. if (chip->initialized)
  865. return;
  866. /* reset controller */
  867. azx_reset(chip);
  868. /* initialize interrupts */
  869. azx_int_clear(chip);
  870. azx_int_enable(chip);
  871. /* initialize the codec command I/O */
  872. if (!chip->single_cmd)
  873. azx_init_cmd_io(chip);
  874. /* program the position buffer */
  875. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  876. azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
  877. chip->initialized = 1;
  878. }
  879. /*
  880. * initialize the PCI registers
  881. */
  882. /* update bits in a PCI register byte */
  883. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  884. unsigned char mask, unsigned char val)
  885. {
  886. unsigned char data;
  887. pci_read_config_byte(pci, reg, &data);
  888. data &= ~mask;
  889. data |= (val & mask);
  890. pci_write_config_byte(pci, reg, data);
  891. }
  892. static void azx_init_pci(struct azx *chip)
  893. {
  894. unsigned short snoop;
  895. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  896. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  897. * Ensuring these bits are 0 clears playback static on some HD Audio
  898. * codecs
  899. */
  900. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  901. switch (chip->driver_type) {
  902. case AZX_DRIVER_ATI:
  903. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  904. update_pci_byte(chip->pci,
  905. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  906. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  907. break;
  908. case AZX_DRIVER_NVIDIA:
  909. /* For NVIDIA HDA, enable snoop */
  910. update_pci_byte(chip->pci,
  911. NVIDIA_HDA_TRANSREG_ADDR,
  912. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  913. update_pci_byte(chip->pci,
  914. NVIDIA_HDA_ISTRM_COH,
  915. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  916. update_pci_byte(chip->pci,
  917. NVIDIA_HDA_OSTRM_COH,
  918. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  919. break;
  920. case AZX_DRIVER_SCH:
  921. pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
  922. if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
  923. pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
  924. snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
  925. pci_read_config_word(chip->pci,
  926. INTEL_SCH_HDA_DEVC, &snoop);
  927. snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
  928. (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
  929. ? "Failed" : "OK");
  930. }
  931. break;
  932. }
  933. }
  934. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
  935. /*
  936. * interrupt handler
  937. */
  938. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  939. {
  940. struct azx *chip = dev_id;
  941. struct azx_dev *azx_dev;
  942. u32 status;
  943. int i, ok;
  944. spin_lock(&chip->reg_lock);
  945. status = azx_readl(chip, INTSTS);
  946. if (status == 0) {
  947. spin_unlock(&chip->reg_lock);
  948. return IRQ_NONE;
  949. }
  950. for (i = 0; i < chip->num_streams; i++) {
  951. azx_dev = &chip->azx_dev[i];
  952. if (status & azx_dev->sd_int_sta_mask) {
  953. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  954. if (!azx_dev->substream || !azx_dev->running)
  955. continue;
  956. /* check whether this IRQ is really acceptable */
  957. ok = azx_position_ok(chip, azx_dev);
  958. if (ok == 1) {
  959. azx_dev->irq_pending = 0;
  960. spin_unlock(&chip->reg_lock);
  961. snd_pcm_period_elapsed(azx_dev->substream);
  962. spin_lock(&chip->reg_lock);
  963. } else if (ok == 0 && chip->bus && chip->bus->workq) {
  964. /* bogus IRQ, process it later */
  965. azx_dev->irq_pending = 1;
  966. queue_work(chip->bus->workq,
  967. &chip->irq_pending_work);
  968. }
  969. }
  970. }
  971. /* clear rirb int */
  972. status = azx_readb(chip, RIRBSTS);
  973. if (status & RIRB_INT_MASK) {
  974. if (status & RIRB_INT_RESPONSE)
  975. azx_update_rirb(chip);
  976. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  977. }
  978. #if 0
  979. /* clear state status int */
  980. if (azx_readb(chip, STATESTS) & 0x04)
  981. azx_writeb(chip, STATESTS, 0x04);
  982. #endif
  983. spin_unlock(&chip->reg_lock);
  984. return IRQ_HANDLED;
  985. }
  986. /*
  987. * set up a BDL entry
  988. */
  989. static int setup_bdle(struct snd_pcm_substream *substream,
  990. struct azx_dev *azx_dev, u32 **bdlp,
  991. int ofs, int size, int with_ioc)
  992. {
  993. u32 *bdl = *bdlp;
  994. while (size > 0) {
  995. dma_addr_t addr;
  996. int chunk;
  997. if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
  998. return -EINVAL;
  999. addr = snd_pcm_sgbuf_get_addr(substream, ofs);
  1000. /* program the address field of the BDL entry */
  1001. bdl[0] = cpu_to_le32((u32)addr);
  1002. bdl[1] = cpu_to_le32(upper_32_bits(addr));
  1003. /* program the size field of the BDL entry */
  1004. chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
  1005. bdl[2] = cpu_to_le32(chunk);
  1006. /* program the IOC to enable interrupt
  1007. * only when the whole fragment is processed
  1008. */
  1009. size -= chunk;
  1010. bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
  1011. bdl += 4;
  1012. azx_dev->frags++;
  1013. ofs += chunk;
  1014. }
  1015. *bdlp = bdl;
  1016. return ofs;
  1017. }
  1018. /*
  1019. * set up BDL entries
  1020. */
  1021. static int azx_setup_periods(struct azx *chip,
  1022. struct snd_pcm_substream *substream,
  1023. struct azx_dev *azx_dev)
  1024. {
  1025. u32 *bdl;
  1026. int i, ofs, periods, period_bytes;
  1027. int pos_adj;
  1028. /* reset BDL address */
  1029. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1030. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1031. period_bytes = azx_dev->period_bytes;
  1032. periods = azx_dev->bufsize / period_bytes;
  1033. /* program the initial BDL entries */
  1034. bdl = (u32 *)azx_dev->bdl.area;
  1035. ofs = 0;
  1036. azx_dev->frags = 0;
  1037. pos_adj = bdl_pos_adj[chip->dev_index];
  1038. if (pos_adj > 0) {
  1039. struct snd_pcm_runtime *runtime = substream->runtime;
  1040. int pos_align = pos_adj;
  1041. pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
  1042. if (!pos_adj)
  1043. pos_adj = pos_align;
  1044. else
  1045. pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
  1046. pos_align;
  1047. pos_adj = frames_to_bytes(runtime, pos_adj);
  1048. if (pos_adj >= period_bytes) {
  1049. snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
  1050. bdl_pos_adj[chip->dev_index]);
  1051. pos_adj = 0;
  1052. } else {
  1053. ofs = setup_bdle(substream, azx_dev,
  1054. &bdl, ofs, pos_adj, 1);
  1055. if (ofs < 0)
  1056. goto error;
  1057. }
  1058. } else
  1059. pos_adj = 0;
  1060. for (i = 0; i < periods; i++) {
  1061. if (i == periods - 1 && pos_adj)
  1062. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  1063. period_bytes - pos_adj, 0);
  1064. else
  1065. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  1066. period_bytes, 1);
  1067. if (ofs < 0)
  1068. goto error;
  1069. }
  1070. return 0;
  1071. error:
  1072. snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
  1073. azx_dev->bufsize, period_bytes);
  1074. return -EINVAL;
  1075. }
  1076. /* reset stream */
  1077. static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
  1078. {
  1079. unsigned char val;
  1080. int timeout;
  1081. azx_stream_clear(chip, azx_dev);
  1082. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  1083. SD_CTL_STREAM_RESET);
  1084. udelay(3);
  1085. timeout = 300;
  1086. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  1087. --timeout)
  1088. ;
  1089. val &= ~SD_CTL_STREAM_RESET;
  1090. azx_sd_writeb(azx_dev, SD_CTL, val);
  1091. udelay(3);
  1092. timeout = 300;
  1093. /* waiting for hardware to report that the stream is out of reset */
  1094. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  1095. --timeout)
  1096. ;
  1097. /* reset first position - may not be synced with hw at this time */
  1098. *azx_dev->posbuf = 0;
  1099. }
  1100. /*
  1101. * set up the SD for streaming
  1102. */
  1103. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  1104. {
  1105. /* make sure the run bit is zero for SD */
  1106. azx_stream_clear(chip, azx_dev);
  1107. /* program the stream_tag */
  1108. azx_sd_writel(azx_dev, SD_CTL,
  1109. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  1110. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  1111. /* program the length of samples in cyclic buffer */
  1112. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  1113. /* program the stream format */
  1114. /* this value needs to be the same as the one programmed */
  1115. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  1116. /* program the stream LVI (last valid index) of the BDL */
  1117. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  1118. /* program the BDL address */
  1119. /* lower BDL address */
  1120. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
  1121. /* upper BDL address */
  1122. azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
  1123. /* enable the position buffer */
  1124. if (chip->position_fix == POS_FIX_POSBUF ||
  1125. chip->position_fix == POS_FIX_AUTO ||
  1126. chip->via_dmapos_patch) {
  1127. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  1128. azx_writel(chip, DPLBASE,
  1129. (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  1130. }
  1131. /* set the interrupt enable bits in the descriptor control register */
  1132. azx_sd_writel(azx_dev, SD_CTL,
  1133. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  1134. return 0;
  1135. }
  1136. /*
  1137. * Probe the given codec address
  1138. */
  1139. static int probe_codec(struct azx *chip, int addr)
  1140. {
  1141. unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
  1142. (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
  1143. unsigned int res;
  1144. mutex_lock(&chip->bus->cmd_mutex);
  1145. chip->probing = 1;
  1146. azx_send_cmd(chip->bus, cmd);
  1147. res = azx_get_response(chip->bus, addr);
  1148. chip->probing = 0;
  1149. mutex_unlock(&chip->bus->cmd_mutex);
  1150. if (res == -1)
  1151. return -EIO;
  1152. snd_printdd(SFX "codec #%d probed OK\n", addr);
  1153. return 0;
  1154. }
  1155. static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
  1156. struct hda_pcm *cpcm);
  1157. static void azx_stop_chip(struct azx *chip);
  1158. static void azx_bus_reset(struct hda_bus *bus)
  1159. {
  1160. struct azx *chip = bus->private_data;
  1161. bus->in_reset = 1;
  1162. azx_stop_chip(chip);
  1163. azx_init_chip(chip);
  1164. #ifdef CONFIG_PM
  1165. if (chip->initialized) {
  1166. int i;
  1167. for (i = 0; i < AZX_MAX_PCMS; i++)
  1168. snd_pcm_suspend_all(chip->pcm[i]);
  1169. snd_hda_suspend(chip->bus);
  1170. snd_hda_resume(chip->bus);
  1171. }
  1172. #endif
  1173. bus->in_reset = 0;
  1174. }
  1175. /*
  1176. * Codec initialization
  1177. */
  1178. /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
  1179. static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
  1180. [AZX_DRIVER_TERA] = 1,
  1181. };
  1182. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  1183. {
  1184. struct hda_bus_template bus_temp;
  1185. int c, codecs, err;
  1186. int max_slots;
  1187. memset(&bus_temp, 0, sizeof(bus_temp));
  1188. bus_temp.private_data = chip;
  1189. bus_temp.modelname = model;
  1190. bus_temp.pci = chip->pci;
  1191. bus_temp.ops.command = azx_send_cmd;
  1192. bus_temp.ops.get_response = azx_get_response;
  1193. bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
  1194. bus_temp.ops.bus_reset = azx_bus_reset;
  1195. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1196. bus_temp.power_save = &power_save;
  1197. bus_temp.ops.pm_notify = azx_power_notify;
  1198. #endif
  1199. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  1200. if (err < 0)
  1201. return err;
  1202. if (chip->driver_type == AZX_DRIVER_NVIDIA)
  1203. chip->bus->needs_damn_long_delay = 1;
  1204. codecs = 0;
  1205. max_slots = azx_max_codecs[chip->driver_type];
  1206. if (!max_slots)
  1207. max_slots = AZX_MAX_CODECS;
  1208. /* First try to probe all given codec slots */
  1209. for (c = 0; c < max_slots; c++) {
  1210. if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
  1211. if (probe_codec(chip, c) < 0) {
  1212. /* Some BIOSen give you wrong codec addresses
  1213. * that don't exist
  1214. */
  1215. snd_printk(KERN_WARNING SFX
  1216. "Codec #%d probe error; "
  1217. "disabling it...\n", c);
  1218. chip->codec_mask &= ~(1 << c);
  1219. /* More badly, accessing to a non-existing
  1220. * codec often screws up the controller chip,
  1221. * and distrubs the further communications.
  1222. * Thus if an error occurs during probing,
  1223. * better to reset the controller chip to
  1224. * get back to the sanity state.
  1225. */
  1226. azx_stop_chip(chip);
  1227. azx_init_chip(chip);
  1228. }
  1229. }
  1230. }
  1231. /* Then create codec instances */
  1232. for (c = 0; c < max_slots; c++) {
  1233. if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
  1234. struct hda_codec *codec;
  1235. err = snd_hda_codec_new(chip->bus, c, &codec);
  1236. if (err < 0)
  1237. continue;
  1238. codec->beep_mode = chip->beep_mode;
  1239. codecs++;
  1240. }
  1241. }
  1242. if (!codecs) {
  1243. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  1244. return -ENXIO;
  1245. }
  1246. return 0;
  1247. }
  1248. /* configure each codec instance */
  1249. static int __devinit azx_codec_configure(struct azx *chip)
  1250. {
  1251. struct hda_codec *codec;
  1252. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1253. snd_hda_codec_configure(codec);
  1254. }
  1255. return 0;
  1256. }
  1257. /*
  1258. * PCM support
  1259. */
  1260. /* assign a stream for the PCM */
  1261. static inline struct azx_dev *
  1262. azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
  1263. {
  1264. int dev, i, nums;
  1265. struct azx_dev *res = NULL;
  1266. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1267. dev = chip->playback_index_offset;
  1268. nums = chip->playback_streams;
  1269. } else {
  1270. dev = chip->capture_index_offset;
  1271. nums = chip->capture_streams;
  1272. }
  1273. for (i = 0; i < nums; i++, dev++)
  1274. if (!chip->azx_dev[dev].opened) {
  1275. res = &chip->azx_dev[dev];
  1276. if (res->device == substream->pcm->device)
  1277. break;
  1278. }
  1279. if (res) {
  1280. res->opened = 1;
  1281. res->device = substream->pcm->device;
  1282. }
  1283. return res;
  1284. }
  1285. /* release the assigned stream */
  1286. static inline void azx_release_device(struct azx_dev *azx_dev)
  1287. {
  1288. azx_dev->opened = 0;
  1289. }
  1290. static struct snd_pcm_hardware azx_pcm_hw = {
  1291. .info = (SNDRV_PCM_INFO_MMAP |
  1292. SNDRV_PCM_INFO_INTERLEAVED |
  1293. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1294. SNDRV_PCM_INFO_MMAP_VALID |
  1295. /* No full-resume yet implemented */
  1296. /* SNDRV_PCM_INFO_RESUME |*/
  1297. SNDRV_PCM_INFO_PAUSE |
  1298. SNDRV_PCM_INFO_SYNC_START),
  1299. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1300. .rates = SNDRV_PCM_RATE_48000,
  1301. .rate_min = 48000,
  1302. .rate_max = 48000,
  1303. .channels_min = 2,
  1304. .channels_max = 2,
  1305. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  1306. .period_bytes_min = 128,
  1307. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  1308. .periods_min = 2,
  1309. .periods_max = AZX_MAX_FRAG,
  1310. .fifo_size = 0,
  1311. };
  1312. struct azx_pcm {
  1313. struct azx *chip;
  1314. struct hda_codec *codec;
  1315. struct hda_pcm_stream *hinfo[2];
  1316. };
  1317. static int azx_pcm_open(struct snd_pcm_substream *substream)
  1318. {
  1319. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1320. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1321. struct azx *chip = apcm->chip;
  1322. struct azx_dev *azx_dev;
  1323. struct snd_pcm_runtime *runtime = substream->runtime;
  1324. unsigned long flags;
  1325. int err;
  1326. mutex_lock(&chip->open_mutex);
  1327. azx_dev = azx_assign_device(chip, substream);
  1328. if (azx_dev == NULL) {
  1329. mutex_unlock(&chip->open_mutex);
  1330. return -EBUSY;
  1331. }
  1332. runtime->hw = azx_pcm_hw;
  1333. runtime->hw.channels_min = hinfo->channels_min;
  1334. runtime->hw.channels_max = hinfo->channels_max;
  1335. runtime->hw.formats = hinfo->formats;
  1336. runtime->hw.rates = hinfo->rates;
  1337. snd_pcm_limit_hw_rates(runtime);
  1338. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1339. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1340. 128);
  1341. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1342. 128);
  1343. snd_hda_power_up(apcm->codec);
  1344. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1345. if (err < 0) {
  1346. azx_release_device(azx_dev);
  1347. snd_hda_power_down(apcm->codec);
  1348. mutex_unlock(&chip->open_mutex);
  1349. return err;
  1350. }
  1351. snd_pcm_limit_hw_rates(runtime);
  1352. /* sanity check */
  1353. if (snd_BUG_ON(!runtime->hw.channels_min) ||
  1354. snd_BUG_ON(!runtime->hw.channels_max) ||
  1355. snd_BUG_ON(!runtime->hw.formats) ||
  1356. snd_BUG_ON(!runtime->hw.rates)) {
  1357. azx_release_device(azx_dev);
  1358. hinfo->ops.close(hinfo, apcm->codec, substream);
  1359. snd_hda_power_down(apcm->codec);
  1360. mutex_unlock(&chip->open_mutex);
  1361. return -EINVAL;
  1362. }
  1363. spin_lock_irqsave(&chip->reg_lock, flags);
  1364. azx_dev->substream = substream;
  1365. azx_dev->running = 0;
  1366. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1367. runtime->private_data = azx_dev;
  1368. snd_pcm_set_sync(substream);
  1369. mutex_unlock(&chip->open_mutex);
  1370. return 0;
  1371. }
  1372. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1373. {
  1374. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1375. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1376. struct azx *chip = apcm->chip;
  1377. struct azx_dev *azx_dev = get_azx_dev(substream);
  1378. unsigned long flags;
  1379. mutex_lock(&chip->open_mutex);
  1380. spin_lock_irqsave(&chip->reg_lock, flags);
  1381. azx_dev->substream = NULL;
  1382. azx_dev->running = 0;
  1383. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1384. azx_release_device(azx_dev);
  1385. hinfo->ops.close(hinfo, apcm->codec, substream);
  1386. snd_hda_power_down(apcm->codec);
  1387. mutex_unlock(&chip->open_mutex);
  1388. return 0;
  1389. }
  1390. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1391. struct snd_pcm_hw_params *hw_params)
  1392. {
  1393. struct azx_dev *azx_dev = get_azx_dev(substream);
  1394. azx_dev->bufsize = 0;
  1395. azx_dev->period_bytes = 0;
  1396. azx_dev->format_val = 0;
  1397. return snd_pcm_lib_malloc_pages(substream,
  1398. params_buffer_bytes(hw_params));
  1399. }
  1400. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1401. {
  1402. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1403. struct azx_dev *azx_dev = get_azx_dev(substream);
  1404. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1405. /* reset BDL address */
  1406. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1407. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1408. azx_sd_writel(azx_dev, SD_CTL, 0);
  1409. azx_dev->bufsize = 0;
  1410. azx_dev->period_bytes = 0;
  1411. azx_dev->format_val = 0;
  1412. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1413. return snd_pcm_lib_free_pages(substream);
  1414. }
  1415. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1416. {
  1417. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1418. struct azx *chip = apcm->chip;
  1419. struct azx_dev *azx_dev = get_azx_dev(substream);
  1420. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1421. struct snd_pcm_runtime *runtime = substream->runtime;
  1422. unsigned int bufsize, period_bytes, format_val;
  1423. int err;
  1424. azx_stream_reset(chip, azx_dev);
  1425. format_val = snd_hda_calc_stream_format(runtime->rate,
  1426. runtime->channels,
  1427. runtime->format,
  1428. hinfo->maxbps);
  1429. if (!format_val) {
  1430. snd_printk(KERN_ERR SFX
  1431. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1432. runtime->rate, runtime->channels, runtime->format);
  1433. return -EINVAL;
  1434. }
  1435. bufsize = snd_pcm_lib_buffer_bytes(substream);
  1436. period_bytes = snd_pcm_lib_period_bytes(substream);
  1437. snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
  1438. bufsize, format_val);
  1439. if (bufsize != azx_dev->bufsize ||
  1440. period_bytes != azx_dev->period_bytes ||
  1441. format_val != azx_dev->format_val) {
  1442. azx_dev->bufsize = bufsize;
  1443. azx_dev->period_bytes = period_bytes;
  1444. azx_dev->format_val = format_val;
  1445. err = azx_setup_periods(chip, substream, azx_dev);
  1446. if (err < 0)
  1447. return err;
  1448. }
  1449. azx_dev->min_jiffies = (runtime->period_size * HZ) /
  1450. (runtime->rate * 2);
  1451. azx_setup_controller(chip, azx_dev);
  1452. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1453. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1454. else
  1455. azx_dev->fifo_size = 0;
  1456. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1457. azx_dev->format_val, substream);
  1458. }
  1459. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1460. {
  1461. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1462. struct azx *chip = apcm->chip;
  1463. struct azx_dev *azx_dev;
  1464. struct snd_pcm_substream *s;
  1465. int rstart = 0, start, nsync = 0, sbits = 0;
  1466. int nwait, timeout;
  1467. switch (cmd) {
  1468. case SNDRV_PCM_TRIGGER_START:
  1469. rstart = 1;
  1470. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1471. case SNDRV_PCM_TRIGGER_RESUME:
  1472. start = 1;
  1473. break;
  1474. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1475. case SNDRV_PCM_TRIGGER_SUSPEND:
  1476. case SNDRV_PCM_TRIGGER_STOP:
  1477. start = 0;
  1478. break;
  1479. default:
  1480. return -EINVAL;
  1481. }
  1482. snd_pcm_group_for_each_entry(s, substream) {
  1483. if (s->pcm->card != substream->pcm->card)
  1484. continue;
  1485. azx_dev = get_azx_dev(s);
  1486. sbits |= 1 << azx_dev->index;
  1487. nsync++;
  1488. snd_pcm_trigger_done(s, substream);
  1489. }
  1490. spin_lock(&chip->reg_lock);
  1491. if (nsync > 1) {
  1492. /* first, set SYNC bits of corresponding streams */
  1493. azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
  1494. }
  1495. snd_pcm_group_for_each_entry(s, substream) {
  1496. if (s->pcm->card != substream->pcm->card)
  1497. continue;
  1498. azx_dev = get_azx_dev(s);
  1499. if (rstart) {
  1500. azx_dev->start_flag = 1;
  1501. azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
  1502. }
  1503. if (start)
  1504. azx_stream_start(chip, azx_dev);
  1505. else
  1506. azx_stream_stop(chip, azx_dev);
  1507. azx_dev->running = start;
  1508. }
  1509. spin_unlock(&chip->reg_lock);
  1510. if (start) {
  1511. if (nsync == 1)
  1512. return 0;
  1513. /* wait until all FIFOs get ready */
  1514. for (timeout = 5000; timeout; timeout--) {
  1515. nwait = 0;
  1516. snd_pcm_group_for_each_entry(s, substream) {
  1517. if (s->pcm->card != substream->pcm->card)
  1518. continue;
  1519. azx_dev = get_azx_dev(s);
  1520. if (!(azx_sd_readb(azx_dev, SD_STS) &
  1521. SD_STS_FIFO_READY))
  1522. nwait++;
  1523. }
  1524. if (!nwait)
  1525. break;
  1526. cpu_relax();
  1527. }
  1528. } else {
  1529. /* wait until all RUN bits are cleared */
  1530. for (timeout = 5000; timeout; timeout--) {
  1531. nwait = 0;
  1532. snd_pcm_group_for_each_entry(s, substream) {
  1533. if (s->pcm->card != substream->pcm->card)
  1534. continue;
  1535. azx_dev = get_azx_dev(s);
  1536. if (azx_sd_readb(azx_dev, SD_CTL) &
  1537. SD_CTL_DMA_START)
  1538. nwait++;
  1539. }
  1540. if (!nwait)
  1541. break;
  1542. cpu_relax();
  1543. }
  1544. }
  1545. if (nsync > 1) {
  1546. spin_lock(&chip->reg_lock);
  1547. /* reset SYNC bits */
  1548. azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
  1549. spin_unlock(&chip->reg_lock);
  1550. }
  1551. return 0;
  1552. }
  1553. /* get the current DMA position with correction on VIA chips */
  1554. static unsigned int azx_via_get_position(struct azx *chip,
  1555. struct azx_dev *azx_dev)
  1556. {
  1557. unsigned int link_pos, mini_pos, bound_pos;
  1558. unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
  1559. unsigned int fifo_size;
  1560. link_pos = azx_sd_readl(azx_dev, SD_LPIB);
  1561. if (azx_dev->index >= 4) {
  1562. /* Playback, no problem using link position */
  1563. return link_pos;
  1564. }
  1565. /* Capture */
  1566. /* For new chipset,
  1567. * use mod to get the DMA position just like old chipset
  1568. */
  1569. mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
  1570. mod_dma_pos %= azx_dev->period_bytes;
  1571. /* azx_dev->fifo_size can't get FIFO size of in stream.
  1572. * Get from base address + offset.
  1573. */
  1574. fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
  1575. if (azx_dev->insufficient) {
  1576. /* Link position never gather than FIFO size */
  1577. if (link_pos <= fifo_size)
  1578. return 0;
  1579. azx_dev->insufficient = 0;
  1580. }
  1581. if (link_pos <= fifo_size)
  1582. mini_pos = azx_dev->bufsize + link_pos - fifo_size;
  1583. else
  1584. mini_pos = link_pos - fifo_size;
  1585. /* Find nearest previous boudary */
  1586. mod_mini_pos = mini_pos % azx_dev->period_bytes;
  1587. mod_link_pos = link_pos % azx_dev->period_bytes;
  1588. if (mod_link_pos >= fifo_size)
  1589. bound_pos = link_pos - mod_link_pos;
  1590. else if (mod_dma_pos >= mod_mini_pos)
  1591. bound_pos = mini_pos - mod_mini_pos;
  1592. else {
  1593. bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
  1594. if (bound_pos >= azx_dev->bufsize)
  1595. bound_pos = 0;
  1596. }
  1597. /* Calculate real DMA position we want */
  1598. return bound_pos + mod_dma_pos;
  1599. }
  1600. static unsigned int azx_get_position(struct azx *chip,
  1601. struct azx_dev *azx_dev)
  1602. {
  1603. unsigned int pos;
  1604. if (chip->via_dmapos_patch)
  1605. pos = azx_via_get_position(chip, azx_dev);
  1606. else if (chip->position_fix == POS_FIX_POSBUF ||
  1607. chip->position_fix == POS_FIX_AUTO) {
  1608. /* use the position buffer */
  1609. pos = le32_to_cpu(*azx_dev->posbuf);
  1610. } else {
  1611. /* read LPIB */
  1612. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1613. }
  1614. if (pos >= azx_dev->bufsize)
  1615. pos = 0;
  1616. return pos;
  1617. }
  1618. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1619. {
  1620. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1621. struct azx *chip = apcm->chip;
  1622. struct azx_dev *azx_dev = get_azx_dev(substream);
  1623. return bytes_to_frames(substream->runtime,
  1624. azx_get_position(chip, azx_dev));
  1625. }
  1626. /*
  1627. * Check whether the current DMA position is acceptable for updating
  1628. * periods. Returns non-zero if it's OK.
  1629. *
  1630. * Many HD-audio controllers appear pretty inaccurate about
  1631. * the update-IRQ timing. The IRQ is issued before actually the
  1632. * data is processed. So, we need to process it afterwords in a
  1633. * workqueue.
  1634. */
  1635. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
  1636. {
  1637. unsigned int pos;
  1638. if (azx_dev->start_flag &&
  1639. time_before_eq(jiffies, azx_dev->start_jiffies))
  1640. return -1; /* bogus (too early) interrupt */
  1641. azx_dev->start_flag = 0;
  1642. pos = azx_get_position(chip, azx_dev);
  1643. if (chip->position_fix == POS_FIX_AUTO) {
  1644. if (!pos) {
  1645. printk(KERN_WARNING
  1646. "hda-intel: Invalid position buffer, "
  1647. "using LPIB read method instead.\n");
  1648. chip->position_fix = POS_FIX_LPIB;
  1649. pos = azx_get_position(chip, azx_dev);
  1650. } else
  1651. chip->position_fix = POS_FIX_POSBUF;
  1652. }
  1653. if (!bdl_pos_adj[chip->dev_index])
  1654. return 1; /* no delayed ack */
  1655. if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
  1656. return 0; /* NG - it's below the period boundary */
  1657. return 1; /* OK, it's fine */
  1658. }
  1659. /*
  1660. * The work for pending PCM period updates.
  1661. */
  1662. static void azx_irq_pending_work(struct work_struct *work)
  1663. {
  1664. struct azx *chip = container_of(work, struct azx, irq_pending_work);
  1665. int i, pending;
  1666. if (!chip->irq_pending_warned) {
  1667. printk(KERN_WARNING
  1668. "hda-intel: IRQ timing workaround is activated "
  1669. "for card #%d. Suggest a bigger bdl_pos_adj.\n",
  1670. chip->card->number);
  1671. chip->irq_pending_warned = 1;
  1672. }
  1673. for (;;) {
  1674. pending = 0;
  1675. spin_lock_irq(&chip->reg_lock);
  1676. for (i = 0; i < chip->num_streams; i++) {
  1677. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1678. if (!azx_dev->irq_pending ||
  1679. !azx_dev->substream ||
  1680. !azx_dev->running)
  1681. continue;
  1682. if (azx_position_ok(chip, azx_dev)) {
  1683. azx_dev->irq_pending = 0;
  1684. spin_unlock(&chip->reg_lock);
  1685. snd_pcm_period_elapsed(azx_dev->substream);
  1686. spin_lock(&chip->reg_lock);
  1687. } else
  1688. pending++;
  1689. }
  1690. spin_unlock_irq(&chip->reg_lock);
  1691. if (!pending)
  1692. return;
  1693. cond_resched();
  1694. }
  1695. }
  1696. /* clear irq_pending flags and assure no on-going workq */
  1697. static void azx_clear_irq_pending(struct azx *chip)
  1698. {
  1699. int i;
  1700. spin_lock_irq(&chip->reg_lock);
  1701. for (i = 0; i < chip->num_streams; i++)
  1702. chip->azx_dev[i].irq_pending = 0;
  1703. spin_unlock_irq(&chip->reg_lock);
  1704. }
  1705. static struct snd_pcm_ops azx_pcm_ops = {
  1706. .open = azx_pcm_open,
  1707. .close = azx_pcm_close,
  1708. .ioctl = snd_pcm_lib_ioctl,
  1709. .hw_params = azx_pcm_hw_params,
  1710. .hw_free = azx_pcm_hw_free,
  1711. .prepare = azx_pcm_prepare,
  1712. .trigger = azx_pcm_trigger,
  1713. .pointer = azx_pcm_pointer,
  1714. .page = snd_pcm_sgbuf_ops_page,
  1715. };
  1716. static void azx_pcm_free(struct snd_pcm *pcm)
  1717. {
  1718. struct azx_pcm *apcm = pcm->private_data;
  1719. if (apcm) {
  1720. apcm->chip->pcm[pcm->device] = NULL;
  1721. kfree(apcm);
  1722. }
  1723. }
  1724. static int
  1725. azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
  1726. struct hda_pcm *cpcm)
  1727. {
  1728. struct azx *chip = bus->private_data;
  1729. struct snd_pcm *pcm;
  1730. struct azx_pcm *apcm;
  1731. int pcm_dev = cpcm->device;
  1732. int s, err;
  1733. if (pcm_dev >= AZX_MAX_PCMS) {
  1734. snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
  1735. pcm_dev);
  1736. return -EINVAL;
  1737. }
  1738. if (chip->pcm[pcm_dev]) {
  1739. snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
  1740. return -EBUSY;
  1741. }
  1742. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1743. cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
  1744. cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
  1745. &pcm);
  1746. if (err < 0)
  1747. return err;
  1748. strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
  1749. apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
  1750. if (apcm == NULL)
  1751. return -ENOMEM;
  1752. apcm->chip = chip;
  1753. apcm->codec = codec;
  1754. pcm->private_data = apcm;
  1755. pcm->private_free = azx_pcm_free;
  1756. if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
  1757. pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
  1758. chip->pcm[pcm_dev] = pcm;
  1759. cpcm->pcm = pcm;
  1760. for (s = 0; s < 2; s++) {
  1761. apcm->hinfo[s] = &cpcm->stream[s];
  1762. if (cpcm->stream[s].substreams)
  1763. snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
  1764. }
  1765. /* buffer pre-allocation */
  1766. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
  1767. snd_dma_pci_data(chip->pci),
  1768. 1024 * 64, 32 * 1024 * 1024);
  1769. return 0;
  1770. }
  1771. /*
  1772. * mixer creation - all stuff is implemented in hda module
  1773. */
  1774. static int __devinit azx_mixer_create(struct azx *chip)
  1775. {
  1776. return snd_hda_build_controls(chip->bus);
  1777. }
  1778. /*
  1779. * initialize SD streams
  1780. */
  1781. static int __devinit azx_init_stream(struct azx *chip)
  1782. {
  1783. int i;
  1784. /* initialize each stream (aka device)
  1785. * assign the starting bdl address to each stream (device)
  1786. * and initialize
  1787. */
  1788. for (i = 0; i < chip->num_streams; i++) {
  1789. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1790. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1791. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1792. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1793. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1794. azx_dev->sd_int_sta_mask = 1 << i;
  1795. /* stream tag: must be non-zero and unique */
  1796. azx_dev->index = i;
  1797. azx_dev->stream_tag = i + 1;
  1798. }
  1799. return 0;
  1800. }
  1801. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1802. {
  1803. if (request_irq(chip->pci->irq, azx_interrupt,
  1804. chip->msi ? 0 : IRQF_SHARED,
  1805. "hda_intel", chip)) {
  1806. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1807. "disabling device\n", chip->pci->irq);
  1808. if (do_disconnect)
  1809. snd_card_disconnect(chip->card);
  1810. return -1;
  1811. }
  1812. chip->irq = chip->pci->irq;
  1813. pci_intx(chip->pci, !chip->msi);
  1814. return 0;
  1815. }
  1816. static void azx_stop_chip(struct azx *chip)
  1817. {
  1818. if (!chip->initialized)
  1819. return;
  1820. /* disable interrupts */
  1821. azx_int_disable(chip);
  1822. azx_int_clear(chip);
  1823. /* disable CORB/RIRB */
  1824. azx_free_cmd_io(chip);
  1825. /* disable position buffer */
  1826. azx_writel(chip, DPLBASE, 0);
  1827. azx_writel(chip, DPUBASE, 0);
  1828. chip->initialized = 0;
  1829. }
  1830. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1831. /* power-up/down the controller */
  1832. static void azx_power_notify(struct hda_bus *bus)
  1833. {
  1834. struct azx *chip = bus->private_data;
  1835. struct hda_codec *c;
  1836. int power_on = 0;
  1837. list_for_each_entry(c, &bus->codec_list, list) {
  1838. if (c->power_on) {
  1839. power_on = 1;
  1840. break;
  1841. }
  1842. }
  1843. if (power_on)
  1844. azx_init_chip(chip);
  1845. else if (chip->running && power_save_controller &&
  1846. !bus->power_keep_link_on)
  1847. azx_stop_chip(chip);
  1848. }
  1849. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1850. #ifdef CONFIG_PM
  1851. /*
  1852. * power management
  1853. */
  1854. static int snd_hda_codecs_inuse(struct hda_bus *bus)
  1855. {
  1856. struct hda_codec *codec;
  1857. list_for_each_entry(codec, &bus->codec_list, list) {
  1858. if (snd_hda_codec_needs_resume(codec))
  1859. return 1;
  1860. }
  1861. return 0;
  1862. }
  1863. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1864. {
  1865. struct snd_card *card = pci_get_drvdata(pci);
  1866. struct azx *chip = card->private_data;
  1867. int i;
  1868. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1869. azx_clear_irq_pending(chip);
  1870. for (i = 0; i < AZX_MAX_PCMS; i++)
  1871. snd_pcm_suspend_all(chip->pcm[i]);
  1872. if (chip->initialized)
  1873. snd_hda_suspend(chip->bus);
  1874. azx_stop_chip(chip);
  1875. if (chip->irq >= 0) {
  1876. free_irq(chip->irq, chip);
  1877. chip->irq = -1;
  1878. }
  1879. if (chip->msi)
  1880. pci_disable_msi(chip->pci);
  1881. pci_disable_device(pci);
  1882. pci_save_state(pci);
  1883. pci_set_power_state(pci, pci_choose_state(pci, state));
  1884. return 0;
  1885. }
  1886. static int azx_resume(struct pci_dev *pci)
  1887. {
  1888. struct snd_card *card = pci_get_drvdata(pci);
  1889. struct azx *chip = card->private_data;
  1890. pci_set_power_state(pci, PCI_D0);
  1891. pci_restore_state(pci);
  1892. if (pci_enable_device(pci) < 0) {
  1893. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1894. "disabling device\n");
  1895. snd_card_disconnect(card);
  1896. return -EIO;
  1897. }
  1898. pci_set_master(pci);
  1899. if (chip->msi)
  1900. if (pci_enable_msi(pci) < 0)
  1901. chip->msi = 0;
  1902. if (azx_acquire_irq(chip, 1) < 0)
  1903. return -EIO;
  1904. azx_init_pci(chip);
  1905. if (snd_hda_codecs_inuse(chip->bus))
  1906. azx_init_chip(chip);
  1907. snd_hda_resume(chip->bus);
  1908. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1909. return 0;
  1910. }
  1911. #endif /* CONFIG_PM */
  1912. /*
  1913. * reboot notifier for hang-up problem at power-down
  1914. */
  1915. static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
  1916. {
  1917. struct azx *chip = container_of(nb, struct azx, reboot_notifier);
  1918. snd_hda_bus_reboot_notify(chip->bus);
  1919. azx_stop_chip(chip);
  1920. return NOTIFY_OK;
  1921. }
  1922. static void azx_notifier_register(struct azx *chip)
  1923. {
  1924. chip->reboot_notifier.notifier_call = azx_halt;
  1925. register_reboot_notifier(&chip->reboot_notifier);
  1926. }
  1927. static void azx_notifier_unregister(struct azx *chip)
  1928. {
  1929. if (chip->reboot_notifier.notifier_call)
  1930. unregister_reboot_notifier(&chip->reboot_notifier);
  1931. }
  1932. /*
  1933. * destructor
  1934. */
  1935. static int azx_free(struct azx *chip)
  1936. {
  1937. int i;
  1938. azx_notifier_unregister(chip);
  1939. if (chip->initialized) {
  1940. azx_clear_irq_pending(chip);
  1941. for (i = 0; i < chip->num_streams; i++)
  1942. azx_stream_stop(chip, &chip->azx_dev[i]);
  1943. azx_stop_chip(chip);
  1944. }
  1945. if (chip->irq >= 0)
  1946. free_irq(chip->irq, (void*)chip);
  1947. if (chip->msi)
  1948. pci_disable_msi(chip->pci);
  1949. if (chip->remap_addr)
  1950. iounmap(chip->remap_addr);
  1951. if (chip->azx_dev) {
  1952. for (i = 0; i < chip->num_streams; i++)
  1953. if (chip->azx_dev[i].bdl.area)
  1954. snd_dma_free_pages(&chip->azx_dev[i].bdl);
  1955. }
  1956. if (chip->rb.area)
  1957. snd_dma_free_pages(&chip->rb);
  1958. if (chip->posbuf.area)
  1959. snd_dma_free_pages(&chip->posbuf);
  1960. pci_release_regions(chip->pci);
  1961. pci_disable_device(chip->pci);
  1962. kfree(chip->azx_dev);
  1963. kfree(chip);
  1964. return 0;
  1965. }
  1966. static int azx_dev_free(struct snd_device *device)
  1967. {
  1968. return azx_free(device->device_data);
  1969. }
  1970. /*
  1971. * white/black-listing for position_fix
  1972. */
  1973. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1974. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
  1975. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
  1976. SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
  1977. SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
  1978. SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
  1979. {}
  1980. };
  1981. static int __devinit check_position_fix(struct azx *chip, int fix)
  1982. {
  1983. const struct snd_pci_quirk *q;
  1984. switch (fix) {
  1985. case POS_FIX_LPIB:
  1986. case POS_FIX_POSBUF:
  1987. return fix;
  1988. }
  1989. /* Check VIA/ATI HD Audio Controller exist */
  1990. switch (chip->driver_type) {
  1991. case AZX_DRIVER_VIA:
  1992. case AZX_DRIVER_ATI:
  1993. chip->via_dmapos_patch = 1;
  1994. /* Use link position directly, avoid any transfer problem. */
  1995. return POS_FIX_LPIB;
  1996. }
  1997. chip->via_dmapos_patch = 0;
  1998. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1999. if (q) {
  2000. printk(KERN_INFO
  2001. "hda_intel: position_fix set to %d "
  2002. "for device %04x:%04x\n",
  2003. q->value, q->subvendor, q->subdevice);
  2004. return q->value;
  2005. }
  2006. return POS_FIX_AUTO;
  2007. }
  2008. /*
  2009. * black-lists for probe_mask
  2010. */
  2011. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  2012. /* Thinkpad often breaks the controller communication when accessing
  2013. * to the non-working (or non-existing) modem codec slot.
  2014. */
  2015. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  2016. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  2017. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  2018. /* broken BIOS */
  2019. SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
  2020. /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
  2021. SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
  2022. /* forced codec slots */
  2023. SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
  2024. SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
  2025. {}
  2026. };
  2027. #define AZX_FORCE_CODEC_MASK 0x100
  2028. static void __devinit check_probe_mask(struct azx *chip, int dev)
  2029. {
  2030. const struct snd_pci_quirk *q;
  2031. chip->codec_probe_mask = probe_mask[dev];
  2032. if (chip->codec_probe_mask == -1) {
  2033. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  2034. if (q) {
  2035. printk(KERN_INFO
  2036. "hda_intel: probe_mask set to 0x%x "
  2037. "for device %04x:%04x\n",
  2038. q->value, q->subvendor, q->subdevice);
  2039. chip->codec_probe_mask = q->value;
  2040. }
  2041. }
  2042. /* check forced option */
  2043. if (chip->codec_probe_mask != -1 &&
  2044. (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
  2045. chip->codec_mask = chip->codec_probe_mask & 0xff;
  2046. printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
  2047. chip->codec_mask);
  2048. }
  2049. }
  2050. /*
  2051. * white/black-list for enable_msi
  2052. */
  2053. static struct snd_pci_quirk msi_black_list[] __devinitdata = {
  2054. SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
  2055. SND_PCI_QUIRK(0x1043, 0x829c, "ASUS", 0), /* nvidia */
  2056. {}
  2057. };
  2058. static void __devinit check_msi(struct azx *chip)
  2059. {
  2060. const struct snd_pci_quirk *q;
  2061. if (enable_msi >= 0) {
  2062. chip->msi = !!enable_msi;
  2063. return;
  2064. }
  2065. chip->msi = 1; /* enable MSI as default */
  2066. q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
  2067. if (q) {
  2068. printk(KERN_INFO
  2069. "hda_intel: msi for device %04x:%04x set to %d\n",
  2070. q->subvendor, q->subdevice, q->value);
  2071. chip->msi = q->value;
  2072. }
  2073. }
  2074. /*
  2075. * constructor
  2076. */
  2077. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  2078. int dev, int driver_type,
  2079. struct azx **rchip)
  2080. {
  2081. struct azx *chip;
  2082. int i, err;
  2083. unsigned short gcap;
  2084. static struct snd_device_ops ops = {
  2085. .dev_free = azx_dev_free,
  2086. };
  2087. *rchip = NULL;
  2088. err = pci_enable_device(pci);
  2089. if (err < 0)
  2090. return err;
  2091. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  2092. if (!chip) {
  2093. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  2094. pci_disable_device(pci);
  2095. return -ENOMEM;
  2096. }
  2097. spin_lock_init(&chip->reg_lock);
  2098. mutex_init(&chip->open_mutex);
  2099. chip->card = card;
  2100. chip->pci = pci;
  2101. chip->irq = -1;
  2102. chip->driver_type = driver_type;
  2103. check_msi(chip);
  2104. chip->dev_index = dev;
  2105. INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
  2106. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  2107. check_probe_mask(chip, dev);
  2108. chip->single_cmd = single_cmd;
  2109. if (bdl_pos_adj[dev] < 0) {
  2110. switch (chip->driver_type) {
  2111. case AZX_DRIVER_ICH:
  2112. bdl_pos_adj[dev] = 1;
  2113. break;
  2114. default:
  2115. bdl_pos_adj[dev] = 32;
  2116. break;
  2117. }
  2118. }
  2119. #if BITS_PER_LONG != 64
  2120. /* Fix up base address on ULI M5461 */
  2121. if (chip->driver_type == AZX_DRIVER_ULI) {
  2122. u16 tmp3;
  2123. pci_read_config_word(pci, 0x40, &tmp3);
  2124. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  2125. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  2126. }
  2127. #endif
  2128. err = pci_request_regions(pci, "ICH HD audio");
  2129. if (err < 0) {
  2130. kfree(chip);
  2131. pci_disable_device(pci);
  2132. return err;
  2133. }
  2134. chip->addr = pci_resource_start(pci, 0);
  2135. chip->remap_addr = pci_ioremap_bar(pci, 0);
  2136. if (chip->remap_addr == NULL) {
  2137. snd_printk(KERN_ERR SFX "ioremap error\n");
  2138. err = -ENXIO;
  2139. goto errout;
  2140. }
  2141. if (chip->msi)
  2142. if (pci_enable_msi(pci) < 0)
  2143. chip->msi = 0;
  2144. if (azx_acquire_irq(chip, 0) < 0) {
  2145. err = -EBUSY;
  2146. goto errout;
  2147. }
  2148. pci_set_master(pci);
  2149. synchronize_irq(chip->irq);
  2150. gcap = azx_readw(chip, GCAP);
  2151. snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
  2152. /* disable SB600 64bit support for safety */
  2153. if ((chip->driver_type == AZX_DRIVER_ATI) ||
  2154. (chip->driver_type == AZX_DRIVER_ATIHDMI)) {
  2155. struct pci_dev *p_smbus;
  2156. p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
  2157. PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2158. NULL);
  2159. if (p_smbus) {
  2160. if (p_smbus->revision < 0x30)
  2161. gcap &= ~ICH6_GCAP_64OK;
  2162. pci_dev_put(p_smbus);
  2163. }
  2164. }
  2165. /* disable 64bit DMA address for Teradici */
  2166. /* it does not work with device 6549:1200 subsys e4a2:040b */
  2167. if (chip->driver_type == AZX_DRIVER_TERA)
  2168. gcap &= ~ICH6_GCAP_64OK;
  2169. /* allow 64bit DMA address if supported by H/W */
  2170. if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
  2171. pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
  2172. else {
  2173. pci_set_dma_mask(pci, DMA_BIT_MASK(32));
  2174. pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
  2175. }
  2176. /* read number of streams from GCAP register instead of using
  2177. * hardcoded value
  2178. */
  2179. chip->capture_streams = (gcap >> 8) & 0x0f;
  2180. chip->playback_streams = (gcap >> 12) & 0x0f;
  2181. if (!chip->playback_streams && !chip->capture_streams) {
  2182. /* gcap didn't give any info, switching to old method */
  2183. switch (chip->driver_type) {
  2184. case AZX_DRIVER_ULI:
  2185. chip->playback_streams = ULI_NUM_PLAYBACK;
  2186. chip->capture_streams = ULI_NUM_CAPTURE;
  2187. break;
  2188. case AZX_DRIVER_ATIHDMI:
  2189. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  2190. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  2191. break;
  2192. case AZX_DRIVER_GENERIC:
  2193. default:
  2194. chip->playback_streams = ICH6_NUM_PLAYBACK;
  2195. chip->capture_streams = ICH6_NUM_CAPTURE;
  2196. break;
  2197. }
  2198. }
  2199. chip->capture_index_offset = 0;
  2200. chip->playback_index_offset = chip->capture_streams;
  2201. chip->num_streams = chip->playback_streams + chip->capture_streams;
  2202. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  2203. GFP_KERNEL);
  2204. if (!chip->azx_dev) {
  2205. snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
  2206. goto errout;
  2207. }
  2208. for (i = 0; i < chip->num_streams; i++) {
  2209. /* allocate memory for the BDL for each stream */
  2210. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  2211. snd_dma_pci_data(chip->pci),
  2212. BDL_SIZE, &chip->azx_dev[i].bdl);
  2213. if (err < 0) {
  2214. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  2215. goto errout;
  2216. }
  2217. }
  2218. /* allocate memory for the position buffer */
  2219. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  2220. snd_dma_pci_data(chip->pci),
  2221. chip->num_streams * 8, &chip->posbuf);
  2222. if (err < 0) {
  2223. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  2224. goto errout;
  2225. }
  2226. /* allocate CORB/RIRB */
  2227. err = azx_alloc_cmd_io(chip);
  2228. if (err < 0)
  2229. goto errout;
  2230. /* initialize streams */
  2231. azx_init_stream(chip);
  2232. /* initialize chip */
  2233. azx_init_pci(chip);
  2234. azx_init_chip(chip);
  2235. /* codec detection */
  2236. if (!chip->codec_mask) {
  2237. snd_printk(KERN_ERR SFX "no codecs found!\n");
  2238. err = -ENODEV;
  2239. goto errout;
  2240. }
  2241. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  2242. if (err <0) {
  2243. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  2244. goto errout;
  2245. }
  2246. strcpy(card->driver, "HDA-Intel");
  2247. strlcpy(card->shortname, driver_short_names[chip->driver_type],
  2248. sizeof(card->shortname));
  2249. snprintf(card->longname, sizeof(card->longname),
  2250. "%s at 0x%lx irq %i",
  2251. card->shortname, chip->addr, chip->irq);
  2252. *rchip = chip;
  2253. return 0;
  2254. errout:
  2255. azx_free(chip);
  2256. return err;
  2257. }
  2258. static void power_down_all_codecs(struct azx *chip)
  2259. {
  2260. #ifdef CONFIG_SND_HDA_POWER_SAVE
  2261. /* The codecs were powered up in snd_hda_codec_new().
  2262. * Now all initialization done, so turn them down if possible
  2263. */
  2264. struct hda_codec *codec;
  2265. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  2266. snd_hda_power_down(codec);
  2267. }
  2268. #endif
  2269. }
  2270. static int __devinit azx_probe(struct pci_dev *pci,
  2271. const struct pci_device_id *pci_id)
  2272. {
  2273. static int dev;
  2274. struct snd_card *card;
  2275. struct azx *chip;
  2276. int err;
  2277. if (dev >= SNDRV_CARDS)
  2278. return -ENODEV;
  2279. if (!enable[dev]) {
  2280. dev++;
  2281. return -ENOENT;
  2282. }
  2283. err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
  2284. if (err < 0) {
  2285. snd_printk(KERN_ERR SFX "Error creating card!\n");
  2286. return err;
  2287. }
  2288. /* set this here since it's referred in snd_hda_load_patch() */
  2289. snd_card_set_dev(card, &pci->dev);
  2290. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  2291. if (err < 0)
  2292. goto out_free;
  2293. card->private_data = chip;
  2294. #ifdef CONFIG_SND_HDA_INPUT_BEEP
  2295. chip->beep_mode = beep_mode[dev];
  2296. #endif
  2297. /* create codec instances */
  2298. err = azx_codec_create(chip, model[dev]);
  2299. if (err < 0)
  2300. goto out_free;
  2301. #ifdef CONFIG_SND_HDA_PATCH_LOADER
  2302. if (patch[dev]) {
  2303. snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
  2304. patch[dev]);
  2305. err = snd_hda_load_patch(chip->bus, patch[dev]);
  2306. if (err < 0)
  2307. goto out_free;
  2308. }
  2309. #endif
  2310. if (!probe_only[dev]) {
  2311. err = azx_codec_configure(chip);
  2312. if (err < 0)
  2313. goto out_free;
  2314. }
  2315. /* create PCM streams */
  2316. err = snd_hda_build_pcms(chip->bus);
  2317. if (err < 0)
  2318. goto out_free;
  2319. /* create mixer controls */
  2320. err = azx_mixer_create(chip);
  2321. if (err < 0)
  2322. goto out_free;
  2323. err = snd_card_register(card);
  2324. if (err < 0)
  2325. goto out_free;
  2326. pci_set_drvdata(pci, card);
  2327. chip->running = 1;
  2328. power_down_all_codecs(chip);
  2329. azx_notifier_register(chip);
  2330. dev++;
  2331. return err;
  2332. out_free:
  2333. snd_card_free(card);
  2334. return err;
  2335. }
  2336. static void __devexit azx_remove(struct pci_dev *pci)
  2337. {
  2338. snd_card_free(pci_get_drvdata(pci));
  2339. pci_set_drvdata(pci, NULL);
  2340. }
  2341. /* PCI IDs */
  2342. static struct pci_device_id azx_ids[] = {
  2343. /* ICH 6..10 */
  2344. { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
  2345. { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
  2346. { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
  2347. { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
  2348. { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
  2349. { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
  2350. { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
  2351. { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
  2352. { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
  2353. /* PCH */
  2354. { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
  2355. /* SCH */
  2356. { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
  2357. /* ATI SB 450/600 */
  2358. { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
  2359. { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
  2360. /* ATI HDMI */
  2361. { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
  2362. { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
  2363. { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
  2364. { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
  2365. { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
  2366. { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
  2367. { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
  2368. { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
  2369. { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
  2370. { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
  2371. { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
  2372. { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
  2373. { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
  2374. { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
  2375. /* VIA VT8251/VT8237A */
  2376. { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
  2377. /* SIS966 */
  2378. { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
  2379. /* ULI M5461 */
  2380. { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
  2381. /* NVIDIA MCP */
  2382. { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
  2383. { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
  2384. { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
  2385. { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
  2386. { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
  2387. { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
  2388. { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
  2389. { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
  2390. { PCI_DEVICE(0x10de, 0x0590), .driver_data = AZX_DRIVER_NVIDIA },
  2391. { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
  2392. { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
  2393. { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
  2394. { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
  2395. { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
  2396. { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
  2397. { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
  2398. { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
  2399. { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
  2400. { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
  2401. { PCI_DEVICE(0x10de, 0x0be2), .driver_data = AZX_DRIVER_NVIDIA },
  2402. { PCI_DEVICE(0x10de, 0x0be3), .driver_data = AZX_DRIVER_NVIDIA },
  2403. { PCI_DEVICE(0x10de, 0x0be4), .driver_data = AZX_DRIVER_NVIDIA },
  2404. { PCI_DEVICE(0x10de, 0x0d94), .driver_data = AZX_DRIVER_NVIDIA },
  2405. { PCI_DEVICE(0x10de, 0x0d95), .driver_data = AZX_DRIVER_NVIDIA },
  2406. { PCI_DEVICE(0x10de, 0x0d96), .driver_data = AZX_DRIVER_NVIDIA },
  2407. { PCI_DEVICE(0x10de, 0x0d97), .driver_data = AZX_DRIVER_NVIDIA },
  2408. /* Teradici */
  2409. { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
  2410. /* Creative X-Fi (CA0110-IBG) */
  2411. #if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
  2412. /* the following entry conflicts with snd-ctxfi driver,
  2413. * as ctxfi driver mutates from HD-audio to native mode with
  2414. * a special command sequence.
  2415. */
  2416. { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
  2417. .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
  2418. .class_mask = 0xffffff,
  2419. .driver_data = AZX_DRIVER_GENERIC },
  2420. #else
  2421. /* this entry seems still valid -- i.e. without emu20kx chip */
  2422. { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
  2423. #endif
  2424. /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
  2425. { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
  2426. .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
  2427. .class_mask = 0xffffff,
  2428. .driver_data = AZX_DRIVER_GENERIC },
  2429. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
  2430. .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
  2431. .class_mask = 0xffffff,
  2432. .driver_data = AZX_DRIVER_GENERIC },
  2433. { 0, }
  2434. };
  2435. MODULE_DEVICE_TABLE(pci, azx_ids);
  2436. /* pci_driver definition */
  2437. static struct pci_driver driver = {
  2438. .name = "HDA Intel",
  2439. .id_table = azx_ids,
  2440. .probe = azx_probe,
  2441. .remove = __devexit_p(azx_remove),
  2442. #ifdef CONFIG_PM
  2443. .suspend = azx_suspend,
  2444. .resume = azx_resume,
  2445. #endif
  2446. };
  2447. static int __init alsa_card_azx_init(void)
  2448. {
  2449. return pci_register_driver(&driver);
  2450. }
  2451. static void __exit alsa_card_azx_exit(void)
  2452. {
  2453. pci_unregister_driver(&driver);
  2454. }
  2455. module_init(alsa_card_azx_init)
  2456. module_exit(alsa_card_azx_exit)