sleep34xx.S 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. /*
  2. * linux/arch/arm/mach-omap2/sleep.S
  3. *
  4. * (C) Copyright 2007
  5. * Texas Instruments
  6. * Karthik Dasu <karthik-dp@ti.com>
  7. *
  8. * (C) Copyright 2004
  9. * Texas Instruments, <www.ti.com>
  10. * Richard Woodruff <r-woodruff2@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <linux/linkage.h>
  28. #include <asm/assembler.h>
  29. #include <mach/io.h>
  30. #include "cm.h"
  31. #include "prm.h"
  32. #include "sdrc.h"
  33. #include "control.h"
  34. #define SDRC_SCRATCHPAD_SEM_V 0xfa00291c
  35. #define PM_PREPWSTST_CORE_V OMAP34XX_PRM_REGADDR(CORE_MOD, \
  36. OMAP3430_PM_PREPWSTST)
  37. #define PM_PREPWSTST_CORE_P 0x48306AE8
  38. #define PM_PREPWSTST_MPU_V OMAP34XX_PRM_REGADDR(MPU_MOD, \
  39. OMAP3430_PM_PREPWSTST)
  40. #define PM_PWSTCTRL_MPU_P OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL
  41. #define CM_IDLEST1_CORE_V OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1)
  42. #define CM_IDLEST_CKGEN_V OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST)
  43. #define SRAM_BASE_P 0x40200000
  44. #define CONTROL_STAT 0x480022F0
  45. #define SCRATCHPAD_MEM_OFFS 0x310 /* Move this as correct place is
  46. * available */
  47. #define SCRATCHPAD_BASE_P (OMAP343X_CTRL_BASE + OMAP343X_CONTROL_MEM_WKUP\
  48. + SCRATCHPAD_MEM_OFFS)
  49. #define SDRC_POWER_V OMAP34XX_SDRC_REGADDR(SDRC_POWER)
  50. #define SDRC_SYSCONFIG_P (OMAP343X_SDRC_BASE + SDRC_SYSCONFIG)
  51. #define SDRC_MR_0_P (OMAP343X_SDRC_BASE + SDRC_MR_0)
  52. #define SDRC_EMR2_0_P (OMAP343X_SDRC_BASE + SDRC_EMR2_0)
  53. #define SDRC_MANUAL_0_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_0)
  54. #define SDRC_MR_1_P (OMAP343X_SDRC_BASE + SDRC_MR_1)
  55. #define SDRC_EMR2_1_P (OMAP343X_SDRC_BASE + SDRC_EMR2_1)
  56. #define SDRC_MANUAL_1_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_1)
  57. #define SDRC_DLLA_STATUS_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
  58. #define SDRC_DLLA_CTRL_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
  59. .text
  60. /* Function to acquire the semaphore in scratchpad */
  61. ENTRY(lock_scratchpad_sem)
  62. stmfd sp!, {lr} @ save registers on stack
  63. wait_sem:
  64. mov r0,#1
  65. ldr r1, sdrc_scratchpad_sem
  66. wait_loop:
  67. ldr r2, [r1] @ load the lock value
  68. cmp r2, r0 @ is the lock free ?
  69. beq wait_loop @ not free...
  70. swp r2, r0, [r1] @ semaphore free so lock it and proceed
  71. cmp r2, r0 @ did we succeed ?
  72. beq wait_sem @ no - try again
  73. ldmfd sp!, {pc} @ restore regs and return
  74. sdrc_scratchpad_sem:
  75. .word SDRC_SCRATCHPAD_SEM_V
  76. ENTRY(lock_scratchpad_sem_sz)
  77. .word . - lock_scratchpad_sem
  78. .text
  79. /* Function to release the scratchpad semaphore */
  80. ENTRY(unlock_scratchpad_sem)
  81. stmfd sp!, {lr} @ save registers on stack
  82. ldr r3, sdrc_scratchpad_sem
  83. mov r2,#0
  84. str r2,[r3]
  85. ldmfd sp!, {pc} @ restore regs and return
  86. ENTRY(unlock_scratchpad_sem_sz)
  87. .word . - unlock_scratchpad_sem
  88. .text
  89. /* Function call to get the restore pointer for resume from OFF */
  90. ENTRY(get_restore_pointer)
  91. stmfd sp!, {lr} @ save registers on stack
  92. adr r0, restore
  93. ldmfd sp!, {pc} @ restore regs and return
  94. ENTRY(get_restore_pointer_sz)
  95. .word . - get_restore_pointer
  96. .text
  97. /* Function call to get the restore pointer for for ES3 to resume from OFF */
  98. ENTRY(get_es3_restore_pointer)
  99. stmfd sp!, {lr} @ save registers on stack
  100. adr r0, restore_es3
  101. ldmfd sp!, {pc} @ restore regs and return
  102. ENTRY(get_es3_restore_pointer_sz)
  103. .word . - get_es3_restore_pointer
  104. ENTRY(es3_sdrc_fix)
  105. ldr r4, sdrc_syscfg @ get config addr
  106. ldr r5, [r4] @ get value
  107. tst r5, #0x100 @ is part access blocked
  108. it eq
  109. biceq r5, r5, #0x100 @ clear bit if set
  110. str r5, [r4] @ write back change
  111. ldr r4, sdrc_mr_0 @ get config addr
  112. ldr r5, [r4] @ get value
  113. str r5, [r4] @ write back change
  114. ldr r4, sdrc_emr2_0 @ get config addr
  115. ldr r5, [r4] @ get value
  116. str r5, [r4] @ write back change
  117. ldr r4, sdrc_manual_0 @ get config addr
  118. mov r5, #0x2 @ autorefresh command
  119. str r5, [r4] @ kick off refreshes
  120. ldr r4, sdrc_mr_1 @ get config addr
  121. ldr r5, [r4] @ get value
  122. str r5, [r4] @ write back change
  123. ldr r4, sdrc_emr2_1 @ get config addr
  124. ldr r5, [r4] @ get value
  125. str r5, [r4] @ write back change
  126. ldr r4, sdrc_manual_1 @ get config addr
  127. mov r5, #0x2 @ autorefresh command
  128. str r5, [r4] @ kick off refreshes
  129. bx lr
  130. sdrc_syscfg:
  131. .word SDRC_SYSCONFIG_P
  132. sdrc_mr_0:
  133. .word SDRC_MR_0_P
  134. sdrc_emr2_0:
  135. .word SDRC_EMR2_0_P
  136. sdrc_manual_0:
  137. .word SDRC_MANUAL_0_P
  138. sdrc_mr_1:
  139. .word SDRC_MR_1_P
  140. sdrc_emr2_1:
  141. .word SDRC_EMR2_1_P
  142. sdrc_manual_1:
  143. .word SDRC_MANUAL_1_P
  144. ENTRY(es3_sdrc_fix_sz)
  145. .word . - es3_sdrc_fix
  146. /* Function to call rom code to save secure ram context */
  147. ENTRY(save_secure_ram_context)
  148. stmfd sp!, {r1-r12, lr} @ save registers on stack
  149. save_secure_ram_debug:
  150. /* b save_secure_ram_debug */ @ enable to debug save code
  151. adr r3, api_params @ r3 points to parameters
  152. str r0, [r3,#0x4] @ r0 has sdram address
  153. ldr r12, high_mask
  154. and r3, r3, r12
  155. ldr r12, sram_phy_addr_mask
  156. orr r3, r3, r12
  157. mov r0, #25 @ set service ID for PPA
  158. mov r12, r0 @ copy secure service ID in r12
  159. mov r1, #0 @ set task id for ROM code in r1
  160. mov r2, #4 @ set some flags in r2, r6
  161. mov r6, #0xff
  162. mcr p15, 0, r0, c7, c10, 4 @ data write barrier
  163. mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
  164. .word 0xE1600071 @ call SMI monitor (smi #1)
  165. nop
  166. nop
  167. nop
  168. nop
  169. ldmfd sp!, {r1-r12, pc}
  170. sram_phy_addr_mask:
  171. .word SRAM_BASE_P
  172. high_mask:
  173. .word 0xffff
  174. api_params:
  175. .word 0x4, 0x0, 0x0, 0x1, 0x1
  176. ENTRY(save_secure_ram_context_sz)
  177. .word . - save_secure_ram_context
  178. /*
  179. * Forces OMAP into idle state
  180. *
  181. * omap34xx_suspend() - This bit of code just executes the WFI
  182. * for normal idles.
  183. *
  184. * Note: This code get's copied to internal SRAM at boot. When the OMAP
  185. * wakes up it continues execution at the point it went to sleep.
  186. */
  187. ENTRY(omap34xx_cpu_suspend)
  188. stmfd sp!, {r0-r12, lr} @ save registers on stack
  189. loop:
  190. /*b loop*/ @Enable to debug by stepping through code
  191. /* r0 contains restore pointer in sdram */
  192. /* r1 contains information about saving context */
  193. ldr r4, sdrc_power @ read the SDRC_POWER register
  194. ldr r5, [r4] @ read the contents of SDRC_POWER
  195. orr r5, r5, #0x40 @ enable self refresh on idle req
  196. str r5, [r4] @ write back to SDRC_POWER register
  197. cmp r1, #0x0
  198. /* If context save is required, do that and execute wfi */
  199. bne save_context_wfi
  200. /* Data memory barrier and Data sync barrier */
  201. mov r1, #0
  202. mcr p15, 0, r1, c7, c10, 4
  203. mcr p15, 0, r1, c7, c10, 5
  204. wfi @ wait for interrupt
  205. nop
  206. nop
  207. nop
  208. nop
  209. nop
  210. nop
  211. nop
  212. nop
  213. nop
  214. nop
  215. bl wait_sdrc_ok
  216. ldmfd sp!, {r0-r12, pc} @ restore regs and return
  217. restore_es3:
  218. /*b restore_es3*/ @ Enable to debug restore code
  219. ldr r5, pm_prepwstst_core_p
  220. ldr r4, [r5]
  221. and r4, r4, #0x3
  222. cmp r4, #0x0 @ Check if previous power state of CORE is OFF
  223. bne restore
  224. adr r0, es3_sdrc_fix
  225. ldr r1, sram_base
  226. ldr r2, es3_sdrc_fix_sz
  227. mov r2, r2, ror #2
  228. copy_to_sram:
  229. ldmia r0!, {r3} @ val = *src
  230. stmia r1!, {r3} @ *dst = val
  231. subs r2, r2, #0x1 @ num_words--
  232. bne copy_to_sram
  233. ldr r1, sram_base
  234. blx r1
  235. restore:
  236. /* b restore*/ @ Enable to debug restore code
  237. /* Check what was the reason for mpu reset and store the reason in r9*/
  238. /* 1 - Only L1 and logic lost */
  239. /* 2 - Only L2 lost - In this case, we wont be here */
  240. /* 3 - Both L1 and L2 lost */
  241. ldr r1, pm_pwstctrl_mpu
  242. ldr r2, [r1]
  243. and r2, r2, #0x3
  244. cmp r2, #0x0 @ Check if target power state was OFF or RET
  245. moveq r9, #0x3 @ MPU OFF => L1 and L2 lost
  246. movne r9, #0x1 @ Only L1 and L2 lost => avoid L2 invalidation
  247. bne logic_l1_restore
  248. ldr r0, control_stat
  249. ldr r1, [r0]
  250. and r1, #0x700
  251. cmp r1, #0x300
  252. beq l2_inv_gp
  253. mov r0, #40 @ set service ID for PPA
  254. mov r12, r0 @ copy secure Service ID in r12
  255. mov r1, #0 @ set task id for ROM code in r1
  256. mov r2, #4 @ set some flags in r2, r6
  257. mov r6, #0xff
  258. adr r3, l2_inv_api_params @ r3 points to dummy parameters
  259. mcr p15, 0, r0, c7, c10, 4 @ data write barrier
  260. mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
  261. .word 0xE1600071 @ call SMI monitor (smi #1)
  262. /* Write to Aux control register to set some bits */
  263. mov r0, #42 @ set service ID for PPA
  264. mov r12, r0 @ copy secure Service ID in r12
  265. mov r1, #0 @ set task id for ROM code in r1
  266. mov r2, #4 @ set some flags in r2, r6
  267. mov r6, #0xff
  268. ldr r4, scratchpad_base
  269. ldr r3, [r4, #0xBC] @ r3 points to parameters
  270. mcr p15, 0, r0, c7, c10, 4 @ data write barrier
  271. mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
  272. .word 0xE1600071 @ call SMI monitor (smi #1)
  273. #ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE
  274. /* Restore L2 aux control register */
  275. @ set service ID for PPA
  276. mov r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID
  277. mov r12, r0 @ copy service ID in r12
  278. mov r1, #0 @ set task ID for ROM code in r1
  279. mov r2, #4 @ set some flags in r2, r6
  280. mov r6, #0xff
  281. ldr r4, scratchpad_base
  282. ldr r3, [r4, #0xBC]
  283. adds r3, r3, #8 @ r3 points to parameters
  284. mcr p15, 0, r0, c7, c10, 4 @ data write barrier
  285. mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
  286. .word 0xE1600071 @ call SMI monitor (smi #1)
  287. #endif
  288. b logic_l1_restore
  289. l2_inv_api_params:
  290. .word 0x1, 0x00
  291. l2_inv_gp:
  292. /* Execute smi to invalidate L2 cache */
  293. mov r12, #0x1 @ set up to invalide L2
  294. smi: .word 0xE1600070 @ Call SMI monitor (smieq)
  295. /* Write to Aux control register to set some bits */
  296. ldr r4, scratchpad_base
  297. ldr r3, [r4,#0xBC]
  298. ldr r0, [r3,#4]
  299. mov r12, #0x3
  300. .word 0xE1600070 @ Call SMI monitor (smieq)
  301. ldr r4, scratchpad_base
  302. ldr r3, [r4,#0xBC]
  303. ldr r0, [r3,#12]
  304. mov r12, #0x2
  305. .word 0xE1600070 @ Call SMI monitor (smieq)
  306. logic_l1_restore:
  307. mov r1, #0
  308. /* Invalidate all instruction caches to PoU
  309. * and flush branch target cache */
  310. mcr p15, 0, r1, c7, c5, 0
  311. ldr r4, scratchpad_base
  312. ldr r3, [r4,#0xBC]
  313. adds r3, r3, #16
  314. ldmia r3!, {r4-r6}
  315. mov sp, r4
  316. msr spsr_cxsf, r5
  317. mov lr, r6
  318. ldmia r3!, {r4-r9}
  319. /* Coprocessor access Control Register */
  320. mcr p15, 0, r4, c1, c0, 2
  321. /* TTBR0 */
  322. MCR p15, 0, r5, c2, c0, 0
  323. /* TTBR1 */
  324. MCR p15, 0, r6, c2, c0, 1
  325. /* Translation table base control register */
  326. MCR p15, 0, r7, c2, c0, 2
  327. /*domain access Control Register */
  328. MCR p15, 0, r8, c3, c0, 0
  329. /* data fault status Register */
  330. MCR p15, 0, r9, c5, c0, 0
  331. ldmia r3!,{r4-r8}
  332. /* instruction fault status Register */
  333. MCR p15, 0, r4, c5, c0, 1
  334. /*Data Auxiliary Fault Status Register */
  335. MCR p15, 0, r5, c5, c1, 0
  336. /*Instruction Auxiliary Fault Status Register*/
  337. MCR p15, 0, r6, c5, c1, 1
  338. /*Data Fault Address Register */
  339. MCR p15, 0, r7, c6, c0, 0
  340. /*Instruction Fault Address Register*/
  341. MCR p15, 0, r8, c6, c0, 2
  342. ldmia r3!,{r4-r7}
  343. /* user r/w thread and process ID */
  344. MCR p15, 0, r4, c13, c0, 2
  345. /* user ro thread and process ID */
  346. MCR p15, 0, r5, c13, c0, 3
  347. /*Privileged only thread and process ID */
  348. MCR p15, 0, r6, c13, c0, 4
  349. /* cache size selection */
  350. MCR p15, 2, r7, c0, c0, 0
  351. ldmia r3!,{r4-r8}
  352. /* Data TLB lockdown registers */
  353. MCR p15, 0, r4, c10, c0, 0
  354. /* Instruction TLB lockdown registers */
  355. MCR p15, 0, r5, c10, c0, 1
  356. /* Secure or Nonsecure Vector Base Address */
  357. MCR p15, 0, r6, c12, c0, 0
  358. /* FCSE PID */
  359. MCR p15, 0, r7, c13, c0, 0
  360. /* Context PID */
  361. MCR p15, 0, r8, c13, c0, 1
  362. ldmia r3!,{r4-r5}
  363. /* primary memory remap register */
  364. MCR p15, 0, r4, c10, c2, 0
  365. /*normal memory remap register */
  366. MCR p15, 0, r5, c10, c2, 1
  367. /* Restore cpsr */
  368. ldmia r3!,{r4} /*load CPSR from SDRAM*/
  369. msr cpsr, r4 /*store cpsr */
  370. /* Enabling MMU here */
  371. mrc p15, 0, r7, c2, c0, 2 /* Read TTBRControl */
  372. /* Extract N (0:2) bits and decide whether to use TTBR0 or TTBR1*/
  373. and r7, #0x7
  374. cmp r7, #0x0
  375. beq usettbr0
  376. ttbr_error:
  377. /* More work needs to be done to support N[0:2] value other than 0
  378. * So looping here so that the error can be detected
  379. */
  380. b ttbr_error
  381. usettbr0:
  382. mrc p15, 0, r2, c2, c0, 0
  383. ldr r5, ttbrbit_mask
  384. and r2, r5
  385. mov r4, pc
  386. ldr r5, table_index_mask
  387. and r4, r5 /* r4 = 31 to 20 bits of pc */
  388. /* Extract the value to be written to table entry */
  389. ldr r1, table_entry
  390. add r1, r1, r4 /* r1 has value to be written to table entry*/
  391. /* Getting the address of table entry to modify */
  392. lsr r4, #18
  393. add r2, r4 /* r2 has the location which needs to be modified */
  394. /* Storing previous entry of location being modified */
  395. ldr r5, scratchpad_base
  396. ldr r4, [r2]
  397. str r4, [r5, #0xC0]
  398. /* Modify the table entry */
  399. str r1, [r2]
  400. /* Storing address of entry being modified
  401. * - will be restored after enabling MMU */
  402. ldr r5, scratchpad_base
  403. str r2, [r5, #0xC4]
  404. mov r0, #0
  405. mcr p15, 0, r0, c7, c5, 4 @ Flush prefetch buffer
  406. mcr p15, 0, r0, c7, c5, 6 @ Invalidate branch predictor array
  407. mcr p15, 0, r0, c8, c5, 0 @ Invalidate instruction TLB
  408. mcr p15, 0, r0, c8, c6, 0 @ Invalidate data TLB
  409. /* Restore control register but dont enable caches here*/
  410. /* Caches will be enabled after restoring MMU table entry */
  411. ldmia r3!, {r4}
  412. /* Store previous value of control register in scratchpad */
  413. str r4, [r5, #0xC8]
  414. ldr r2, cache_pred_disable_mask
  415. and r4, r2
  416. mcr p15, 0, r4, c1, c0, 0
  417. ldmfd sp!, {r0-r12, pc} @ restore regs and return
  418. save_context_wfi:
  419. /*b save_context_wfi*/ @ enable to debug save code
  420. mov r8, r0 /* Store SDRAM address in r8 */
  421. mrc p15, 0, r5, c1, c0, 1 @ Read Auxiliary Control Register
  422. mov r4, #0x1 @ Number of parameters for restore call
  423. stmia r8!, {r4-r5} @ Push parameters for restore call
  424. mrc p15, 1, r5, c9, c0, 2 @ Read L2 AUX ctrl register
  425. stmia r8!, {r4-r5} @ Push parameters for restore call
  426. /* Check what that target sleep state is:stored in r1*/
  427. /* 1 - Only L1 and logic lost */
  428. /* 2 - Only L2 lost */
  429. /* 3 - Both L1 and L2 lost */
  430. cmp r1, #0x2 /* Only L2 lost */
  431. beq clean_l2
  432. cmp r1, #0x1 /* L2 retained */
  433. /* r9 stores whether to clean L2 or not*/
  434. moveq r9, #0x0 /* Dont Clean L2 */
  435. movne r9, #0x1 /* Clean L2 */
  436. l1_logic_lost:
  437. /* Store sp and spsr to SDRAM */
  438. mov r4, sp
  439. mrs r5, spsr
  440. mov r6, lr
  441. stmia r8!, {r4-r6}
  442. /* Save all ARM registers */
  443. /* Coprocessor access control register */
  444. mrc p15, 0, r6, c1, c0, 2
  445. stmia r8!, {r6}
  446. /* TTBR0, TTBR1 and Translation table base control */
  447. mrc p15, 0, r4, c2, c0, 0
  448. mrc p15, 0, r5, c2, c0, 1
  449. mrc p15, 0, r6, c2, c0, 2
  450. stmia r8!, {r4-r6}
  451. /* Domain access control register, data fault status register,
  452. and instruction fault status register */
  453. mrc p15, 0, r4, c3, c0, 0
  454. mrc p15, 0, r5, c5, c0, 0
  455. mrc p15, 0, r6, c5, c0, 1
  456. stmia r8!, {r4-r6}
  457. /* Data aux fault status register, instruction aux fault status,
  458. datat fault address register and instruction fault address register*/
  459. mrc p15, 0, r4, c5, c1, 0
  460. mrc p15, 0, r5, c5, c1, 1
  461. mrc p15, 0, r6, c6, c0, 0
  462. mrc p15, 0, r7, c6, c0, 2
  463. stmia r8!, {r4-r7}
  464. /* user r/w thread and process ID, user r/o thread and process ID,
  465. priv only thread and process ID, cache size selection */
  466. mrc p15, 0, r4, c13, c0, 2
  467. mrc p15, 0, r5, c13, c0, 3
  468. mrc p15, 0, r6, c13, c0, 4
  469. mrc p15, 2, r7, c0, c0, 0
  470. stmia r8!, {r4-r7}
  471. /* Data TLB lockdown, instruction TLB lockdown registers */
  472. mrc p15, 0, r5, c10, c0, 0
  473. mrc p15, 0, r6, c10, c0, 1
  474. stmia r8!, {r5-r6}
  475. /* Secure or non secure vector base address, FCSE PID, Context PID*/
  476. mrc p15, 0, r4, c12, c0, 0
  477. mrc p15, 0, r5, c13, c0, 0
  478. mrc p15, 0, r6, c13, c0, 1
  479. stmia r8!, {r4-r6}
  480. /* Primary remap, normal remap registers */
  481. mrc p15, 0, r4, c10, c2, 0
  482. mrc p15, 0, r5, c10, c2, 1
  483. stmia r8!,{r4-r5}
  484. /* Store current cpsr*/
  485. mrs r2, cpsr
  486. stmia r8!, {r2}
  487. mrc p15, 0, r4, c1, c0, 0
  488. /* save control register */
  489. stmia r8!, {r4}
  490. clean_caches:
  491. /* Clean Data or unified cache to POU*/
  492. /* How to invalidate only L1 cache???? - #FIX_ME# */
  493. /* mcr p15, 0, r11, c7, c11, 1 */
  494. cmp r9, #1 /* Check whether L2 inval is required or not*/
  495. bne skip_l2_inval
  496. clean_l2:
  497. /*
  498. * Jump out to kernel flush routine
  499. * - reuse that code is better
  500. * - it executes in a cached space so is faster than refetch per-block
  501. * - should be faster and will change with kernel
  502. * - 'might' have to copy address, load and jump to it
  503. * - lr is used since we are running in SRAM currently.
  504. */
  505. ldr r1, kernel_flush
  506. mov lr, pc
  507. bx r1
  508. skip_l2_inval:
  509. /* Data memory barrier and Data sync barrier */
  510. mov r1, #0
  511. mcr p15, 0, r1, c7, c10, 4
  512. mcr p15, 0, r1, c7, c10, 5
  513. wfi @ wait for interrupt
  514. nop
  515. nop
  516. nop
  517. nop
  518. nop
  519. nop
  520. nop
  521. nop
  522. nop
  523. nop
  524. bl wait_sdrc_ok
  525. /* restore regs and return */
  526. ldmfd sp!, {r0-r12, pc}
  527. /* Make sure SDRC accesses are ok */
  528. wait_sdrc_ok:
  529. /* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this. */
  530. ldr r4, cm_idlest_ckgen
  531. wait_dpll3_lock:
  532. ldr r5, [r4]
  533. tst r5, #1
  534. beq wait_dpll3_lock
  535. ldr r4, cm_idlest1_core
  536. wait_sdrc_ready:
  537. ldr r5, [r4]
  538. tst r5, #0x2
  539. bne wait_sdrc_ready
  540. /* allow DLL powerdown upon hw idle req */
  541. ldr r4, sdrc_power
  542. ldr r5, [r4]
  543. bic r5, r5, #0x40
  544. str r5, [r4]
  545. is_dll_in_lock_mode:
  546. /* Is dll in lock mode? */
  547. ldr r4, sdrc_dlla_ctrl
  548. ldr r5, [r4]
  549. tst r5, #0x4
  550. bxne lr
  551. /* wait till dll locks */
  552. wait_dll_lock_timed:
  553. ldr r4, wait_dll_lock_counter
  554. add r4, r4, #1
  555. str r4, wait_dll_lock_counter
  556. ldr r4, sdrc_dlla_status
  557. mov r6, #8 /* Wait 20uS for lock */
  558. wait_dll_lock:
  559. subs r6, r6, #0x1
  560. beq kick_dll
  561. ldr r5, [r4]
  562. and r5, r5, #0x4
  563. cmp r5, #0x4
  564. bne wait_dll_lock
  565. bx lr
  566. /* disable/reenable DLL if not locked */
  567. kick_dll:
  568. ldr r4, sdrc_dlla_ctrl
  569. ldr r5, [r4]
  570. mov r6, r5
  571. bic r6, #(1<<3) /* disable dll */
  572. str r6, [r4]
  573. dsb
  574. orr r6, r6, #(1<<3) /* enable dll */
  575. str r6, [r4]
  576. dsb
  577. ldr r4, kick_counter
  578. add r4, r4, #1
  579. str r4, kick_counter
  580. b wait_dll_lock_timed
  581. cm_idlest1_core:
  582. .word CM_IDLEST1_CORE_V
  583. cm_idlest_ckgen:
  584. .word CM_IDLEST_CKGEN_V
  585. sdrc_dlla_status:
  586. .word SDRC_DLLA_STATUS_V
  587. sdrc_dlla_ctrl:
  588. .word SDRC_DLLA_CTRL_V
  589. pm_prepwstst_core:
  590. .word PM_PREPWSTST_CORE_V
  591. pm_prepwstst_core_p:
  592. .word PM_PREPWSTST_CORE_P
  593. pm_prepwstst_mpu:
  594. .word PM_PREPWSTST_MPU_V
  595. pm_pwstctrl_mpu:
  596. .word PM_PWSTCTRL_MPU_P
  597. scratchpad_base:
  598. .word SCRATCHPAD_BASE_P
  599. sram_base:
  600. .word SRAM_BASE_P + 0x8000
  601. sdrc_power:
  602. .word SDRC_POWER_V
  603. clk_stabilize_delay:
  604. .word 0x000001FF
  605. assoc_mask:
  606. .word 0x3ff
  607. numset_mask:
  608. .word 0x7fff
  609. ttbrbit_mask:
  610. .word 0xFFFFC000
  611. table_index_mask:
  612. .word 0xFFF00000
  613. table_entry:
  614. .word 0x00000C02
  615. cache_pred_disable_mask:
  616. .word 0xFFFFE7FB
  617. control_stat:
  618. .word CONTROL_STAT
  619. kernel_flush:
  620. .word v7_flush_dcache_all
  621. /*
  622. * When exporting to userspace while the counters are in SRAM,
  623. * these 2 words need to be at the end to facilitate retrival!
  624. */
  625. kick_counter:
  626. .word 0
  627. wait_dll_lock_counter:
  628. .word 0
  629. ENTRY(omap34xx_cpu_suspend_sz)
  630. .word . - omap34xx_cpu_suspend