qlcnic_ctx.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static u32
  9. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  10. {
  11. u32 rsp;
  12. int timeout = 0;
  13. do {
  14. /* give atleast 1ms for firmware to respond */
  15. msleep(1);
  16. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  17. return QLCNIC_CDRP_RSP_TIMEOUT;
  18. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  19. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  20. return rsp;
  21. }
  22. u32
  23. qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  24. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
  25. {
  26. u32 rsp;
  27. u32 signature;
  28. u32 rcode = QLCNIC_RCODE_SUCCESS;
  29. struct pci_dev *pdev = adapter->pdev;
  30. signature = QLCNIC_CDRP_SIGNATURE_MAKE(pci_fn, version);
  31. /* Acquire semaphore before accessing CRB */
  32. if (qlcnic_api_lock(adapter))
  33. return QLCNIC_RCODE_TIMEOUT;
  34. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  35. QLCWR32(adapter, QLCNIC_ARG1_CRB_OFFSET, arg1);
  36. QLCWR32(adapter, QLCNIC_ARG2_CRB_OFFSET, arg2);
  37. QLCWR32(adapter, QLCNIC_ARG3_CRB_OFFSET, arg3);
  38. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET, QLCNIC_CDRP_FORM_CMD(cmd));
  39. rsp = qlcnic_poll_rsp(adapter);
  40. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  41. dev_err(&pdev->dev, "card response timeout.\n");
  42. rcode = QLCNIC_RCODE_TIMEOUT;
  43. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  44. rcode = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  45. dev_err(&pdev->dev, "failed card response code:0x%x\n",
  46. rcode);
  47. }
  48. /* Release semaphore */
  49. qlcnic_api_unlock(adapter);
  50. return rcode;
  51. }
  52. static uint32_t qlcnic_temp_checksum(uint32_t *temp_buffer, u16 temp_size)
  53. {
  54. uint64_t sum = 0;
  55. int count = temp_size / sizeof(uint32_t);
  56. while (count-- > 0)
  57. sum += *temp_buffer++;
  58. while (sum >> 32)
  59. sum = (sum & 0xFFFFFFFF) + (sum >> 32);
  60. return ~sum;
  61. }
  62. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter)
  63. {
  64. int err, i;
  65. u16 temp_size;
  66. void *tmp_addr;
  67. u32 version, csum, *template, *tmp_buf;
  68. struct qlcnic_hardware_context *ahw;
  69. struct qlcnic_dump_template_hdr *tmpl_hdr, *tmp_tmpl;
  70. dma_addr_t tmp_addr_t = 0;
  71. ahw = adapter->ahw;
  72. err = qlcnic_issue_cmd(adapter,
  73. adapter->ahw->pci_func,
  74. adapter->fw_hal_version,
  75. 0,
  76. 0,
  77. 0,
  78. QLCNIC_CDRP_CMD_TEMP_SIZE);
  79. if (err != QLCNIC_RCODE_SUCCESS) {
  80. err = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  81. dev_info(&adapter->pdev->dev,
  82. "Can't get template size %d\n", err);
  83. err = -EIO;
  84. return err;
  85. }
  86. version = QLCRD32(adapter, QLCNIC_ARG3_CRB_OFFSET);
  87. temp_size = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  88. if (!temp_size)
  89. return -EIO;
  90. tmp_addr = dma_alloc_coherent(&adapter->pdev->dev, temp_size,
  91. &tmp_addr_t, GFP_KERNEL);
  92. if (!tmp_addr) {
  93. dev_err(&adapter->pdev->dev,
  94. "Can't get memory for FW dump template\n");
  95. return -ENOMEM;
  96. }
  97. err = qlcnic_issue_cmd(adapter,
  98. adapter->ahw->pci_func,
  99. adapter->fw_hal_version,
  100. LSD(tmp_addr_t),
  101. MSD(tmp_addr_t),
  102. temp_size,
  103. QLCNIC_CDRP_CMD_GET_TEMP_HDR);
  104. if (err != QLCNIC_RCODE_SUCCESS) {
  105. dev_err(&adapter->pdev->dev,
  106. "Failed to get mini dump template header %d\n", err);
  107. err = -EIO;
  108. goto error;
  109. }
  110. tmp_tmpl = tmp_addr;
  111. csum = qlcnic_temp_checksum((uint32_t *) tmp_addr, temp_size);
  112. if (csum) {
  113. dev_err(&adapter->pdev->dev,
  114. "Template header checksum validation failed\n");
  115. err = -EIO;
  116. goto error;
  117. }
  118. ahw->fw_dump.tmpl_hdr = vzalloc(temp_size);
  119. if (!ahw->fw_dump.tmpl_hdr) {
  120. err = -EIO;
  121. goto error;
  122. }
  123. tmp_buf = tmp_addr;
  124. template = (u32 *) ahw->fw_dump.tmpl_hdr;
  125. for (i = 0; i < temp_size/sizeof(u32); i++)
  126. *template++ = __le32_to_cpu(*tmp_buf++);
  127. tmpl_hdr = ahw->fw_dump.tmpl_hdr;
  128. if (tmpl_hdr->cap_mask > QLCNIC_DUMP_MASK_DEF &&
  129. tmpl_hdr->cap_mask <= QLCNIC_DUMP_MASK_MAX)
  130. tmpl_hdr->drv_cap_mask = tmpl_hdr->cap_mask;
  131. else
  132. tmpl_hdr->drv_cap_mask = QLCNIC_DUMP_MASK_DEF;
  133. ahw->fw_dump.enable = 1;
  134. error:
  135. dma_free_coherent(&adapter->pdev->dev, temp_size, tmp_addr, tmp_addr_t);
  136. return err;
  137. }
  138. int
  139. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  140. {
  141. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  142. if (recv_ctx->state == QLCNIC_HOST_CTX_STATE_ACTIVE) {
  143. if (qlcnic_issue_cmd(adapter,
  144. adapter->ahw->pci_func,
  145. adapter->fw_hal_version,
  146. recv_ctx->context_id,
  147. mtu,
  148. 0,
  149. QLCNIC_CDRP_CMD_SET_MTU)) {
  150. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  151. return -EIO;
  152. }
  153. }
  154. return 0;
  155. }
  156. static int
  157. qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  158. {
  159. void *addr;
  160. struct qlcnic_hostrq_rx_ctx *prq;
  161. struct qlcnic_cardrsp_rx_ctx *prsp;
  162. struct qlcnic_hostrq_rds_ring *prq_rds;
  163. struct qlcnic_hostrq_sds_ring *prq_sds;
  164. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  165. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  166. struct qlcnic_host_rds_ring *rds_ring;
  167. struct qlcnic_host_sds_ring *sds_ring;
  168. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  169. u64 phys_addr;
  170. u8 i, nrds_rings, nsds_rings;
  171. size_t rq_size, rsp_size;
  172. u32 cap, reg, val, reg2;
  173. int err;
  174. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  175. nrds_rings = adapter->max_rds_rings;
  176. nsds_rings = adapter->max_sds_rings;
  177. rq_size =
  178. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  179. nsds_rings);
  180. rsp_size =
  181. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  182. nsds_rings);
  183. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  184. &hostrq_phys_addr, GFP_KERNEL);
  185. if (addr == NULL)
  186. return -ENOMEM;
  187. prq = addr;
  188. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  189. &cardrsp_phys_addr, GFP_KERNEL);
  190. if (addr == NULL) {
  191. err = -ENOMEM;
  192. goto out_free_rq;
  193. }
  194. prsp = addr;
  195. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  196. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  197. | QLCNIC_CAP0_VALIDOFF);
  198. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  199. prq->valid_field_offset = offsetof(struct qlcnic_hostrq_rx_ctx,
  200. msix_handler);
  201. prq->txrx_sds_binding = nsds_rings - 1;
  202. prq->capabilities[0] = cpu_to_le32(cap);
  203. prq->host_int_crb_mode =
  204. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  205. prq->host_rds_crb_mode =
  206. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  207. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  208. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  209. prq->rds_ring_offset = 0;
  210. val = le32_to_cpu(prq->rds_ring_offset) +
  211. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  212. prq->sds_ring_offset = cpu_to_le32(val);
  213. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  214. le32_to_cpu(prq->rds_ring_offset));
  215. for (i = 0; i < nrds_rings; i++) {
  216. rds_ring = &recv_ctx->rds_rings[i];
  217. rds_ring->producer = 0;
  218. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  219. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  220. prq_rds[i].ring_kind = cpu_to_le32(i);
  221. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  222. }
  223. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  224. le32_to_cpu(prq->sds_ring_offset));
  225. for (i = 0; i < nsds_rings; i++) {
  226. sds_ring = &recv_ctx->sds_rings[i];
  227. sds_ring->consumer = 0;
  228. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  229. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  230. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  231. prq_sds[i].msi_index = cpu_to_le16(i);
  232. }
  233. phys_addr = hostrq_phys_addr;
  234. err = qlcnic_issue_cmd(adapter,
  235. adapter->ahw->pci_func,
  236. adapter->fw_hal_version,
  237. (u32)(phys_addr >> 32),
  238. (u32)(phys_addr & 0xffffffff),
  239. rq_size,
  240. QLCNIC_CDRP_CMD_CREATE_RX_CTX);
  241. if (err) {
  242. dev_err(&adapter->pdev->dev,
  243. "Failed to create rx ctx in firmware%d\n", err);
  244. goto out_free_rsp;
  245. }
  246. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  247. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  248. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  249. rds_ring = &recv_ctx->rds_rings[i];
  250. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  251. rds_ring->crb_rcv_producer = adapter->ahw->pci_base0 + reg;
  252. }
  253. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  254. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  255. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  256. sds_ring = &recv_ctx->sds_rings[i];
  257. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  258. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  259. sds_ring->crb_sts_consumer = adapter->ahw->pci_base0 + reg;
  260. sds_ring->crb_intr_mask = adapter->ahw->pci_base0 + reg2;
  261. }
  262. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  263. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  264. recv_ctx->virt_port = prsp->virt_port;
  265. out_free_rsp:
  266. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  267. cardrsp_phys_addr);
  268. out_free_rq:
  269. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  270. return err;
  271. }
  272. static void
  273. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  274. {
  275. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  276. if (qlcnic_issue_cmd(adapter,
  277. adapter->ahw->pci_func,
  278. adapter->fw_hal_version,
  279. recv_ctx->context_id,
  280. QLCNIC_DESTROY_CTX_RESET,
  281. 0,
  282. QLCNIC_CDRP_CMD_DESTROY_RX_CTX)) {
  283. dev_err(&adapter->pdev->dev,
  284. "Failed to destroy rx ctx in firmware\n");
  285. }
  286. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  287. }
  288. static int
  289. qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter)
  290. {
  291. struct qlcnic_hostrq_tx_ctx *prq;
  292. struct qlcnic_hostrq_cds_ring *prq_cds;
  293. struct qlcnic_cardrsp_tx_ctx *prsp;
  294. void *rq_addr, *rsp_addr;
  295. size_t rq_size, rsp_size;
  296. u32 temp;
  297. int err;
  298. u64 phys_addr;
  299. dma_addr_t rq_phys_addr, rsp_phys_addr;
  300. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  301. /* reset host resources */
  302. tx_ring->producer = 0;
  303. tx_ring->sw_consumer = 0;
  304. *(tx_ring->hw_consumer) = 0;
  305. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  306. rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  307. &rq_phys_addr, GFP_KERNEL);
  308. if (!rq_addr)
  309. return -ENOMEM;
  310. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  311. rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  312. &rsp_phys_addr, GFP_KERNEL);
  313. if (!rsp_addr) {
  314. err = -ENOMEM;
  315. goto out_free_rq;
  316. }
  317. memset(rq_addr, 0, rq_size);
  318. prq = rq_addr;
  319. memset(rsp_addr, 0, rsp_size);
  320. prsp = rsp_addr;
  321. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  322. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  323. QLCNIC_CAP0_LSO);
  324. prq->capabilities[0] = cpu_to_le32(temp);
  325. prq->host_int_crb_mode =
  326. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  327. prq->interrupt_ctl = 0;
  328. prq->msi_index = 0;
  329. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  330. prq_cds = &prq->cds_ring;
  331. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  332. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  333. phys_addr = rq_phys_addr;
  334. err = qlcnic_issue_cmd(adapter,
  335. adapter->ahw->pci_func,
  336. adapter->fw_hal_version,
  337. (u32)(phys_addr >> 32),
  338. ((u32)phys_addr & 0xffffffff),
  339. rq_size,
  340. QLCNIC_CDRP_CMD_CREATE_TX_CTX);
  341. if (err == QLCNIC_RCODE_SUCCESS) {
  342. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  343. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  344. adapter->tx_context_id =
  345. le16_to_cpu(prsp->context_id);
  346. } else {
  347. dev_err(&adapter->pdev->dev,
  348. "Failed to create tx ctx in firmware%d\n", err);
  349. err = -EIO;
  350. }
  351. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  352. rsp_phys_addr);
  353. out_free_rq:
  354. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  355. return err;
  356. }
  357. static void
  358. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter)
  359. {
  360. if (qlcnic_issue_cmd(adapter,
  361. adapter->ahw->pci_func,
  362. adapter->fw_hal_version,
  363. adapter->tx_context_id,
  364. QLCNIC_DESTROY_CTX_RESET,
  365. 0,
  366. QLCNIC_CDRP_CMD_DESTROY_TX_CTX)) {
  367. dev_err(&adapter->pdev->dev,
  368. "Failed to destroy tx ctx in firmware\n");
  369. }
  370. }
  371. int
  372. qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config)
  373. {
  374. return qlcnic_issue_cmd(adapter,
  375. adapter->ahw->pci_func,
  376. adapter->fw_hal_version,
  377. config,
  378. 0,
  379. 0,
  380. QLCNIC_CDRP_CMD_CONFIG_PORT);
  381. }
  382. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  383. {
  384. void *addr;
  385. int err;
  386. int ring;
  387. struct qlcnic_recv_context *recv_ctx;
  388. struct qlcnic_host_rds_ring *rds_ring;
  389. struct qlcnic_host_sds_ring *sds_ring;
  390. struct qlcnic_host_tx_ring *tx_ring;
  391. struct pci_dev *pdev = adapter->pdev;
  392. recv_ctx = adapter->recv_ctx;
  393. tx_ring = adapter->tx_ring;
  394. tx_ring->hw_consumer = (__le32 *) dma_alloc_coherent(&pdev->dev,
  395. sizeof(u32), &tx_ring->hw_cons_phys_addr, GFP_KERNEL);
  396. if (tx_ring->hw_consumer == NULL) {
  397. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  398. return -ENOMEM;
  399. }
  400. /* cmd desc ring */
  401. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  402. &tx_ring->phys_addr, GFP_KERNEL);
  403. if (addr == NULL) {
  404. dev_err(&pdev->dev, "failed to allocate tx desc ring\n");
  405. err = -ENOMEM;
  406. goto err_out_free;
  407. }
  408. tx_ring->desc_head = addr;
  409. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  410. rds_ring = &recv_ctx->rds_rings[ring];
  411. addr = dma_alloc_coherent(&adapter->pdev->dev,
  412. RCV_DESC_RINGSIZE(rds_ring),
  413. &rds_ring->phys_addr, GFP_KERNEL);
  414. if (addr == NULL) {
  415. dev_err(&pdev->dev,
  416. "failed to allocate rds ring [%d]\n", ring);
  417. err = -ENOMEM;
  418. goto err_out_free;
  419. }
  420. rds_ring->desc_head = addr;
  421. }
  422. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  423. sds_ring = &recv_ctx->sds_rings[ring];
  424. addr = dma_alloc_coherent(&adapter->pdev->dev,
  425. STATUS_DESC_RINGSIZE(sds_ring),
  426. &sds_ring->phys_addr, GFP_KERNEL);
  427. if (addr == NULL) {
  428. dev_err(&pdev->dev,
  429. "failed to allocate sds ring [%d]\n", ring);
  430. err = -ENOMEM;
  431. goto err_out_free;
  432. }
  433. sds_ring->desc_head = addr;
  434. }
  435. return 0;
  436. err_out_free:
  437. qlcnic_free_hw_resources(adapter);
  438. return err;
  439. }
  440. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter)
  441. {
  442. int err;
  443. if (adapter->flags & QLCNIC_NEED_FLR) {
  444. pci_reset_function(adapter->pdev);
  445. adapter->flags &= ~QLCNIC_NEED_FLR;
  446. }
  447. err = qlcnic_fw_cmd_create_rx_ctx(adapter);
  448. if (err)
  449. return err;
  450. err = qlcnic_fw_cmd_create_tx_ctx(adapter);
  451. if (err) {
  452. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  453. return err;
  454. }
  455. set_bit(__QLCNIC_FW_ATTACHED, &adapter->state);
  456. return 0;
  457. }
  458. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  459. {
  460. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  461. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  462. qlcnic_fw_cmd_destroy_tx_ctx(adapter);
  463. /* Allow dma queues to drain after context reset */
  464. msleep(20);
  465. }
  466. }
  467. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  468. {
  469. struct qlcnic_recv_context *recv_ctx;
  470. struct qlcnic_host_rds_ring *rds_ring;
  471. struct qlcnic_host_sds_ring *sds_ring;
  472. struct qlcnic_host_tx_ring *tx_ring;
  473. int ring;
  474. recv_ctx = adapter->recv_ctx;
  475. tx_ring = adapter->tx_ring;
  476. if (tx_ring->hw_consumer != NULL) {
  477. dma_free_coherent(&adapter->pdev->dev,
  478. sizeof(u32),
  479. tx_ring->hw_consumer,
  480. tx_ring->hw_cons_phys_addr);
  481. tx_ring->hw_consumer = NULL;
  482. }
  483. if (tx_ring->desc_head != NULL) {
  484. dma_free_coherent(&adapter->pdev->dev,
  485. TX_DESC_RINGSIZE(tx_ring),
  486. tx_ring->desc_head, tx_ring->phys_addr);
  487. tx_ring->desc_head = NULL;
  488. }
  489. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  490. rds_ring = &recv_ctx->rds_rings[ring];
  491. if (rds_ring->desc_head != NULL) {
  492. dma_free_coherent(&adapter->pdev->dev,
  493. RCV_DESC_RINGSIZE(rds_ring),
  494. rds_ring->desc_head,
  495. rds_ring->phys_addr);
  496. rds_ring->desc_head = NULL;
  497. }
  498. }
  499. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  500. sds_ring = &recv_ctx->sds_rings[ring];
  501. if (sds_ring->desc_head != NULL) {
  502. dma_free_coherent(&adapter->pdev->dev,
  503. STATUS_DESC_RINGSIZE(sds_ring),
  504. sds_ring->desc_head,
  505. sds_ring->phys_addr);
  506. sds_ring->desc_head = NULL;
  507. }
  508. }
  509. }
  510. /* Get MAC address of a NIC partition */
  511. int qlcnic_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  512. {
  513. int err;
  514. u32 arg1;
  515. arg1 = adapter->ahw->pci_func | BIT_8;
  516. err = qlcnic_issue_cmd(adapter,
  517. adapter->ahw->pci_func,
  518. adapter->fw_hal_version,
  519. arg1,
  520. 0,
  521. 0,
  522. QLCNIC_CDRP_CMD_MAC_ADDRESS);
  523. if (err == QLCNIC_RCODE_SUCCESS)
  524. qlcnic_fetch_mac(adapter, QLCNIC_ARG1_CRB_OFFSET,
  525. QLCNIC_ARG2_CRB_OFFSET, 0, mac);
  526. else {
  527. dev_err(&adapter->pdev->dev,
  528. "Failed to get mac address%d\n", err);
  529. err = -EIO;
  530. }
  531. return err;
  532. }
  533. /* Get info of a NIC partition */
  534. int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  535. struct qlcnic_info *npar_info, u8 func_id)
  536. {
  537. int err;
  538. dma_addr_t nic_dma_t;
  539. struct qlcnic_info *nic_info;
  540. void *nic_info_addr;
  541. size_t nic_size = sizeof(struct qlcnic_info);
  542. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  543. &nic_dma_t, GFP_KERNEL);
  544. if (!nic_info_addr)
  545. return -ENOMEM;
  546. memset(nic_info_addr, 0, nic_size);
  547. nic_info = nic_info_addr;
  548. err = qlcnic_issue_cmd(adapter,
  549. adapter->ahw->pci_func,
  550. adapter->fw_hal_version,
  551. MSD(nic_dma_t),
  552. LSD(nic_dma_t),
  553. (func_id << 16 | nic_size),
  554. QLCNIC_CDRP_CMD_GET_NIC_INFO);
  555. if (err == QLCNIC_RCODE_SUCCESS) {
  556. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  557. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  558. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  559. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  560. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  561. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  562. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  563. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  564. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  565. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  566. dev_info(&adapter->pdev->dev,
  567. "phy port: %d switch_mode: %d,\n"
  568. "\tmax_tx_q: %d max_rx_q: %d min_tx_bw: 0x%x,\n"
  569. "\tmax_tx_bw: 0x%x max_mtu:0x%x, capabilities: 0x%x\n",
  570. npar_info->phys_port, npar_info->switch_mode,
  571. npar_info->max_tx_ques, npar_info->max_rx_ques,
  572. npar_info->min_tx_bw, npar_info->max_tx_bw,
  573. npar_info->max_mtu, npar_info->capabilities);
  574. } else {
  575. dev_err(&adapter->pdev->dev,
  576. "Failed to get nic info%d\n", err);
  577. err = -EIO;
  578. }
  579. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  580. nic_dma_t);
  581. return err;
  582. }
  583. /* Configure a NIC partition */
  584. int qlcnic_set_nic_info(struct qlcnic_adapter *adapter, struct qlcnic_info *nic)
  585. {
  586. int err = -EIO;
  587. dma_addr_t nic_dma_t;
  588. void *nic_info_addr;
  589. struct qlcnic_info *nic_info;
  590. size_t nic_size = sizeof(struct qlcnic_info);
  591. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  592. return err;
  593. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  594. &nic_dma_t, GFP_KERNEL);
  595. if (!nic_info_addr)
  596. return -ENOMEM;
  597. memset(nic_info_addr, 0, nic_size);
  598. nic_info = nic_info_addr;
  599. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  600. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  601. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  602. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  603. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  604. nic_info->max_mac_filters = nic->max_mac_filters;
  605. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  606. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  607. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  608. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  609. err = qlcnic_issue_cmd(adapter,
  610. adapter->ahw->pci_func,
  611. adapter->fw_hal_version,
  612. MSD(nic_dma_t),
  613. LSD(nic_dma_t),
  614. ((nic->pci_func << 16) | nic_size),
  615. QLCNIC_CDRP_CMD_SET_NIC_INFO);
  616. if (err != QLCNIC_RCODE_SUCCESS) {
  617. dev_err(&adapter->pdev->dev,
  618. "Failed to set nic info%d\n", err);
  619. err = -EIO;
  620. }
  621. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  622. nic_dma_t);
  623. return err;
  624. }
  625. /* Get PCI Info of a partition */
  626. int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  627. struct qlcnic_pci_info *pci_info)
  628. {
  629. int err = 0, i;
  630. dma_addr_t pci_info_dma_t;
  631. struct qlcnic_pci_info *npar;
  632. void *pci_info_addr;
  633. size_t npar_size = sizeof(struct qlcnic_pci_info);
  634. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  635. pci_info_addr = dma_alloc_coherent(&adapter->pdev->dev, pci_size,
  636. &pci_info_dma_t, GFP_KERNEL);
  637. if (!pci_info_addr)
  638. return -ENOMEM;
  639. memset(pci_info_addr, 0, pci_size);
  640. npar = pci_info_addr;
  641. err = qlcnic_issue_cmd(adapter,
  642. adapter->ahw->pci_func,
  643. adapter->fw_hal_version,
  644. MSD(pci_info_dma_t),
  645. LSD(pci_info_dma_t),
  646. pci_size,
  647. QLCNIC_CDRP_CMD_GET_PCI_INFO);
  648. if (err == QLCNIC_RCODE_SUCCESS) {
  649. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  650. pci_info->id = le16_to_cpu(npar->id);
  651. pci_info->active = le16_to_cpu(npar->active);
  652. pci_info->type = le16_to_cpu(npar->type);
  653. pci_info->default_port =
  654. le16_to_cpu(npar->default_port);
  655. pci_info->tx_min_bw =
  656. le16_to_cpu(npar->tx_min_bw);
  657. pci_info->tx_max_bw =
  658. le16_to_cpu(npar->tx_max_bw);
  659. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  660. }
  661. } else {
  662. dev_err(&adapter->pdev->dev,
  663. "Failed to get PCI Info%d\n", err);
  664. err = -EIO;
  665. }
  666. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  667. pci_info_dma_t);
  668. return err;
  669. }
  670. /* Configure eSwitch for port mirroring */
  671. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  672. u8 enable_mirroring, u8 pci_func)
  673. {
  674. int err = -EIO;
  675. u32 arg1;
  676. if (adapter->op_mode != QLCNIC_MGMT_FUNC ||
  677. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  678. return err;
  679. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  680. arg1 |= pci_func << 8;
  681. err = qlcnic_issue_cmd(adapter,
  682. adapter->ahw->pci_func,
  683. adapter->fw_hal_version,
  684. arg1,
  685. 0,
  686. 0,
  687. QLCNIC_CDRP_CMD_SET_PORTMIRRORING);
  688. if (err != QLCNIC_RCODE_SUCCESS) {
  689. dev_err(&adapter->pdev->dev,
  690. "Failed to configure port mirroring%d on eswitch:%d\n",
  691. pci_func, id);
  692. } else {
  693. dev_info(&adapter->pdev->dev,
  694. "Configured eSwitch %d for port mirroring:%d\n",
  695. id, pci_func);
  696. }
  697. return err;
  698. }
  699. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  700. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  701. size_t stats_size = sizeof(struct __qlcnic_esw_statistics);
  702. struct __qlcnic_esw_statistics *stats;
  703. dma_addr_t stats_dma_t;
  704. void *stats_addr;
  705. u32 arg1;
  706. int err;
  707. if (esw_stats == NULL)
  708. return -ENOMEM;
  709. if (adapter->op_mode != QLCNIC_MGMT_FUNC &&
  710. func != adapter->ahw->pci_func) {
  711. dev_err(&adapter->pdev->dev,
  712. "Not privilege to query stats for func=%d", func);
  713. return -EIO;
  714. }
  715. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  716. &stats_dma_t, GFP_KERNEL);
  717. if (!stats_addr) {
  718. dev_err(&adapter->pdev->dev, "Unable to allocate memory\n");
  719. return -ENOMEM;
  720. }
  721. memset(stats_addr, 0, stats_size);
  722. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  723. arg1 |= rx_tx << 15 | stats_size << 16;
  724. err = qlcnic_issue_cmd(adapter,
  725. adapter->ahw->pci_func,
  726. adapter->fw_hal_version,
  727. arg1,
  728. MSD(stats_dma_t),
  729. LSD(stats_dma_t),
  730. QLCNIC_CDRP_CMD_GET_ESWITCH_STATS);
  731. if (!err) {
  732. stats = stats_addr;
  733. esw_stats->context_id = le16_to_cpu(stats->context_id);
  734. esw_stats->version = le16_to_cpu(stats->version);
  735. esw_stats->size = le16_to_cpu(stats->size);
  736. esw_stats->multicast_frames =
  737. le64_to_cpu(stats->multicast_frames);
  738. esw_stats->broadcast_frames =
  739. le64_to_cpu(stats->broadcast_frames);
  740. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  741. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  742. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  743. esw_stats->errors = le64_to_cpu(stats->errors);
  744. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  745. }
  746. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  747. stats_dma_t);
  748. return err;
  749. }
  750. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  751. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  752. struct __qlcnic_esw_statistics port_stats;
  753. u8 i;
  754. int ret = -EIO;
  755. if (esw_stats == NULL)
  756. return -ENOMEM;
  757. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  758. return -EIO;
  759. if (adapter->npars == NULL)
  760. return -EIO;
  761. memset(esw_stats, 0, sizeof(u64));
  762. esw_stats->unicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  763. esw_stats->multicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  764. esw_stats->broadcast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  765. esw_stats->dropped_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  766. esw_stats->errors = QLCNIC_ESW_STATS_NOT_AVAIL;
  767. esw_stats->local_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  768. esw_stats->numbytes = QLCNIC_ESW_STATS_NOT_AVAIL;
  769. esw_stats->context_id = eswitch;
  770. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++) {
  771. if (adapter->npars[i].phy_port != eswitch)
  772. continue;
  773. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  774. if (qlcnic_get_port_stats(adapter, i, rx_tx, &port_stats))
  775. continue;
  776. esw_stats->size = port_stats.size;
  777. esw_stats->version = port_stats.version;
  778. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  779. port_stats.unicast_frames);
  780. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  781. port_stats.multicast_frames);
  782. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  783. port_stats.broadcast_frames);
  784. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  785. port_stats.dropped_frames);
  786. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  787. port_stats.errors);
  788. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  789. port_stats.local_frames);
  790. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  791. port_stats.numbytes);
  792. ret = 0;
  793. }
  794. return ret;
  795. }
  796. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  797. const u8 port, const u8 rx_tx)
  798. {
  799. u32 arg1;
  800. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  801. return -EIO;
  802. if (func_esw == QLCNIC_STATS_PORT) {
  803. if (port >= QLCNIC_MAX_PCI_FUNC)
  804. goto err_ret;
  805. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  806. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  807. goto err_ret;
  808. } else {
  809. goto err_ret;
  810. }
  811. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  812. goto err_ret;
  813. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  814. arg1 |= BIT_14 | rx_tx << 15;
  815. return qlcnic_issue_cmd(adapter,
  816. adapter->ahw->pci_func,
  817. adapter->fw_hal_version,
  818. arg1,
  819. 0,
  820. 0,
  821. QLCNIC_CDRP_CMD_GET_ESWITCH_STATS);
  822. err_ret:
  823. dev_err(&adapter->pdev->dev, "Invalid argument func_esw=%d port=%d"
  824. "rx_ctx=%d\n", func_esw, port, rx_tx);
  825. return -EIO;
  826. }
  827. static int
  828. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  829. u32 *arg1, u32 *arg2)
  830. {
  831. int err = -EIO;
  832. u8 pci_func;
  833. pci_func = (*arg1 >> 8);
  834. err = qlcnic_issue_cmd(adapter,
  835. adapter->ahw->pci_func,
  836. adapter->fw_hal_version,
  837. *arg1,
  838. 0,
  839. 0,
  840. QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG);
  841. if (err == QLCNIC_RCODE_SUCCESS) {
  842. *arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  843. *arg2 = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  844. dev_info(&adapter->pdev->dev,
  845. "eSwitch port config for pci func %d\n", pci_func);
  846. } else {
  847. dev_err(&adapter->pdev->dev,
  848. "Failed to get eswitch port config for pci func %d\n",
  849. pci_func);
  850. }
  851. return err;
  852. }
  853. /* Configure eSwitch port
  854. op_mode = 0 for setting default port behavior
  855. op_mode = 1 for setting vlan id
  856. op_mode = 2 for deleting vlan id
  857. op_type = 0 for vlan_id
  858. op_type = 1 for port vlan_id
  859. */
  860. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  861. struct qlcnic_esw_func_cfg *esw_cfg)
  862. {
  863. int err = -EIO;
  864. u32 arg1, arg2 = 0;
  865. u8 pci_func;
  866. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  867. return err;
  868. pci_func = esw_cfg->pci_func;
  869. arg1 = (adapter->npars[pci_func].phy_port & BIT_0);
  870. arg1 |= (pci_func << 8);
  871. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  872. return err;
  873. arg1 &= ~(0x0ff << 8);
  874. arg1 |= (pci_func << 8);
  875. arg1 &= ~(BIT_2 | BIT_3);
  876. switch (esw_cfg->op_mode) {
  877. case QLCNIC_PORT_DEFAULTS:
  878. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  879. arg2 |= (BIT_0 | BIT_1);
  880. if (adapter->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  881. arg2 |= (BIT_2 | BIT_3);
  882. if (!(esw_cfg->discard_tagged))
  883. arg1 &= ~BIT_4;
  884. if (!(esw_cfg->promisc_mode))
  885. arg1 &= ~BIT_6;
  886. if (!(esw_cfg->mac_override))
  887. arg1 &= ~BIT_7;
  888. if (!(esw_cfg->mac_anti_spoof))
  889. arg2 &= ~BIT_0;
  890. if (!(esw_cfg->offload_flags & BIT_0))
  891. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  892. if (!(esw_cfg->offload_flags & BIT_1))
  893. arg2 &= ~BIT_2;
  894. if (!(esw_cfg->offload_flags & BIT_2))
  895. arg2 &= ~BIT_3;
  896. break;
  897. case QLCNIC_ADD_VLAN:
  898. arg1 |= (BIT_2 | BIT_5);
  899. arg1 |= (esw_cfg->vlan_id << 16);
  900. break;
  901. case QLCNIC_DEL_VLAN:
  902. arg1 |= (BIT_3 | BIT_5);
  903. arg1 &= ~(0x0ffff << 16);
  904. break;
  905. default:
  906. return err;
  907. }
  908. err = qlcnic_issue_cmd(adapter,
  909. adapter->ahw->pci_func,
  910. adapter->fw_hal_version,
  911. arg1,
  912. arg2,
  913. 0,
  914. QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH);
  915. if (err != QLCNIC_RCODE_SUCCESS) {
  916. dev_err(&adapter->pdev->dev,
  917. "Failed to configure eswitch pci func %d\n", pci_func);
  918. } else {
  919. dev_info(&adapter->pdev->dev,
  920. "Configured eSwitch for pci func %d\n", pci_func);
  921. }
  922. return err;
  923. }
  924. int
  925. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  926. struct qlcnic_esw_func_cfg *esw_cfg)
  927. {
  928. u32 arg1, arg2;
  929. u8 phy_port;
  930. if (adapter->op_mode == QLCNIC_MGMT_FUNC)
  931. phy_port = adapter->npars[esw_cfg->pci_func].phy_port;
  932. else
  933. phy_port = adapter->physical_port;
  934. arg1 = phy_port;
  935. arg1 |= (esw_cfg->pci_func << 8);
  936. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  937. return -EIO;
  938. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  939. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  940. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  941. esw_cfg->mac_override = !!(arg1 & BIT_7);
  942. esw_cfg->vlan_id = LSW(arg1 >> 16);
  943. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  944. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  945. return 0;
  946. }