rs780_dpm.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "rs780d.h"
  27. #include "r600_dpm.h"
  28. #include "rs780_dpm.h"
  29. #include "atom.h"
  30. static struct igp_ps *rs780_get_ps(struct radeon_ps *rps)
  31. {
  32. struct igp_ps *ps = rps->ps_priv;
  33. return ps;
  34. }
  35. static struct igp_power_info *rs780_get_pi(struct radeon_device *rdev)
  36. {
  37. struct igp_power_info *pi = rdev->pm.dpm.priv;
  38. return pi;
  39. }
  40. static void rs780_get_pm_mode_parameters(struct radeon_device *rdev)
  41. {
  42. struct igp_power_info *pi = rs780_get_pi(rdev);
  43. struct radeon_mode_info *minfo = &rdev->mode_info;
  44. struct drm_crtc *crtc;
  45. struct radeon_crtc *radeon_crtc;
  46. int i;
  47. /* defaults */
  48. pi->crtc_id = 0;
  49. pi->refresh_rate = 60;
  50. for (i = 0; i < rdev->num_crtc; i++) {
  51. crtc = (struct drm_crtc *)minfo->crtcs[i];
  52. if (crtc && crtc->enabled) {
  53. radeon_crtc = to_radeon_crtc(crtc);
  54. pi->crtc_id = radeon_crtc->crtc_id;
  55. if (crtc->mode.htotal && crtc->mode.vtotal)
  56. pi->refresh_rate =
  57. (crtc->mode.clock * 1000) /
  58. (crtc->mode.htotal * crtc->mode.vtotal);
  59. break;
  60. }
  61. }
  62. }
  63. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable);
  64. static int rs780_initialize_dpm_power_state(struct radeon_device *rdev)
  65. {
  66. struct atom_clock_dividers dividers;
  67. struct igp_ps *default_state = rs780_get_ps(rdev->pm.dpm.boot_ps);
  68. int i, ret;
  69. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  70. default_state->sclk_low, false, &dividers);
  71. if (ret)
  72. return ret;
  73. r600_engine_clock_entry_set_reference_divider(rdev, 0, dividers.ref_div);
  74. r600_engine_clock_entry_set_feedback_divider(rdev, 0, dividers.fb_div);
  75. r600_engine_clock_entry_set_post_divider(rdev, 0, dividers.post_div);
  76. if (dividers.enable_post_div)
  77. r600_engine_clock_entry_enable_post_divider(rdev, 0, true);
  78. else
  79. r600_engine_clock_entry_enable_post_divider(rdev, 0, false);
  80. r600_engine_clock_entry_set_step_time(rdev, 0, R600_SST_DFLT);
  81. r600_engine_clock_entry_enable_pulse_skipping(rdev, 0, false);
  82. r600_engine_clock_entry_enable(rdev, 0, true);
  83. for (i = 1; i < R600_PM_NUMBER_OF_SCLKS; i++)
  84. r600_engine_clock_entry_enable(rdev, i, false);
  85. r600_enable_mclk_control(rdev, false);
  86. r600_voltage_control_enable_pins(rdev, 0);
  87. return 0;
  88. }
  89. static int rs780_initialize_dpm_parameters(struct radeon_device *rdev)
  90. {
  91. int ret = 0;
  92. int i;
  93. r600_set_bsp(rdev, R600_BSU_DFLT, R600_BSP_DFLT);
  94. r600_set_at(rdev, 0, 0, 0, 0);
  95. r600_set_git(rdev, R600_GICST_DFLT);
  96. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  97. r600_set_tc(rdev, i, 0, 0);
  98. r600_select_td(rdev, R600_TD_DFLT);
  99. r600_set_vrc(rdev, 0);
  100. r600_set_tpu(rdev, R600_TPU_DFLT);
  101. r600_set_tpc(rdev, R600_TPC_DFLT);
  102. r600_set_sstu(rdev, R600_SSTU_DFLT);
  103. r600_set_sst(rdev, R600_SST_DFLT);
  104. r600_set_fctu(rdev, R600_FCTU_DFLT);
  105. r600_set_fct(rdev, R600_FCT_DFLT);
  106. r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
  107. r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
  108. r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
  109. r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
  110. r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
  111. r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
  112. r600_vid_rt_set_vrt(rdev, R600_VOLTAGERESPONSETIME_DFLT);
  113. r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
  114. ret = rs780_initialize_dpm_power_state(rdev);
  115. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
  116. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  117. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  118. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  119. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  120. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  121. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  122. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  123. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  124. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW, R600_DISPLAY_WATERMARK_HIGH);
  125. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM, R600_DISPLAY_WATERMARK_HIGH);
  126. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH, R600_DISPLAY_WATERMARK_HIGH);
  127. r600_power_level_enable(rdev, R600_POWER_LEVEL_CTXSW, false);
  128. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
  129. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  130. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  131. r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_LOW);
  132. r600_set_vrc(rdev, RS780_CGFTV_DFLT);
  133. return ret;
  134. }
  135. static void rs780_start_dpm(struct radeon_device *rdev)
  136. {
  137. r600_enable_sclk_control(rdev, false);
  138. r600_enable_mclk_control(rdev, false);
  139. r600_dynamicpm_enable(rdev, true);
  140. radeon_wait_for_vblank(rdev, 0);
  141. radeon_wait_for_vblank(rdev, 1);
  142. r600_enable_spll_bypass(rdev, true);
  143. r600_wait_for_spll_change(rdev);
  144. r600_enable_spll_bypass(rdev, false);
  145. r600_wait_for_spll_change(rdev);
  146. r600_enable_spll_bypass(rdev, true);
  147. r600_wait_for_spll_change(rdev);
  148. r600_enable_spll_bypass(rdev, false);
  149. r600_wait_for_spll_change(rdev);
  150. r600_enable_sclk_control(rdev, true);
  151. }
  152. static void rs780_preset_ranges_slow_clk_fbdiv_en(struct radeon_device *rdev)
  153. {
  154. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1, RANGE_SLOW_CLK_FEEDBACK_DIV_EN,
  155. ~RANGE_SLOW_CLK_FEEDBACK_DIV_EN);
  156. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1,
  157. RANGE0_SLOW_CLK_FEEDBACK_DIV(RS780_SLOWCLKFEEDBACKDIV_DFLT),
  158. ~RANGE0_SLOW_CLK_FEEDBACK_DIV_MASK);
  159. }
  160. static void rs780_preset_starting_fbdiv(struct radeon_device *rdev)
  161. {
  162. u32 fbdiv = (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  163. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fbdiv),
  164. ~STARTING_FEEDBACK_DIV_MASK);
  165. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fbdiv),
  166. ~FORCED_FEEDBACK_DIV_MASK);
  167. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  168. }
  169. static void rs780_voltage_scaling_init(struct radeon_device *rdev)
  170. {
  171. struct igp_power_info *pi = rs780_get_pi(rdev);
  172. struct drm_device *dev = rdev->ddev;
  173. u32 fv_throt_pwm_fb_div_range[3];
  174. u32 fv_throt_pwm_range[4];
  175. if (dev->pdev->device == 0x9614) {
  176. fv_throt_pwm_fb_div_range[0] = RS780D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  177. fv_throt_pwm_fb_div_range[1] = RS780D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  178. fv_throt_pwm_fb_div_range[2] = RS780D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  179. } else if ((dev->pdev->device == 0x9714) ||
  180. (dev->pdev->device == 0x9715)) {
  181. fv_throt_pwm_fb_div_range[0] = RS880D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  182. fv_throt_pwm_fb_div_range[1] = RS880D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  183. fv_throt_pwm_fb_div_range[2] = RS880D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  184. } else {
  185. fv_throt_pwm_fb_div_range[0] = RS780_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  186. fv_throt_pwm_fb_div_range[1] = RS780_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  187. fv_throt_pwm_fb_div_range[2] = RS780_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  188. }
  189. if (pi->pwm_voltage_control) {
  190. fv_throt_pwm_range[0] = pi->min_voltage;
  191. fv_throt_pwm_range[1] = pi->min_voltage;
  192. fv_throt_pwm_range[2] = pi->max_voltage;
  193. fv_throt_pwm_range[3] = pi->max_voltage;
  194. } else {
  195. fv_throt_pwm_range[0] = pi->invert_pwm_required ?
  196. RS780_FVTHROTPWMRANGE3_GPIO_DFLT : RS780_FVTHROTPWMRANGE0_GPIO_DFLT;
  197. fv_throt_pwm_range[1] = pi->invert_pwm_required ?
  198. RS780_FVTHROTPWMRANGE2_GPIO_DFLT : RS780_FVTHROTPWMRANGE1_GPIO_DFLT;
  199. fv_throt_pwm_range[2] = pi->invert_pwm_required ?
  200. RS780_FVTHROTPWMRANGE1_GPIO_DFLT : RS780_FVTHROTPWMRANGE2_GPIO_DFLT;
  201. fv_throt_pwm_range[3] = pi->invert_pwm_required ?
  202. RS780_FVTHROTPWMRANGE0_GPIO_DFLT : RS780_FVTHROTPWMRANGE3_GPIO_DFLT;
  203. }
  204. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  205. STARTING_PWM_HIGHTIME(pi->max_voltage),
  206. ~STARTING_PWM_HIGHTIME_MASK);
  207. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  208. NUMBER_OF_CYCLES_IN_PERIOD(pi->num_of_cycles_in_period),
  209. ~NUMBER_OF_CYCLES_IN_PERIOD_MASK);
  210. WREG32_P(FVTHROT_PWM_CTRL_REG0, FORCE_STARTING_PWM_HIGHTIME,
  211. ~FORCE_STARTING_PWM_HIGHTIME);
  212. if (pi->invert_pwm_required)
  213. WREG32_P(FVTHROT_PWM_CTRL_REG0, INVERT_PWM_WAVEFORM, ~INVERT_PWM_WAVEFORM);
  214. else
  215. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~INVERT_PWM_WAVEFORM);
  216. rs780_voltage_scaling_enable(rdev, true);
  217. WREG32(FVTHROT_PWM_CTRL_REG1,
  218. (MIN_PWM_HIGHTIME(pi->min_voltage) |
  219. MAX_PWM_HIGHTIME(pi->max_voltage)));
  220. WREG32(FVTHROT_PWM_US_REG0, RS780_FVTHROTPWMUSREG0_DFLT);
  221. WREG32(FVTHROT_PWM_US_REG1, RS780_FVTHROTPWMUSREG1_DFLT);
  222. WREG32(FVTHROT_PWM_DS_REG0, RS780_FVTHROTPWMDSREG0_DFLT);
  223. WREG32(FVTHROT_PWM_DS_REG1, RS780_FVTHROTPWMDSREG1_DFLT);
  224. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  225. RANGE0_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[0]),
  226. ~RANGE0_PWM_FEEDBACK_DIV_MASK);
  227. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG2,
  228. (RANGE1_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[1]) |
  229. RANGE2_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[2])));
  230. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG3,
  231. (RANGE0_PWM(fv_throt_pwm_range[1]) |
  232. RANGE1_PWM(fv_throt_pwm_range[2])));
  233. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG4,
  234. (RANGE2_PWM(fv_throt_pwm_range[1]) |
  235. RANGE3_PWM(fv_throt_pwm_range[2])));
  236. }
  237. static void rs780_clk_scaling_enable(struct radeon_device *rdev, bool enable)
  238. {
  239. if (enable)
  240. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT | ENABLE_FV_UPDATE,
  241. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  242. else
  243. WREG32_P(FVTHROT_CNTRL_REG, 0,
  244. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  245. }
  246. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable)
  247. {
  248. if (enable)
  249. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT_IO, ~ENABLE_FV_THROT_IO);
  250. else
  251. WREG32_P(FVTHROT_CNTRL_REG, 0, ~ENABLE_FV_THROT_IO);
  252. }
  253. static void rs780_set_engine_clock_wfc(struct radeon_device *rdev)
  254. {
  255. WREG32(FVTHROT_UTC0, RS780_FVTHROTUTC0_DFLT);
  256. WREG32(FVTHROT_UTC1, RS780_FVTHROTUTC1_DFLT);
  257. WREG32(FVTHROT_UTC2, RS780_FVTHROTUTC2_DFLT);
  258. WREG32(FVTHROT_UTC3, RS780_FVTHROTUTC3_DFLT);
  259. WREG32(FVTHROT_UTC4, RS780_FVTHROTUTC4_DFLT);
  260. WREG32(FVTHROT_DTC0, RS780_FVTHROTDTC0_DFLT);
  261. WREG32(FVTHROT_DTC1, RS780_FVTHROTDTC1_DFLT);
  262. WREG32(FVTHROT_DTC2, RS780_FVTHROTDTC2_DFLT);
  263. WREG32(FVTHROT_DTC3, RS780_FVTHROTDTC3_DFLT);
  264. WREG32(FVTHROT_DTC4, RS780_FVTHROTDTC4_DFLT);
  265. }
  266. static void rs780_set_engine_clock_sc(struct radeon_device *rdev)
  267. {
  268. WREG32_P(FVTHROT_FBDIV_REG2,
  269. FB_DIV_TIMER_VAL(RS780_FBDIVTIMERVAL_DFLT),
  270. ~FB_DIV_TIMER_VAL_MASK);
  271. WREG32_P(FVTHROT_CNTRL_REG,
  272. REFRESH_RATE_DIVISOR(0) | MINIMUM_CIP(0xf),
  273. ~(REFRESH_RATE_DIVISOR_MASK | MINIMUM_CIP_MASK));
  274. }
  275. static void rs780_set_engine_clock_tdc(struct radeon_device *rdev)
  276. {
  277. WREG32_P(FVTHROT_CNTRL_REG, 0, ~(FORCE_TREND_SEL | TREND_SEL_MODE));
  278. }
  279. static void rs780_set_engine_clock_ssc(struct radeon_device *rdev)
  280. {
  281. WREG32(FVTHROT_FB_US_REG0, RS780_FVTHROTFBUSREG0_DFLT);
  282. WREG32(FVTHROT_FB_US_REG1, RS780_FVTHROTFBUSREG1_DFLT);
  283. WREG32(FVTHROT_FB_DS_REG0, RS780_FVTHROTFBDSREG0_DFLT);
  284. WREG32(FVTHROT_FB_DS_REG1, RS780_FVTHROTFBDSREG1_DFLT);
  285. WREG32_P(FVTHROT_FBDIV_REG1, MAX_FEEDBACK_STEP(1), ~MAX_FEEDBACK_STEP_MASK);
  286. }
  287. static void rs780_program_at(struct radeon_device *rdev)
  288. {
  289. struct igp_power_info *pi = rs780_get_pi(rdev);
  290. WREG32(FVTHROT_TARGET_REG, 30000000 / pi->refresh_rate);
  291. WREG32(FVTHROT_CB1, 1000000 * 5 / pi->refresh_rate);
  292. WREG32(FVTHROT_CB2, 1000000 * 10 / pi->refresh_rate);
  293. WREG32(FVTHROT_CB3, 1000000 * 30 / pi->refresh_rate);
  294. WREG32(FVTHROT_CB4, 1000000 * 50 / pi->refresh_rate);
  295. }
  296. static void rs780_disable_vbios_powersaving(struct radeon_device *rdev)
  297. {
  298. WREG32_P(CG_INTGFX_MISC, 0, ~0xFFF00000);
  299. }
  300. static void rs780_force_voltage_to_high(struct radeon_device *rdev)
  301. {
  302. struct igp_power_info *pi = rs780_get_pi(rdev);
  303. struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  304. if ((current_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  305. (current_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  306. return;
  307. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  308. udelay(1);
  309. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  310. STARTING_PWM_HIGHTIME(pi->max_voltage),
  311. ~STARTING_PWM_HIGHTIME_MASK);
  312. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  313. FORCE_STARTING_PWM_HIGHTIME, ~FORCE_STARTING_PWM_HIGHTIME);
  314. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1, 0,
  315. ~RANGE_PWM_FEEDBACK_DIV_EN);
  316. udelay(1);
  317. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  318. }
  319. static int rs780_set_engine_clock_scaling(struct radeon_device *rdev)
  320. {
  321. struct atom_clock_dividers min_dividers, max_dividers, current_max_dividers;
  322. struct igp_ps *new_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
  323. struct igp_ps *old_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  324. int ret;
  325. if ((new_state->sclk_high == old_state->sclk_high) &&
  326. (new_state->sclk_low == old_state->sclk_low))
  327. return 0;
  328. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  329. new_state->sclk_low, false, &min_dividers);
  330. if (ret)
  331. return ret;
  332. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  333. new_state->sclk_high, false, &max_dividers);
  334. if (ret)
  335. return ret;
  336. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  337. old_state->sclk_high, false, &current_max_dividers);
  338. if (ret)
  339. return ret;
  340. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  341. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(max_dividers.fb_div),
  342. ~FORCED_FEEDBACK_DIV_MASK);
  343. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(max_dividers.fb_div),
  344. ~STARTING_FEEDBACK_DIV_MASK);
  345. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  346. udelay(100);
  347. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  348. if (max_dividers.fb_div > min_dividers.fb_div) {
  349. WREG32_P(FVTHROT_FBDIV_REG0,
  350. MIN_FEEDBACK_DIV(min_dividers.fb_div) |
  351. MAX_FEEDBACK_DIV(max_dividers.fb_div),
  352. ~(MIN_FEEDBACK_DIV_MASK | MAX_FEEDBACK_DIV_MASK));
  353. WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
  354. }
  355. return 0;
  356. }
  357. static void rs780_set_engine_clock_spc(struct radeon_device *rdev)
  358. {
  359. struct igp_ps *new_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
  360. struct igp_ps *old_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  361. struct igp_power_info *pi = rs780_get_pi(rdev);
  362. if ((new_state->sclk_high == old_state->sclk_high) &&
  363. (new_state->sclk_low == old_state->sclk_low))
  364. return;
  365. if (pi->crtc_id == 0)
  366. WREG32_P(CG_INTGFX_MISC, 0, ~FVTHROT_VBLANK_SEL);
  367. else
  368. WREG32_P(CG_INTGFX_MISC, FVTHROT_VBLANK_SEL, ~FVTHROT_VBLANK_SEL);
  369. }
  370. static void rs780_activate_engine_clk_scaling(struct radeon_device *rdev)
  371. {
  372. struct igp_ps *new_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
  373. struct igp_ps *old_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  374. if ((new_state->sclk_high == old_state->sclk_high) &&
  375. (new_state->sclk_low == old_state->sclk_low))
  376. return;
  377. rs780_clk_scaling_enable(rdev, true);
  378. }
  379. static u32 rs780_get_voltage_for_vddc_level(struct radeon_device *rdev,
  380. enum rs780_vddc_level vddc)
  381. {
  382. struct igp_power_info *pi = rs780_get_pi(rdev);
  383. if (vddc == RS780_VDDC_LEVEL_HIGH)
  384. return pi->max_voltage;
  385. else if (vddc == RS780_VDDC_LEVEL_LOW)
  386. return pi->min_voltage;
  387. else
  388. return pi->max_voltage;
  389. }
  390. static void rs780_enable_voltage_scaling(struct radeon_device *rdev)
  391. {
  392. struct igp_ps *new_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
  393. struct igp_power_info *pi = rs780_get_pi(rdev);
  394. enum rs780_vddc_level vddc_high, vddc_low;
  395. udelay(100);
  396. if ((new_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  397. (new_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  398. return;
  399. vddc_high = rs780_get_voltage_for_vddc_level(rdev,
  400. new_state->max_voltage);
  401. vddc_low = rs780_get_voltage_for_vddc_level(rdev,
  402. new_state->min_voltage);
  403. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  404. udelay(1);
  405. if (vddc_high > vddc_low) {
  406. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  407. RANGE_PWM_FEEDBACK_DIV_EN, ~RANGE_PWM_FEEDBACK_DIV_EN);
  408. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~FORCE_STARTING_PWM_HIGHTIME);
  409. } else if (vddc_high == vddc_low) {
  410. if (pi->max_voltage != vddc_high) {
  411. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  412. STARTING_PWM_HIGHTIME(vddc_high),
  413. ~STARTING_PWM_HIGHTIME_MASK);
  414. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  415. FORCE_STARTING_PWM_HIGHTIME,
  416. ~FORCE_STARTING_PWM_HIGHTIME);
  417. }
  418. }
  419. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  420. }
  421. int rs780_dpm_enable(struct radeon_device *rdev)
  422. {
  423. struct igp_power_info *pi = rs780_get_pi(rdev);
  424. rs780_get_pm_mode_parameters(rdev);
  425. rs780_disable_vbios_powersaving(rdev);
  426. if (r600_dynamicpm_enabled(rdev))
  427. return -EINVAL;
  428. if (rs780_initialize_dpm_parameters(rdev))
  429. return -EINVAL;
  430. rs780_start_dpm(rdev);
  431. rs780_preset_ranges_slow_clk_fbdiv_en(rdev);
  432. rs780_preset_starting_fbdiv(rdev);
  433. if (pi->voltage_control)
  434. rs780_voltage_scaling_init(rdev);
  435. rs780_clk_scaling_enable(rdev, true);
  436. rs780_set_engine_clock_sc(rdev);
  437. rs780_set_engine_clock_wfc(rdev);
  438. rs780_program_at(rdev);
  439. rs780_set_engine_clock_tdc(rdev);
  440. rs780_set_engine_clock_ssc(rdev);
  441. if (pi->gfx_clock_gating)
  442. r600_gfx_clockgating_enable(rdev, true);
  443. return 0;
  444. }
  445. void rs780_dpm_disable(struct radeon_device *rdev)
  446. {
  447. struct igp_power_info *pi = rs780_get_pi(rdev);
  448. r600_dynamicpm_enable(rdev, false);
  449. rs780_clk_scaling_enable(rdev, false);
  450. rs780_voltage_scaling_enable(rdev, false);
  451. if (pi->gfx_clock_gating)
  452. r600_gfx_clockgating_enable(rdev, false);
  453. }
  454. int rs780_dpm_set_power_state(struct radeon_device *rdev)
  455. {
  456. struct igp_power_info *pi = rs780_get_pi(rdev);
  457. rs780_get_pm_mode_parameters(rdev);
  458. if (pi->voltage_control) {
  459. rs780_force_voltage_to_high(rdev);
  460. mdelay(5);
  461. }
  462. rs780_set_engine_clock_scaling(rdev);
  463. rs780_set_engine_clock_spc(rdev);
  464. rs780_activate_engine_clk_scaling(rdev);
  465. if (pi->voltage_control)
  466. rs780_enable_voltage_scaling(rdev);
  467. return 0;
  468. }
  469. void rs780_dpm_setup_asic(struct radeon_device *rdev)
  470. {
  471. }
  472. void rs780_dpm_display_configuration_changed(struct radeon_device *rdev)
  473. {
  474. rs780_get_pm_mode_parameters(rdev);
  475. rs780_program_at(rdev);
  476. }
  477. union igp_info {
  478. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  479. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  480. };
  481. union power_info {
  482. struct _ATOM_POWERPLAY_INFO info;
  483. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  484. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  485. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  486. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  487. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  488. };
  489. union pplib_clock_info {
  490. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  491. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  492. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  493. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  494. };
  495. union pplib_power_state {
  496. struct _ATOM_PPLIB_STATE v1;
  497. struct _ATOM_PPLIB_STATE_V2 v2;
  498. };
  499. static void rs780_parse_pplib_non_clock_info(struct radeon_device *rdev,
  500. struct radeon_ps *rps,
  501. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  502. u8 table_rev)
  503. {
  504. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  505. rps->class = le16_to_cpu(non_clock_info->usClassification);
  506. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  507. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  508. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  509. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  510. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  511. rps->vclk = RS780_DEFAULT_VCLK_FREQ;
  512. rps->dclk = RS780_DEFAULT_DCLK_FREQ;
  513. } else {
  514. rps->vclk = 0;
  515. rps->dclk = 0;
  516. }
  517. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  518. rdev->pm.dpm.boot_ps = rps;
  519. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  520. rdev->pm.dpm.uvd_ps = rps;
  521. }
  522. static void rs780_parse_pplib_clock_info(struct radeon_device *rdev,
  523. struct radeon_ps *rps,
  524. union pplib_clock_info *clock_info)
  525. {
  526. struct igp_ps *ps = rs780_get_ps(rps);
  527. u32 sclk;
  528. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  529. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  530. ps->sclk_low = sclk;
  531. sclk = le16_to_cpu(clock_info->rs780.usHighEngineClockLow);
  532. sclk |= clock_info->rs780.ucHighEngineClockHigh << 16;
  533. ps->sclk_high = sclk;
  534. switch (le16_to_cpu(clock_info->rs780.usVDDC)) {
  535. case ATOM_PPLIB_RS780_VOLTAGE_NONE:
  536. default:
  537. ps->min_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  538. ps->max_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  539. break;
  540. case ATOM_PPLIB_RS780_VOLTAGE_LOW:
  541. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  542. ps->max_voltage = RS780_VDDC_LEVEL_LOW;
  543. break;
  544. case ATOM_PPLIB_RS780_VOLTAGE_HIGH:
  545. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  546. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  547. break;
  548. case ATOM_PPLIB_RS780_VOLTAGE_VARIABLE:
  549. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  550. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  551. break;
  552. }
  553. ps->flags = le32_to_cpu(clock_info->rs780.ulFlags);
  554. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  555. ps->sclk_low = rdev->clock.default_sclk;
  556. ps->sclk_high = rdev->clock.default_sclk;
  557. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  558. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  559. }
  560. }
  561. static int rs780_parse_power_table(struct radeon_device *rdev)
  562. {
  563. struct radeon_mode_info *mode_info = &rdev->mode_info;
  564. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  565. union pplib_power_state *power_state;
  566. int i;
  567. union pplib_clock_info *clock_info;
  568. union power_info *power_info;
  569. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  570. u16 data_offset;
  571. u8 frev, crev;
  572. struct igp_ps *ps;
  573. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  574. &frev, &crev, &data_offset))
  575. return -EINVAL;
  576. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  577. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  578. power_info->pplib.ucNumStates, GFP_KERNEL);
  579. if (!rdev->pm.dpm.ps)
  580. return -ENOMEM;
  581. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  582. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  583. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  584. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  585. power_state = (union pplib_power_state *)
  586. (mode_info->atom_context->bios + data_offset +
  587. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  588. i * power_info->pplib.ucStateEntrySize);
  589. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  590. (mode_info->atom_context->bios + data_offset +
  591. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  592. (power_state->v1.ucNonClockStateIndex *
  593. power_info->pplib.ucNonClockSize));
  594. if (power_info->pplib.ucStateEntrySize - 1) {
  595. clock_info = (union pplib_clock_info *)
  596. (mode_info->atom_context->bios + data_offset +
  597. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  598. (power_state->v1.ucClockStateIndices[0] *
  599. power_info->pplib.ucClockInfoSize));
  600. ps = kzalloc(sizeof(struct igp_ps), GFP_KERNEL);
  601. if (ps == NULL) {
  602. kfree(rdev->pm.dpm.ps);
  603. return -ENOMEM;
  604. }
  605. rdev->pm.dpm.ps[i].ps_priv = ps;
  606. rs780_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  607. non_clock_info,
  608. power_info->pplib.ucNonClockSize);
  609. rs780_parse_pplib_clock_info(rdev,
  610. &rdev->pm.dpm.ps[i],
  611. clock_info);
  612. }
  613. }
  614. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  615. return 0;
  616. }
  617. int rs780_dpm_init(struct radeon_device *rdev)
  618. {
  619. struct igp_power_info *pi;
  620. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  621. union igp_info *info;
  622. u16 data_offset;
  623. u8 frev, crev;
  624. int ret;
  625. pi = kzalloc(sizeof(struct igp_power_info), GFP_KERNEL);
  626. if (pi == NULL)
  627. return -ENOMEM;
  628. rdev->pm.dpm.priv = pi;
  629. ret = rs780_parse_power_table(rdev);
  630. if (ret)
  631. return ret;
  632. pi->voltage_control = false;
  633. pi->gfx_clock_gating = true;
  634. if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
  635. &frev, &crev, &data_offset)) {
  636. info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
  637. /* Get various system informations from bios */
  638. switch (crev) {
  639. case 1:
  640. pi->num_of_cycles_in_period =
  641. info->info.ucNumberOfCyclesInPeriod;
  642. pi->num_of_cycles_in_period |=
  643. info->info.ucNumberOfCyclesInPeriodHi << 8;
  644. pi->invert_pwm_required =
  645. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  646. pi->boot_voltage = info->info.ucStartingPWM_HighTime;
  647. pi->max_voltage = info->info.ucMaxNBVoltage;
  648. pi->max_voltage |= info->info.ucMaxNBVoltageHigh << 8;
  649. pi->min_voltage = info->info.ucMinNBVoltage;
  650. pi->min_voltage |= info->info.ucMinNBVoltageHigh << 8;
  651. pi->inter_voltage_low =
  652. le16_to_cpu(info->info.usInterNBVoltageLow);
  653. pi->inter_voltage_high =
  654. le16_to_cpu(info->info.usInterNBVoltageHigh);
  655. pi->voltage_control = true;
  656. pi->bootup_uma_clk = info->info.usK8MemoryClock * 100;
  657. break;
  658. case 2:
  659. pi->num_of_cycles_in_period =
  660. le16_to_cpu(info->info_2.usNumberOfCyclesInPeriod);
  661. pi->invert_pwm_required =
  662. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  663. pi->boot_voltage =
  664. le16_to_cpu(info->info_2.usBootUpNBVoltage);
  665. pi->max_voltage =
  666. le16_to_cpu(info->info_2.usMaxNBVoltage);
  667. pi->min_voltage =
  668. le16_to_cpu(info->info_2.usMinNBVoltage);
  669. pi->system_config =
  670. le32_to_cpu(info->info_2.ulSystemConfig);
  671. pi->pwm_voltage_control =
  672. (pi->system_config & 0x4) ? true : false;
  673. pi->voltage_control = true;
  674. pi->bootup_uma_clk = le32_to_cpu(info->info_2.ulBootUpUMAClock);
  675. break;
  676. default:
  677. DRM_ERROR("No integrated system info for your GPU\n");
  678. return -EINVAL;
  679. }
  680. if (pi->min_voltage > pi->max_voltage)
  681. pi->voltage_control = false;
  682. if (pi->pwm_voltage_control) {
  683. if ((pi->num_of_cycles_in_period == 0) ||
  684. (pi->max_voltage == 0) ||
  685. (pi->min_voltage == 0))
  686. pi->voltage_control = false;
  687. } else {
  688. if ((pi->num_of_cycles_in_period == 0) ||
  689. (pi->max_voltage == 0))
  690. pi->voltage_control = false;
  691. }
  692. return 0;
  693. }
  694. radeon_dpm_fini(rdev);
  695. return -EINVAL;
  696. }
  697. void rs780_dpm_print_power_state(struct radeon_device *rdev,
  698. struct radeon_ps *rps)
  699. {
  700. struct igp_ps *ps = rs780_get_ps(rps);
  701. r600_dpm_print_class_info(rps->class, rps->class2);
  702. r600_dpm_print_cap_info(rps->caps);
  703. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  704. printk("\t\tpower level 0 sclk: %u vddc_index: %d\n",
  705. ps->sclk_low, ps->min_voltage);
  706. printk("\t\tpower level 1 sclk: %u vddc_index: %d\n",
  707. ps->sclk_high, ps->max_voltage);
  708. r600_dpm_print_ps_status(rdev, rps);
  709. }
  710. void rs780_dpm_fini(struct radeon_device *rdev)
  711. {
  712. int i;
  713. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  714. kfree(rdev->pm.dpm.ps[i].ps_priv);
  715. }
  716. kfree(rdev->pm.dpm.ps);
  717. kfree(rdev->pm.dpm.priv);
  718. }
  719. u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low)
  720. {
  721. struct igp_ps *requested_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
  722. if (low)
  723. return requested_state->sclk_low;
  724. else
  725. return requested_state->sclk_high;
  726. }
  727. u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low)
  728. {
  729. struct igp_power_info *pi = rs780_get_pi(rdev);
  730. return pi->bootup_uma_clk;
  731. }