qt1010.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /*
  2. * Driver for Quantek QT1010 silicon tuner
  3. *
  4. * Copyright (C) 2006 Antti Palosaari <crope@iki.fi>
  5. * Aapo Tahkola <aet@rasterburn.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #include "qt1010.h"
  22. #include "qt1010_priv.h"
  23. /* read single register */
  24. static int qt1010_readreg(struct qt1010_priv *priv, u8 reg, u8 *val)
  25. {
  26. struct i2c_msg msg[2] = {
  27. { .addr = priv->cfg->i2c_address,
  28. .flags = 0, .buf = &reg, .len = 1 },
  29. { .addr = priv->cfg->i2c_address,
  30. .flags = I2C_M_RD, .buf = val, .len = 1 },
  31. };
  32. if (i2c_transfer(priv->i2c, msg, 2) != 2) {
  33. dev_warn(&priv->i2c->dev, "%s: i2c rd failed reg=%02x\n",
  34. KBUILD_MODNAME, reg);
  35. return -EREMOTEIO;
  36. }
  37. return 0;
  38. }
  39. /* write single register */
  40. static int qt1010_writereg(struct qt1010_priv *priv, u8 reg, u8 val)
  41. {
  42. u8 buf[2] = { reg, val };
  43. struct i2c_msg msg = { .addr = priv->cfg->i2c_address,
  44. .flags = 0, .buf = buf, .len = 2 };
  45. if (i2c_transfer(priv->i2c, &msg, 1) != 1) {
  46. dev_warn(&priv->i2c->dev, "%s: i2c wr failed reg=%02x\n",
  47. KBUILD_MODNAME, reg);
  48. return -EREMOTEIO;
  49. }
  50. return 0;
  51. }
  52. /* dump all registers */
  53. static void qt1010_dump_regs(struct qt1010_priv *priv)
  54. {
  55. u8 reg, val;
  56. for (reg = 0; ; reg++) {
  57. if (reg % 16 == 0) {
  58. if (reg)
  59. printk(KERN_CONT "\n");
  60. printk(KERN_DEBUG "%02x:", reg);
  61. }
  62. if (qt1010_readreg(priv, reg, &val) == 0)
  63. printk(KERN_CONT " %02x", val);
  64. else
  65. printk(KERN_CONT " --");
  66. if (reg == 0x2f)
  67. break;
  68. }
  69. printk(KERN_CONT "\n");
  70. }
  71. static int qt1010_set_params(struct dvb_frontend *fe)
  72. {
  73. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  74. struct qt1010_priv *priv;
  75. int err;
  76. u32 freq, div, mod1, mod2;
  77. u8 i, tmpval, reg05;
  78. qt1010_i2c_oper_t rd[48] = {
  79. { QT1010_WR, 0x01, 0x80 },
  80. { QT1010_WR, 0x02, 0x3f },
  81. { QT1010_WR, 0x05, 0xff }, /* 02 c write */
  82. { QT1010_WR, 0x06, 0x44 },
  83. { QT1010_WR, 0x07, 0xff }, /* 04 c write */
  84. { QT1010_WR, 0x08, 0x08 },
  85. { QT1010_WR, 0x09, 0xff }, /* 06 c write */
  86. { QT1010_WR, 0x0a, 0xff }, /* 07 c write */
  87. { QT1010_WR, 0x0b, 0xff }, /* 08 c write */
  88. { QT1010_WR, 0x0c, 0xe1 },
  89. { QT1010_WR, 0x1a, 0xff }, /* 10 c write */
  90. { QT1010_WR, 0x1b, 0x00 },
  91. { QT1010_WR, 0x1c, 0x89 },
  92. { QT1010_WR, 0x11, 0xff }, /* 13 c write */
  93. { QT1010_WR, 0x12, 0xff }, /* 14 c write */
  94. { QT1010_WR, 0x22, 0xff }, /* 15 c write */
  95. { QT1010_WR, 0x1e, 0x00 },
  96. { QT1010_WR, 0x1e, 0xd0 },
  97. { QT1010_RD, 0x22, 0xff }, /* 16 c read */
  98. { QT1010_WR, 0x1e, 0x00 },
  99. { QT1010_RD, 0x05, 0xff }, /* 20 c read */
  100. { QT1010_RD, 0x22, 0xff }, /* 21 c read */
  101. { QT1010_WR, 0x23, 0xd0 },
  102. { QT1010_WR, 0x1e, 0x00 },
  103. { QT1010_WR, 0x1e, 0xe0 },
  104. { QT1010_RD, 0x23, 0xff }, /* 25 c read */
  105. { QT1010_RD, 0x23, 0xff }, /* 26 c read */
  106. { QT1010_WR, 0x1e, 0x00 },
  107. { QT1010_WR, 0x24, 0xd0 },
  108. { QT1010_WR, 0x1e, 0x00 },
  109. { QT1010_WR, 0x1e, 0xf0 },
  110. { QT1010_RD, 0x24, 0xff }, /* 31 c read */
  111. { QT1010_WR, 0x1e, 0x00 },
  112. { QT1010_WR, 0x14, 0x7f },
  113. { QT1010_WR, 0x15, 0x7f },
  114. { QT1010_WR, 0x05, 0xff }, /* 35 c write */
  115. { QT1010_WR, 0x06, 0x00 },
  116. { QT1010_WR, 0x15, 0x1f },
  117. { QT1010_WR, 0x16, 0xff },
  118. { QT1010_WR, 0x18, 0xff },
  119. { QT1010_WR, 0x1f, 0xff }, /* 40 c write */
  120. { QT1010_WR, 0x20, 0xff }, /* 41 c write */
  121. { QT1010_WR, 0x21, 0x53 },
  122. { QT1010_WR, 0x25, 0xff }, /* 43 c write */
  123. { QT1010_WR, 0x26, 0x15 },
  124. { QT1010_WR, 0x00, 0xff }, /* 45 c write */
  125. { QT1010_WR, 0x02, 0x00 },
  126. { QT1010_WR, 0x01, 0x00 }
  127. };
  128. #define FREQ1 32000000 /* 32 MHz */
  129. #define FREQ2 4000000 /* 4 MHz Quartz oscillator in the stick? */
  130. priv = fe->tuner_priv;
  131. freq = c->frequency;
  132. div = (freq + QT1010_OFFSET) / QT1010_STEP;
  133. freq = (div * QT1010_STEP) - QT1010_OFFSET;
  134. mod1 = (freq + QT1010_OFFSET) % FREQ1;
  135. mod2 = (freq + QT1010_OFFSET) % FREQ2;
  136. priv->frequency = freq;
  137. if (fe->ops.i2c_gate_ctrl)
  138. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  139. /* reg 05 base value */
  140. if (freq < 290000000) reg05 = 0x14; /* 290 MHz */
  141. else if (freq < 610000000) reg05 = 0x34; /* 610 MHz */
  142. else if (freq < 802000000) reg05 = 0x54; /* 802 MHz */
  143. else reg05 = 0x74;
  144. /* 0x5 */
  145. rd[2].val = reg05;
  146. /* 07 - set frequency: 32 MHz scale */
  147. rd[4].val = (freq + QT1010_OFFSET) / FREQ1;
  148. /* 09 - changes every 8/24 MHz */
  149. if (mod1 < 8000000) rd[6].val = 0x1d;
  150. else rd[6].val = 0x1c;
  151. /* 0a - set frequency: 4 MHz scale (max 28 MHz) */
  152. if (mod1 < 1*FREQ2) rd[7].val = 0x09; /* +0 MHz */
  153. else if (mod1 < 2*FREQ2) rd[7].val = 0x08; /* +4 MHz */
  154. else if (mod1 < 3*FREQ2) rd[7].val = 0x0f; /* +8 MHz */
  155. else if (mod1 < 4*FREQ2) rd[7].val = 0x0e; /* +12 MHz */
  156. else if (mod1 < 5*FREQ2) rd[7].val = 0x0d; /* +16 MHz */
  157. else if (mod1 < 6*FREQ2) rd[7].val = 0x0c; /* +20 MHz */
  158. else if (mod1 < 7*FREQ2) rd[7].val = 0x0b; /* +24 MHz */
  159. else rd[7].val = 0x0a; /* +28 MHz */
  160. /* 0b - changes every 2/2 MHz */
  161. if (mod2 < 2000000) rd[8].val = 0x45;
  162. else rd[8].val = 0x44;
  163. /* 1a - set frequency: 125 kHz scale (max 3875 kHz)*/
  164. tmpval = 0x78; /* byte, overflows intentionally */
  165. rd[10].val = tmpval-((mod2/QT1010_STEP)*0x08);
  166. /* 11 */
  167. rd[13].val = 0xfd; /* TODO: correct value calculation */
  168. /* 12 */
  169. rd[14].val = 0x91; /* TODO: correct value calculation */
  170. /* 22 */
  171. if (freq < 450000000) rd[15].val = 0xd0; /* 450 MHz */
  172. else if (freq < 482000000) rd[15].val = 0xd1; /* 482 MHz */
  173. else if (freq < 514000000) rd[15].val = 0xd4; /* 514 MHz */
  174. else if (freq < 546000000) rd[15].val = 0xd7; /* 546 MHz */
  175. else if (freq < 610000000) rd[15].val = 0xda; /* 610 MHz */
  176. else rd[15].val = 0xd0;
  177. /* 05 */
  178. rd[35].val = (reg05 & 0xf0);
  179. /* 1f */
  180. if (mod1 < 8000000) tmpval = 0x00;
  181. else if (mod1 < 12000000) tmpval = 0x01;
  182. else if (mod1 < 16000000) tmpval = 0x02;
  183. else if (mod1 < 24000000) tmpval = 0x03;
  184. else if (mod1 < 28000000) tmpval = 0x04;
  185. else tmpval = 0x05;
  186. rd[40].val = (priv->reg1f_init_val + 0x0e + tmpval);
  187. /* 20 */
  188. if (mod1 < 8000000) tmpval = 0x00;
  189. else if (mod1 < 12000000) tmpval = 0x01;
  190. else if (mod1 < 20000000) tmpval = 0x02;
  191. else if (mod1 < 24000000) tmpval = 0x03;
  192. else if (mod1 < 28000000) tmpval = 0x04;
  193. else tmpval = 0x05;
  194. rd[41].val = (priv->reg20_init_val + 0x0d + tmpval);
  195. /* 25 */
  196. rd[43].val = priv->reg25_init_val;
  197. /* 00 */
  198. rd[45].val = 0x92; /* TODO: correct value calculation */
  199. dev_dbg(&priv->i2c->dev,
  200. "%s: freq:%u 05:%02x 07:%02x 09:%02x 0a:%02x 0b:%02x " \
  201. "1a:%02x 11:%02x 12:%02x 22:%02x 05:%02x 1f:%02x " \
  202. "20:%02x 25:%02x 00:%02x\n", __func__, \
  203. freq, rd[2].val, rd[4].val, rd[6].val, rd[7].val, \
  204. rd[8].val, rd[10].val, rd[13].val, rd[14].val, \
  205. rd[15].val, rd[35].val, rd[40].val, rd[41].val, \
  206. rd[43].val, rd[45].val);
  207. for (i = 0; i < ARRAY_SIZE(rd); i++) {
  208. if (rd[i].oper == QT1010_WR) {
  209. err = qt1010_writereg(priv, rd[i].reg, rd[i].val);
  210. } else { /* read is required to proper locking */
  211. err = qt1010_readreg(priv, rd[i].reg, &tmpval);
  212. }
  213. if (err) return err;
  214. }
  215. qt1010_dump_regs(priv);
  216. if (fe->ops.i2c_gate_ctrl)
  217. fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
  218. return 0;
  219. }
  220. static int qt1010_init_meas1(struct qt1010_priv *priv,
  221. u8 oper, u8 reg, u8 reg_init_val, u8 *retval)
  222. {
  223. u8 i, val1, val2;
  224. int err;
  225. qt1010_i2c_oper_t i2c_data[] = {
  226. { QT1010_WR, reg, reg_init_val },
  227. { QT1010_WR, 0x1e, 0x00 },
  228. { QT1010_WR, 0x1e, oper },
  229. { QT1010_RD, reg, 0xff }
  230. };
  231. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  232. if (i2c_data[i].oper == QT1010_WR) {
  233. err = qt1010_writereg(priv, i2c_data[i].reg,
  234. i2c_data[i].val);
  235. } else {
  236. err = qt1010_readreg(priv, i2c_data[i].reg, &val2);
  237. }
  238. if (err) return err;
  239. }
  240. do {
  241. val1 = val2;
  242. err = qt1010_readreg(priv, reg, &val2);
  243. if (err) return err;
  244. dev_dbg(&priv->i2c->dev, "%s: compare reg:%02x %02x %02x\n",
  245. __func__, reg, val1, val2);
  246. } while (val1 != val2);
  247. *retval = val1;
  248. return qt1010_writereg(priv, 0x1e, 0x00);
  249. }
  250. static int qt1010_init_meas2(struct qt1010_priv *priv,
  251. u8 reg_init_val, u8 *retval)
  252. {
  253. u8 i, val;
  254. int err;
  255. qt1010_i2c_oper_t i2c_data[] = {
  256. { QT1010_WR, 0x07, reg_init_val },
  257. { QT1010_WR, 0x22, 0xd0 },
  258. { QT1010_WR, 0x1e, 0x00 },
  259. { QT1010_WR, 0x1e, 0xd0 },
  260. { QT1010_RD, 0x22, 0xff },
  261. { QT1010_WR, 0x1e, 0x00 },
  262. { QT1010_WR, 0x22, 0xff }
  263. };
  264. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  265. if (i2c_data[i].oper == QT1010_WR) {
  266. err = qt1010_writereg(priv, i2c_data[i].reg,
  267. i2c_data[i].val);
  268. } else {
  269. err = qt1010_readreg(priv, i2c_data[i].reg, &val);
  270. }
  271. if (err) return err;
  272. }
  273. *retval = val;
  274. return 0;
  275. }
  276. static int qt1010_init(struct dvb_frontend *fe)
  277. {
  278. struct qt1010_priv *priv = fe->tuner_priv;
  279. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  280. int err = 0;
  281. u8 i, tmpval, *valptr = NULL;
  282. qt1010_i2c_oper_t i2c_data[] = {
  283. { QT1010_WR, 0x01, 0x80 },
  284. { QT1010_WR, 0x0d, 0x84 },
  285. { QT1010_WR, 0x0e, 0xb7 },
  286. { QT1010_WR, 0x2a, 0x23 },
  287. { QT1010_WR, 0x2c, 0xdc },
  288. { QT1010_M1, 0x25, 0x40 }, /* get reg 25 init value */
  289. { QT1010_M1, 0x81, 0xff }, /* get reg 25 init value */
  290. { QT1010_WR, 0x2b, 0x70 },
  291. { QT1010_WR, 0x2a, 0x23 },
  292. { QT1010_M1, 0x26, 0x08 },
  293. { QT1010_M1, 0x82, 0xff },
  294. { QT1010_WR, 0x05, 0x14 },
  295. { QT1010_WR, 0x06, 0x44 },
  296. { QT1010_WR, 0x07, 0x28 },
  297. { QT1010_WR, 0x08, 0x0b },
  298. { QT1010_WR, 0x11, 0xfd },
  299. { QT1010_M1, 0x22, 0x0d },
  300. { QT1010_M1, 0xd0, 0xff },
  301. { QT1010_WR, 0x06, 0x40 },
  302. { QT1010_WR, 0x16, 0xf0 },
  303. { QT1010_WR, 0x02, 0x38 },
  304. { QT1010_WR, 0x03, 0x18 },
  305. { QT1010_WR, 0x20, 0xe0 },
  306. { QT1010_M1, 0x1f, 0x20 }, /* get reg 1f init value */
  307. { QT1010_M1, 0x84, 0xff }, /* get reg 1f init value */
  308. { QT1010_RD, 0x20, 0x20 }, /* get reg 20 init value */
  309. { QT1010_WR, 0x03, 0x19 },
  310. { QT1010_WR, 0x02, 0x3f },
  311. { QT1010_WR, 0x21, 0x53 },
  312. { QT1010_RD, 0x21, 0xff },
  313. { QT1010_WR, 0x11, 0xfd },
  314. { QT1010_WR, 0x05, 0x34 },
  315. { QT1010_WR, 0x06, 0x44 },
  316. { QT1010_WR, 0x08, 0x08 }
  317. };
  318. if (fe->ops.i2c_gate_ctrl)
  319. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  320. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  321. switch (i2c_data[i].oper) {
  322. case QT1010_WR:
  323. err = qt1010_writereg(priv, i2c_data[i].reg,
  324. i2c_data[i].val);
  325. break;
  326. case QT1010_RD:
  327. if (i2c_data[i].val == 0x20)
  328. valptr = &priv->reg20_init_val;
  329. else
  330. valptr = &tmpval;
  331. err = qt1010_readreg(priv, i2c_data[i].reg, valptr);
  332. break;
  333. case QT1010_M1:
  334. if (i2c_data[i].val == 0x25)
  335. valptr = &priv->reg25_init_val;
  336. else if (i2c_data[i].val == 0x1f)
  337. valptr = &priv->reg1f_init_val;
  338. else
  339. valptr = &tmpval;
  340. err = qt1010_init_meas1(priv, i2c_data[i+1].reg,
  341. i2c_data[i].reg,
  342. i2c_data[i].val, valptr);
  343. i++;
  344. break;
  345. }
  346. if (err) return err;
  347. }
  348. for (i = 0x31; i < 0x3a; i++) /* 0x31 - 0x39 */
  349. if ((err = qt1010_init_meas2(priv, i, &tmpval)))
  350. return err;
  351. if (!c->frequency)
  352. c->frequency = 545000000; /* Sigmatek DVB-110 545000000 */
  353. /* MSI Megasky 580 GL861 533000000 */
  354. return qt1010_set_params(fe);
  355. }
  356. static int qt1010_release(struct dvb_frontend *fe)
  357. {
  358. kfree(fe->tuner_priv);
  359. fe->tuner_priv = NULL;
  360. return 0;
  361. }
  362. static int qt1010_get_frequency(struct dvb_frontend *fe, u32 *frequency)
  363. {
  364. struct qt1010_priv *priv = fe->tuner_priv;
  365. *frequency = priv->frequency;
  366. return 0;
  367. }
  368. static int qt1010_get_if_frequency(struct dvb_frontend *fe, u32 *frequency)
  369. {
  370. *frequency = 36125000;
  371. return 0;
  372. }
  373. static const struct dvb_tuner_ops qt1010_tuner_ops = {
  374. .info = {
  375. .name = "Quantek QT1010",
  376. .frequency_min = QT1010_MIN_FREQ,
  377. .frequency_max = QT1010_MAX_FREQ,
  378. .frequency_step = QT1010_STEP,
  379. },
  380. .release = qt1010_release,
  381. .init = qt1010_init,
  382. /* TODO: implement sleep */
  383. .set_params = qt1010_set_params,
  384. .get_frequency = qt1010_get_frequency,
  385. .get_if_frequency = qt1010_get_if_frequency,
  386. };
  387. struct dvb_frontend * qt1010_attach(struct dvb_frontend *fe,
  388. struct i2c_adapter *i2c,
  389. struct qt1010_config *cfg)
  390. {
  391. struct qt1010_priv *priv = NULL;
  392. u8 id;
  393. priv = kzalloc(sizeof(struct qt1010_priv), GFP_KERNEL);
  394. if (priv == NULL)
  395. return NULL;
  396. priv->cfg = cfg;
  397. priv->i2c = i2c;
  398. if (fe->ops.i2c_gate_ctrl)
  399. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  400. /* Try to detect tuner chip. Probably this is not correct register. */
  401. if (qt1010_readreg(priv, 0x29, &id) != 0 || (id != 0x39)) {
  402. kfree(priv);
  403. return NULL;
  404. }
  405. if (fe->ops.i2c_gate_ctrl)
  406. fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
  407. dev_info(&priv->i2c->dev,
  408. "%s: Quantek QT1010 successfully identified\n",
  409. KBUILD_MODNAME);
  410. memcpy(&fe->ops.tuner_ops, &qt1010_tuner_ops,
  411. sizeof(struct dvb_tuner_ops));
  412. fe->tuner_priv = priv;
  413. return fe;
  414. }
  415. EXPORT_SYMBOL(qt1010_attach);
  416. MODULE_DESCRIPTION("Quantek QT1010 silicon tuner driver");
  417. MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
  418. MODULE_AUTHOR("Aapo Tahkola <aet@rasterburn.org>");
  419. MODULE_VERSION("0.1");
  420. MODULE_LICENSE("GPL");