mpparse.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/irq.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/config.h>
  20. #include <linux/bootmem.h>
  21. #include <linux/smp_lock.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/mc146818rtc.h>
  24. #include <linux/acpi.h>
  25. #include <asm/smp.h>
  26. #include <asm/mtrr.h>
  27. #include <asm/mpspec.h>
  28. #include <asm/pgalloc.h>
  29. #include <asm/io_apic.h>
  30. #include <asm/proto.h>
  31. #include <asm/acpi.h>
  32. /* Have we found an MP table */
  33. int smp_found_config;
  34. unsigned int __initdata maxcpus = NR_CPUS;
  35. int acpi_found_madt;
  36. /*
  37. * Various Linux-internal data structures created from the
  38. * MP-table.
  39. */
  40. int apic_version [MAX_APICS];
  41. unsigned char mp_bus_id_to_type [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  42. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  43. cpumask_t pci_bus_to_cpumask [256] = { [0 ... 255] = CPU_MASK_ALL };
  44. static int mp_current_pci_id = 0;
  45. /* I/O APIC entries */
  46. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  47. /* # of MP IRQ source entries */
  48. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  49. /* MP IRQ source entries */
  50. int mp_irq_entries;
  51. int nr_ioapics;
  52. int pic_mode;
  53. unsigned long mp_lapic_addr = 0;
  54. /* Processor that is doing the boot up */
  55. unsigned int boot_cpu_id = -1U;
  56. /* Internal processor count */
  57. static unsigned int num_processors = 0;
  58. /* Bitmask of physically existing CPUs */
  59. physid_mask_t phys_cpu_present_map = PHYSID_MASK_NONE;
  60. /* ACPI MADT entry parsing functions */
  61. #ifdef CONFIG_ACPI_BOOT
  62. extern struct acpi_boot_flags acpi_boot;
  63. #ifdef CONFIG_X86_LOCAL_APIC
  64. extern int acpi_parse_lapic (acpi_table_entry_header *header);
  65. extern int acpi_parse_lapic_addr_ovr (acpi_table_entry_header *header);
  66. extern int acpi_parse_lapic_nmi (acpi_table_entry_header *header);
  67. #endif /*CONFIG_X86_LOCAL_APIC*/
  68. #ifdef CONFIG_X86_IO_APIC
  69. extern int acpi_parse_ioapic (acpi_table_entry_header *header);
  70. #endif /*CONFIG_X86_IO_APIC*/
  71. #endif /*CONFIG_ACPI_BOOT*/
  72. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  73. /*
  74. * Intel MP BIOS table parsing routines:
  75. */
  76. /*
  77. * Checksum an MP configuration block.
  78. */
  79. static int __init mpf_checksum(unsigned char *mp, int len)
  80. {
  81. int sum = 0;
  82. while (len--)
  83. sum += *mp++;
  84. return sum & 0xFF;
  85. }
  86. static void __init MP_processor_info (struct mpc_config_processor *m)
  87. {
  88. int ver;
  89. static int found_bsp=0;
  90. if (!(m->mpc_cpuflag & CPU_ENABLED))
  91. return;
  92. printk(KERN_INFO "Processor #%d %d:%d APIC version %d\n",
  93. m->mpc_apicid,
  94. (m->mpc_cpufeature & CPU_FAMILY_MASK)>>8,
  95. (m->mpc_cpufeature & CPU_MODEL_MASK)>>4,
  96. m->mpc_apicver);
  97. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  98. Dprintk(" Bootup CPU\n");
  99. boot_cpu_id = m->mpc_apicid;
  100. }
  101. if (num_processors >= NR_CPUS) {
  102. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  103. " Processor ignored.\n", NR_CPUS);
  104. return;
  105. }
  106. num_processors++;
  107. if (m->mpc_apicid > MAX_APICS) {
  108. printk(KERN_ERR "Processor #%d INVALID. (Max ID: %d).\n",
  109. m->mpc_apicid, MAX_APICS);
  110. return;
  111. }
  112. ver = m->mpc_apicver;
  113. physid_set(m->mpc_apicid, phys_cpu_present_map);
  114. /*
  115. * Validate version
  116. */
  117. if (ver == 0x0) {
  118. printk(KERN_ERR "BIOS bug, APIC version is 0 for CPU#%d! fixing up to 0x10. (tell your hw vendor)\n", m->mpc_apicid);
  119. ver = 0x10;
  120. }
  121. apic_version[m->mpc_apicid] = ver;
  122. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  123. /*
  124. * bios_cpu_apicid is required to have processors listed
  125. * in same order as logical cpu numbers. Hence the first
  126. * entry is BSP, and so on.
  127. */
  128. bios_cpu_apicid[0] = m->mpc_apicid;
  129. x86_cpu_to_apicid[0] = m->mpc_apicid;
  130. found_bsp = 1;
  131. } else {
  132. bios_cpu_apicid[num_processors - found_bsp] = m->mpc_apicid;
  133. x86_cpu_to_apicid[num_processors - found_bsp] = m->mpc_apicid;
  134. }
  135. }
  136. static void __init MP_bus_info (struct mpc_config_bus *m)
  137. {
  138. char str[7];
  139. memcpy(str, m->mpc_bustype, 6);
  140. str[6] = 0;
  141. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  142. if (strncmp(str, "ISA", 3) == 0) {
  143. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_ISA;
  144. } else if (strncmp(str, "EISA", 4) == 0) {
  145. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_EISA;
  146. } else if (strncmp(str, "PCI", 3) == 0) {
  147. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_PCI;
  148. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  149. mp_current_pci_id++;
  150. } else if (strncmp(str, "MCA", 3) == 0) {
  151. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_MCA;
  152. } else {
  153. printk(KERN_ERR "Unknown bustype %s\n", str);
  154. }
  155. }
  156. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  157. {
  158. if (!(m->mpc_flags & MPC_APIC_USABLE))
  159. return;
  160. printk("I/O APIC #%d Version %d at 0x%X.\n",
  161. m->mpc_apicid, m->mpc_apicver, m->mpc_apicaddr);
  162. if (nr_ioapics >= MAX_IO_APICS) {
  163. printk(KERN_ERR "Max # of I/O APICs (%d) exceeded (found %d).\n",
  164. MAX_IO_APICS, nr_ioapics);
  165. panic("Recompile kernel with bigger MAX_IO_APICS!.\n");
  166. }
  167. if (!m->mpc_apicaddr) {
  168. printk(KERN_ERR "WARNING: bogus zero I/O APIC address"
  169. " found in MP table, skipping!\n");
  170. return;
  171. }
  172. mp_ioapics[nr_ioapics] = *m;
  173. nr_ioapics++;
  174. }
  175. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  176. {
  177. mp_irqs [mp_irq_entries] = *m;
  178. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  179. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  180. m->mpc_irqtype, m->mpc_irqflag & 3,
  181. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  182. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  183. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  184. panic("Max # of irq sources exceeded!!\n");
  185. }
  186. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  187. {
  188. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  189. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  190. m->mpc_irqtype, m->mpc_irqflag & 3,
  191. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  192. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  193. /*
  194. * Well it seems all SMP boards in existence
  195. * use ExtINT/LVT1 == LINT0 and
  196. * NMI/LVT2 == LINT1 - the following check
  197. * will show us if this assumptions is false.
  198. * Until then we do not have to add baggage.
  199. */
  200. if ((m->mpc_irqtype == mp_ExtINT) &&
  201. (m->mpc_destapiclint != 0))
  202. BUG();
  203. if ((m->mpc_irqtype == mp_NMI) &&
  204. (m->mpc_destapiclint != 1))
  205. BUG();
  206. }
  207. /*
  208. * Read/parse the MPC
  209. */
  210. static int __init smp_read_mpc(struct mp_config_table *mpc)
  211. {
  212. char str[16];
  213. int count=sizeof(*mpc);
  214. unsigned char *mpt=((unsigned char *)mpc)+count;
  215. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  216. printk("SMP mptable: bad signature [%c%c%c%c]!\n",
  217. mpc->mpc_signature[0],
  218. mpc->mpc_signature[1],
  219. mpc->mpc_signature[2],
  220. mpc->mpc_signature[3]);
  221. return 0;
  222. }
  223. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  224. printk("SMP mptable: checksum error!\n");
  225. return 0;
  226. }
  227. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  228. printk(KERN_ERR "SMP mptable: bad table version (%d)!!\n",
  229. mpc->mpc_spec);
  230. return 0;
  231. }
  232. if (!mpc->mpc_lapic) {
  233. printk(KERN_ERR "SMP mptable: null local APIC address!\n");
  234. return 0;
  235. }
  236. memcpy(str,mpc->mpc_oem,8);
  237. str[8]=0;
  238. printk(KERN_INFO "OEM ID: %s ",str);
  239. memcpy(str,mpc->mpc_productid,12);
  240. str[12]=0;
  241. printk(KERN_INFO "Product ID: %s ",str);
  242. printk(KERN_INFO "APIC at: 0x%X\n",mpc->mpc_lapic);
  243. /* save the local APIC address, it might be non-default */
  244. if (!acpi_lapic)
  245. mp_lapic_addr = mpc->mpc_lapic;
  246. /*
  247. * Now process the configuration blocks.
  248. */
  249. while (count < mpc->mpc_length) {
  250. switch(*mpt) {
  251. case MP_PROCESSOR:
  252. {
  253. struct mpc_config_processor *m=
  254. (struct mpc_config_processor *)mpt;
  255. if (!acpi_lapic)
  256. MP_processor_info(m);
  257. mpt += sizeof(*m);
  258. count += sizeof(*m);
  259. break;
  260. }
  261. case MP_BUS:
  262. {
  263. struct mpc_config_bus *m=
  264. (struct mpc_config_bus *)mpt;
  265. MP_bus_info(m);
  266. mpt += sizeof(*m);
  267. count += sizeof(*m);
  268. break;
  269. }
  270. case MP_IOAPIC:
  271. {
  272. struct mpc_config_ioapic *m=
  273. (struct mpc_config_ioapic *)mpt;
  274. MP_ioapic_info(m);
  275. mpt+=sizeof(*m);
  276. count+=sizeof(*m);
  277. break;
  278. }
  279. case MP_INTSRC:
  280. {
  281. struct mpc_config_intsrc *m=
  282. (struct mpc_config_intsrc *)mpt;
  283. MP_intsrc_info(m);
  284. mpt+=sizeof(*m);
  285. count+=sizeof(*m);
  286. break;
  287. }
  288. case MP_LINTSRC:
  289. {
  290. struct mpc_config_lintsrc *m=
  291. (struct mpc_config_lintsrc *)mpt;
  292. MP_lintsrc_info(m);
  293. mpt+=sizeof(*m);
  294. count+=sizeof(*m);
  295. break;
  296. }
  297. }
  298. }
  299. clustered_apic_check();
  300. if (!num_processors)
  301. printk(KERN_ERR "SMP mptable: no processors registered!\n");
  302. return num_processors;
  303. }
  304. static int __init ELCR_trigger(unsigned int irq)
  305. {
  306. unsigned int port;
  307. port = 0x4d0 + (irq >> 3);
  308. return (inb(port) >> (irq & 7)) & 1;
  309. }
  310. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  311. {
  312. struct mpc_config_intsrc intsrc;
  313. int i;
  314. int ELCR_fallback = 0;
  315. intsrc.mpc_type = MP_INTSRC;
  316. intsrc.mpc_irqflag = 0; /* conforming */
  317. intsrc.mpc_srcbus = 0;
  318. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  319. intsrc.mpc_irqtype = mp_INT;
  320. /*
  321. * If true, we have an ISA/PCI system with no IRQ entries
  322. * in the MP table. To prevent the PCI interrupts from being set up
  323. * incorrectly, we try to use the ELCR. The sanity check to see if
  324. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  325. * never be level sensitive, so we simply see if the ELCR agrees.
  326. * If it does, we assume it's valid.
  327. */
  328. if (mpc_default_type == 5) {
  329. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  330. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  331. printk(KERN_ERR "ELCR contains invalid data... not using ELCR\n");
  332. else {
  333. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  334. ELCR_fallback = 1;
  335. }
  336. }
  337. for (i = 0; i < 16; i++) {
  338. switch (mpc_default_type) {
  339. case 2:
  340. if (i == 0 || i == 13)
  341. continue; /* IRQ0 & IRQ13 not connected */
  342. /* fall through */
  343. default:
  344. if (i == 2)
  345. continue; /* IRQ2 is never connected */
  346. }
  347. if (ELCR_fallback) {
  348. /*
  349. * If the ELCR indicates a level-sensitive interrupt, we
  350. * copy that information over to the MP table in the
  351. * irqflag field (level sensitive, active high polarity).
  352. */
  353. if (ELCR_trigger(i))
  354. intsrc.mpc_irqflag = 13;
  355. else
  356. intsrc.mpc_irqflag = 0;
  357. }
  358. intsrc.mpc_srcbusirq = i;
  359. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  360. MP_intsrc_info(&intsrc);
  361. }
  362. intsrc.mpc_irqtype = mp_ExtINT;
  363. intsrc.mpc_srcbusirq = 0;
  364. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  365. MP_intsrc_info(&intsrc);
  366. }
  367. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  368. {
  369. struct mpc_config_processor processor;
  370. struct mpc_config_bus bus;
  371. struct mpc_config_ioapic ioapic;
  372. struct mpc_config_lintsrc lintsrc;
  373. int linttypes[2] = { mp_ExtINT, mp_NMI };
  374. int i;
  375. /*
  376. * local APIC has default address
  377. */
  378. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  379. /*
  380. * 2 CPUs, numbered 0 & 1.
  381. */
  382. processor.mpc_type = MP_PROCESSOR;
  383. /* Either an integrated APIC or a discrete 82489DX. */
  384. processor.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  385. processor.mpc_cpuflag = CPU_ENABLED;
  386. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  387. (boot_cpu_data.x86_model << 4) |
  388. boot_cpu_data.x86_mask;
  389. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  390. processor.mpc_reserved[0] = 0;
  391. processor.mpc_reserved[1] = 0;
  392. for (i = 0; i < 2; i++) {
  393. processor.mpc_apicid = i;
  394. MP_processor_info(&processor);
  395. }
  396. bus.mpc_type = MP_BUS;
  397. bus.mpc_busid = 0;
  398. switch (mpc_default_type) {
  399. default:
  400. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  401. mpc_default_type);
  402. /* fall through */
  403. case 1:
  404. case 5:
  405. memcpy(bus.mpc_bustype, "ISA ", 6);
  406. break;
  407. case 2:
  408. case 6:
  409. case 3:
  410. memcpy(bus.mpc_bustype, "EISA ", 6);
  411. break;
  412. case 4:
  413. case 7:
  414. memcpy(bus.mpc_bustype, "MCA ", 6);
  415. }
  416. MP_bus_info(&bus);
  417. if (mpc_default_type > 4) {
  418. bus.mpc_busid = 1;
  419. memcpy(bus.mpc_bustype, "PCI ", 6);
  420. MP_bus_info(&bus);
  421. }
  422. ioapic.mpc_type = MP_IOAPIC;
  423. ioapic.mpc_apicid = 2;
  424. ioapic.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  425. ioapic.mpc_flags = MPC_APIC_USABLE;
  426. ioapic.mpc_apicaddr = 0xFEC00000;
  427. MP_ioapic_info(&ioapic);
  428. /*
  429. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  430. */
  431. construct_default_ioirq_mptable(mpc_default_type);
  432. lintsrc.mpc_type = MP_LINTSRC;
  433. lintsrc.mpc_irqflag = 0; /* conforming */
  434. lintsrc.mpc_srcbusid = 0;
  435. lintsrc.mpc_srcbusirq = 0;
  436. lintsrc.mpc_destapic = MP_APIC_ALL;
  437. for (i = 0; i < 2; i++) {
  438. lintsrc.mpc_irqtype = linttypes[i];
  439. lintsrc.mpc_destapiclint = i;
  440. MP_lintsrc_info(&lintsrc);
  441. }
  442. }
  443. static struct intel_mp_floating *mpf_found;
  444. /*
  445. * Scan the memory blocks for an SMP configuration block.
  446. */
  447. void __init get_smp_config (void)
  448. {
  449. struct intel_mp_floating *mpf = mpf_found;
  450. /*
  451. * ACPI may be used to obtain the entire SMP configuration or just to
  452. * enumerate/configure processors (CONFIG_ACPI_BOOT). Note that
  453. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  454. * processors, where MPS only supports physical.
  455. */
  456. if (acpi_lapic && acpi_ioapic) {
  457. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  458. return;
  459. }
  460. else if (acpi_lapic)
  461. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  462. printk("Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  463. if (mpf->mpf_feature2 & (1<<7)) {
  464. printk(KERN_INFO " IMCR and PIC compatibility mode.\n");
  465. pic_mode = 1;
  466. } else {
  467. printk(KERN_INFO " Virtual Wire compatibility mode.\n");
  468. pic_mode = 0;
  469. }
  470. /*
  471. * Now see if we need to read further.
  472. */
  473. if (mpf->mpf_feature1 != 0) {
  474. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  475. construct_default_ISA_mptable(mpf->mpf_feature1);
  476. } else if (mpf->mpf_physptr) {
  477. /*
  478. * Read the physical hardware table. Anything here will
  479. * override the defaults.
  480. */
  481. if (!smp_read_mpc((void *)(unsigned long)mpf->mpf_physptr)) {
  482. smp_found_config = 0;
  483. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  484. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  485. return;
  486. }
  487. /*
  488. * If there are no explicit MP IRQ entries, then we are
  489. * broken. We set up most of the low 16 IO-APIC pins to
  490. * ISA defaults and hope it will work.
  491. */
  492. if (!mp_irq_entries) {
  493. struct mpc_config_bus bus;
  494. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  495. bus.mpc_type = MP_BUS;
  496. bus.mpc_busid = 0;
  497. memcpy(bus.mpc_bustype, "ISA ", 6);
  498. MP_bus_info(&bus);
  499. construct_default_ioirq_mptable(0);
  500. }
  501. } else
  502. BUG();
  503. printk(KERN_INFO "Processors: %d\n", num_processors);
  504. /*
  505. * Only use the first configuration found.
  506. */
  507. }
  508. static int __init smp_scan_config (unsigned long base, unsigned long length)
  509. {
  510. extern void __bad_mpf_size(void);
  511. unsigned int *bp = phys_to_virt(base);
  512. struct intel_mp_floating *mpf;
  513. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  514. if (sizeof(*mpf) != 16)
  515. __bad_mpf_size();
  516. while (length > 0) {
  517. mpf = (struct intel_mp_floating *)bp;
  518. if ((*bp == SMP_MAGIC_IDENT) &&
  519. (mpf->mpf_length == 1) &&
  520. !mpf_checksum((unsigned char *)bp, 16) &&
  521. ((mpf->mpf_specification == 1)
  522. || (mpf->mpf_specification == 4)) ) {
  523. smp_found_config = 1;
  524. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  525. if (mpf->mpf_physptr)
  526. reserve_bootmem_generic(mpf->mpf_physptr, PAGE_SIZE);
  527. mpf_found = mpf;
  528. return 1;
  529. }
  530. bp += 4;
  531. length -= 16;
  532. }
  533. return 0;
  534. }
  535. void __init find_intel_smp (void)
  536. {
  537. unsigned int address;
  538. /*
  539. * FIXME: Linux assumes you have 640K of base ram..
  540. * this continues the error...
  541. *
  542. * 1) Scan the bottom 1K for a signature
  543. * 2) Scan the top 1K of base RAM
  544. * 3) Scan the 64K of bios
  545. */
  546. if (smp_scan_config(0x0,0x400) ||
  547. smp_scan_config(639*0x400,0x400) ||
  548. smp_scan_config(0xF0000,0x10000))
  549. return;
  550. /*
  551. * If it is an SMP machine we should know now, unless the
  552. * configuration is in an EISA/MCA bus machine with an
  553. * extended bios data area.
  554. *
  555. * there is a real-mode segmented pointer pointing to the
  556. * 4K EBDA area at 0x40E, calculate and scan it here.
  557. *
  558. * NOTE! There are Linux loaders that will corrupt the EBDA
  559. * area, and as such this kind of SMP config may be less
  560. * trustworthy, simply because the SMP table may have been
  561. * stomped on during early boot. These loaders are buggy and
  562. * should be fixed.
  563. */
  564. address = *(unsigned short *)phys_to_virt(0x40E);
  565. address <<= 4;
  566. if (smp_scan_config(address, 0x1000))
  567. return;
  568. /* If we have come this far, we did not find an MP table */
  569. printk(KERN_INFO "No mptable found.\n");
  570. }
  571. /*
  572. * - Intel MP Configuration Table
  573. */
  574. void __init find_smp_config (void)
  575. {
  576. #ifdef CONFIG_X86_LOCAL_APIC
  577. find_intel_smp();
  578. #endif
  579. }
  580. /* --------------------------------------------------------------------------
  581. ACPI-based MP Configuration
  582. -------------------------------------------------------------------------- */
  583. #ifdef CONFIG_ACPI_BOOT
  584. void __init mp_register_lapic_address (
  585. u64 address)
  586. {
  587. mp_lapic_addr = (unsigned long) address;
  588. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  589. if (boot_cpu_id == -1U)
  590. boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
  591. Dprintk("Boot CPU = %d\n", boot_cpu_physical_apicid);
  592. }
  593. void __init mp_register_lapic (
  594. u8 id,
  595. u8 enabled)
  596. {
  597. struct mpc_config_processor processor;
  598. int boot_cpu = 0;
  599. if (id >= MAX_APICS) {
  600. printk(KERN_WARNING "Processor #%d invalid (max %d)\n",
  601. id, MAX_APICS);
  602. return;
  603. }
  604. if (id == boot_cpu_physical_apicid)
  605. boot_cpu = 1;
  606. processor.mpc_type = MP_PROCESSOR;
  607. processor.mpc_apicid = id;
  608. processor.mpc_apicver = 0x10; /* TBD: lapic version */
  609. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  610. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  611. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  612. (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_mask;
  613. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  614. processor.mpc_reserved[0] = 0;
  615. processor.mpc_reserved[1] = 0;
  616. MP_processor_info(&processor);
  617. }
  618. #ifdef CONFIG_X86_IO_APIC
  619. #define MP_ISA_BUS 0
  620. #define MP_MAX_IOAPIC_PIN 127
  621. static struct mp_ioapic_routing {
  622. int apic_id;
  623. int gsi_start;
  624. int gsi_end;
  625. u32 pin_programmed[4];
  626. } mp_ioapic_routing[MAX_IO_APICS];
  627. static int mp_find_ioapic (
  628. int gsi)
  629. {
  630. int i = 0;
  631. /* Find the IOAPIC that manages this GSI. */
  632. for (i = 0; i < nr_ioapics; i++) {
  633. if ((gsi >= mp_ioapic_routing[i].gsi_start)
  634. && (gsi <= mp_ioapic_routing[i].gsi_end))
  635. return i;
  636. }
  637. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  638. return -1;
  639. }
  640. void __init mp_register_ioapic (
  641. u8 id,
  642. u32 address,
  643. u32 gsi_base)
  644. {
  645. int idx = 0;
  646. if (nr_ioapics >= MAX_IO_APICS) {
  647. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  648. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  649. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  650. }
  651. if (!address) {
  652. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  653. " found in MADT table, skipping!\n");
  654. return;
  655. }
  656. idx = nr_ioapics++;
  657. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  658. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  659. mp_ioapics[idx].mpc_apicaddr = address;
  660. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  661. mp_ioapics[idx].mpc_apicid = id;
  662. mp_ioapics[idx].mpc_apicver = io_apic_get_version(idx);
  663. /*
  664. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  665. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  666. */
  667. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  668. mp_ioapic_routing[idx].gsi_start = gsi_base;
  669. mp_ioapic_routing[idx].gsi_end = gsi_base +
  670. io_apic_get_redir_entries(idx);
  671. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  672. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  673. mp_ioapics[idx].mpc_apicver, mp_ioapics[idx].mpc_apicaddr,
  674. mp_ioapic_routing[idx].gsi_start,
  675. mp_ioapic_routing[idx].gsi_end);
  676. return;
  677. }
  678. void __init mp_override_legacy_irq (
  679. u8 bus_irq,
  680. u8 polarity,
  681. u8 trigger,
  682. u32 gsi)
  683. {
  684. struct mpc_config_intsrc intsrc;
  685. int ioapic = -1;
  686. int pin = -1;
  687. /*
  688. * Convert 'gsi' to 'ioapic.pin'.
  689. */
  690. ioapic = mp_find_ioapic(gsi);
  691. if (ioapic < 0)
  692. return;
  693. pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  694. /*
  695. * TBD: This check is for faulty timer entries, where the override
  696. * erroneously sets the trigger to level, resulting in a HUGE
  697. * increase of timer interrupts!
  698. */
  699. if ((bus_irq == 0) && (trigger == 3))
  700. trigger = 1;
  701. intsrc.mpc_type = MP_INTSRC;
  702. intsrc.mpc_irqtype = mp_INT;
  703. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  704. intsrc.mpc_srcbus = MP_ISA_BUS;
  705. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  706. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  707. intsrc.mpc_dstirq = pin; /* INTIN# */
  708. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  709. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  710. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  711. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  712. mp_irqs[mp_irq_entries] = intsrc;
  713. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  714. panic("Max # of irq sources exceeded!\n");
  715. return;
  716. }
  717. void __init mp_config_acpi_legacy_irqs (void)
  718. {
  719. struct mpc_config_intsrc intsrc;
  720. int i = 0;
  721. int ioapic = -1;
  722. /*
  723. * Fabricate the legacy ISA bus (bus #31).
  724. */
  725. mp_bus_id_to_type[MP_ISA_BUS] = MP_BUS_ISA;
  726. Dprintk("Bus #%d is ISA\n", MP_ISA_BUS);
  727. /*
  728. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  729. */
  730. ioapic = mp_find_ioapic(0);
  731. if (ioapic < 0)
  732. return;
  733. intsrc.mpc_type = MP_INTSRC;
  734. intsrc.mpc_irqflag = 0; /* Conforming */
  735. intsrc.mpc_srcbus = MP_ISA_BUS;
  736. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  737. /*
  738. * Use the default configuration for the IRQs 0-15. Unless
  739. * overridden by (MADT) interrupt source override entries.
  740. */
  741. for (i = 0; i < 16; i++) {
  742. int idx;
  743. for (idx = 0; idx < mp_irq_entries; idx++) {
  744. struct mpc_config_intsrc *irq = mp_irqs + idx;
  745. /* Do we already have a mapping for this ISA IRQ? */
  746. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  747. break;
  748. /* Do we already have a mapping for this IOAPIC pin */
  749. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  750. (irq->mpc_dstirq == i))
  751. break;
  752. }
  753. if (idx != mp_irq_entries) {
  754. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  755. continue; /* IRQ already used */
  756. }
  757. intsrc.mpc_irqtype = mp_INT;
  758. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  759. intsrc.mpc_dstirq = i;
  760. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  761. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  762. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  763. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  764. intsrc.mpc_dstirq);
  765. mp_irqs[mp_irq_entries] = intsrc;
  766. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  767. panic("Max # of irq sources exceeded!\n");
  768. }
  769. return;
  770. }
  771. int mp_register_gsi(u32 gsi, int edge_level, int active_high_low)
  772. {
  773. int ioapic = -1;
  774. int ioapic_pin = 0;
  775. int idx, bit = 0;
  776. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  777. return gsi;
  778. #ifdef CONFIG_ACPI_BUS
  779. /* Don't set up the ACPI SCI because it's already set up */
  780. if (acpi_fadt.sci_int == gsi)
  781. return gsi;
  782. #endif
  783. ioapic = mp_find_ioapic(gsi);
  784. if (ioapic < 0) {
  785. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  786. return gsi;
  787. }
  788. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  789. /*
  790. * Avoid pin reprogramming. PRTs typically include entries
  791. * with redundant pin->gsi mappings (but unique PCI devices);
  792. * we only program the IOAPIC on the first.
  793. */
  794. bit = ioapic_pin % 32;
  795. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  796. if (idx > 3) {
  797. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  798. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  799. ioapic_pin);
  800. return gsi;
  801. }
  802. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  803. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  804. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  805. return gsi;
  806. }
  807. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  808. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  809. edge_level == ACPI_EDGE_SENSITIVE ? 0 : 1,
  810. active_high_low == ACPI_ACTIVE_HIGH ? 0 : 1);
  811. return gsi;
  812. }
  813. #endif /*CONFIG_X86_IO_APIC*/
  814. #endif /*CONFIG_ACPI_BOOT*/