ns87415.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298
  1. /*
  2. * Copyright (C) 1997-1998 Mark Lord <mlord@pobox.com>
  3. * Copyright (C) 1998 Eddie C. Dost <ecd@skynet.be>
  4. * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2004 Grant Grundler <grundler at parisc-linux.org>
  6. *
  7. * Inspired by an earlier effort from David S. Miller <davem@redhat.com>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <linux/timer.h>
  13. #include <linux/mm.h>
  14. #include <linux/ioport.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/blkdev.h>
  17. #include <linux/hdreg.h>
  18. #include <linux/pci.h>
  19. #include <linux/delay.h>
  20. #include <linux/ide.h>
  21. #include <linux/init.h>
  22. #include <asm/io.h>
  23. #ifdef CONFIG_SUPERIO
  24. /* SUPERIO 87560 is a PoS chip that NatSem denies exists.
  25. * Unfortunately, it's built-in on all Astro-based PA-RISC workstations
  26. * which use the integrated NS87514 cell for CD-ROM support.
  27. * i.e we have to support for CD-ROM installs.
  28. * See drivers/parisc/superio.c for more gory details.
  29. */
  30. #include <asm/superio.h>
  31. static unsigned long superio_ide_status[2];
  32. static unsigned long superio_ide_select[2];
  33. static unsigned long superio_ide_dma_status[2];
  34. #define SUPERIO_IDE_MAX_RETRIES 25
  35. /* Because of a defect in Super I/O, all reads of the PCI DMA status
  36. * registers, IDE status register and the IDE select register need to be
  37. * retried
  38. */
  39. static u8 superio_ide_inb (unsigned long port)
  40. {
  41. if (port == superio_ide_status[0] ||
  42. port == superio_ide_status[1] ||
  43. port == superio_ide_select[0] ||
  44. port == superio_ide_select[1] ||
  45. port == superio_ide_dma_status[0] ||
  46. port == superio_ide_dma_status[1]) {
  47. u8 tmp;
  48. int retries = SUPERIO_IDE_MAX_RETRIES;
  49. /* printk(" [ reading port 0x%x with retry ] ", port); */
  50. do {
  51. tmp = inb(port);
  52. if (tmp == 0)
  53. udelay(50);
  54. } while (tmp == 0 && retries-- > 0);
  55. return tmp;
  56. }
  57. return inb(port);
  58. }
  59. static void __devinit superio_ide_init_iops (struct hwif_s *hwif)
  60. {
  61. struct pci_dev *pdev = to_pci_dev(hwif->dev);
  62. u32 base, dmabase;
  63. u8 port = hwif->channel, tmp;
  64. base = pci_resource_start(pdev, port * 2) & ~3;
  65. dmabase = pci_resource_start(pdev, 4) & ~3;
  66. superio_ide_status[port] = base + IDE_STATUS_OFFSET;
  67. superio_ide_select[port] = base + IDE_SELECT_OFFSET;
  68. superio_ide_dma_status[port] = dmabase + (!port ? 2 : 0xa);
  69. /* Clear error/interrupt, enable dma */
  70. tmp = superio_ide_inb(superio_ide_dma_status[port]);
  71. outb(tmp | 0x66, superio_ide_dma_status[port]);
  72. /* We need to override inb to workaround a SuperIO errata */
  73. hwif->INB = superio_ide_inb;
  74. }
  75. static void __devinit init_iops_ns87415(ide_hwif_t *hwif)
  76. {
  77. struct pci_dev *dev = to_pci_dev(hwif->dev);
  78. if (PCI_SLOT(dev->devfn) == 0xE)
  79. /* Built-in - assume it's under superio. */
  80. superio_ide_init_iops(hwif);
  81. }
  82. #endif
  83. static unsigned int ns87415_count = 0, ns87415_control[MAX_HWIFS] = { 0 };
  84. /*
  85. * This routine either enables/disables (according to drive->present)
  86. * the IRQ associated with the port (HWIF(drive)),
  87. * and selects either PIO or DMA handshaking for the next I/O operation.
  88. */
  89. static void ns87415_prepare_drive (ide_drive_t *drive, unsigned int use_dma)
  90. {
  91. ide_hwif_t *hwif = HWIF(drive);
  92. struct pci_dev *dev = to_pci_dev(hwif->dev);
  93. unsigned int bit, other, new, *old = (unsigned int *) hwif->select_data;
  94. unsigned long flags;
  95. local_irq_save(flags);
  96. new = *old;
  97. /* Adjust IRQ enable bit */
  98. bit = 1 << (8 + hwif->channel);
  99. new = drive->present ? (new & ~bit) : (new | bit);
  100. /* Select PIO or DMA, DMA may only be selected for one drive/channel. */
  101. bit = 1 << (20 + drive->select.b.unit + (hwif->channel << 1));
  102. other = 1 << (20 + (1 - drive->select.b.unit) + (hwif->channel << 1));
  103. new = use_dma ? ((new & ~other) | bit) : (new & ~bit);
  104. if (new != *old) {
  105. unsigned char stat;
  106. /*
  107. * Don't change DMA engine settings while Write Buffers
  108. * are busy.
  109. */
  110. (void) pci_read_config_byte(dev, 0x43, &stat);
  111. while (stat & 0x03) {
  112. udelay(1);
  113. (void) pci_read_config_byte(dev, 0x43, &stat);
  114. }
  115. *old = new;
  116. (void) pci_write_config_dword(dev, 0x40, new);
  117. /*
  118. * And let things settle...
  119. */
  120. udelay(10);
  121. }
  122. local_irq_restore(flags);
  123. }
  124. static void ns87415_selectproc (ide_drive_t *drive)
  125. {
  126. ns87415_prepare_drive (drive, drive->using_dma);
  127. }
  128. static int ns87415_ide_dma_end (ide_drive_t *drive)
  129. {
  130. ide_hwif_t *hwif = HWIF(drive);
  131. u8 dma_stat = 0, dma_cmd = 0;
  132. drive->waiting_for_dma = 0;
  133. dma_stat = hwif->INB(hwif->dma_status);
  134. /* get dma command mode */
  135. dma_cmd = hwif->INB(hwif->dma_command);
  136. /* stop DMA */
  137. outb(dma_cmd & ~1, hwif->dma_command);
  138. /* from ERRATA: clear the INTR & ERROR bits */
  139. dma_cmd = hwif->INB(hwif->dma_command);
  140. outb(dma_cmd | 6, hwif->dma_command);
  141. /* and free any DMA resources */
  142. ide_destroy_dmatable(drive);
  143. /* verify good DMA status */
  144. return (dma_stat & 7) != 4;
  145. }
  146. static int ns87415_ide_dma_setup(ide_drive_t *drive)
  147. {
  148. /* select DMA xfer */
  149. ns87415_prepare_drive(drive, 1);
  150. if (!ide_dma_setup(drive))
  151. return 0;
  152. /* DMA failed: select PIO xfer */
  153. ns87415_prepare_drive(drive, 0);
  154. return 1;
  155. }
  156. static void __devinit init_hwif_ns87415 (ide_hwif_t *hwif)
  157. {
  158. struct pci_dev *dev = to_pci_dev(hwif->dev);
  159. unsigned int ctrl, using_inta;
  160. u8 progif;
  161. #ifdef __sparc_v9__
  162. int timeout;
  163. u8 stat;
  164. #endif
  165. hwif->selectproc = &ns87415_selectproc;
  166. /*
  167. * We cannot probe for IRQ: both ports share common IRQ on INTA.
  168. * Also, leave IRQ masked during drive probing, to prevent infinite
  169. * interrupts from a potentially floating INTA..
  170. *
  171. * IRQs get unmasked in selectproc when drive is first used.
  172. */
  173. (void) pci_read_config_dword(dev, 0x40, &ctrl);
  174. (void) pci_read_config_byte(dev, 0x09, &progif);
  175. /* is irq in "native" mode? */
  176. using_inta = progif & (1 << (hwif->channel << 1));
  177. if (!using_inta)
  178. using_inta = ctrl & (1 << (4 + hwif->channel));
  179. if (hwif->mate) {
  180. hwif->select_data = hwif->mate->select_data;
  181. } else {
  182. hwif->select_data = (unsigned long)
  183. &ns87415_control[ns87415_count++];
  184. ctrl |= (1 << 8) | (1 << 9); /* mask both IRQs */
  185. if (using_inta)
  186. ctrl &= ~(1 << 6); /* unmask INTA */
  187. *((unsigned int *)hwif->select_data) = ctrl;
  188. (void) pci_write_config_dword(dev, 0x40, ctrl);
  189. /*
  190. * Set prefetch size to 512 bytes for both ports,
  191. * but don't turn on/off prefetching here.
  192. */
  193. pci_write_config_byte(dev, 0x55, 0xee);
  194. #ifdef __sparc_v9__
  195. /*
  196. * XXX: Reset the device, if we don't it will not respond to
  197. * SELECT_DRIVE() properly during first ide_probe_port().
  198. */
  199. timeout = 10000;
  200. outb(12, hwif->io_ports[IDE_CONTROL_OFFSET]);
  201. udelay(10);
  202. outb(8, hwif->io_ports[IDE_CONTROL_OFFSET]);
  203. do {
  204. udelay(50);
  205. stat = hwif->INB(hwif->io_ports[IDE_STATUS_OFFSET]);
  206. if (stat == 0xff)
  207. break;
  208. } while ((stat & BUSY_STAT) && --timeout);
  209. #endif
  210. }
  211. if (!using_inta)
  212. hwif->irq = ide_default_irq(hwif->io_ports[IDE_DATA_OFFSET]);
  213. else if (!hwif->irq && hwif->mate && hwif->mate->irq)
  214. hwif->irq = hwif->mate->irq; /* share IRQ with mate */
  215. if (!hwif->dma_base)
  216. return;
  217. outb(0x60, hwif->dma_status);
  218. hwif->dma_setup = &ns87415_ide_dma_setup;
  219. hwif->ide_dma_end = &ns87415_ide_dma_end;
  220. }
  221. static const struct ide_port_info ns87415_chipset __devinitdata = {
  222. .name = "NS87415",
  223. #ifdef CONFIG_SUPERIO
  224. .init_iops = init_iops_ns87415,
  225. #endif
  226. .init_hwif = init_hwif_ns87415,
  227. .host_flags = IDE_HFLAG_TRUST_BIOS_FOR_DMA |
  228. IDE_HFLAG_NO_ATAPI_DMA |
  229. IDE_HFLAG_BOOTABLE,
  230. };
  231. static int __devinit ns87415_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  232. {
  233. return ide_setup_pci_device(dev, &ns87415_chipset);
  234. }
  235. static const struct pci_device_id ns87415_pci_tbl[] = {
  236. { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_87415), 0 },
  237. { 0, },
  238. };
  239. MODULE_DEVICE_TABLE(pci, ns87415_pci_tbl);
  240. static struct pci_driver driver = {
  241. .name = "NS87415_IDE",
  242. .id_table = ns87415_pci_tbl,
  243. .probe = ns87415_init_one,
  244. };
  245. static int __init ns87415_ide_init(void)
  246. {
  247. return ide_pci_register_driver(&driver);
  248. }
  249. module_init(ns87415_ide_init);
  250. MODULE_AUTHOR("Mark Lord, Eddie Dost, Andre Hedrick");
  251. MODULE_DESCRIPTION("PCI driver module for NS87415 IDE");
  252. MODULE_LICENSE("GPL");