wm8903.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195
  1. /*
  2. * wm8903.c -- WM8903 ALSA SoC Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics
  5. * Copyright 2011 NVIDIA, Inc.
  6. *
  7. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * TODO:
  14. * - TDM mode configuration.
  15. * - Digital microphone support.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/init.h>
  20. #include <linux/completion.h>
  21. #include <linux/delay.h>
  22. #include <linux/gpio.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/regmap.h>
  26. #include <linux/slab.h>
  27. #include <linux/irq.h>
  28. #include <sound/core.h>
  29. #include <sound/jack.h>
  30. #include <sound/pcm.h>
  31. #include <sound/pcm_params.h>
  32. #include <sound/tlv.h>
  33. #include <sound/soc.h>
  34. #include <sound/initval.h>
  35. #include <sound/wm8903.h>
  36. #include <trace/events/asoc.h>
  37. #include "wm8903.h"
  38. /* Register defaults at reset */
  39. static const struct reg_default wm8903_reg_defaults[] = {
  40. { 4, 0x0018 }, /* R4 - Bias Control 0 */
  41. { 5, 0x0000 }, /* R5 - VMID Control 0 */
  42. { 6, 0x0000 }, /* R6 - Mic Bias Control 0 */
  43. { 8, 0x0001 }, /* R8 - Analogue DAC 0 */
  44. { 10, 0x0001 }, /* R10 - Analogue ADC 0 */
  45. { 12, 0x0000 }, /* R12 - Power Management 0 */
  46. { 13, 0x0000 }, /* R13 - Power Management 1 */
  47. { 14, 0x0000 }, /* R14 - Power Management 2 */
  48. { 15, 0x0000 }, /* R15 - Power Management 3 */
  49. { 16, 0x0000 }, /* R16 - Power Management 4 */
  50. { 17, 0x0000 }, /* R17 - Power Management 5 */
  51. { 18, 0x0000 }, /* R18 - Power Management 6 */
  52. { 20, 0x0400 }, /* R20 - Clock Rates 0 */
  53. { 21, 0x0D07 }, /* R21 - Clock Rates 1 */
  54. { 22, 0x0000 }, /* R22 - Clock Rates 2 */
  55. { 24, 0x0050 }, /* R24 - Audio Interface 0 */
  56. { 25, 0x0242 }, /* R25 - Audio Interface 1 */
  57. { 26, 0x0008 }, /* R26 - Audio Interface 2 */
  58. { 27, 0x0022 }, /* R27 - Audio Interface 3 */
  59. { 30, 0x00C0 }, /* R30 - DAC Digital Volume Left */
  60. { 31, 0x00C0 }, /* R31 - DAC Digital Volume Right */
  61. { 32, 0x0000 }, /* R32 - DAC Digital 0 */
  62. { 33, 0x0000 }, /* R33 - DAC Digital 1 */
  63. { 36, 0x00C0 }, /* R36 - ADC Digital Volume Left */
  64. { 37, 0x00C0 }, /* R37 - ADC Digital Volume Right */
  65. { 38, 0x0000 }, /* R38 - ADC Digital 0 */
  66. { 39, 0x0073 }, /* R39 - Digital Microphone 0 */
  67. { 40, 0x09BF }, /* R40 - DRC 0 */
  68. { 41, 0x3241 }, /* R41 - DRC 1 */
  69. { 42, 0x0020 }, /* R42 - DRC 2 */
  70. { 43, 0x0000 }, /* R43 - DRC 3 */
  71. { 44, 0x0085 }, /* R44 - Analogue Left Input 0 */
  72. { 45, 0x0085 }, /* R45 - Analogue Right Input 0 */
  73. { 46, 0x0044 }, /* R46 - Analogue Left Input 1 */
  74. { 47, 0x0044 }, /* R47 - Analogue Right Input 1 */
  75. { 50, 0x0008 }, /* R50 - Analogue Left Mix 0 */
  76. { 51, 0x0004 }, /* R51 - Analogue Right Mix 0 */
  77. { 52, 0x0000 }, /* R52 - Analogue Spk Mix Left 0 */
  78. { 53, 0x0000 }, /* R53 - Analogue Spk Mix Left 1 */
  79. { 54, 0x0000 }, /* R54 - Analogue Spk Mix Right 0 */
  80. { 55, 0x0000 }, /* R55 - Analogue Spk Mix Right 1 */
  81. { 57, 0x002D }, /* R57 - Analogue OUT1 Left */
  82. { 58, 0x002D }, /* R58 - Analogue OUT1 Right */
  83. { 59, 0x0039 }, /* R59 - Analogue OUT2 Left */
  84. { 60, 0x0039 }, /* R60 - Analogue OUT2 Right */
  85. { 62, 0x0139 }, /* R62 - Analogue OUT3 Left */
  86. { 63, 0x0139 }, /* R63 - Analogue OUT3 Right */
  87. { 64, 0x0000 }, /* R65 - Analogue SPK Output Control 0 */
  88. { 67, 0x0010 }, /* R67 - DC Servo 0 */
  89. { 69, 0x00A4 }, /* R69 - DC Servo 2 */
  90. { 90, 0x0000 }, /* R90 - Analogue HP 0 */
  91. { 94, 0x0000 }, /* R94 - Analogue Lineout 0 */
  92. { 98, 0x0000 }, /* R98 - Charge Pump 0 */
  93. { 104, 0x0000 }, /* R104 - Class W 0 */
  94. { 108, 0x0000 }, /* R108 - Write Sequencer 0 */
  95. { 109, 0x0000 }, /* R109 - Write Sequencer 1 */
  96. { 110, 0x0000 }, /* R110 - Write Sequencer 2 */
  97. { 111, 0x0000 }, /* R111 - Write Sequencer 3 */
  98. { 112, 0x0000 }, /* R112 - Write Sequencer 4 */
  99. { 114, 0x0000 }, /* R114 - Control Interface */
  100. { 116, 0x00A8 }, /* R116 - GPIO Control 1 */
  101. { 117, 0x00A8 }, /* R117 - GPIO Control 2 */
  102. { 118, 0x00A8 }, /* R118 - GPIO Control 3 */
  103. { 119, 0x0220 }, /* R119 - GPIO Control 4 */
  104. { 120, 0x01A0 }, /* R120 - GPIO Control 5 */
  105. { 122, 0xFFFF }, /* R122 - Interrupt Status 1 Mask */
  106. { 123, 0x0000 }, /* R123 - Interrupt Polarity 1 */
  107. { 126, 0x0000 }, /* R126 - Interrupt Control */
  108. { 129, 0x0000 }, /* R129 - Control Interface Test 1 */
  109. { 149, 0x6810 }, /* R149 - Charge Pump Test 1 */
  110. { 164, 0x0028 }, /* R164 - Clock Rate Test 4 */
  111. { 172, 0x0000 }, /* R172 - Analogue Output Bias 0 */
  112. };
  113. struct wm8903_priv {
  114. struct wm8903_platform_data *pdata;
  115. struct snd_soc_codec *codec;
  116. struct regmap *regmap;
  117. int sysclk;
  118. int irq;
  119. int fs;
  120. int deemph;
  121. int dcs_pending;
  122. int dcs_cache[4];
  123. /* Reference count */
  124. int class_w_users;
  125. struct snd_soc_jack *mic_jack;
  126. int mic_det;
  127. int mic_short;
  128. int mic_last_report;
  129. int mic_delay;
  130. #ifdef CONFIG_GPIOLIB
  131. struct gpio_chip gpio_chip;
  132. #endif
  133. };
  134. static bool wm8903_readable_register(struct device *dev, unsigned int reg)
  135. {
  136. switch (reg) {
  137. case WM8903_SW_RESET_AND_ID:
  138. case WM8903_REVISION_NUMBER:
  139. case WM8903_BIAS_CONTROL_0:
  140. case WM8903_VMID_CONTROL_0:
  141. case WM8903_MIC_BIAS_CONTROL_0:
  142. case WM8903_ANALOGUE_DAC_0:
  143. case WM8903_ANALOGUE_ADC_0:
  144. case WM8903_POWER_MANAGEMENT_0:
  145. case WM8903_POWER_MANAGEMENT_1:
  146. case WM8903_POWER_MANAGEMENT_2:
  147. case WM8903_POWER_MANAGEMENT_3:
  148. case WM8903_POWER_MANAGEMENT_4:
  149. case WM8903_POWER_MANAGEMENT_5:
  150. case WM8903_POWER_MANAGEMENT_6:
  151. case WM8903_CLOCK_RATES_0:
  152. case WM8903_CLOCK_RATES_1:
  153. case WM8903_CLOCK_RATES_2:
  154. case WM8903_AUDIO_INTERFACE_0:
  155. case WM8903_AUDIO_INTERFACE_1:
  156. case WM8903_AUDIO_INTERFACE_2:
  157. case WM8903_AUDIO_INTERFACE_3:
  158. case WM8903_DAC_DIGITAL_VOLUME_LEFT:
  159. case WM8903_DAC_DIGITAL_VOLUME_RIGHT:
  160. case WM8903_DAC_DIGITAL_0:
  161. case WM8903_DAC_DIGITAL_1:
  162. case WM8903_ADC_DIGITAL_VOLUME_LEFT:
  163. case WM8903_ADC_DIGITAL_VOLUME_RIGHT:
  164. case WM8903_ADC_DIGITAL_0:
  165. case WM8903_DIGITAL_MICROPHONE_0:
  166. case WM8903_DRC_0:
  167. case WM8903_DRC_1:
  168. case WM8903_DRC_2:
  169. case WM8903_DRC_3:
  170. case WM8903_ANALOGUE_LEFT_INPUT_0:
  171. case WM8903_ANALOGUE_RIGHT_INPUT_0:
  172. case WM8903_ANALOGUE_LEFT_INPUT_1:
  173. case WM8903_ANALOGUE_RIGHT_INPUT_1:
  174. case WM8903_ANALOGUE_LEFT_MIX_0:
  175. case WM8903_ANALOGUE_RIGHT_MIX_0:
  176. case WM8903_ANALOGUE_SPK_MIX_LEFT_0:
  177. case WM8903_ANALOGUE_SPK_MIX_LEFT_1:
  178. case WM8903_ANALOGUE_SPK_MIX_RIGHT_0:
  179. case WM8903_ANALOGUE_SPK_MIX_RIGHT_1:
  180. case WM8903_ANALOGUE_OUT1_LEFT:
  181. case WM8903_ANALOGUE_OUT1_RIGHT:
  182. case WM8903_ANALOGUE_OUT2_LEFT:
  183. case WM8903_ANALOGUE_OUT2_RIGHT:
  184. case WM8903_ANALOGUE_OUT3_LEFT:
  185. case WM8903_ANALOGUE_OUT3_RIGHT:
  186. case WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0:
  187. case WM8903_DC_SERVO_0:
  188. case WM8903_DC_SERVO_2:
  189. case WM8903_DC_SERVO_READBACK_1:
  190. case WM8903_DC_SERVO_READBACK_2:
  191. case WM8903_DC_SERVO_READBACK_3:
  192. case WM8903_DC_SERVO_READBACK_4:
  193. case WM8903_ANALOGUE_HP_0:
  194. case WM8903_ANALOGUE_LINEOUT_0:
  195. case WM8903_CHARGE_PUMP_0:
  196. case WM8903_CLASS_W_0:
  197. case WM8903_WRITE_SEQUENCER_0:
  198. case WM8903_WRITE_SEQUENCER_1:
  199. case WM8903_WRITE_SEQUENCER_2:
  200. case WM8903_WRITE_SEQUENCER_3:
  201. case WM8903_WRITE_SEQUENCER_4:
  202. case WM8903_CONTROL_INTERFACE:
  203. case WM8903_GPIO_CONTROL_1:
  204. case WM8903_GPIO_CONTROL_2:
  205. case WM8903_GPIO_CONTROL_3:
  206. case WM8903_GPIO_CONTROL_4:
  207. case WM8903_GPIO_CONTROL_5:
  208. case WM8903_INTERRUPT_STATUS_1:
  209. case WM8903_INTERRUPT_STATUS_1_MASK:
  210. case WM8903_INTERRUPT_POLARITY_1:
  211. case WM8903_INTERRUPT_CONTROL:
  212. case WM8903_CLOCK_RATE_TEST_4:
  213. case WM8903_ANALOGUE_OUTPUT_BIAS_0:
  214. return true;
  215. default:
  216. return false;
  217. }
  218. }
  219. static bool wm8903_volatile_register(struct device *dev, unsigned int reg)
  220. {
  221. switch (reg) {
  222. case WM8903_SW_RESET_AND_ID:
  223. case WM8903_REVISION_NUMBER:
  224. case WM8903_INTERRUPT_STATUS_1:
  225. case WM8903_WRITE_SEQUENCER_4:
  226. case WM8903_DC_SERVO_READBACK_1:
  227. case WM8903_DC_SERVO_READBACK_2:
  228. case WM8903_DC_SERVO_READBACK_3:
  229. case WM8903_DC_SERVO_READBACK_4:
  230. return 1;
  231. default:
  232. return 0;
  233. }
  234. }
  235. static int wm8903_cp_event(struct snd_soc_dapm_widget *w,
  236. struct snd_kcontrol *kcontrol, int event)
  237. {
  238. WARN_ON(event != SND_SOC_DAPM_POST_PMU);
  239. mdelay(4);
  240. return 0;
  241. }
  242. static int wm8903_dcs_event(struct snd_soc_dapm_widget *w,
  243. struct snd_kcontrol *kcontrol, int event)
  244. {
  245. struct snd_soc_codec *codec = w->codec;
  246. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  247. switch (event) {
  248. case SND_SOC_DAPM_POST_PMU:
  249. wm8903->dcs_pending |= 1 << w->shift;
  250. break;
  251. case SND_SOC_DAPM_PRE_PMD:
  252. snd_soc_update_bits(codec, WM8903_DC_SERVO_0,
  253. 1 << w->shift, 0);
  254. break;
  255. }
  256. return 0;
  257. }
  258. #define WM8903_DCS_MODE_WRITE_STOP 0
  259. #define WM8903_DCS_MODE_START_STOP 2
  260. static void wm8903_seq_notifier(struct snd_soc_dapm_context *dapm,
  261. enum snd_soc_dapm_type event, int subseq)
  262. {
  263. struct snd_soc_codec *codec = container_of(dapm,
  264. struct snd_soc_codec, dapm);
  265. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  266. int dcs_mode = WM8903_DCS_MODE_WRITE_STOP;
  267. int i, val;
  268. /* Complete any pending DC servo starts */
  269. if (wm8903->dcs_pending) {
  270. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  271. wm8903->dcs_pending);
  272. /* If we've no cached values then we need to do startup */
  273. for (i = 0; i < ARRAY_SIZE(wm8903->dcs_cache); i++) {
  274. if (!(wm8903->dcs_pending & (1 << i)))
  275. continue;
  276. if (wm8903->dcs_cache[i]) {
  277. dev_dbg(codec->dev,
  278. "Restore DC servo %d value %x\n",
  279. 3 - i, wm8903->dcs_cache[i]);
  280. snd_soc_write(codec, WM8903_DC_SERVO_4 + i,
  281. wm8903->dcs_cache[i] & 0xff);
  282. } else {
  283. dev_dbg(codec->dev,
  284. "Calibrate DC servo %d\n", 3 - i);
  285. dcs_mode = WM8903_DCS_MODE_START_STOP;
  286. }
  287. }
  288. /* Don't trust the cache for analogue */
  289. if (wm8903->class_w_users)
  290. dcs_mode = WM8903_DCS_MODE_START_STOP;
  291. snd_soc_update_bits(codec, WM8903_DC_SERVO_2,
  292. WM8903_DCS_MODE_MASK, dcs_mode);
  293. snd_soc_update_bits(codec, WM8903_DC_SERVO_0,
  294. WM8903_DCS_ENA_MASK, wm8903->dcs_pending);
  295. switch (dcs_mode) {
  296. case WM8903_DCS_MODE_WRITE_STOP:
  297. break;
  298. case WM8903_DCS_MODE_START_STOP:
  299. msleep(270);
  300. /* Cache the measured offsets for digital */
  301. if (wm8903->class_w_users)
  302. break;
  303. for (i = 0; i < ARRAY_SIZE(wm8903->dcs_cache); i++) {
  304. if (!(wm8903->dcs_pending & (1 << i)))
  305. continue;
  306. val = snd_soc_read(codec,
  307. WM8903_DC_SERVO_READBACK_1 + i);
  308. dev_dbg(codec->dev, "DC servo %d: %x\n",
  309. 3 - i, val);
  310. wm8903->dcs_cache[i] = val;
  311. }
  312. break;
  313. default:
  314. pr_warn("DCS mode %d delay not set\n", dcs_mode);
  315. break;
  316. }
  317. wm8903->dcs_pending = 0;
  318. }
  319. }
  320. /*
  321. * When used with DAC outputs only the WM8903 charge pump supports
  322. * operation in class W mode, providing very low power consumption
  323. * when used with digital sources. Enable and disable this mode
  324. * automatically depending on the mixer configuration.
  325. *
  326. * All the relevant controls are simple switches.
  327. */
  328. static int wm8903_class_w_put(struct snd_kcontrol *kcontrol,
  329. struct snd_ctl_elem_value *ucontrol)
  330. {
  331. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  332. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  333. struct snd_soc_codec *codec = widget->codec;
  334. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  335. u16 reg;
  336. int ret;
  337. reg = snd_soc_read(codec, WM8903_CLASS_W_0);
  338. /* Turn it off if we're about to enable bypass */
  339. if (ucontrol->value.integer.value[0]) {
  340. if (wm8903->class_w_users == 0) {
  341. dev_dbg(codec->dev, "Disabling Class W\n");
  342. snd_soc_write(codec, WM8903_CLASS_W_0, reg &
  343. ~(WM8903_CP_DYN_FREQ | WM8903_CP_DYN_V));
  344. }
  345. wm8903->class_w_users++;
  346. }
  347. /* Implement the change */
  348. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  349. /* If we've just disabled the last bypass path turn Class W on */
  350. if (!ucontrol->value.integer.value[0]) {
  351. if (wm8903->class_w_users == 1) {
  352. dev_dbg(codec->dev, "Enabling Class W\n");
  353. snd_soc_write(codec, WM8903_CLASS_W_0, reg |
  354. WM8903_CP_DYN_FREQ | WM8903_CP_DYN_V);
  355. }
  356. wm8903->class_w_users--;
  357. }
  358. dev_dbg(codec->dev, "Bypass use count now %d\n",
  359. wm8903->class_w_users);
  360. return ret;
  361. }
  362. #define SOC_DAPM_SINGLE_W(xname, reg, shift, max, invert) \
  363. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  364. .info = snd_soc_info_volsw, \
  365. .get = snd_soc_dapm_get_volsw, .put = wm8903_class_w_put, \
  366. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  367. static int wm8903_deemph[] = { 0, 32000, 44100, 48000 };
  368. static int wm8903_set_deemph(struct snd_soc_codec *codec)
  369. {
  370. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  371. int val, i, best;
  372. /* If we're using deemphasis select the nearest available sample
  373. * rate.
  374. */
  375. if (wm8903->deemph) {
  376. best = 1;
  377. for (i = 2; i < ARRAY_SIZE(wm8903_deemph); i++) {
  378. if (abs(wm8903_deemph[i] - wm8903->fs) <
  379. abs(wm8903_deemph[best] - wm8903->fs))
  380. best = i;
  381. }
  382. val = best << WM8903_DEEMPH_SHIFT;
  383. } else {
  384. best = 0;
  385. val = 0;
  386. }
  387. dev_dbg(codec->dev, "Set deemphasis %d (%dHz)\n",
  388. best, wm8903_deemph[best]);
  389. return snd_soc_update_bits(codec, WM8903_DAC_DIGITAL_1,
  390. WM8903_DEEMPH_MASK, val);
  391. }
  392. static int wm8903_get_deemph(struct snd_kcontrol *kcontrol,
  393. struct snd_ctl_elem_value *ucontrol)
  394. {
  395. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  396. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  397. ucontrol->value.enumerated.item[0] = wm8903->deemph;
  398. return 0;
  399. }
  400. static int wm8903_put_deemph(struct snd_kcontrol *kcontrol,
  401. struct snd_ctl_elem_value *ucontrol)
  402. {
  403. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  404. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  405. int deemph = ucontrol->value.enumerated.item[0];
  406. int ret = 0;
  407. if (deemph > 1)
  408. return -EINVAL;
  409. mutex_lock(&codec->mutex);
  410. if (wm8903->deemph != deemph) {
  411. wm8903->deemph = deemph;
  412. wm8903_set_deemph(codec);
  413. ret = 1;
  414. }
  415. mutex_unlock(&codec->mutex);
  416. return ret;
  417. }
  418. /* ALSA can only do steps of .01dB */
  419. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  420. static const DECLARE_TLV_DB_SCALE(digital_sidetone_tlv, -3600, 300, 0);
  421. static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
  422. static const DECLARE_TLV_DB_SCALE(drc_tlv_thresh, 0, 75, 0);
  423. static const DECLARE_TLV_DB_SCALE(drc_tlv_amp, -2250, 75, 0);
  424. static const DECLARE_TLV_DB_SCALE(drc_tlv_min, 0, 600, 0);
  425. static const DECLARE_TLV_DB_SCALE(drc_tlv_max, 1200, 600, 0);
  426. static const DECLARE_TLV_DB_SCALE(drc_tlv_startup, -300, 50, 0);
  427. static const char *hpf_mode_text[] = {
  428. "Hi-fi", "Voice 1", "Voice 2", "Voice 3"
  429. };
  430. static const struct soc_enum hpf_mode =
  431. SOC_ENUM_SINGLE(WM8903_ADC_DIGITAL_0, 5, 4, hpf_mode_text);
  432. static const char *osr_text[] = {
  433. "Low power", "High performance"
  434. };
  435. static const struct soc_enum adc_osr =
  436. SOC_ENUM_SINGLE(WM8903_ANALOGUE_ADC_0, 0, 2, osr_text);
  437. static const struct soc_enum dac_osr =
  438. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 0, 2, osr_text);
  439. static const char *drc_slope_text[] = {
  440. "1", "1/2", "1/4", "1/8", "1/16", "0"
  441. };
  442. static const struct soc_enum drc_slope_r0 =
  443. SOC_ENUM_SINGLE(WM8903_DRC_2, 3, 6, drc_slope_text);
  444. static const struct soc_enum drc_slope_r1 =
  445. SOC_ENUM_SINGLE(WM8903_DRC_2, 0, 6, drc_slope_text);
  446. static const char *drc_attack_text[] = {
  447. "instantaneous",
  448. "363us", "762us", "1.45ms", "2.9ms", "5.8ms", "11.6ms", "23.2ms",
  449. "46.4ms", "92.8ms", "185.6ms"
  450. };
  451. static const struct soc_enum drc_attack =
  452. SOC_ENUM_SINGLE(WM8903_DRC_1, 12, 11, drc_attack_text);
  453. static const char *drc_decay_text[] = {
  454. "186ms", "372ms", "743ms", "1.49s", "2.97s", "5.94s", "11.89s",
  455. "23.87s", "47.56s"
  456. };
  457. static const struct soc_enum drc_decay =
  458. SOC_ENUM_SINGLE(WM8903_DRC_1, 8, 9, drc_decay_text);
  459. static const char *drc_ff_delay_text[] = {
  460. "5 samples", "9 samples"
  461. };
  462. static const struct soc_enum drc_ff_delay =
  463. SOC_ENUM_SINGLE(WM8903_DRC_0, 5, 2, drc_ff_delay_text);
  464. static const char *drc_qr_decay_text[] = {
  465. "0.725ms", "1.45ms", "5.8ms"
  466. };
  467. static const struct soc_enum drc_qr_decay =
  468. SOC_ENUM_SINGLE(WM8903_DRC_1, 4, 3, drc_qr_decay_text);
  469. static const char *drc_smoothing_text[] = {
  470. "Low", "Medium", "High"
  471. };
  472. static const struct soc_enum drc_smoothing =
  473. SOC_ENUM_SINGLE(WM8903_DRC_0, 11, 3, drc_smoothing_text);
  474. static const char *soft_mute_text[] = {
  475. "Fast (fs/2)", "Slow (fs/32)"
  476. };
  477. static const struct soc_enum soft_mute =
  478. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 10, 2, soft_mute_text);
  479. static const char *mute_mode_text[] = {
  480. "Hard", "Soft"
  481. };
  482. static const struct soc_enum mute_mode =
  483. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 9, 2, mute_mode_text);
  484. static const char *companding_text[] = {
  485. "ulaw", "alaw"
  486. };
  487. static const struct soc_enum dac_companding =
  488. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 0, 2, companding_text);
  489. static const struct soc_enum adc_companding =
  490. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 2, 2, companding_text);
  491. static const char *input_mode_text[] = {
  492. "Single-Ended", "Differential Line", "Differential Mic"
  493. };
  494. static const struct soc_enum linput_mode_enum =
  495. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 0, 3, input_mode_text);
  496. static const struct soc_enum rinput_mode_enum =
  497. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 0, 3, input_mode_text);
  498. static const char *linput_mux_text[] = {
  499. "IN1L", "IN2L", "IN3L"
  500. };
  501. static const struct soc_enum linput_enum =
  502. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 2, 3, linput_mux_text);
  503. static const struct soc_enum linput_inv_enum =
  504. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 4, 3, linput_mux_text);
  505. static const char *rinput_mux_text[] = {
  506. "IN1R", "IN2R", "IN3R"
  507. };
  508. static const struct soc_enum rinput_enum =
  509. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 2, 3, rinput_mux_text);
  510. static const struct soc_enum rinput_inv_enum =
  511. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 4, 3, rinput_mux_text);
  512. static const char *sidetone_text[] = {
  513. "None", "Left", "Right"
  514. };
  515. static const struct soc_enum lsidetone_enum =
  516. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_0, 2, 3, sidetone_text);
  517. static const struct soc_enum rsidetone_enum =
  518. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_0, 0, 3, sidetone_text);
  519. static const char *adcinput_text[] = {
  520. "ADC", "DMIC"
  521. };
  522. static const struct soc_enum adcinput_enum =
  523. SOC_ENUM_SINGLE(WM8903_CLOCK_RATE_TEST_4, 9, 2, adcinput_text);
  524. static const char *aif_text[] = {
  525. "Left", "Right"
  526. };
  527. static const struct soc_enum lcapture_enum =
  528. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 7, 2, aif_text);
  529. static const struct soc_enum rcapture_enum =
  530. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 6, 2, aif_text);
  531. static const struct soc_enum lplay_enum =
  532. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 5, 2, aif_text);
  533. static const struct soc_enum rplay_enum =
  534. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 4, 2, aif_text);
  535. static const struct snd_kcontrol_new wm8903_snd_controls[] = {
  536. /* Input PGAs - No TLV since the scale depends on PGA mode */
  537. SOC_SINGLE("Left Input PGA Switch", WM8903_ANALOGUE_LEFT_INPUT_0,
  538. 7, 1, 1),
  539. SOC_SINGLE("Left Input PGA Volume", WM8903_ANALOGUE_LEFT_INPUT_0,
  540. 0, 31, 0),
  541. SOC_SINGLE("Left Input PGA Common Mode Switch", WM8903_ANALOGUE_LEFT_INPUT_1,
  542. 6, 1, 0),
  543. SOC_SINGLE("Right Input PGA Switch", WM8903_ANALOGUE_RIGHT_INPUT_0,
  544. 7, 1, 1),
  545. SOC_SINGLE("Right Input PGA Volume", WM8903_ANALOGUE_RIGHT_INPUT_0,
  546. 0, 31, 0),
  547. SOC_SINGLE("Right Input PGA Common Mode Switch", WM8903_ANALOGUE_RIGHT_INPUT_1,
  548. 6, 1, 0),
  549. /* ADCs */
  550. SOC_ENUM("ADC OSR", adc_osr),
  551. SOC_SINGLE("HPF Switch", WM8903_ADC_DIGITAL_0, 4, 1, 0),
  552. SOC_ENUM("HPF Mode", hpf_mode),
  553. SOC_SINGLE("DRC Switch", WM8903_DRC_0, 15, 1, 0),
  554. SOC_ENUM("DRC Compressor Slope R0", drc_slope_r0),
  555. SOC_ENUM("DRC Compressor Slope R1", drc_slope_r1),
  556. SOC_SINGLE_TLV("DRC Compressor Threshold Volume", WM8903_DRC_3, 5, 124, 1,
  557. drc_tlv_thresh),
  558. SOC_SINGLE_TLV("DRC Volume", WM8903_DRC_3, 0, 30, 1, drc_tlv_amp),
  559. SOC_SINGLE_TLV("DRC Minimum Gain Volume", WM8903_DRC_1, 2, 3, 1, drc_tlv_min),
  560. SOC_SINGLE_TLV("DRC Maximum Gain Volume", WM8903_DRC_1, 0, 3, 0, drc_tlv_max),
  561. SOC_ENUM("DRC Attack Rate", drc_attack),
  562. SOC_ENUM("DRC Decay Rate", drc_decay),
  563. SOC_ENUM("DRC FF Delay", drc_ff_delay),
  564. SOC_SINGLE("DRC Anticlip Switch", WM8903_DRC_0, 1, 1, 0),
  565. SOC_SINGLE("DRC QR Switch", WM8903_DRC_0, 2, 1, 0),
  566. SOC_SINGLE_TLV("DRC QR Threshold Volume", WM8903_DRC_0, 6, 3, 0, drc_tlv_max),
  567. SOC_ENUM("DRC QR Decay Rate", drc_qr_decay),
  568. SOC_SINGLE("DRC Smoothing Switch", WM8903_DRC_0, 3, 1, 0),
  569. SOC_SINGLE("DRC Smoothing Hysteresis Switch", WM8903_DRC_0, 0, 1, 0),
  570. SOC_ENUM("DRC Smoothing Threshold", drc_smoothing),
  571. SOC_SINGLE_TLV("DRC Startup Volume", WM8903_DRC_0, 6, 18, 0, drc_tlv_startup),
  572. SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8903_ADC_DIGITAL_VOLUME_LEFT,
  573. WM8903_ADC_DIGITAL_VOLUME_RIGHT, 1, 120, 0, digital_tlv),
  574. SOC_ENUM("ADC Companding Mode", adc_companding),
  575. SOC_SINGLE("ADC Companding Switch", WM8903_AUDIO_INTERFACE_0, 3, 1, 0),
  576. SOC_DOUBLE_TLV("Digital Sidetone Volume", WM8903_DAC_DIGITAL_0, 4, 8,
  577. 12, 0, digital_sidetone_tlv),
  578. /* DAC */
  579. SOC_ENUM("DAC OSR", dac_osr),
  580. SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8903_DAC_DIGITAL_VOLUME_LEFT,
  581. WM8903_DAC_DIGITAL_VOLUME_RIGHT, 1, 120, 0, digital_tlv),
  582. SOC_ENUM("DAC Soft Mute Rate", soft_mute),
  583. SOC_ENUM("DAC Mute Mode", mute_mode),
  584. SOC_SINGLE("DAC Mono Switch", WM8903_DAC_DIGITAL_1, 12, 1, 0),
  585. SOC_ENUM("DAC Companding Mode", dac_companding),
  586. SOC_SINGLE("DAC Companding Switch", WM8903_AUDIO_INTERFACE_0, 1, 1, 0),
  587. SOC_SINGLE_BOOL_EXT("Playback Deemphasis Switch", 0,
  588. wm8903_get_deemph, wm8903_put_deemph),
  589. /* Headphones */
  590. SOC_DOUBLE_R("Headphone Switch",
  591. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  592. 8, 1, 1),
  593. SOC_DOUBLE_R("Headphone ZC Switch",
  594. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  595. 6, 1, 0),
  596. SOC_DOUBLE_R_TLV("Headphone Volume",
  597. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  598. 0, 63, 0, out_tlv),
  599. /* Line out */
  600. SOC_DOUBLE_R("Line Out Switch",
  601. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  602. 8, 1, 1),
  603. SOC_DOUBLE_R("Line Out ZC Switch",
  604. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  605. 6, 1, 0),
  606. SOC_DOUBLE_R_TLV("Line Out Volume",
  607. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  608. 0, 63, 0, out_tlv),
  609. /* Speaker */
  610. SOC_DOUBLE_R("Speaker Switch",
  611. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT, 8, 1, 1),
  612. SOC_DOUBLE_R("Speaker ZC Switch",
  613. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT, 6, 1, 0),
  614. SOC_DOUBLE_R_TLV("Speaker Volume",
  615. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT,
  616. 0, 63, 0, out_tlv),
  617. };
  618. static const struct snd_kcontrol_new linput_mode_mux =
  619. SOC_DAPM_ENUM("Left Input Mode Mux", linput_mode_enum);
  620. static const struct snd_kcontrol_new rinput_mode_mux =
  621. SOC_DAPM_ENUM("Right Input Mode Mux", rinput_mode_enum);
  622. static const struct snd_kcontrol_new linput_mux =
  623. SOC_DAPM_ENUM("Left Input Mux", linput_enum);
  624. static const struct snd_kcontrol_new linput_inv_mux =
  625. SOC_DAPM_ENUM("Left Inverting Input Mux", linput_inv_enum);
  626. static const struct snd_kcontrol_new rinput_mux =
  627. SOC_DAPM_ENUM("Right Input Mux", rinput_enum);
  628. static const struct snd_kcontrol_new rinput_inv_mux =
  629. SOC_DAPM_ENUM("Right Inverting Input Mux", rinput_inv_enum);
  630. static const struct snd_kcontrol_new lsidetone_mux =
  631. SOC_DAPM_ENUM("DACL Sidetone Mux", lsidetone_enum);
  632. static const struct snd_kcontrol_new rsidetone_mux =
  633. SOC_DAPM_ENUM("DACR Sidetone Mux", rsidetone_enum);
  634. static const struct snd_kcontrol_new adcinput_mux =
  635. SOC_DAPM_ENUM("ADC Input", adcinput_enum);
  636. static const struct snd_kcontrol_new lcapture_mux =
  637. SOC_DAPM_ENUM("Left Capture Mux", lcapture_enum);
  638. static const struct snd_kcontrol_new rcapture_mux =
  639. SOC_DAPM_ENUM("Right Capture Mux", rcapture_enum);
  640. static const struct snd_kcontrol_new lplay_mux =
  641. SOC_DAPM_ENUM("Left Playback Mux", lplay_enum);
  642. static const struct snd_kcontrol_new rplay_mux =
  643. SOC_DAPM_ENUM("Right Playback Mux", rplay_enum);
  644. static const struct snd_kcontrol_new left_output_mixer[] = {
  645. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_LEFT_MIX_0, 3, 1, 0),
  646. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_LEFT_MIX_0, 2, 1, 0),
  647. SOC_DAPM_SINGLE_W("Left Bypass Switch", WM8903_ANALOGUE_LEFT_MIX_0, 1, 1, 0),
  648. SOC_DAPM_SINGLE_W("Right Bypass Switch", WM8903_ANALOGUE_LEFT_MIX_0, 0, 1, 0),
  649. };
  650. static const struct snd_kcontrol_new right_output_mixer[] = {
  651. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 3, 1, 0),
  652. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 2, 1, 0),
  653. SOC_DAPM_SINGLE_W("Left Bypass Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 1, 1, 0),
  654. SOC_DAPM_SINGLE_W("Right Bypass Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 0, 1, 0),
  655. };
  656. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  657. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 3, 1, 0),
  658. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 2, 1, 0),
  659. SOC_DAPM_SINGLE("Left Bypass Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 1, 1, 0),
  660. SOC_DAPM_SINGLE("Right Bypass Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0,
  661. 0, 1, 0),
  662. };
  663. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  664. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0, 3, 1, 0),
  665. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0, 2, 1, 0),
  666. SOC_DAPM_SINGLE("Left Bypass Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0,
  667. 1, 1, 0),
  668. SOC_DAPM_SINGLE("Right Bypass Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0,
  669. 0, 1, 0),
  670. };
  671. static const struct snd_soc_dapm_widget wm8903_dapm_widgets[] = {
  672. SND_SOC_DAPM_INPUT("IN1L"),
  673. SND_SOC_DAPM_INPUT("IN1R"),
  674. SND_SOC_DAPM_INPUT("IN2L"),
  675. SND_SOC_DAPM_INPUT("IN2R"),
  676. SND_SOC_DAPM_INPUT("IN3L"),
  677. SND_SOC_DAPM_INPUT("IN3R"),
  678. SND_SOC_DAPM_INPUT("DMICDAT"),
  679. SND_SOC_DAPM_OUTPUT("HPOUTL"),
  680. SND_SOC_DAPM_OUTPUT("HPOUTR"),
  681. SND_SOC_DAPM_OUTPUT("LINEOUTL"),
  682. SND_SOC_DAPM_OUTPUT("LINEOUTR"),
  683. SND_SOC_DAPM_OUTPUT("LOP"),
  684. SND_SOC_DAPM_OUTPUT("LON"),
  685. SND_SOC_DAPM_OUTPUT("ROP"),
  686. SND_SOC_DAPM_OUTPUT("RON"),
  687. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8903_MIC_BIAS_CONTROL_0, 0, 0, NULL, 0),
  688. SND_SOC_DAPM_MUX("Left Input Mux", SND_SOC_NOPM, 0, 0, &linput_mux),
  689. SND_SOC_DAPM_MUX("Left Input Inverting Mux", SND_SOC_NOPM, 0, 0,
  690. &linput_inv_mux),
  691. SND_SOC_DAPM_MUX("Left Input Mode Mux", SND_SOC_NOPM, 0, 0, &linput_mode_mux),
  692. SND_SOC_DAPM_MUX("Right Input Mux", SND_SOC_NOPM, 0, 0, &rinput_mux),
  693. SND_SOC_DAPM_MUX("Right Input Inverting Mux", SND_SOC_NOPM, 0, 0,
  694. &rinput_inv_mux),
  695. SND_SOC_DAPM_MUX("Right Input Mode Mux", SND_SOC_NOPM, 0, 0, &rinput_mode_mux),
  696. SND_SOC_DAPM_PGA("Left Input PGA", WM8903_POWER_MANAGEMENT_0, 1, 0, NULL, 0),
  697. SND_SOC_DAPM_PGA("Right Input PGA", WM8903_POWER_MANAGEMENT_0, 0, 0, NULL, 0),
  698. SND_SOC_DAPM_MUX("Left ADC Input", SND_SOC_NOPM, 0, 0, &adcinput_mux),
  699. SND_SOC_DAPM_MUX("Right ADC Input", SND_SOC_NOPM, 0, 0, &adcinput_mux),
  700. SND_SOC_DAPM_ADC("ADCL", NULL, WM8903_POWER_MANAGEMENT_6, 1, 0),
  701. SND_SOC_DAPM_ADC("ADCR", NULL, WM8903_POWER_MANAGEMENT_6, 0, 0),
  702. SND_SOC_DAPM_MUX("Left Capture Mux", SND_SOC_NOPM, 0, 0, &lcapture_mux),
  703. SND_SOC_DAPM_MUX("Right Capture Mux", SND_SOC_NOPM, 0, 0, &rcapture_mux),
  704. SND_SOC_DAPM_AIF_OUT("AIFTXL", "Left HiFi Capture", 0, SND_SOC_NOPM, 0, 0),
  705. SND_SOC_DAPM_AIF_OUT("AIFTXR", "Right HiFi Capture", 0, SND_SOC_NOPM, 0, 0),
  706. SND_SOC_DAPM_MUX("DACL Sidetone", SND_SOC_NOPM, 0, 0, &lsidetone_mux),
  707. SND_SOC_DAPM_MUX("DACR Sidetone", SND_SOC_NOPM, 0, 0, &rsidetone_mux),
  708. SND_SOC_DAPM_AIF_IN("AIFRXL", "Left Playback", 0, SND_SOC_NOPM, 0, 0),
  709. SND_SOC_DAPM_AIF_IN("AIFRXR", "Right Playback", 0, SND_SOC_NOPM, 0, 0),
  710. SND_SOC_DAPM_MUX("Left Playback Mux", SND_SOC_NOPM, 0, 0, &lplay_mux),
  711. SND_SOC_DAPM_MUX("Right Playback Mux", SND_SOC_NOPM, 0, 0, &rplay_mux),
  712. SND_SOC_DAPM_DAC("DACL", NULL, WM8903_POWER_MANAGEMENT_6, 3, 0),
  713. SND_SOC_DAPM_DAC("DACR", NULL, WM8903_POWER_MANAGEMENT_6, 2, 0),
  714. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8903_POWER_MANAGEMENT_1, 1, 0,
  715. left_output_mixer, ARRAY_SIZE(left_output_mixer)),
  716. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8903_POWER_MANAGEMENT_1, 0, 0,
  717. right_output_mixer, ARRAY_SIZE(right_output_mixer)),
  718. SND_SOC_DAPM_MIXER("Left Speaker Mixer", WM8903_POWER_MANAGEMENT_4, 1, 0,
  719. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  720. SND_SOC_DAPM_MIXER("Right Speaker Mixer", WM8903_POWER_MANAGEMENT_4, 0, 0,
  721. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  722. SND_SOC_DAPM_PGA_S("Left Headphone Output PGA", 0, WM8903_POWER_MANAGEMENT_2,
  723. 1, 0, NULL, 0),
  724. SND_SOC_DAPM_PGA_S("Right Headphone Output PGA", 0, WM8903_POWER_MANAGEMENT_2,
  725. 0, 0, NULL, 0),
  726. SND_SOC_DAPM_PGA_S("Left Line Output PGA", 0, WM8903_POWER_MANAGEMENT_3, 1, 0,
  727. NULL, 0),
  728. SND_SOC_DAPM_PGA_S("Right Line Output PGA", 0, WM8903_POWER_MANAGEMENT_3, 0, 0,
  729. NULL, 0),
  730. SND_SOC_DAPM_PGA_S("HPL_RMV_SHORT", 4, WM8903_ANALOGUE_HP_0, 7, 0, NULL, 0),
  731. SND_SOC_DAPM_PGA_S("HPL_ENA_OUTP", 3, WM8903_ANALOGUE_HP_0, 6, 0, NULL, 0),
  732. SND_SOC_DAPM_PGA_S("HPL_ENA_DLY", 2, WM8903_ANALOGUE_HP_0, 5, 0, NULL, 0),
  733. SND_SOC_DAPM_PGA_S("HPL_ENA", 1, WM8903_ANALOGUE_HP_0, 4, 0, NULL, 0),
  734. SND_SOC_DAPM_PGA_S("HPR_RMV_SHORT", 4, WM8903_ANALOGUE_HP_0, 3, 0, NULL, 0),
  735. SND_SOC_DAPM_PGA_S("HPR_ENA_OUTP", 3, WM8903_ANALOGUE_HP_0, 2, 0, NULL, 0),
  736. SND_SOC_DAPM_PGA_S("HPR_ENA_DLY", 2, WM8903_ANALOGUE_HP_0, 1, 0, NULL, 0),
  737. SND_SOC_DAPM_PGA_S("HPR_ENA", 1, WM8903_ANALOGUE_HP_0, 0, 0, NULL, 0),
  738. SND_SOC_DAPM_PGA_S("LINEOUTL_RMV_SHORT", 4, WM8903_ANALOGUE_LINEOUT_0, 7, 0,
  739. NULL, 0),
  740. SND_SOC_DAPM_PGA_S("LINEOUTL_ENA_OUTP", 3, WM8903_ANALOGUE_LINEOUT_0, 6, 0,
  741. NULL, 0),
  742. SND_SOC_DAPM_PGA_S("LINEOUTL_ENA_DLY", 2, WM8903_ANALOGUE_LINEOUT_0, 5, 0,
  743. NULL, 0),
  744. SND_SOC_DAPM_PGA_S("LINEOUTL_ENA", 1, WM8903_ANALOGUE_LINEOUT_0, 4, 0,
  745. NULL, 0),
  746. SND_SOC_DAPM_PGA_S("LINEOUTR_RMV_SHORT", 4, WM8903_ANALOGUE_LINEOUT_0, 3, 0,
  747. NULL, 0),
  748. SND_SOC_DAPM_PGA_S("LINEOUTR_ENA_OUTP", 3, WM8903_ANALOGUE_LINEOUT_0, 2, 0,
  749. NULL, 0),
  750. SND_SOC_DAPM_PGA_S("LINEOUTR_ENA_DLY", 2, WM8903_ANALOGUE_LINEOUT_0, 1, 0,
  751. NULL, 0),
  752. SND_SOC_DAPM_PGA_S("LINEOUTR_ENA", 1, WM8903_ANALOGUE_LINEOUT_0, 0, 0,
  753. NULL, 0),
  754. SND_SOC_DAPM_SUPPLY("DCS Master", WM8903_DC_SERVO_0, 4, 0, NULL, 0),
  755. SND_SOC_DAPM_PGA_S("HPL_DCS", 3, SND_SOC_NOPM, 3, 0, wm8903_dcs_event,
  756. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  757. SND_SOC_DAPM_PGA_S("HPR_DCS", 3, SND_SOC_NOPM, 2, 0, wm8903_dcs_event,
  758. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  759. SND_SOC_DAPM_PGA_S("LINEOUTL_DCS", 3, SND_SOC_NOPM, 1, 0, wm8903_dcs_event,
  760. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  761. SND_SOC_DAPM_PGA_S("LINEOUTR_DCS", 3, SND_SOC_NOPM, 0, 0, wm8903_dcs_event,
  762. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  763. SND_SOC_DAPM_PGA("Left Speaker PGA", WM8903_POWER_MANAGEMENT_5, 1, 0,
  764. NULL, 0),
  765. SND_SOC_DAPM_PGA("Right Speaker PGA", WM8903_POWER_MANAGEMENT_5, 0, 0,
  766. NULL, 0),
  767. SND_SOC_DAPM_SUPPLY("Charge Pump", WM8903_CHARGE_PUMP_0, 0, 0,
  768. wm8903_cp_event, SND_SOC_DAPM_POST_PMU),
  769. SND_SOC_DAPM_SUPPLY("CLK_DSP", WM8903_CLOCK_RATES_2, 1, 0, NULL, 0),
  770. SND_SOC_DAPM_SUPPLY("CLK_SYS", WM8903_CLOCK_RATES_2, 2, 0, NULL, 0),
  771. };
  772. static const struct snd_soc_dapm_route wm8903_intercon[] = {
  773. { "CLK_DSP", NULL, "CLK_SYS" },
  774. { "MICBIAS", NULL, "CLK_SYS" },
  775. { "HPL_DCS", NULL, "CLK_SYS" },
  776. { "HPR_DCS", NULL, "CLK_SYS" },
  777. { "LINEOUTL_DCS", NULL, "CLK_SYS" },
  778. { "LINEOUTR_DCS", NULL, "CLK_SYS" },
  779. { "Left Input Mux", "IN1L", "IN1L" },
  780. { "Left Input Mux", "IN2L", "IN2L" },
  781. { "Left Input Mux", "IN3L", "IN3L" },
  782. { "Left Input Inverting Mux", "IN1L", "IN1L" },
  783. { "Left Input Inverting Mux", "IN2L", "IN2L" },
  784. { "Left Input Inverting Mux", "IN3L", "IN3L" },
  785. { "Right Input Mux", "IN1R", "IN1R" },
  786. { "Right Input Mux", "IN2R", "IN2R" },
  787. { "Right Input Mux", "IN3R", "IN3R" },
  788. { "Right Input Inverting Mux", "IN1R", "IN1R" },
  789. { "Right Input Inverting Mux", "IN2R", "IN2R" },
  790. { "Right Input Inverting Mux", "IN3R", "IN3R" },
  791. { "Left Input Mode Mux", "Single-Ended", "Left Input Inverting Mux" },
  792. { "Left Input Mode Mux", "Differential Line",
  793. "Left Input Mux" },
  794. { "Left Input Mode Mux", "Differential Line",
  795. "Left Input Inverting Mux" },
  796. { "Left Input Mode Mux", "Differential Mic",
  797. "Left Input Mux" },
  798. { "Left Input Mode Mux", "Differential Mic",
  799. "Left Input Inverting Mux" },
  800. { "Right Input Mode Mux", "Single-Ended",
  801. "Right Input Inverting Mux" },
  802. { "Right Input Mode Mux", "Differential Line",
  803. "Right Input Mux" },
  804. { "Right Input Mode Mux", "Differential Line",
  805. "Right Input Inverting Mux" },
  806. { "Right Input Mode Mux", "Differential Mic",
  807. "Right Input Mux" },
  808. { "Right Input Mode Mux", "Differential Mic",
  809. "Right Input Inverting Mux" },
  810. { "Left Input PGA", NULL, "Left Input Mode Mux" },
  811. { "Right Input PGA", NULL, "Right Input Mode Mux" },
  812. { "Left ADC Input", "ADC", "Left Input PGA" },
  813. { "Left ADC Input", "DMIC", "DMICDAT" },
  814. { "Right ADC Input", "ADC", "Right Input PGA" },
  815. { "Right ADC Input", "DMIC", "DMICDAT" },
  816. { "Left Capture Mux", "Left", "ADCL" },
  817. { "Left Capture Mux", "Right", "ADCR" },
  818. { "Right Capture Mux", "Left", "ADCL" },
  819. { "Right Capture Mux", "Right", "ADCR" },
  820. { "AIFTXL", NULL, "Left Capture Mux" },
  821. { "AIFTXR", NULL, "Right Capture Mux" },
  822. { "ADCL", NULL, "Left ADC Input" },
  823. { "ADCL", NULL, "CLK_DSP" },
  824. { "ADCR", NULL, "Right ADC Input" },
  825. { "ADCR", NULL, "CLK_DSP" },
  826. { "Left Playback Mux", "Left", "AIFRXL" },
  827. { "Left Playback Mux", "Right", "AIFRXR" },
  828. { "Right Playback Mux", "Left", "AIFRXL" },
  829. { "Right Playback Mux", "Right", "AIFRXR" },
  830. { "DACL Sidetone", "Left", "ADCL" },
  831. { "DACL Sidetone", "Right", "ADCR" },
  832. { "DACR Sidetone", "Left", "ADCL" },
  833. { "DACR Sidetone", "Right", "ADCR" },
  834. { "DACL", NULL, "Left Playback Mux" },
  835. { "DACL", NULL, "DACL Sidetone" },
  836. { "DACL", NULL, "CLK_DSP" },
  837. { "DACR", NULL, "Right Playback Mux" },
  838. { "DACR", NULL, "DACR Sidetone" },
  839. { "DACR", NULL, "CLK_DSP" },
  840. { "Left Output Mixer", "Left Bypass Switch", "Left Input PGA" },
  841. { "Left Output Mixer", "Right Bypass Switch", "Right Input PGA" },
  842. { "Left Output Mixer", "DACL Switch", "DACL" },
  843. { "Left Output Mixer", "DACR Switch", "DACR" },
  844. { "Right Output Mixer", "Left Bypass Switch", "Left Input PGA" },
  845. { "Right Output Mixer", "Right Bypass Switch", "Right Input PGA" },
  846. { "Right Output Mixer", "DACL Switch", "DACL" },
  847. { "Right Output Mixer", "DACR Switch", "DACR" },
  848. { "Left Speaker Mixer", "Left Bypass Switch", "Left Input PGA" },
  849. { "Left Speaker Mixer", "Right Bypass Switch", "Right Input PGA" },
  850. { "Left Speaker Mixer", "DACL Switch", "DACL" },
  851. { "Left Speaker Mixer", "DACR Switch", "DACR" },
  852. { "Right Speaker Mixer", "Left Bypass Switch", "Left Input PGA" },
  853. { "Right Speaker Mixer", "Right Bypass Switch", "Right Input PGA" },
  854. { "Right Speaker Mixer", "DACL Switch", "DACL" },
  855. { "Right Speaker Mixer", "DACR Switch", "DACR" },
  856. { "Left Line Output PGA", NULL, "Left Output Mixer" },
  857. { "Right Line Output PGA", NULL, "Right Output Mixer" },
  858. { "Left Headphone Output PGA", NULL, "Left Output Mixer" },
  859. { "Right Headphone Output PGA", NULL, "Right Output Mixer" },
  860. { "Left Speaker PGA", NULL, "Left Speaker Mixer" },
  861. { "Right Speaker PGA", NULL, "Right Speaker Mixer" },
  862. { "HPL_ENA", NULL, "Left Headphone Output PGA" },
  863. { "HPR_ENA", NULL, "Right Headphone Output PGA" },
  864. { "HPL_ENA_DLY", NULL, "HPL_ENA" },
  865. { "HPR_ENA_DLY", NULL, "HPR_ENA" },
  866. { "LINEOUTL_ENA", NULL, "Left Line Output PGA" },
  867. { "LINEOUTR_ENA", NULL, "Right Line Output PGA" },
  868. { "LINEOUTL_ENA_DLY", NULL, "LINEOUTL_ENA" },
  869. { "LINEOUTR_ENA_DLY", NULL, "LINEOUTR_ENA" },
  870. { "HPL_DCS", NULL, "DCS Master" },
  871. { "HPR_DCS", NULL, "DCS Master" },
  872. { "LINEOUTL_DCS", NULL, "DCS Master" },
  873. { "LINEOUTR_DCS", NULL, "DCS Master" },
  874. { "HPL_DCS", NULL, "HPL_ENA_DLY" },
  875. { "HPR_DCS", NULL, "HPR_ENA_DLY" },
  876. { "LINEOUTL_DCS", NULL, "LINEOUTL_ENA_DLY" },
  877. { "LINEOUTR_DCS", NULL, "LINEOUTR_ENA_DLY" },
  878. { "HPL_ENA_OUTP", NULL, "HPL_DCS" },
  879. { "HPR_ENA_OUTP", NULL, "HPR_DCS" },
  880. { "LINEOUTL_ENA_OUTP", NULL, "LINEOUTL_DCS" },
  881. { "LINEOUTR_ENA_OUTP", NULL, "LINEOUTR_DCS" },
  882. { "HPL_RMV_SHORT", NULL, "HPL_ENA_OUTP" },
  883. { "HPR_RMV_SHORT", NULL, "HPR_ENA_OUTP" },
  884. { "LINEOUTL_RMV_SHORT", NULL, "LINEOUTL_ENA_OUTP" },
  885. { "LINEOUTR_RMV_SHORT", NULL, "LINEOUTR_ENA_OUTP" },
  886. { "HPOUTL", NULL, "HPL_RMV_SHORT" },
  887. { "HPOUTR", NULL, "HPR_RMV_SHORT" },
  888. { "LINEOUTL", NULL, "LINEOUTL_RMV_SHORT" },
  889. { "LINEOUTR", NULL, "LINEOUTR_RMV_SHORT" },
  890. { "LOP", NULL, "Left Speaker PGA" },
  891. { "LON", NULL, "Left Speaker PGA" },
  892. { "ROP", NULL, "Right Speaker PGA" },
  893. { "RON", NULL, "Right Speaker PGA" },
  894. { "Left Headphone Output PGA", NULL, "Charge Pump" },
  895. { "Right Headphone Output PGA", NULL, "Charge Pump" },
  896. { "Left Line Output PGA", NULL, "Charge Pump" },
  897. { "Right Line Output PGA", NULL, "Charge Pump" },
  898. };
  899. static int wm8903_set_bias_level(struct snd_soc_codec *codec,
  900. enum snd_soc_bias_level level)
  901. {
  902. switch (level) {
  903. case SND_SOC_BIAS_ON:
  904. break;
  905. case SND_SOC_BIAS_PREPARE:
  906. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  907. WM8903_VMID_RES_MASK,
  908. WM8903_VMID_RES_50K);
  909. break;
  910. case SND_SOC_BIAS_STANDBY:
  911. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  912. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  913. WM8903_POBCTRL | WM8903_ISEL_MASK |
  914. WM8903_STARTUP_BIAS_ENA |
  915. WM8903_BIAS_ENA,
  916. WM8903_POBCTRL |
  917. (2 << WM8903_ISEL_SHIFT) |
  918. WM8903_STARTUP_BIAS_ENA);
  919. snd_soc_update_bits(codec,
  920. WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0,
  921. WM8903_SPK_DISCHARGE,
  922. WM8903_SPK_DISCHARGE);
  923. msleep(33);
  924. snd_soc_update_bits(codec, WM8903_POWER_MANAGEMENT_5,
  925. WM8903_SPKL_ENA | WM8903_SPKR_ENA,
  926. WM8903_SPKL_ENA | WM8903_SPKR_ENA);
  927. snd_soc_update_bits(codec,
  928. WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0,
  929. WM8903_SPK_DISCHARGE, 0);
  930. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  931. WM8903_VMID_TIE_ENA |
  932. WM8903_BUFIO_ENA |
  933. WM8903_VMID_IO_ENA |
  934. WM8903_VMID_SOFT_MASK |
  935. WM8903_VMID_RES_MASK |
  936. WM8903_VMID_BUF_ENA,
  937. WM8903_VMID_TIE_ENA |
  938. WM8903_BUFIO_ENA |
  939. WM8903_VMID_IO_ENA |
  940. (2 << WM8903_VMID_SOFT_SHIFT) |
  941. WM8903_VMID_RES_250K |
  942. WM8903_VMID_BUF_ENA);
  943. msleep(129);
  944. snd_soc_update_bits(codec, WM8903_POWER_MANAGEMENT_5,
  945. WM8903_SPKL_ENA | WM8903_SPKR_ENA,
  946. 0);
  947. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  948. WM8903_VMID_SOFT_MASK, 0);
  949. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  950. WM8903_VMID_RES_MASK,
  951. WM8903_VMID_RES_50K);
  952. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  953. WM8903_BIAS_ENA | WM8903_POBCTRL,
  954. WM8903_BIAS_ENA);
  955. /* By default no bypass paths are enabled so
  956. * enable Class W support.
  957. */
  958. dev_dbg(codec->dev, "Enabling Class W\n");
  959. snd_soc_update_bits(codec, WM8903_CLASS_W_0,
  960. WM8903_CP_DYN_FREQ |
  961. WM8903_CP_DYN_V,
  962. WM8903_CP_DYN_FREQ |
  963. WM8903_CP_DYN_V);
  964. }
  965. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  966. WM8903_VMID_RES_MASK,
  967. WM8903_VMID_RES_250K);
  968. break;
  969. case SND_SOC_BIAS_OFF:
  970. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  971. WM8903_BIAS_ENA, 0);
  972. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  973. WM8903_VMID_SOFT_MASK,
  974. 2 << WM8903_VMID_SOFT_SHIFT);
  975. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  976. WM8903_VMID_BUF_ENA, 0);
  977. msleep(290);
  978. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  979. WM8903_VMID_TIE_ENA | WM8903_BUFIO_ENA |
  980. WM8903_VMID_IO_ENA | WM8903_VMID_RES_MASK |
  981. WM8903_VMID_SOFT_MASK |
  982. WM8903_VMID_BUF_ENA, 0);
  983. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  984. WM8903_STARTUP_BIAS_ENA, 0);
  985. break;
  986. }
  987. codec->dapm.bias_level = level;
  988. return 0;
  989. }
  990. static int wm8903_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  991. int clk_id, unsigned int freq, int dir)
  992. {
  993. struct snd_soc_codec *codec = codec_dai->codec;
  994. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  995. wm8903->sysclk = freq;
  996. return 0;
  997. }
  998. static int wm8903_set_dai_fmt(struct snd_soc_dai *codec_dai,
  999. unsigned int fmt)
  1000. {
  1001. struct snd_soc_codec *codec = codec_dai->codec;
  1002. u16 aif1 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_1);
  1003. aif1 &= ~(WM8903_LRCLK_DIR | WM8903_BCLK_DIR | WM8903_AIF_FMT_MASK |
  1004. WM8903_AIF_LRCLK_INV | WM8903_AIF_BCLK_INV);
  1005. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1006. case SND_SOC_DAIFMT_CBS_CFS:
  1007. break;
  1008. case SND_SOC_DAIFMT_CBS_CFM:
  1009. aif1 |= WM8903_LRCLK_DIR;
  1010. break;
  1011. case SND_SOC_DAIFMT_CBM_CFM:
  1012. aif1 |= WM8903_LRCLK_DIR | WM8903_BCLK_DIR;
  1013. break;
  1014. case SND_SOC_DAIFMT_CBM_CFS:
  1015. aif1 |= WM8903_BCLK_DIR;
  1016. break;
  1017. default:
  1018. return -EINVAL;
  1019. }
  1020. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1021. case SND_SOC_DAIFMT_DSP_A:
  1022. aif1 |= 0x3;
  1023. break;
  1024. case SND_SOC_DAIFMT_DSP_B:
  1025. aif1 |= 0x3 | WM8903_AIF_LRCLK_INV;
  1026. break;
  1027. case SND_SOC_DAIFMT_I2S:
  1028. aif1 |= 0x2;
  1029. break;
  1030. case SND_SOC_DAIFMT_RIGHT_J:
  1031. aif1 |= 0x1;
  1032. break;
  1033. case SND_SOC_DAIFMT_LEFT_J:
  1034. break;
  1035. default:
  1036. return -EINVAL;
  1037. }
  1038. /* Clock inversion */
  1039. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1040. case SND_SOC_DAIFMT_DSP_A:
  1041. case SND_SOC_DAIFMT_DSP_B:
  1042. /* frame inversion not valid for DSP modes */
  1043. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1044. case SND_SOC_DAIFMT_NB_NF:
  1045. break;
  1046. case SND_SOC_DAIFMT_IB_NF:
  1047. aif1 |= WM8903_AIF_BCLK_INV;
  1048. break;
  1049. default:
  1050. return -EINVAL;
  1051. }
  1052. break;
  1053. case SND_SOC_DAIFMT_I2S:
  1054. case SND_SOC_DAIFMT_RIGHT_J:
  1055. case SND_SOC_DAIFMT_LEFT_J:
  1056. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1057. case SND_SOC_DAIFMT_NB_NF:
  1058. break;
  1059. case SND_SOC_DAIFMT_IB_IF:
  1060. aif1 |= WM8903_AIF_BCLK_INV | WM8903_AIF_LRCLK_INV;
  1061. break;
  1062. case SND_SOC_DAIFMT_IB_NF:
  1063. aif1 |= WM8903_AIF_BCLK_INV;
  1064. break;
  1065. case SND_SOC_DAIFMT_NB_IF:
  1066. aif1 |= WM8903_AIF_LRCLK_INV;
  1067. break;
  1068. default:
  1069. return -EINVAL;
  1070. }
  1071. break;
  1072. default:
  1073. return -EINVAL;
  1074. }
  1075. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_1, aif1);
  1076. return 0;
  1077. }
  1078. static int wm8903_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1079. {
  1080. struct snd_soc_codec *codec = codec_dai->codec;
  1081. u16 reg;
  1082. reg = snd_soc_read(codec, WM8903_DAC_DIGITAL_1);
  1083. if (mute)
  1084. reg |= WM8903_DAC_MUTE;
  1085. else
  1086. reg &= ~WM8903_DAC_MUTE;
  1087. snd_soc_write(codec, WM8903_DAC_DIGITAL_1, reg);
  1088. return 0;
  1089. }
  1090. /* Lookup table for CLK_SYS/fs ratio. 256fs or more is recommended
  1091. * for optimal performance so we list the lower rates first and match
  1092. * on the last match we find. */
  1093. static struct {
  1094. int div;
  1095. int rate;
  1096. int mode;
  1097. int mclk_div;
  1098. } clk_sys_ratios[] = {
  1099. { 64, 0x0, 0x0, 1 },
  1100. { 68, 0x0, 0x1, 1 },
  1101. { 125, 0x0, 0x2, 1 },
  1102. { 128, 0x1, 0x0, 1 },
  1103. { 136, 0x1, 0x1, 1 },
  1104. { 192, 0x2, 0x0, 1 },
  1105. { 204, 0x2, 0x1, 1 },
  1106. { 64, 0x0, 0x0, 2 },
  1107. { 68, 0x0, 0x1, 2 },
  1108. { 125, 0x0, 0x2, 2 },
  1109. { 128, 0x1, 0x0, 2 },
  1110. { 136, 0x1, 0x1, 2 },
  1111. { 192, 0x2, 0x0, 2 },
  1112. { 204, 0x2, 0x1, 2 },
  1113. { 250, 0x2, 0x2, 1 },
  1114. { 256, 0x3, 0x0, 1 },
  1115. { 272, 0x3, 0x1, 1 },
  1116. { 384, 0x4, 0x0, 1 },
  1117. { 408, 0x4, 0x1, 1 },
  1118. { 375, 0x4, 0x2, 1 },
  1119. { 512, 0x5, 0x0, 1 },
  1120. { 544, 0x5, 0x1, 1 },
  1121. { 500, 0x5, 0x2, 1 },
  1122. { 768, 0x6, 0x0, 1 },
  1123. { 816, 0x6, 0x1, 1 },
  1124. { 750, 0x6, 0x2, 1 },
  1125. { 1024, 0x7, 0x0, 1 },
  1126. { 1088, 0x7, 0x1, 1 },
  1127. { 1000, 0x7, 0x2, 1 },
  1128. { 1408, 0x8, 0x0, 1 },
  1129. { 1496, 0x8, 0x1, 1 },
  1130. { 1536, 0x9, 0x0, 1 },
  1131. { 1632, 0x9, 0x1, 1 },
  1132. { 1500, 0x9, 0x2, 1 },
  1133. { 250, 0x2, 0x2, 2 },
  1134. { 256, 0x3, 0x0, 2 },
  1135. { 272, 0x3, 0x1, 2 },
  1136. { 384, 0x4, 0x0, 2 },
  1137. { 408, 0x4, 0x1, 2 },
  1138. { 375, 0x4, 0x2, 2 },
  1139. { 512, 0x5, 0x0, 2 },
  1140. { 544, 0x5, 0x1, 2 },
  1141. { 500, 0x5, 0x2, 2 },
  1142. { 768, 0x6, 0x0, 2 },
  1143. { 816, 0x6, 0x1, 2 },
  1144. { 750, 0x6, 0x2, 2 },
  1145. { 1024, 0x7, 0x0, 2 },
  1146. { 1088, 0x7, 0x1, 2 },
  1147. { 1000, 0x7, 0x2, 2 },
  1148. { 1408, 0x8, 0x0, 2 },
  1149. { 1496, 0x8, 0x1, 2 },
  1150. { 1536, 0x9, 0x0, 2 },
  1151. { 1632, 0x9, 0x1, 2 },
  1152. { 1500, 0x9, 0x2, 2 },
  1153. };
  1154. /* CLK_SYS/BCLK ratios - multiplied by 10 due to .5s */
  1155. static struct {
  1156. int ratio;
  1157. int div;
  1158. } bclk_divs[] = {
  1159. { 10, 0 },
  1160. { 20, 2 },
  1161. { 30, 3 },
  1162. { 40, 4 },
  1163. { 50, 5 },
  1164. { 60, 7 },
  1165. { 80, 8 },
  1166. { 100, 9 },
  1167. { 120, 11 },
  1168. { 160, 12 },
  1169. { 200, 13 },
  1170. { 220, 14 },
  1171. { 240, 15 },
  1172. { 300, 17 },
  1173. { 320, 18 },
  1174. { 440, 19 },
  1175. { 480, 20 },
  1176. };
  1177. /* Sample rates for DSP */
  1178. static struct {
  1179. int rate;
  1180. int value;
  1181. } sample_rates[] = {
  1182. { 8000, 0 },
  1183. { 11025, 1 },
  1184. { 12000, 2 },
  1185. { 16000, 3 },
  1186. { 22050, 4 },
  1187. { 24000, 5 },
  1188. { 32000, 6 },
  1189. { 44100, 7 },
  1190. { 48000, 8 },
  1191. { 88200, 9 },
  1192. { 96000, 10 },
  1193. { 0, 0 },
  1194. };
  1195. static int wm8903_hw_params(struct snd_pcm_substream *substream,
  1196. struct snd_pcm_hw_params *params,
  1197. struct snd_soc_dai *dai)
  1198. {
  1199. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1200. struct snd_soc_codec *codec =rtd->codec;
  1201. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1202. int fs = params_rate(params);
  1203. int bclk;
  1204. int bclk_div;
  1205. int i;
  1206. int dsp_config;
  1207. int clk_config;
  1208. int best_val;
  1209. int cur_val;
  1210. int clk_sys;
  1211. u16 aif1 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_1);
  1212. u16 aif2 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_2);
  1213. u16 aif3 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_3);
  1214. u16 clock0 = snd_soc_read(codec, WM8903_CLOCK_RATES_0);
  1215. u16 clock1 = snd_soc_read(codec, WM8903_CLOCK_RATES_1);
  1216. u16 dac_digital1 = snd_soc_read(codec, WM8903_DAC_DIGITAL_1);
  1217. /* Enable sloping stopband filter for low sample rates */
  1218. if (fs <= 24000)
  1219. dac_digital1 |= WM8903_DAC_SB_FILT;
  1220. else
  1221. dac_digital1 &= ~WM8903_DAC_SB_FILT;
  1222. /* Configure sample rate logic for DSP - choose nearest rate */
  1223. dsp_config = 0;
  1224. best_val = abs(sample_rates[dsp_config].rate - fs);
  1225. for (i = 1; i < ARRAY_SIZE(sample_rates); i++) {
  1226. cur_val = abs(sample_rates[i].rate - fs);
  1227. if (cur_val <= best_val) {
  1228. dsp_config = i;
  1229. best_val = cur_val;
  1230. }
  1231. }
  1232. dev_dbg(codec->dev, "DSP fs = %dHz\n", sample_rates[dsp_config].rate);
  1233. clock1 &= ~WM8903_SAMPLE_RATE_MASK;
  1234. clock1 |= sample_rates[dsp_config].value;
  1235. aif1 &= ~WM8903_AIF_WL_MASK;
  1236. bclk = 2 * fs;
  1237. switch (params_format(params)) {
  1238. case SNDRV_PCM_FORMAT_S16_LE:
  1239. bclk *= 16;
  1240. break;
  1241. case SNDRV_PCM_FORMAT_S20_3LE:
  1242. bclk *= 20;
  1243. aif1 |= 0x4;
  1244. break;
  1245. case SNDRV_PCM_FORMAT_S24_LE:
  1246. bclk *= 24;
  1247. aif1 |= 0x8;
  1248. break;
  1249. case SNDRV_PCM_FORMAT_S32_LE:
  1250. bclk *= 32;
  1251. aif1 |= 0xc;
  1252. break;
  1253. default:
  1254. return -EINVAL;
  1255. }
  1256. dev_dbg(codec->dev, "MCLK = %dHz, target sample rate = %dHz\n",
  1257. wm8903->sysclk, fs);
  1258. /* We may not have an MCLK which allows us to generate exactly
  1259. * the clock we want, particularly with USB derived inputs, so
  1260. * approximate.
  1261. */
  1262. clk_config = 0;
  1263. best_val = abs((wm8903->sysclk /
  1264. (clk_sys_ratios[0].mclk_div *
  1265. clk_sys_ratios[0].div)) - fs);
  1266. for (i = 1; i < ARRAY_SIZE(clk_sys_ratios); i++) {
  1267. cur_val = abs((wm8903->sysclk /
  1268. (clk_sys_ratios[i].mclk_div *
  1269. clk_sys_ratios[i].div)) - fs);
  1270. if (cur_val <= best_val) {
  1271. clk_config = i;
  1272. best_val = cur_val;
  1273. }
  1274. }
  1275. if (clk_sys_ratios[clk_config].mclk_div == 2) {
  1276. clock0 |= WM8903_MCLKDIV2;
  1277. clk_sys = wm8903->sysclk / 2;
  1278. } else {
  1279. clock0 &= ~WM8903_MCLKDIV2;
  1280. clk_sys = wm8903->sysclk;
  1281. }
  1282. clock1 &= ~(WM8903_CLK_SYS_RATE_MASK |
  1283. WM8903_CLK_SYS_MODE_MASK);
  1284. clock1 |= clk_sys_ratios[clk_config].rate << WM8903_CLK_SYS_RATE_SHIFT;
  1285. clock1 |= clk_sys_ratios[clk_config].mode << WM8903_CLK_SYS_MODE_SHIFT;
  1286. dev_dbg(codec->dev, "CLK_SYS_RATE=%x, CLK_SYS_MODE=%x div=%d\n",
  1287. clk_sys_ratios[clk_config].rate,
  1288. clk_sys_ratios[clk_config].mode,
  1289. clk_sys_ratios[clk_config].div);
  1290. dev_dbg(codec->dev, "Actual CLK_SYS = %dHz\n", clk_sys);
  1291. /* We may not get quite the right frequency if using
  1292. * approximate clocks so look for the closest match that is
  1293. * higher than the target (we need to ensure that there enough
  1294. * BCLKs to clock out the samples).
  1295. */
  1296. bclk_div = 0;
  1297. best_val = ((clk_sys * 10) / bclk_divs[0].ratio) - bclk;
  1298. i = 1;
  1299. while (i < ARRAY_SIZE(bclk_divs)) {
  1300. cur_val = ((clk_sys * 10) / bclk_divs[i].ratio) - bclk;
  1301. if (cur_val < 0) /* BCLK table is sorted */
  1302. break;
  1303. bclk_div = i;
  1304. best_val = cur_val;
  1305. i++;
  1306. }
  1307. aif2 &= ~WM8903_BCLK_DIV_MASK;
  1308. aif3 &= ~WM8903_LRCLK_RATE_MASK;
  1309. dev_dbg(codec->dev, "BCLK ratio %d for %dHz - actual BCLK = %dHz\n",
  1310. bclk_divs[bclk_div].ratio / 10, bclk,
  1311. (clk_sys * 10) / bclk_divs[bclk_div].ratio);
  1312. aif2 |= bclk_divs[bclk_div].div;
  1313. aif3 |= bclk / fs;
  1314. wm8903->fs = params_rate(params);
  1315. wm8903_set_deemph(codec);
  1316. snd_soc_write(codec, WM8903_CLOCK_RATES_0, clock0);
  1317. snd_soc_write(codec, WM8903_CLOCK_RATES_1, clock1);
  1318. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_1, aif1);
  1319. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_2, aif2);
  1320. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_3, aif3);
  1321. snd_soc_write(codec, WM8903_DAC_DIGITAL_1, dac_digital1);
  1322. return 0;
  1323. }
  1324. /**
  1325. * wm8903_mic_detect - Enable microphone detection via the WM8903 IRQ
  1326. *
  1327. * @codec: WM8903 codec
  1328. * @jack: jack to report detection events on
  1329. * @det: value to report for presence detection
  1330. * @shrt: value to report for short detection
  1331. *
  1332. * Enable microphone detection via IRQ on the WM8903. If GPIOs are
  1333. * being used to bring out signals to the processor then only platform
  1334. * data configuration is needed for WM8903 and processor GPIOs should
  1335. * be configured using snd_soc_jack_add_gpios() instead.
  1336. *
  1337. * The current threasholds for detection should be configured using
  1338. * micdet_cfg in the platform data. Using this function will force on
  1339. * the microphone bias for the device.
  1340. */
  1341. int wm8903_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1342. int det, int shrt)
  1343. {
  1344. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1345. int irq_mask = WM8903_MICDET_EINT | WM8903_MICSHRT_EINT;
  1346. dev_dbg(codec->dev, "Enabling microphone detection: %x %x\n",
  1347. det, shrt);
  1348. /* Store the configuration */
  1349. wm8903->mic_jack = jack;
  1350. wm8903->mic_det = det;
  1351. wm8903->mic_short = shrt;
  1352. /* Enable interrupts we've got a report configured for */
  1353. if (det)
  1354. irq_mask &= ~WM8903_MICDET_EINT;
  1355. if (shrt)
  1356. irq_mask &= ~WM8903_MICSHRT_EINT;
  1357. snd_soc_update_bits(codec, WM8903_INTERRUPT_STATUS_1_MASK,
  1358. WM8903_MICDET_EINT | WM8903_MICSHRT_EINT,
  1359. irq_mask);
  1360. if (det || shrt) {
  1361. /* Enable mic detection, this may not have been set through
  1362. * platform data (eg, if the defaults are OK). */
  1363. snd_soc_update_bits(codec, WM8903_WRITE_SEQUENCER_0,
  1364. WM8903_WSEQ_ENA, WM8903_WSEQ_ENA);
  1365. snd_soc_update_bits(codec, WM8903_MIC_BIAS_CONTROL_0,
  1366. WM8903_MICDET_ENA, WM8903_MICDET_ENA);
  1367. } else {
  1368. snd_soc_update_bits(codec, WM8903_MIC_BIAS_CONTROL_0,
  1369. WM8903_MICDET_ENA, 0);
  1370. }
  1371. return 0;
  1372. }
  1373. EXPORT_SYMBOL_GPL(wm8903_mic_detect);
  1374. static irqreturn_t wm8903_irq(int irq, void *data)
  1375. {
  1376. struct snd_soc_codec *codec = data;
  1377. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1378. int mic_report;
  1379. int int_pol;
  1380. int int_val = 0;
  1381. int mask = ~snd_soc_read(codec, WM8903_INTERRUPT_STATUS_1_MASK);
  1382. int_val = snd_soc_read(codec, WM8903_INTERRUPT_STATUS_1) & mask;
  1383. if (int_val & WM8903_WSEQ_BUSY_EINT) {
  1384. dev_warn(codec->dev, "Write sequencer done\n");
  1385. }
  1386. /*
  1387. * The rest is microphone jack detection. We need to manually
  1388. * invert the polarity of the interrupt after each event - to
  1389. * simplify the code keep track of the last state we reported
  1390. * and just invert the relevant bits in both the report and
  1391. * the polarity register.
  1392. */
  1393. mic_report = wm8903->mic_last_report;
  1394. int_pol = snd_soc_read(codec, WM8903_INTERRUPT_POLARITY_1);
  1395. #ifndef CONFIG_SND_SOC_WM8903_MODULE
  1396. if (int_val & (WM8903_MICSHRT_EINT | WM8903_MICDET_EINT))
  1397. trace_snd_soc_jack_irq(dev_name(codec->dev));
  1398. #endif
  1399. if (int_val & WM8903_MICSHRT_EINT) {
  1400. dev_dbg(codec->dev, "Microphone short (pol=%x)\n", int_pol);
  1401. mic_report ^= wm8903->mic_short;
  1402. int_pol ^= WM8903_MICSHRT_INV;
  1403. }
  1404. if (int_val & WM8903_MICDET_EINT) {
  1405. dev_dbg(codec->dev, "Microphone detect (pol=%x)\n", int_pol);
  1406. mic_report ^= wm8903->mic_det;
  1407. int_pol ^= WM8903_MICDET_INV;
  1408. msleep(wm8903->mic_delay);
  1409. }
  1410. snd_soc_update_bits(codec, WM8903_INTERRUPT_POLARITY_1,
  1411. WM8903_MICSHRT_INV | WM8903_MICDET_INV, int_pol);
  1412. snd_soc_jack_report(wm8903->mic_jack, mic_report,
  1413. wm8903->mic_short | wm8903->mic_det);
  1414. wm8903->mic_last_report = mic_report;
  1415. return IRQ_HANDLED;
  1416. }
  1417. #define WM8903_PLAYBACK_RATES (SNDRV_PCM_RATE_8000 |\
  1418. SNDRV_PCM_RATE_11025 | \
  1419. SNDRV_PCM_RATE_16000 | \
  1420. SNDRV_PCM_RATE_22050 | \
  1421. SNDRV_PCM_RATE_32000 | \
  1422. SNDRV_PCM_RATE_44100 | \
  1423. SNDRV_PCM_RATE_48000 | \
  1424. SNDRV_PCM_RATE_88200 | \
  1425. SNDRV_PCM_RATE_96000)
  1426. #define WM8903_CAPTURE_RATES (SNDRV_PCM_RATE_8000 |\
  1427. SNDRV_PCM_RATE_11025 | \
  1428. SNDRV_PCM_RATE_16000 | \
  1429. SNDRV_PCM_RATE_22050 | \
  1430. SNDRV_PCM_RATE_32000 | \
  1431. SNDRV_PCM_RATE_44100 | \
  1432. SNDRV_PCM_RATE_48000)
  1433. #define WM8903_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1434. SNDRV_PCM_FMTBIT_S20_3LE |\
  1435. SNDRV_PCM_FMTBIT_S24_LE)
  1436. static const struct snd_soc_dai_ops wm8903_dai_ops = {
  1437. .hw_params = wm8903_hw_params,
  1438. .digital_mute = wm8903_digital_mute,
  1439. .set_fmt = wm8903_set_dai_fmt,
  1440. .set_sysclk = wm8903_set_dai_sysclk,
  1441. };
  1442. static struct snd_soc_dai_driver wm8903_dai = {
  1443. .name = "wm8903-hifi",
  1444. .playback = {
  1445. .stream_name = "Playback",
  1446. .channels_min = 2,
  1447. .channels_max = 2,
  1448. .rates = WM8903_PLAYBACK_RATES,
  1449. .formats = WM8903_FORMATS,
  1450. },
  1451. .capture = {
  1452. .stream_name = "Capture",
  1453. .channels_min = 2,
  1454. .channels_max = 2,
  1455. .rates = WM8903_CAPTURE_RATES,
  1456. .formats = WM8903_FORMATS,
  1457. },
  1458. .ops = &wm8903_dai_ops,
  1459. .symmetric_rates = 1,
  1460. };
  1461. static int wm8903_suspend(struct snd_soc_codec *codec)
  1462. {
  1463. wm8903_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1464. return 0;
  1465. }
  1466. static int wm8903_resume(struct snd_soc_codec *codec)
  1467. {
  1468. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1469. regcache_sync(wm8903->regmap);
  1470. wm8903_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1471. return 0;
  1472. }
  1473. #ifdef CONFIG_GPIOLIB
  1474. static inline struct wm8903_priv *gpio_to_wm8903(struct gpio_chip *chip)
  1475. {
  1476. return container_of(chip, struct wm8903_priv, gpio_chip);
  1477. }
  1478. static int wm8903_gpio_request(struct gpio_chip *chip, unsigned offset)
  1479. {
  1480. if (offset >= WM8903_NUM_GPIO)
  1481. return -EINVAL;
  1482. return 0;
  1483. }
  1484. static int wm8903_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1485. {
  1486. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1487. struct snd_soc_codec *codec = wm8903->codec;
  1488. unsigned int mask, val;
  1489. mask = WM8903_GP1_FN_MASK | WM8903_GP1_DIR_MASK;
  1490. val = (WM8903_GPn_FN_GPIO_INPUT << WM8903_GP1_FN_SHIFT) |
  1491. WM8903_GP1_DIR;
  1492. return snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1493. mask, val);
  1494. }
  1495. static int wm8903_gpio_get(struct gpio_chip *chip, unsigned offset)
  1496. {
  1497. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1498. struct snd_soc_codec *codec = wm8903->codec;
  1499. int reg;
  1500. reg = snd_soc_read(codec, WM8903_GPIO_CONTROL_1 + offset);
  1501. return (reg & WM8903_GP1_LVL_MASK) >> WM8903_GP1_LVL_SHIFT;
  1502. }
  1503. static int wm8903_gpio_direction_out(struct gpio_chip *chip,
  1504. unsigned offset, int value)
  1505. {
  1506. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1507. struct snd_soc_codec *codec = wm8903->codec;
  1508. unsigned int mask, val;
  1509. mask = WM8903_GP1_FN_MASK | WM8903_GP1_DIR_MASK | WM8903_GP1_LVL_MASK;
  1510. val = (WM8903_GPn_FN_GPIO_OUTPUT << WM8903_GP1_FN_SHIFT) |
  1511. (value << WM8903_GP2_LVL_SHIFT);
  1512. return snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1513. mask, val);
  1514. }
  1515. static void wm8903_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1516. {
  1517. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1518. struct snd_soc_codec *codec = wm8903->codec;
  1519. snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1520. WM8903_GP1_LVL_MASK,
  1521. !!value << WM8903_GP1_LVL_SHIFT);
  1522. }
  1523. static struct gpio_chip wm8903_template_chip = {
  1524. .label = "wm8903",
  1525. .owner = THIS_MODULE,
  1526. .request = wm8903_gpio_request,
  1527. .direction_input = wm8903_gpio_direction_in,
  1528. .get = wm8903_gpio_get,
  1529. .direction_output = wm8903_gpio_direction_out,
  1530. .set = wm8903_gpio_set,
  1531. .can_sleep = 1,
  1532. };
  1533. static void wm8903_init_gpio(struct snd_soc_codec *codec)
  1534. {
  1535. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1536. struct wm8903_platform_data *pdata = wm8903->pdata;
  1537. int ret;
  1538. wm8903->gpio_chip = wm8903_template_chip;
  1539. wm8903->gpio_chip.ngpio = WM8903_NUM_GPIO;
  1540. wm8903->gpio_chip.dev = codec->dev;
  1541. if (pdata->gpio_base)
  1542. wm8903->gpio_chip.base = pdata->gpio_base;
  1543. else
  1544. wm8903->gpio_chip.base = -1;
  1545. ret = gpiochip_add(&wm8903->gpio_chip);
  1546. if (ret != 0)
  1547. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  1548. }
  1549. static void wm8903_free_gpio(struct snd_soc_codec *codec)
  1550. {
  1551. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1552. int ret;
  1553. ret = gpiochip_remove(&wm8903->gpio_chip);
  1554. if (ret != 0)
  1555. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  1556. }
  1557. #else
  1558. static void wm8903_init_gpio(struct snd_soc_codec *codec)
  1559. {
  1560. }
  1561. static void wm8903_free_gpio(struct snd_soc_codec *codec)
  1562. {
  1563. }
  1564. #endif
  1565. static int wm8903_probe(struct snd_soc_codec *codec)
  1566. {
  1567. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1568. struct wm8903_platform_data *pdata = wm8903->pdata;
  1569. int ret, i;
  1570. int trigger, irq_pol;
  1571. u16 val;
  1572. bool mic_gpio = false;
  1573. wm8903->codec = codec;
  1574. codec->control_data = wm8903->regmap;
  1575. ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_REGMAP);
  1576. if (ret != 0) {
  1577. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1578. return ret;
  1579. }
  1580. /* Set up GPIOs, detect if any are MIC detect outputs */
  1581. for (i = 0; i < ARRAY_SIZE(pdata->gpio_cfg); i++) {
  1582. if ((!pdata->gpio_cfg[i]) ||
  1583. (pdata->gpio_cfg[i] > WM8903_GPIO_CONFIG_ZERO))
  1584. continue;
  1585. snd_soc_write(codec, WM8903_GPIO_CONTROL_1 + i,
  1586. pdata->gpio_cfg[i] & 0x7fff);
  1587. val = (pdata->gpio_cfg[i] & WM8903_GP1_FN_MASK)
  1588. >> WM8903_GP1_FN_SHIFT;
  1589. switch (val) {
  1590. case WM8903_GPn_FN_MICBIAS_CURRENT_DETECT:
  1591. case WM8903_GPn_FN_MICBIAS_SHORT_DETECT:
  1592. mic_gpio = true;
  1593. break;
  1594. default:
  1595. break;
  1596. }
  1597. }
  1598. /* Set up microphone detection */
  1599. snd_soc_write(codec, WM8903_MIC_BIAS_CONTROL_0,
  1600. pdata->micdet_cfg);
  1601. /* Microphone detection needs the WSEQ clock */
  1602. if (pdata->micdet_cfg)
  1603. snd_soc_update_bits(codec, WM8903_WRITE_SEQUENCER_0,
  1604. WM8903_WSEQ_ENA, WM8903_WSEQ_ENA);
  1605. /* If microphone detection is enabled by pdata but
  1606. * detected via IRQ then interrupts can be lost before
  1607. * the machine driver has set up microphone detection
  1608. * IRQs as the IRQs are clear on read. The detection
  1609. * will be enabled when the machine driver configures.
  1610. */
  1611. WARN_ON(!mic_gpio && (pdata->micdet_cfg & WM8903_MICDET_ENA));
  1612. wm8903->mic_delay = pdata->micdet_delay;
  1613. if (wm8903->irq) {
  1614. if (pdata->irq_active_low) {
  1615. trigger = IRQF_TRIGGER_LOW;
  1616. irq_pol = WM8903_IRQ_POL;
  1617. } else {
  1618. trigger = IRQF_TRIGGER_HIGH;
  1619. irq_pol = 0;
  1620. }
  1621. snd_soc_update_bits(codec, WM8903_INTERRUPT_CONTROL,
  1622. WM8903_IRQ_POL, irq_pol);
  1623. ret = request_threaded_irq(wm8903->irq, NULL, wm8903_irq,
  1624. trigger | IRQF_ONESHOT,
  1625. "wm8903", codec);
  1626. if (ret != 0) {
  1627. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  1628. ret);
  1629. return ret;
  1630. }
  1631. /* Enable write sequencer interrupts */
  1632. snd_soc_update_bits(codec, WM8903_INTERRUPT_STATUS_1_MASK,
  1633. WM8903_IM_WSEQ_BUSY_EINT, 0);
  1634. }
  1635. /* power on device */
  1636. wm8903_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1637. /* Latch volume update bits */
  1638. val = snd_soc_read(codec, WM8903_ADC_DIGITAL_VOLUME_LEFT);
  1639. val |= WM8903_ADCVU;
  1640. snd_soc_write(codec, WM8903_ADC_DIGITAL_VOLUME_LEFT, val);
  1641. snd_soc_write(codec, WM8903_ADC_DIGITAL_VOLUME_RIGHT, val);
  1642. val = snd_soc_read(codec, WM8903_DAC_DIGITAL_VOLUME_LEFT);
  1643. val |= WM8903_DACVU;
  1644. snd_soc_write(codec, WM8903_DAC_DIGITAL_VOLUME_LEFT, val);
  1645. snd_soc_write(codec, WM8903_DAC_DIGITAL_VOLUME_RIGHT, val);
  1646. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT1_LEFT);
  1647. val |= WM8903_HPOUTVU;
  1648. snd_soc_write(codec, WM8903_ANALOGUE_OUT1_LEFT, val);
  1649. snd_soc_write(codec, WM8903_ANALOGUE_OUT1_RIGHT, val);
  1650. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT2_LEFT);
  1651. val |= WM8903_LINEOUTVU;
  1652. snd_soc_write(codec, WM8903_ANALOGUE_OUT2_LEFT, val);
  1653. snd_soc_write(codec, WM8903_ANALOGUE_OUT2_RIGHT, val);
  1654. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT3_LEFT);
  1655. val |= WM8903_SPKVU;
  1656. snd_soc_write(codec, WM8903_ANALOGUE_OUT3_LEFT, val);
  1657. snd_soc_write(codec, WM8903_ANALOGUE_OUT3_RIGHT, val);
  1658. /* Enable DAC soft mute by default */
  1659. snd_soc_update_bits(codec, WM8903_DAC_DIGITAL_1,
  1660. WM8903_DAC_MUTEMODE | WM8903_DAC_MUTE,
  1661. WM8903_DAC_MUTEMODE | WM8903_DAC_MUTE);
  1662. wm8903_init_gpio(codec);
  1663. return ret;
  1664. }
  1665. /* power down chip */
  1666. static int wm8903_remove(struct snd_soc_codec *codec)
  1667. {
  1668. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1669. wm8903_free_gpio(codec);
  1670. wm8903_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1671. if (wm8903->irq)
  1672. free_irq(wm8903->irq, codec);
  1673. return 0;
  1674. }
  1675. static struct snd_soc_codec_driver soc_codec_dev_wm8903 = {
  1676. .probe = wm8903_probe,
  1677. .remove = wm8903_remove,
  1678. .suspend = wm8903_suspend,
  1679. .resume = wm8903_resume,
  1680. .set_bias_level = wm8903_set_bias_level,
  1681. .seq_notifier = wm8903_seq_notifier,
  1682. .controls = wm8903_snd_controls,
  1683. .num_controls = ARRAY_SIZE(wm8903_snd_controls),
  1684. .dapm_widgets = wm8903_dapm_widgets,
  1685. .num_dapm_widgets = ARRAY_SIZE(wm8903_dapm_widgets),
  1686. .dapm_routes = wm8903_intercon,
  1687. .num_dapm_routes = ARRAY_SIZE(wm8903_intercon),
  1688. };
  1689. static const struct regmap_config wm8903_regmap = {
  1690. .reg_bits = 8,
  1691. .val_bits = 16,
  1692. .max_register = WM8903_MAX_REGISTER,
  1693. .volatile_reg = wm8903_volatile_register,
  1694. .readable_reg = wm8903_readable_register,
  1695. .cache_type = REGCACHE_RBTREE,
  1696. .reg_defaults = wm8903_reg_defaults,
  1697. .num_reg_defaults = ARRAY_SIZE(wm8903_reg_defaults),
  1698. };
  1699. static int wm8903_set_pdata_irq_trigger(struct i2c_client *i2c,
  1700. struct wm8903_platform_data *pdata)
  1701. {
  1702. struct irq_data *irq_data = irq_get_irq_data(i2c->irq);
  1703. if (!irq_data) {
  1704. dev_err(&i2c->dev, "Invalid IRQ: %d\n",
  1705. i2c->irq);
  1706. return -EINVAL;
  1707. }
  1708. switch (irqd_get_trigger_type(irq_data)) {
  1709. case IRQ_TYPE_NONE:
  1710. /*
  1711. * We assume the controller imposes no restrictions,
  1712. * so we are able to select active-high
  1713. */
  1714. /* Fall-through */
  1715. case IRQ_TYPE_LEVEL_HIGH:
  1716. pdata->irq_active_low = false;
  1717. break;
  1718. case IRQ_TYPE_LEVEL_LOW:
  1719. pdata->irq_active_low = true;
  1720. break;
  1721. default:
  1722. dev_err(&i2c->dev,
  1723. "Unsupported IRQ_TYPE %x\n",
  1724. irqd_get_trigger_type(irq_data));
  1725. return -EINVAL;
  1726. }
  1727. return 0;
  1728. }
  1729. static __devinit int wm8903_i2c_probe(struct i2c_client *i2c,
  1730. const struct i2c_device_id *id)
  1731. {
  1732. struct wm8903_platform_data *pdata = dev_get_platdata(&i2c->dev);
  1733. struct wm8903_priv *wm8903;
  1734. unsigned int val;
  1735. int ret;
  1736. wm8903 = devm_kzalloc(&i2c->dev, sizeof(struct wm8903_priv),
  1737. GFP_KERNEL);
  1738. if (wm8903 == NULL)
  1739. return -ENOMEM;
  1740. wm8903->regmap = regmap_init_i2c(i2c, &wm8903_regmap);
  1741. if (IS_ERR(wm8903->regmap)) {
  1742. ret = PTR_ERR(wm8903->regmap);
  1743. dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
  1744. ret);
  1745. return ret;
  1746. }
  1747. i2c_set_clientdata(i2c, wm8903);
  1748. wm8903->irq = i2c->irq;
  1749. /* If no platform data was supplied, create storage for defaults */
  1750. if (pdata) {
  1751. wm8903->pdata = pdata;
  1752. } else {
  1753. wm8903->pdata = devm_kzalloc(&i2c->dev,
  1754. sizeof(struct wm8903_platform_data),
  1755. GFP_KERNEL);
  1756. if (wm8903->pdata == NULL) {
  1757. dev_err(&i2c->dev, "Failed to allocate pdata\n");
  1758. return -ENOMEM;
  1759. }
  1760. if (i2c->irq) {
  1761. ret = wm8903_set_pdata_irq_trigger(i2c, wm8903->pdata);
  1762. if (ret != 0)
  1763. return ret;
  1764. }
  1765. }
  1766. ret = regmap_read(wm8903->regmap, WM8903_SW_RESET_AND_ID, &val);
  1767. if (ret != 0) {
  1768. dev_err(&i2c->dev, "Failed to read chip ID: %d\n", ret);
  1769. goto err;
  1770. }
  1771. if (val != 0x8903) {
  1772. dev_err(&i2c->dev, "Device with ID %x is not a WM8903\n", val);
  1773. ret = -ENODEV;
  1774. goto err;
  1775. }
  1776. ret = regmap_read(wm8903->regmap, WM8903_REVISION_NUMBER, &val);
  1777. if (ret != 0) {
  1778. dev_err(&i2c->dev, "Failed to read chip revision: %d\n", ret);
  1779. goto err;
  1780. }
  1781. dev_info(&i2c->dev, "WM8903 revision %c\n",
  1782. (val & WM8903_CHIP_REV_MASK) + 'A');
  1783. /* Reset the device */
  1784. regmap_write(wm8903->regmap, WM8903_SW_RESET_AND_ID, 0x8903);
  1785. ret = snd_soc_register_codec(&i2c->dev,
  1786. &soc_codec_dev_wm8903, &wm8903_dai, 1);
  1787. if (ret != 0)
  1788. goto err;
  1789. return 0;
  1790. err:
  1791. regmap_exit(wm8903->regmap);
  1792. return ret;
  1793. }
  1794. static __devexit int wm8903_i2c_remove(struct i2c_client *client)
  1795. {
  1796. struct wm8903_priv *wm8903 = i2c_get_clientdata(client);
  1797. regmap_exit(wm8903->regmap);
  1798. snd_soc_unregister_codec(&client->dev);
  1799. return 0;
  1800. }
  1801. static const struct i2c_device_id wm8903_i2c_id[] = {
  1802. { "wm8903", 0 },
  1803. { }
  1804. };
  1805. MODULE_DEVICE_TABLE(i2c, wm8903_i2c_id);
  1806. static struct i2c_driver wm8903_i2c_driver = {
  1807. .driver = {
  1808. .name = "wm8903",
  1809. .owner = THIS_MODULE,
  1810. },
  1811. .probe = wm8903_i2c_probe,
  1812. .remove = __devexit_p(wm8903_i2c_remove),
  1813. .id_table = wm8903_i2c_id,
  1814. };
  1815. static int __init wm8903_modinit(void)
  1816. {
  1817. int ret = 0;
  1818. ret = i2c_add_driver(&wm8903_i2c_driver);
  1819. if (ret != 0) {
  1820. printk(KERN_ERR "Failed to register wm8903 I2C driver: %d\n",
  1821. ret);
  1822. }
  1823. return ret;
  1824. }
  1825. module_init(wm8903_modinit);
  1826. static void __exit wm8903_exit(void)
  1827. {
  1828. i2c_del_driver(&wm8903_i2c_driver);
  1829. }
  1830. module_exit(wm8903_exit);
  1831. MODULE_DESCRIPTION("ASoC WM8903 driver");
  1832. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.cm>");
  1833. MODULE_LICENSE("GPL");