qp.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include "iw_cxgb4.h"
  33. static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  34. struct c4iw_dev_ucontext *uctx)
  35. {
  36. /*
  37. * uP clears EQ contexts when the connection exits rdma mode,
  38. * so no need to post a RESET WR for these EQs.
  39. */
  40. dma_free_coherent(&(rdev->lldi.pdev->dev),
  41. wq->rq.memsize, wq->rq.queue,
  42. pci_unmap_addr(&wq->rq, mapping));
  43. dma_free_coherent(&(rdev->lldi.pdev->dev),
  44. wq->sq.memsize, wq->sq.queue,
  45. pci_unmap_addr(&wq->sq, mapping));
  46. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  47. kfree(wq->rq.sw_rq);
  48. kfree(wq->sq.sw_sq);
  49. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  50. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  51. return 0;
  52. }
  53. static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  54. struct t4_cq *rcq, struct t4_cq *scq,
  55. struct c4iw_dev_ucontext *uctx)
  56. {
  57. int user = (uctx != &rdev->uctx);
  58. struct fw_ri_res_wr *res_wr;
  59. struct fw_ri_res *res;
  60. int wr_len;
  61. struct c4iw_wr_wait wr_wait;
  62. struct sk_buff *skb;
  63. int ret;
  64. int eqsize;
  65. wq->sq.qid = c4iw_get_qpid(rdev, uctx);
  66. if (!wq->sq.qid)
  67. return -ENOMEM;
  68. wq->rq.qid = c4iw_get_qpid(rdev, uctx);
  69. if (!wq->rq.qid)
  70. goto err1;
  71. if (!user) {
  72. wq->sq.sw_sq = kzalloc(wq->sq.size * sizeof *wq->sq.sw_sq,
  73. GFP_KERNEL);
  74. if (!wq->sq.sw_sq)
  75. goto err2;
  76. wq->rq.sw_rq = kzalloc(wq->rq.size * sizeof *wq->rq.sw_rq,
  77. GFP_KERNEL);
  78. if (!wq->rq.sw_rq)
  79. goto err3;
  80. }
  81. /*
  82. * RQT must be a power of 2.
  83. */
  84. wq->rq.rqt_size = roundup_pow_of_two(wq->rq.size);
  85. wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size);
  86. if (!wq->rq.rqt_hwaddr)
  87. goto err4;
  88. wq->sq.queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev),
  89. wq->sq.memsize, &(wq->sq.dma_addr),
  90. GFP_KERNEL);
  91. if (!wq->sq.queue)
  92. goto err5;
  93. memset(wq->sq.queue, 0, wq->sq.memsize);
  94. pci_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr);
  95. wq->rq.queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev),
  96. wq->rq.memsize, &(wq->rq.dma_addr),
  97. GFP_KERNEL);
  98. if (!wq->rq.queue)
  99. goto err6;
  100. PDBG("%s sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n",
  101. __func__, wq->sq.queue,
  102. (unsigned long long)virt_to_phys(wq->sq.queue),
  103. wq->rq.queue,
  104. (unsigned long long)virt_to_phys(wq->rq.queue));
  105. memset(wq->rq.queue, 0, wq->rq.memsize);
  106. pci_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr);
  107. wq->db = rdev->lldi.db_reg;
  108. wq->gts = rdev->lldi.gts_reg;
  109. if (user) {
  110. wq->sq.udb = (u64)pci_resource_start(rdev->lldi.pdev, 2) +
  111. (wq->sq.qid << rdev->qpshift);
  112. wq->sq.udb &= PAGE_MASK;
  113. wq->rq.udb = (u64)pci_resource_start(rdev->lldi.pdev, 2) +
  114. (wq->rq.qid << rdev->qpshift);
  115. wq->rq.udb &= PAGE_MASK;
  116. }
  117. wq->rdev = rdev;
  118. wq->rq.msn = 1;
  119. /* build fw_ri_res_wr */
  120. wr_len = sizeof *res_wr + 2 * sizeof *res;
  121. skb = alloc_skb(wr_len, GFP_KERNEL | __GFP_NOFAIL);
  122. if (!skb) {
  123. ret = -ENOMEM;
  124. goto err7;
  125. }
  126. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  127. res_wr = (struct fw_ri_res_wr *)__skb_put(skb, wr_len);
  128. memset(res_wr, 0, wr_len);
  129. res_wr->op_nres = cpu_to_be32(
  130. FW_WR_OP(FW_RI_RES_WR) |
  131. V_FW_RI_RES_WR_NRES(2) |
  132. FW_WR_COMPL(1));
  133. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  134. res_wr->cookie = (u64)&wr_wait;
  135. res = res_wr->res;
  136. res->u.sqrq.restype = FW_RI_RES_TYPE_SQ;
  137. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  138. /*
  139. * eqsize is the number of 64B entries plus the status page size.
  140. */
  141. eqsize = wq->sq.size * T4_SQ_NUM_SLOTS + T4_EQ_STATUS_ENTRIES;
  142. res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
  143. V_FW_RI_RES_WR_HOSTFCMODE(0) | /* no host cidx updates */
  144. V_FW_RI_RES_WR_CPRIO(0) | /* don't keep in chip cache */
  145. V_FW_RI_RES_WR_PCIECHN(0) | /* set by uP at ri_init time */
  146. V_FW_RI_RES_WR_IQID(scq->cqid));
  147. res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
  148. V_FW_RI_RES_WR_DCAEN(0) |
  149. V_FW_RI_RES_WR_DCACPU(0) |
  150. V_FW_RI_RES_WR_FBMIN(3) |
  151. V_FW_RI_RES_WR_FBMAX(3) |
  152. V_FW_RI_RES_WR_CIDXFTHRESHO(0) |
  153. V_FW_RI_RES_WR_CIDXFTHRESH(0) |
  154. V_FW_RI_RES_WR_EQSIZE(eqsize));
  155. res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid);
  156. res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr);
  157. res++;
  158. res->u.sqrq.restype = FW_RI_RES_TYPE_RQ;
  159. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  160. /*
  161. * eqsize is the number of 64B entries plus the status page size.
  162. */
  163. eqsize = wq->rq.size * T4_RQ_NUM_SLOTS + T4_EQ_STATUS_ENTRIES;
  164. res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
  165. V_FW_RI_RES_WR_HOSTFCMODE(0) | /* no host cidx updates */
  166. V_FW_RI_RES_WR_CPRIO(0) | /* don't keep in chip cache */
  167. V_FW_RI_RES_WR_PCIECHN(0) | /* set by uP at ri_init time */
  168. V_FW_RI_RES_WR_IQID(rcq->cqid));
  169. res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
  170. V_FW_RI_RES_WR_DCAEN(0) |
  171. V_FW_RI_RES_WR_DCACPU(0) |
  172. V_FW_RI_RES_WR_FBMIN(3) |
  173. V_FW_RI_RES_WR_FBMAX(3) |
  174. V_FW_RI_RES_WR_CIDXFTHRESHO(0) |
  175. V_FW_RI_RES_WR_CIDXFTHRESH(0) |
  176. V_FW_RI_RES_WR_EQSIZE(eqsize));
  177. res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid);
  178. res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr);
  179. c4iw_init_wr_wait(&wr_wait);
  180. ret = c4iw_ofld_send(rdev, skb);
  181. if (ret)
  182. goto err7;
  183. wait_event_timeout(wr_wait.wait, wr_wait.done, C4IW_WR_TO);
  184. if (!wr_wait.done) {
  185. printk(KERN_ERR MOD "Device %s not responding!\n",
  186. pci_name(rdev->lldi.pdev));
  187. rdev->flags = T4_FATAL_ERROR;
  188. ret = -EIO;
  189. } else
  190. ret = wr_wait.ret;
  191. if (ret)
  192. goto err7;
  193. PDBG("%s sqid 0x%x rqid 0x%x kdb 0x%p squdb 0x%llx rqudb 0x%llx\n",
  194. __func__, wq->sq.qid, wq->rq.qid, wq->db,
  195. (unsigned long long)wq->sq.udb, (unsigned long long)wq->rq.udb);
  196. return 0;
  197. err7:
  198. dma_free_coherent(&(rdev->lldi.pdev->dev),
  199. wq->rq.memsize, wq->rq.queue,
  200. pci_unmap_addr(&wq->rq, mapping));
  201. err6:
  202. dma_free_coherent(&(rdev->lldi.pdev->dev),
  203. wq->sq.memsize, wq->sq.queue,
  204. pci_unmap_addr(&wq->sq, mapping));
  205. err5:
  206. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  207. err4:
  208. kfree(wq->rq.sw_rq);
  209. err3:
  210. kfree(wq->sq.sw_sq);
  211. err2:
  212. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  213. err1:
  214. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  215. return -ENOMEM;
  216. }
  217. static int build_rdma_send(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
  218. {
  219. int i;
  220. u32 plen;
  221. int size;
  222. u8 *datap;
  223. if (wr->num_sge > T4_MAX_SEND_SGE)
  224. return -EINVAL;
  225. switch (wr->opcode) {
  226. case IB_WR_SEND:
  227. if (wr->send_flags & IB_SEND_SOLICITED)
  228. wqe->send.sendop_pkd = cpu_to_be32(
  229. V_FW_RI_SEND_WR_SENDOP(FW_RI_SEND_WITH_SE));
  230. else
  231. wqe->send.sendop_pkd = cpu_to_be32(
  232. V_FW_RI_SEND_WR_SENDOP(FW_RI_SEND));
  233. wqe->send.stag_inv = 0;
  234. break;
  235. case IB_WR_SEND_WITH_INV:
  236. if (wr->send_flags & IB_SEND_SOLICITED)
  237. wqe->send.sendop_pkd = cpu_to_be32(
  238. V_FW_RI_SEND_WR_SENDOP(FW_RI_SEND_WITH_SE_INV));
  239. else
  240. wqe->send.sendop_pkd = cpu_to_be32(
  241. V_FW_RI_SEND_WR_SENDOP(FW_RI_SEND_WITH_INV));
  242. wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  243. break;
  244. default:
  245. return -EINVAL;
  246. }
  247. plen = 0;
  248. if (wr->num_sge) {
  249. if (wr->send_flags & IB_SEND_INLINE) {
  250. datap = (u8 *)wqe->send.u.immd_src[0].data;
  251. for (i = 0; i < wr->num_sge; i++) {
  252. if ((plen + wr->sg_list[i].length) >
  253. T4_MAX_SEND_INLINE) {
  254. return -EMSGSIZE;
  255. }
  256. plen += wr->sg_list[i].length;
  257. memcpy(datap,
  258. (void *)(unsigned long)wr->sg_list[i].addr,
  259. wr->sg_list[i].length);
  260. datap += wr->sg_list[i].length;
  261. }
  262. wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
  263. wqe->send.u.immd_src[0].r1 = 0;
  264. wqe->send.u.immd_src[0].r2 = 0;
  265. wqe->send.u.immd_src[0].immdlen = cpu_to_be32(plen);
  266. size = sizeof wqe->send + sizeof(struct fw_ri_immd) +
  267. plen;
  268. } else {
  269. for (i = 0; i < wr->num_sge; i++) {
  270. if ((plen + wr->sg_list[i].length) < plen)
  271. return -EMSGSIZE;
  272. plen += wr->sg_list[i].length;
  273. wqe->send.u.isgl_src[0].sge[i].stag =
  274. cpu_to_be32(wr->sg_list[i].lkey);
  275. wqe->send.u.isgl_src[0].sge[i].len =
  276. cpu_to_be32(wr->sg_list[i].length);
  277. wqe->send.u.isgl_src[0].sge[i].to =
  278. cpu_to_be64(wr->sg_list[i].addr);
  279. }
  280. wqe->send.u.isgl_src[0].op = FW_RI_DATA_ISGL;
  281. wqe->send.u.isgl_src[0].r1 = 0;
  282. wqe->send.u.isgl_src[0].nsge = cpu_to_be16(wr->num_sge);
  283. wqe->send.u.isgl_src[0].r2 = 0;
  284. size = sizeof wqe->send + sizeof(struct fw_ri_isgl) +
  285. wr->num_sge * sizeof(struct fw_ri_sge);
  286. }
  287. } else {
  288. wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
  289. wqe->send.u.immd_src[0].r1 = 0;
  290. wqe->send.u.immd_src[0].r2 = 0;
  291. wqe->send.u.immd_src[0].immdlen = 0;
  292. size = sizeof wqe->send + sizeof(struct fw_ri_immd);
  293. }
  294. *len16 = DIV_ROUND_UP(size, 16);
  295. wqe->send.plen = cpu_to_be32(plen);
  296. return 0;
  297. }
  298. static int build_rdma_write(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
  299. {
  300. int i;
  301. u32 plen;
  302. int size;
  303. u8 *datap;
  304. if (wr->num_sge > T4_MAX_WRITE_SGE)
  305. return -EINVAL;
  306. wqe->write.r2 = 0;
  307. wqe->write.stag_sink = cpu_to_be32(wr->wr.rdma.rkey);
  308. wqe->write.to_sink = cpu_to_be64(wr->wr.rdma.remote_addr);
  309. plen = 0;
  310. if (wr->num_sge) {
  311. if (wr->send_flags & IB_SEND_INLINE) {
  312. datap = (u8 *)wqe->write.u.immd_src[0].data;
  313. for (i = 0; i < wr->num_sge; i++) {
  314. if ((plen + wr->sg_list[i].length) >
  315. T4_MAX_WRITE_INLINE) {
  316. return -EMSGSIZE;
  317. }
  318. plen += wr->sg_list[i].length;
  319. memcpy(datap,
  320. (void *)(unsigned long)wr->sg_list[i].addr,
  321. wr->sg_list[i].length);
  322. datap += wr->sg_list[i].length;
  323. }
  324. wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  325. wqe->write.u.immd_src[0].r1 = 0;
  326. wqe->write.u.immd_src[0].r2 = 0;
  327. wqe->write.u.immd_src[0].immdlen = cpu_to_be32(plen);
  328. size = sizeof wqe->write + sizeof(struct fw_ri_immd) +
  329. plen;
  330. } else {
  331. for (i = 0; i < wr->num_sge; i++) {
  332. if ((plen + wr->sg_list[i].length) < plen)
  333. return -EMSGSIZE;
  334. plen += wr->sg_list[i].length;
  335. wqe->write.u.isgl_src[0].sge[i].stag =
  336. cpu_to_be32(wr->sg_list[i].lkey);
  337. wqe->write.u.isgl_src[0].sge[i].len =
  338. cpu_to_be32(wr->sg_list[i].length);
  339. wqe->write.u.isgl_src[0].sge[i].to =
  340. cpu_to_be64(wr->sg_list[i].addr);
  341. }
  342. wqe->write.u.isgl_src[0].op = FW_RI_DATA_ISGL;
  343. wqe->write.u.isgl_src[0].r1 = 0;
  344. wqe->write.u.isgl_src[0].nsge =
  345. cpu_to_be16(wr->num_sge);
  346. wqe->write.u.isgl_src[0].r2 = 0;
  347. size = sizeof wqe->write + sizeof(struct fw_ri_isgl) +
  348. wr->num_sge * sizeof(struct fw_ri_sge);
  349. }
  350. } else {
  351. wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  352. wqe->write.u.immd_src[0].r1 = 0;
  353. wqe->write.u.immd_src[0].r2 = 0;
  354. wqe->write.u.immd_src[0].immdlen = 0;
  355. size = sizeof wqe->write + sizeof(struct fw_ri_immd);
  356. }
  357. *len16 = DIV_ROUND_UP(size, 16);
  358. wqe->write.plen = cpu_to_be32(plen);
  359. return 0;
  360. }
  361. static int build_rdma_read(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
  362. {
  363. if (wr->num_sge > 1)
  364. return -EINVAL;
  365. if (wr->num_sge) {
  366. wqe->read.stag_src = cpu_to_be32(wr->wr.rdma.rkey);
  367. wqe->read.to_src_hi = cpu_to_be32((u32)(wr->wr.rdma.remote_addr
  368. >> 32));
  369. wqe->read.to_src_lo = cpu_to_be32((u32)wr->wr.rdma.remote_addr);
  370. wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey);
  371. wqe->read.plen = cpu_to_be32(wr->sg_list[0].length);
  372. wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr
  373. >> 32));
  374. wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr));
  375. } else {
  376. wqe->read.stag_src = cpu_to_be32(2);
  377. wqe->read.to_src_hi = 0;
  378. wqe->read.to_src_lo = 0;
  379. wqe->read.stag_sink = cpu_to_be32(2);
  380. wqe->read.plen = 0;
  381. wqe->read.to_sink_hi = 0;
  382. wqe->read.to_sink_lo = 0;
  383. }
  384. wqe->read.r2 = 0;
  385. wqe->read.r5 = 0;
  386. *len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
  387. return 0;
  388. }
  389. static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe,
  390. struct ib_recv_wr *wr, u8 *len16)
  391. {
  392. int i;
  393. int plen = 0;
  394. for (i = 0; i < wr->num_sge; i++) {
  395. if ((plen + wr->sg_list[i].length) < plen)
  396. return -EMSGSIZE;
  397. plen += wr->sg_list[i].length;
  398. wqe->recv.isgl.sge[i].stag =
  399. cpu_to_be32(wr->sg_list[i].lkey);
  400. wqe->recv.isgl.sge[i].len =
  401. cpu_to_be32(wr->sg_list[i].length);
  402. wqe->recv.isgl.sge[i].to =
  403. cpu_to_be64(wr->sg_list[i].addr);
  404. }
  405. for (; i < T4_MAX_RECV_SGE; i++) {
  406. wqe->recv.isgl.sge[i].stag = 0;
  407. wqe->recv.isgl.sge[i].len = 0;
  408. wqe->recv.isgl.sge[i].to = 0;
  409. }
  410. wqe->recv.isgl.op = FW_RI_DATA_ISGL;
  411. wqe->recv.isgl.r1 = 0;
  412. wqe->recv.isgl.nsge = cpu_to_be16(wr->num_sge);
  413. wqe->recv.isgl.r2 = 0;
  414. *len16 = DIV_ROUND_UP(sizeof wqe->recv +
  415. wr->num_sge * sizeof(struct fw_ri_sge), 16);
  416. return 0;
  417. }
  418. static int build_fastreg(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
  419. {
  420. struct fw_ri_immd *imdp;
  421. __be64 *p;
  422. int i;
  423. int pbllen = roundup(wr->wr.fast_reg.page_list_len * sizeof(u64), 32);
  424. if (wr->wr.fast_reg.page_list_len > T4_MAX_FR_DEPTH)
  425. return -EINVAL;
  426. wqe->fr.qpbinde_to_dcacpu = 0;
  427. wqe->fr.pgsz_shift = wr->wr.fast_reg.page_shift - 12;
  428. wqe->fr.addr_type = FW_RI_VA_BASED_TO;
  429. wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->wr.fast_reg.access_flags);
  430. wqe->fr.len_hi = 0;
  431. wqe->fr.len_lo = cpu_to_be32(wr->wr.fast_reg.length);
  432. wqe->fr.stag = cpu_to_be32(wr->wr.fast_reg.rkey);
  433. wqe->fr.va_hi = cpu_to_be32(wr->wr.fast_reg.iova_start >> 32);
  434. wqe->fr.va_lo_fbo = cpu_to_be32(wr->wr.fast_reg.iova_start &
  435. 0xffffffff);
  436. if (pbllen > T4_MAX_FR_IMMD) {
  437. struct c4iw_fr_page_list *c4pl =
  438. to_c4iw_fr_page_list(wr->wr.fast_reg.page_list);
  439. struct fw_ri_dsgl *sglp;
  440. sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1);
  441. sglp->op = FW_RI_DATA_DSGL;
  442. sglp->r1 = 0;
  443. sglp->nsge = cpu_to_be16(1);
  444. sglp->addr0 = cpu_to_be64(c4pl->dma_addr);
  445. sglp->len0 = cpu_to_be32(pbllen);
  446. *len16 = DIV_ROUND_UP(sizeof wqe->fr + sizeof *sglp, 16);
  447. } else {
  448. imdp = (struct fw_ri_immd *)(&wqe->fr + 1);
  449. imdp->op = FW_RI_DATA_IMMD;
  450. imdp->r1 = 0;
  451. imdp->r2 = 0;
  452. imdp->immdlen = cpu_to_be32(pbllen);
  453. p = (__be64 *)(imdp + 1);
  454. for (i = 0; i < wr->wr.fast_reg.page_list_len; i++, p++)
  455. *p = cpu_to_be64(
  456. (u64)wr->wr.fast_reg.page_list->page_list[i]);
  457. *len16 = DIV_ROUND_UP(sizeof wqe->fr + sizeof *imdp + pbllen,
  458. 16);
  459. }
  460. return 0;
  461. }
  462. static int build_inv_stag(union t4_wr *wqe, struct ib_send_wr *wr,
  463. u8 *len16)
  464. {
  465. wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  466. wqe->inv.r2 = 0;
  467. *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16);
  468. return 0;
  469. }
  470. void c4iw_qp_add_ref(struct ib_qp *qp)
  471. {
  472. PDBG("%s ib_qp %p\n", __func__, qp);
  473. atomic_inc(&(to_c4iw_qp(qp)->refcnt));
  474. }
  475. void c4iw_qp_rem_ref(struct ib_qp *qp)
  476. {
  477. PDBG("%s ib_qp %p\n", __func__, qp);
  478. if (atomic_dec_and_test(&(to_c4iw_qp(qp)->refcnt)))
  479. wake_up(&(to_c4iw_qp(qp)->wait));
  480. }
  481. int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  482. struct ib_send_wr **bad_wr)
  483. {
  484. int err = 0;
  485. u8 len16 = 0;
  486. enum fw_wr_opcodes fw_opcode = 0;
  487. enum fw_ri_wr_flags fw_flags;
  488. struct c4iw_qp *qhp;
  489. union t4_wr *wqe;
  490. u32 num_wrs;
  491. struct t4_swsqe *swsqe;
  492. unsigned long flag;
  493. u16 idx = 0;
  494. qhp = to_c4iw_qp(ibqp);
  495. spin_lock_irqsave(&qhp->lock, flag);
  496. if (t4_wq_in_error(&qhp->wq)) {
  497. spin_unlock_irqrestore(&qhp->lock, flag);
  498. return -EINVAL;
  499. }
  500. num_wrs = t4_sq_avail(&qhp->wq);
  501. if (num_wrs == 0) {
  502. spin_unlock_irqrestore(&qhp->lock, flag);
  503. return -ENOMEM;
  504. }
  505. while (wr) {
  506. if (num_wrs == 0) {
  507. err = -ENOMEM;
  508. *bad_wr = wr;
  509. break;
  510. }
  511. wqe = &qhp->wq.sq.queue[qhp->wq.sq.pidx];
  512. fw_flags = 0;
  513. if (wr->send_flags & IB_SEND_SOLICITED)
  514. fw_flags |= FW_RI_SOLICITED_EVENT_FLAG;
  515. if (wr->send_flags & IB_SEND_SIGNALED)
  516. fw_flags |= FW_RI_COMPLETION_FLAG;
  517. swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
  518. switch (wr->opcode) {
  519. case IB_WR_SEND_WITH_INV:
  520. case IB_WR_SEND:
  521. if (wr->send_flags & IB_SEND_FENCE)
  522. fw_flags |= FW_RI_READ_FENCE_FLAG;
  523. fw_opcode = FW_RI_SEND_WR;
  524. if (wr->opcode == IB_WR_SEND)
  525. swsqe->opcode = FW_RI_SEND;
  526. else
  527. swsqe->opcode = FW_RI_SEND_WITH_INV;
  528. err = build_rdma_send(wqe, wr, &len16);
  529. break;
  530. case IB_WR_RDMA_WRITE:
  531. fw_opcode = FW_RI_RDMA_WRITE_WR;
  532. swsqe->opcode = FW_RI_RDMA_WRITE;
  533. err = build_rdma_write(wqe, wr, &len16);
  534. break;
  535. case IB_WR_RDMA_READ:
  536. fw_opcode = FW_RI_RDMA_READ_WR;
  537. swsqe->opcode = FW_RI_READ_REQ;
  538. fw_flags = 0;
  539. err = build_rdma_read(wqe, wr, &len16);
  540. if (err)
  541. break;
  542. swsqe->read_len = wr->sg_list[0].length;
  543. if (!qhp->wq.sq.oldest_read)
  544. qhp->wq.sq.oldest_read = swsqe;
  545. break;
  546. case IB_WR_FAST_REG_MR:
  547. fw_opcode = FW_RI_FR_NSMR_WR;
  548. swsqe->opcode = FW_RI_FAST_REGISTER;
  549. err = build_fastreg(wqe, wr, &len16);
  550. break;
  551. case IB_WR_LOCAL_INV:
  552. fw_opcode = FW_RI_INV_LSTAG_WR;
  553. swsqe->opcode = FW_RI_LOCAL_INV;
  554. err = build_inv_stag(wqe, wr, &len16);
  555. break;
  556. default:
  557. PDBG("%s post of type=%d TBD!\n", __func__,
  558. wr->opcode);
  559. err = -EINVAL;
  560. }
  561. if (err) {
  562. *bad_wr = wr;
  563. break;
  564. }
  565. swsqe->idx = qhp->wq.sq.pidx;
  566. swsqe->complete = 0;
  567. swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED);
  568. swsqe->wr_id = wr->wr_id;
  569. init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16);
  570. PDBG("%s cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n",
  571. __func__, (unsigned long long)wr->wr_id, qhp->wq.sq.pidx,
  572. swsqe->opcode, swsqe->read_len);
  573. wr = wr->next;
  574. num_wrs--;
  575. t4_sq_produce(&qhp->wq);
  576. idx++;
  577. }
  578. if (t4_wq_db_enabled(&qhp->wq))
  579. t4_ring_sq_db(&qhp->wq, idx);
  580. spin_unlock_irqrestore(&qhp->lock, flag);
  581. return err;
  582. }
  583. int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  584. struct ib_recv_wr **bad_wr)
  585. {
  586. int err = 0;
  587. struct c4iw_qp *qhp;
  588. union t4_recv_wr *wqe;
  589. u32 num_wrs;
  590. u8 len16 = 0;
  591. unsigned long flag;
  592. u16 idx = 0;
  593. qhp = to_c4iw_qp(ibqp);
  594. spin_lock_irqsave(&qhp->lock, flag);
  595. if (t4_wq_in_error(&qhp->wq)) {
  596. spin_unlock_irqrestore(&qhp->lock, flag);
  597. return -EINVAL;
  598. }
  599. num_wrs = t4_rq_avail(&qhp->wq);
  600. if (num_wrs == 0) {
  601. spin_unlock_irqrestore(&qhp->lock, flag);
  602. return -ENOMEM;
  603. }
  604. while (wr) {
  605. if (wr->num_sge > T4_MAX_RECV_SGE) {
  606. err = -EINVAL;
  607. *bad_wr = wr;
  608. break;
  609. }
  610. wqe = &qhp->wq.rq.queue[qhp->wq.rq.pidx];
  611. if (num_wrs)
  612. err = build_rdma_recv(qhp, wqe, wr, &len16);
  613. else
  614. err = -ENOMEM;
  615. if (err) {
  616. *bad_wr = wr;
  617. break;
  618. }
  619. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id;
  620. wqe->recv.opcode = FW_RI_RECV_WR;
  621. wqe->recv.r1 = 0;
  622. wqe->recv.wrid = qhp->wq.rq.pidx;
  623. wqe->recv.r2[0] = 0;
  624. wqe->recv.r2[1] = 0;
  625. wqe->recv.r2[2] = 0;
  626. wqe->recv.len16 = len16;
  627. if (len16 < 5)
  628. wqe->flits[8] = 0;
  629. PDBG("%s cookie 0x%llx pidx %u\n", __func__,
  630. (unsigned long long) wr->wr_id, qhp->wq.rq.pidx);
  631. t4_rq_produce(&qhp->wq);
  632. wr = wr->next;
  633. num_wrs--;
  634. idx++;
  635. }
  636. if (t4_wq_db_enabled(&qhp->wq))
  637. t4_ring_rq_db(&qhp->wq, idx);
  638. spin_unlock_irqrestore(&qhp->lock, flag);
  639. return err;
  640. }
  641. int c4iw_bind_mw(struct ib_qp *qp, struct ib_mw *mw, struct ib_mw_bind *mw_bind)
  642. {
  643. return -ENOSYS;
  644. }
  645. static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type,
  646. u8 *ecode)
  647. {
  648. int status;
  649. int tagged;
  650. int opcode;
  651. int rqtype;
  652. int send_inv;
  653. if (!err_cqe) {
  654. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  655. *ecode = 0;
  656. return;
  657. }
  658. status = CQE_STATUS(err_cqe);
  659. opcode = CQE_OPCODE(err_cqe);
  660. rqtype = RQ_TYPE(err_cqe);
  661. send_inv = (opcode == FW_RI_SEND_WITH_INV) ||
  662. (opcode == FW_RI_SEND_WITH_SE_INV);
  663. tagged = (opcode == FW_RI_RDMA_WRITE) ||
  664. (rqtype && (opcode == FW_RI_READ_RESP));
  665. switch (status) {
  666. case T4_ERR_STAG:
  667. if (send_inv) {
  668. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  669. *ecode = RDMAP_CANT_INV_STAG;
  670. } else {
  671. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  672. *ecode = RDMAP_INV_STAG;
  673. }
  674. break;
  675. case T4_ERR_PDID:
  676. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  677. if ((opcode == FW_RI_SEND_WITH_INV) ||
  678. (opcode == FW_RI_SEND_WITH_SE_INV))
  679. *ecode = RDMAP_CANT_INV_STAG;
  680. else
  681. *ecode = RDMAP_STAG_NOT_ASSOC;
  682. break;
  683. case T4_ERR_QPID:
  684. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  685. *ecode = RDMAP_STAG_NOT_ASSOC;
  686. break;
  687. case T4_ERR_ACCESS:
  688. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  689. *ecode = RDMAP_ACC_VIOL;
  690. break;
  691. case T4_ERR_WRAP:
  692. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  693. *ecode = RDMAP_TO_WRAP;
  694. break;
  695. case T4_ERR_BOUND:
  696. if (tagged) {
  697. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  698. *ecode = DDPT_BASE_BOUNDS;
  699. } else {
  700. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  701. *ecode = RDMAP_BASE_BOUNDS;
  702. }
  703. break;
  704. case T4_ERR_INVALIDATE_SHARED_MR:
  705. case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
  706. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  707. *ecode = RDMAP_CANT_INV_STAG;
  708. break;
  709. case T4_ERR_ECC:
  710. case T4_ERR_ECC_PSTAG:
  711. case T4_ERR_INTERNAL_ERR:
  712. *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA;
  713. *ecode = 0;
  714. break;
  715. case T4_ERR_OUT_OF_RQE:
  716. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  717. *ecode = DDPU_INV_MSN_NOBUF;
  718. break;
  719. case T4_ERR_PBL_ADDR_BOUND:
  720. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  721. *ecode = DDPT_BASE_BOUNDS;
  722. break;
  723. case T4_ERR_CRC:
  724. *layer_type = LAYER_MPA|DDP_LLP;
  725. *ecode = MPA_CRC_ERR;
  726. break;
  727. case T4_ERR_MARKER:
  728. *layer_type = LAYER_MPA|DDP_LLP;
  729. *ecode = MPA_MARKER_ERR;
  730. break;
  731. case T4_ERR_PDU_LEN_ERR:
  732. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  733. *ecode = DDPU_MSG_TOOBIG;
  734. break;
  735. case T4_ERR_DDP_VERSION:
  736. if (tagged) {
  737. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  738. *ecode = DDPT_INV_VERS;
  739. } else {
  740. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  741. *ecode = DDPU_INV_VERS;
  742. }
  743. break;
  744. case T4_ERR_RDMA_VERSION:
  745. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  746. *ecode = RDMAP_INV_VERS;
  747. break;
  748. case T4_ERR_OPCODE:
  749. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  750. *ecode = RDMAP_INV_OPCODE;
  751. break;
  752. case T4_ERR_DDP_QUEUE_NUM:
  753. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  754. *ecode = DDPU_INV_QN;
  755. break;
  756. case T4_ERR_MSN:
  757. case T4_ERR_MSN_GAP:
  758. case T4_ERR_MSN_RANGE:
  759. case T4_ERR_IRD_OVERFLOW:
  760. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  761. *ecode = DDPU_INV_MSN_RANGE;
  762. break;
  763. case T4_ERR_TBIT:
  764. *layer_type = LAYER_DDP|DDP_LOCAL_CATA;
  765. *ecode = 0;
  766. break;
  767. case T4_ERR_MO:
  768. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  769. *ecode = DDPU_INV_MO;
  770. break;
  771. default:
  772. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  773. *ecode = 0;
  774. break;
  775. }
  776. }
  777. int c4iw_post_zb_read(struct c4iw_qp *qhp)
  778. {
  779. union t4_wr *wqe;
  780. struct sk_buff *skb;
  781. u8 len16;
  782. PDBG("%s enter\n", __func__);
  783. skb = alloc_skb(40, GFP_KERNEL);
  784. if (!skb) {
  785. printk(KERN_ERR "%s cannot send zb_read!!\n", __func__);
  786. return -ENOMEM;
  787. }
  788. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  789. wqe = (union t4_wr *)skb_put(skb, sizeof wqe->read);
  790. memset(wqe, 0, sizeof wqe->read);
  791. wqe->read.r2 = cpu_to_be64(0);
  792. wqe->read.stag_sink = cpu_to_be32(1);
  793. wqe->read.to_sink_hi = cpu_to_be32(0);
  794. wqe->read.to_sink_lo = cpu_to_be32(1);
  795. wqe->read.stag_src = cpu_to_be32(1);
  796. wqe->read.plen = cpu_to_be32(0);
  797. wqe->read.to_src_hi = cpu_to_be32(0);
  798. wqe->read.to_src_lo = cpu_to_be32(1);
  799. len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
  800. init_wr_hdr(wqe, 0, FW_RI_RDMA_READ_WR, FW_RI_COMPLETION_FLAG, len16);
  801. return c4iw_ofld_send(&qhp->rhp->rdev, skb);
  802. }
  803. static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe,
  804. gfp_t gfp)
  805. {
  806. struct fw_ri_wr *wqe;
  807. struct sk_buff *skb;
  808. struct terminate_message *term;
  809. PDBG("%s qhp %p qid 0x%x tid %u\n", __func__, qhp, qhp->wq.sq.qid,
  810. qhp->ep->hwtid);
  811. skb = alloc_skb(sizeof *wqe, gfp);
  812. if (!skb)
  813. return;
  814. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  815. wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
  816. memset(wqe, 0, sizeof *wqe);
  817. wqe->op_compl = cpu_to_be32(FW_WR_OP(FW_RI_INIT_WR));
  818. wqe->flowid_len16 = cpu_to_be32(
  819. FW_WR_FLOWID(qhp->ep->hwtid) |
  820. FW_WR_LEN16(DIV_ROUND_UP(sizeof *wqe, 16)));
  821. wqe->u.terminate.type = FW_RI_TYPE_TERMINATE;
  822. wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term);
  823. term = (struct terminate_message *)wqe->u.terminate.termmsg;
  824. build_term_codes(err_cqe, &term->layer_etype, &term->ecode);
  825. c4iw_ofld_send(&qhp->rhp->rdev, skb);
  826. }
  827. /*
  828. * Assumes qhp lock is held.
  829. */
  830. static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp,
  831. struct c4iw_cq *schp, unsigned long *flag)
  832. {
  833. int count;
  834. int flushed;
  835. PDBG("%s qhp %p rchp %p schp %p\n", __func__, qhp, rchp, schp);
  836. /* take a ref on the qhp since we must release the lock */
  837. atomic_inc(&qhp->refcnt);
  838. spin_unlock_irqrestore(&qhp->lock, *flag);
  839. /* locking heirarchy: cq lock first, then qp lock. */
  840. spin_lock_irqsave(&rchp->lock, *flag);
  841. spin_lock(&qhp->lock);
  842. c4iw_flush_hw_cq(&rchp->cq);
  843. c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count);
  844. flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count);
  845. spin_unlock(&qhp->lock);
  846. spin_unlock_irqrestore(&rchp->lock, *flag);
  847. if (flushed)
  848. (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context);
  849. /* locking heirarchy: cq lock first, then qp lock. */
  850. spin_lock_irqsave(&schp->lock, *flag);
  851. spin_lock(&qhp->lock);
  852. c4iw_flush_hw_cq(&schp->cq);
  853. c4iw_count_scqes(&schp->cq, &qhp->wq, &count);
  854. flushed = c4iw_flush_sq(&qhp->wq, &schp->cq, count);
  855. spin_unlock(&qhp->lock);
  856. spin_unlock_irqrestore(&schp->lock, *flag);
  857. if (flushed)
  858. (*schp->ibcq.comp_handler)(&schp->ibcq, schp->ibcq.cq_context);
  859. /* deref */
  860. if (atomic_dec_and_test(&qhp->refcnt))
  861. wake_up(&qhp->wait);
  862. spin_lock_irqsave(&qhp->lock, *flag);
  863. }
  864. static void flush_qp(struct c4iw_qp *qhp, unsigned long *flag)
  865. {
  866. struct c4iw_cq *rchp, *schp;
  867. rchp = get_chp(qhp->rhp, qhp->attr.rcq);
  868. schp = get_chp(qhp->rhp, qhp->attr.scq);
  869. if (qhp->ibqp.uobject) {
  870. t4_set_wq_in_error(&qhp->wq);
  871. t4_set_cq_in_error(&rchp->cq);
  872. if (schp != rchp)
  873. t4_set_cq_in_error(&schp->cq);
  874. return;
  875. }
  876. __flush_qp(qhp, rchp, schp, flag);
  877. }
  878. static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
  879. {
  880. struct fw_ri_wr *wqe;
  881. int ret;
  882. struct c4iw_wr_wait wr_wait;
  883. struct sk_buff *skb;
  884. PDBG("%s qhp %p qid 0x%x tid %u\n", __func__, qhp, qhp->wq.sq.qid,
  885. qhp->ep->hwtid);
  886. skb = alloc_skb(sizeof *wqe, GFP_KERNEL | __GFP_NOFAIL);
  887. if (!skb)
  888. return -ENOMEM;
  889. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  890. wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
  891. memset(wqe, 0, sizeof *wqe);
  892. wqe->op_compl = cpu_to_be32(
  893. FW_WR_OP(FW_RI_INIT_WR) |
  894. FW_WR_COMPL(1));
  895. wqe->flowid_len16 = cpu_to_be32(
  896. FW_WR_FLOWID(qhp->ep->hwtid) |
  897. FW_WR_LEN16(DIV_ROUND_UP(sizeof *wqe, 16)));
  898. wqe->cookie = (u64)&wr_wait;
  899. wqe->u.fini.type = FW_RI_TYPE_FINI;
  900. c4iw_init_wr_wait(&wr_wait);
  901. ret = c4iw_ofld_send(&rhp->rdev, skb);
  902. if (ret)
  903. goto out;
  904. wait_event_timeout(wr_wait.wait, wr_wait.done, C4IW_WR_TO);
  905. if (!wr_wait.done) {
  906. printk(KERN_ERR MOD "Device %s not responding!\n",
  907. pci_name(rhp->rdev.lldi.pdev));
  908. rhp->rdev.flags = T4_FATAL_ERROR;
  909. ret = -EIO;
  910. } else {
  911. ret = wr_wait.ret;
  912. if (ret)
  913. printk(KERN_WARNING MOD
  914. "%s: Abnormal close qpid %d ret %u\n",
  915. pci_name(rhp->rdev.lldi.pdev), qhp->wq.sq.qid,
  916. ret);
  917. }
  918. out:
  919. PDBG("%s ret %d\n", __func__, ret);
  920. return ret;
  921. }
  922. static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init)
  923. {
  924. memset(&init->u, 0, sizeof init->u);
  925. switch (p2p_type) {
  926. case FW_RI_INIT_P2PTYPE_RDMA_WRITE:
  927. init->u.write.opcode = FW_RI_RDMA_WRITE_WR;
  928. init->u.write.stag_sink = cpu_to_be32(1);
  929. init->u.write.to_sink = cpu_to_be64(1);
  930. init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  931. init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write +
  932. sizeof(struct fw_ri_immd),
  933. 16);
  934. break;
  935. case FW_RI_INIT_P2PTYPE_READ_REQ:
  936. init->u.write.opcode = FW_RI_RDMA_READ_WR;
  937. init->u.read.stag_src = cpu_to_be32(1);
  938. init->u.read.to_src_lo = cpu_to_be32(1);
  939. init->u.read.stag_sink = cpu_to_be32(1);
  940. init->u.read.to_sink_lo = cpu_to_be32(1);
  941. init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16);
  942. break;
  943. }
  944. }
  945. static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
  946. {
  947. struct fw_ri_wr *wqe;
  948. int ret;
  949. struct c4iw_wr_wait wr_wait;
  950. struct sk_buff *skb;
  951. PDBG("%s qhp %p qid 0x%x tid %u\n", __func__, qhp, qhp->wq.sq.qid,
  952. qhp->ep->hwtid);
  953. skb = alloc_skb(sizeof *wqe, GFP_KERNEL | __GFP_NOFAIL);
  954. if (!skb)
  955. return -ENOMEM;
  956. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  957. wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
  958. memset(wqe, 0, sizeof *wqe);
  959. wqe->op_compl = cpu_to_be32(
  960. FW_WR_OP(FW_RI_INIT_WR) |
  961. FW_WR_COMPL(1));
  962. wqe->flowid_len16 = cpu_to_be32(
  963. FW_WR_FLOWID(qhp->ep->hwtid) |
  964. FW_WR_LEN16(DIV_ROUND_UP(sizeof *wqe, 16)));
  965. wqe->cookie = (u64)&wr_wait;
  966. wqe->u.init.type = FW_RI_TYPE_INIT;
  967. wqe->u.init.mpareqbit_p2ptype =
  968. V_FW_RI_WR_MPAREQBIT(qhp->attr.mpa_attr.initiator) |
  969. V_FW_RI_WR_P2PTYPE(qhp->attr.mpa_attr.p2p_type);
  970. wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE;
  971. if (qhp->attr.mpa_attr.recv_marker_enabled)
  972. wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE;
  973. if (qhp->attr.mpa_attr.xmit_marker_enabled)
  974. wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE;
  975. if (qhp->attr.mpa_attr.crc_enabled)
  976. wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE;
  977. wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE |
  978. FW_RI_QP_RDMA_WRITE_ENABLE |
  979. FW_RI_QP_BIND_ENABLE;
  980. if (!qhp->ibqp.uobject)
  981. wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE |
  982. FW_RI_QP_STAG0_ENABLE;
  983. wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq));
  984. wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd);
  985. wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid);
  986. wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid);
  987. wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid);
  988. wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq);
  989. wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq);
  990. wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord);
  991. wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird);
  992. wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq);
  993. wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq);
  994. wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size);
  995. wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr -
  996. rhp->rdev.lldi.vr->rq.start);
  997. if (qhp->attr.mpa_attr.initiator)
  998. build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init);
  999. c4iw_init_wr_wait(&wr_wait);
  1000. ret = c4iw_ofld_send(&rhp->rdev, skb);
  1001. if (ret)
  1002. goto out;
  1003. wait_event_timeout(wr_wait.wait, wr_wait.done, C4IW_WR_TO);
  1004. if (!wr_wait.done) {
  1005. printk(KERN_ERR MOD "Device %s not responding!\n",
  1006. pci_name(rhp->rdev.lldi.pdev));
  1007. rhp->rdev.flags = T4_FATAL_ERROR;
  1008. ret = -EIO;
  1009. } else
  1010. ret = wr_wait.ret;
  1011. out:
  1012. PDBG("%s ret %d\n", __func__, ret);
  1013. return ret;
  1014. }
  1015. int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1016. enum c4iw_qp_attr_mask mask,
  1017. struct c4iw_qp_attributes *attrs,
  1018. int internal)
  1019. {
  1020. int ret = 0;
  1021. struct c4iw_qp_attributes newattr = qhp->attr;
  1022. unsigned long flag;
  1023. int disconnect = 0;
  1024. int terminate = 0;
  1025. int abort = 0;
  1026. int free = 0;
  1027. struct c4iw_ep *ep = NULL;
  1028. PDBG("%s qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n", __func__,
  1029. qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state,
  1030. (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1);
  1031. spin_lock_irqsave(&qhp->lock, flag);
  1032. /* Process attr changes if in IDLE */
  1033. if (mask & C4IW_QP_ATTR_VALID_MODIFY) {
  1034. if (qhp->attr.state != C4IW_QP_STATE_IDLE) {
  1035. ret = -EIO;
  1036. goto out;
  1037. }
  1038. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ)
  1039. newattr.enable_rdma_read = attrs->enable_rdma_read;
  1040. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE)
  1041. newattr.enable_rdma_write = attrs->enable_rdma_write;
  1042. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND)
  1043. newattr.enable_bind = attrs->enable_bind;
  1044. if (mask & C4IW_QP_ATTR_MAX_ORD) {
  1045. if (attrs->max_ord > c4iw_max_read_depth) {
  1046. ret = -EINVAL;
  1047. goto out;
  1048. }
  1049. newattr.max_ord = attrs->max_ord;
  1050. }
  1051. if (mask & C4IW_QP_ATTR_MAX_IRD) {
  1052. if (attrs->max_ird > c4iw_max_read_depth) {
  1053. ret = -EINVAL;
  1054. goto out;
  1055. }
  1056. newattr.max_ird = attrs->max_ird;
  1057. }
  1058. qhp->attr = newattr;
  1059. }
  1060. if (!(mask & C4IW_QP_ATTR_NEXT_STATE))
  1061. goto out;
  1062. if (qhp->attr.state == attrs->next_state)
  1063. goto out;
  1064. switch (qhp->attr.state) {
  1065. case C4IW_QP_STATE_IDLE:
  1066. switch (attrs->next_state) {
  1067. case C4IW_QP_STATE_RTS:
  1068. if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) {
  1069. ret = -EINVAL;
  1070. goto out;
  1071. }
  1072. if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) {
  1073. ret = -EINVAL;
  1074. goto out;
  1075. }
  1076. qhp->attr.mpa_attr = attrs->mpa_attr;
  1077. qhp->attr.llp_stream_handle = attrs->llp_stream_handle;
  1078. qhp->ep = qhp->attr.llp_stream_handle;
  1079. qhp->attr.state = C4IW_QP_STATE_RTS;
  1080. /*
  1081. * Ref the endpoint here and deref when we
  1082. * disassociate the endpoint from the QP. This
  1083. * happens in CLOSING->IDLE transition or *->ERROR
  1084. * transition.
  1085. */
  1086. c4iw_get_ep(&qhp->ep->com);
  1087. spin_unlock_irqrestore(&qhp->lock, flag);
  1088. ret = rdma_init(rhp, qhp);
  1089. spin_lock_irqsave(&qhp->lock, flag);
  1090. if (ret)
  1091. goto err;
  1092. break;
  1093. case C4IW_QP_STATE_ERROR:
  1094. qhp->attr.state = C4IW_QP_STATE_ERROR;
  1095. flush_qp(qhp, &flag);
  1096. break;
  1097. default:
  1098. ret = -EINVAL;
  1099. goto out;
  1100. }
  1101. break;
  1102. case C4IW_QP_STATE_RTS:
  1103. switch (attrs->next_state) {
  1104. case C4IW_QP_STATE_CLOSING:
  1105. BUG_ON(atomic_read(&qhp->ep->com.kref.refcount) < 2);
  1106. qhp->attr.state = C4IW_QP_STATE_CLOSING;
  1107. if (!internal) {
  1108. abort = 0;
  1109. disconnect = 1;
  1110. ep = qhp->ep;
  1111. c4iw_get_ep(&ep->com);
  1112. }
  1113. spin_unlock_irqrestore(&qhp->lock, flag);
  1114. ret = rdma_fini(rhp, qhp);
  1115. spin_lock_irqsave(&qhp->lock, flag);
  1116. if (ret) {
  1117. ep = qhp->ep;
  1118. c4iw_get_ep(&ep->com);
  1119. disconnect = abort = 1;
  1120. goto err;
  1121. }
  1122. break;
  1123. case C4IW_QP_STATE_TERMINATE:
  1124. qhp->attr.state = C4IW_QP_STATE_TERMINATE;
  1125. if (qhp->ibqp.uobject)
  1126. t4_set_wq_in_error(&qhp->wq);
  1127. ep = qhp->ep;
  1128. c4iw_get_ep(&ep->com);
  1129. terminate = 1;
  1130. disconnect = 1;
  1131. break;
  1132. case C4IW_QP_STATE_ERROR:
  1133. qhp->attr.state = C4IW_QP_STATE_ERROR;
  1134. if (!internal) {
  1135. abort = 1;
  1136. disconnect = 1;
  1137. ep = qhp->ep;
  1138. c4iw_get_ep(&ep->com);
  1139. }
  1140. goto err;
  1141. break;
  1142. default:
  1143. ret = -EINVAL;
  1144. goto out;
  1145. }
  1146. break;
  1147. case C4IW_QP_STATE_CLOSING:
  1148. if (!internal) {
  1149. ret = -EINVAL;
  1150. goto out;
  1151. }
  1152. switch (attrs->next_state) {
  1153. case C4IW_QP_STATE_IDLE:
  1154. flush_qp(qhp, &flag);
  1155. qhp->attr.state = C4IW_QP_STATE_IDLE;
  1156. qhp->attr.llp_stream_handle = NULL;
  1157. c4iw_put_ep(&qhp->ep->com);
  1158. qhp->ep = NULL;
  1159. wake_up(&qhp->wait);
  1160. break;
  1161. case C4IW_QP_STATE_ERROR:
  1162. goto err;
  1163. default:
  1164. ret = -EINVAL;
  1165. goto err;
  1166. }
  1167. break;
  1168. case C4IW_QP_STATE_ERROR:
  1169. if (attrs->next_state != C4IW_QP_STATE_IDLE) {
  1170. ret = -EINVAL;
  1171. goto out;
  1172. }
  1173. if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) {
  1174. ret = -EINVAL;
  1175. goto out;
  1176. }
  1177. qhp->attr.state = C4IW_QP_STATE_IDLE;
  1178. break;
  1179. case C4IW_QP_STATE_TERMINATE:
  1180. if (!internal) {
  1181. ret = -EINVAL;
  1182. goto out;
  1183. }
  1184. goto err;
  1185. break;
  1186. default:
  1187. printk(KERN_ERR "%s in a bad state %d\n",
  1188. __func__, qhp->attr.state);
  1189. ret = -EINVAL;
  1190. goto err;
  1191. break;
  1192. }
  1193. goto out;
  1194. err:
  1195. PDBG("%s disassociating ep %p qpid 0x%x\n", __func__, qhp->ep,
  1196. qhp->wq.sq.qid);
  1197. /* disassociate the LLP connection */
  1198. qhp->attr.llp_stream_handle = NULL;
  1199. ep = qhp->ep;
  1200. qhp->ep = NULL;
  1201. qhp->attr.state = C4IW_QP_STATE_ERROR;
  1202. free = 1;
  1203. wake_up(&qhp->wait);
  1204. BUG_ON(!ep);
  1205. flush_qp(qhp, &flag);
  1206. out:
  1207. spin_unlock_irqrestore(&qhp->lock, flag);
  1208. if (terminate)
  1209. post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL);
  1210. /*
  1211. * If disconnect is 1, then we need to initiate a disconnect
  1212. * on the EP. This can be a normal close (RTS->CLOSING) or
  1213. * an abnormal close (RTS/CLOSING->ERROR).
  1214. */
  1215. if (disconnect) {
  1216. c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC :
  1217. GFP_KERNEL);
  1218. c4iw_put_ep(&ep->com);
  1219. }
  1220. /*
  1221. * If free is 1, then we've disassociated the EP from the QP
  1222. * and we need to dereference the EP.
  1223. */
  1224. if (free)
  1225. c4iw_put_ep(&ep->com);
  1226. PDBG("%s exit state %d\n", __func__, qhp->attr.state);
  1227. return ret;
  1228. }
  1229. int c4iw_destroy_qp(struct ib_qp *ib_qp)
  1230. {
  1231. struct c4iw_dev *rhp;
  1232. struct c4iw_qp *qhp;
  1233. struct c4iw_qp_attributes attrs;
  1234. struct c4iw_ucontext *ucontext;
  1235. qhp = to_c4iw_qp(ib_qp);
  1236. rhp = qhp->rhp;
  1237. attrs.next_state = C4IW_QP_STATE_ERROR;
  1238. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0);
  1239. wait_event(qhp->wait, !qhp->ep);
  1240. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1241. remove_handle(rhp, &rhp->qpidr, qhp->wq.rq.qid);
  1242. atomic_dec(&qhp->refcnt);
  1243. wait_event(qhp->wait, !atomic_read(&qhp->refcnt));
  1244. ucontext = ib_qp->uobject ?
  1245. to_c4iw_ucontext(ib_qp->uobject->context) : NULL;
  1246. destroy_qp(&rhp->rdev, &qhp->wq,
  1247. ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
  1248. PDBG("%s ib_qp %p qpid 0x%0x\n", __func__, ib_qp, qhp->wq.sq.qid);
  1249. kfree(qhp);
  1250. return 0;
  1251. }
  1252. struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs,
  1253. struct ib_udata *udata)
  1254. {
  1255. struct c4iw_dev *rhp;
  1256. struct c4iw_qp *qhp;
  1257. struct c4iw_pd *php;
  1258. struct c4iw_cq *schp;
  1259. struct c4iw_cq *rchp;
  1260. struct c4iw_create_qp_resp uresp;
  1261. int sqsize, rqsize;
  1262. struct c4iw_ucontext *ucontext;
  1263. int ret;
  1264. struct c4iw_mm_entry *mm1, *mm2, *mm3, *mm4;
  1265. PDBG("%s ib_pd %p\n", __func__, pd);
  1266. if (attrs->qp_type != IB_QPT_RC)
  1267. return ERR_PTR(-EINVAL);
  1268. php = to_c4iw_pd(pd);
  1269. rhp = php->rhp;
  1270. schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid);
  1271. rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid);
  1272. if (!schp || !rchp)
  1273. return ERR_PTR(-EINVAL);
  1274. if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE)
  1275. return ERR_PTR(-EINVAL);
  1276. rqsize = roundup(attrs->cap.max_recv_wr + 1, 16);
  1277. if (rqsize > T4_MAX_RQ_SIZE)
  1278. return ERR_PTR(-E2BIG);
  1279. sqsize = roundup(attrs->cap.max_send_wr + 1, 16);
  1280. if (sqsize > T4_MAX_SQ_SIZE)
  1281. return ERR_PTR(-E2BIG);
  1282. ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
  1283. qhp = kzalloc(sizeof(*qhp), GFP_KERNEL);
  1284. if (!qhp)
  1285. return ERR_PTR(-ENOMEM);
  1286. qhp->wq.sq.size = sqsize;
  1287. qhp->wq.sq.memsize = (sqsize + 1) * sizeof *qhp->wq.sq.queue;
  1288. qhp->wq.rq.size = rqsize;
  1289. qhp->wq.rq.memsize = (rqsize + 1) * sizeof *qhp->wq.rq.queue;
  1290. if (ucontext) {
  1291. qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE);
  1292. qhp->wq.rq.memsize = roundup(qhp->wq.rq.memsize, PAGE_SIZE);
  1293. }
  1294. PDBG("%s sqsize %u sqmemsize %zu rqsize %u rqmemsize %zu\n",
  1295. __func__, sqsize, qhp->wq.sq.memsize, rqsize, qhp->wq.rq.memsize);
  1296. ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq,
  1297. ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
  1298. if (ret)
  1299. goto err1;
  1300. attrs->cap.max_recv_wr = rqsize - 1;
  1301. attrs->cap.max_send_wr = sqsize - 1;
  1302. attrs->cap.max_inline_data = T4_MAX_SEND_INLINE;
  1303. qhp->rhp = rhp;
  1304. qhp->attr.pd = php->pdid;
  1305. qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid;
  1306. qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid;
  1307. qhp->attr.sq_num_entries = attrs->cap.max_send_wr;
  1308. qhp->attr.rq_num_entries = attrs->cap.max_recv_wr;
  1309. qhp->attr.sq_max_sges = attrs->cap.max_send_sge;
  1310. qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge;
  1311. qhp->attr.rq_max_sges = attrs->cap.max_recv_sge;
  1312. qhp->attr.state = C4IW_QP_STATE_IDLE;
  1313. qhp->attr.next_state = C4IW_QP_STATE_IDLE;
  1314. qhp->attr.enable_rdma_read = 1;
  1315. qhp->attr.enable_rdma_write = 1;
  1316. qhp->attr.enable_bind = 1;
  1317. qhp->attr.max_ord = 1;
  1318. qhp->attr.max_ird = 1;
  1319. spin_lock_init(&qhp->lock);
  1320. init_waitqueue_head(&qhp->wait);
  1321. atomic_set(&qhp->refcnt, 1);
  1322. ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid);
  1323. if (ret)
  1324. goto err2;
  1325. ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.rq.qid);
  1326. if (ret)
  1327. goto err3;
  1328. if (udata) {
  1329. mm1 = kmalloc(sizeof *mm1, GFP_KERNEL);
  1330. if (!mm1) {
  1331. ret = -ENOMEM;
  1332. goto err4;
  1333. }
  1334. mm2 = kmalloc(sizeof *mm2, GFP_KERNEL);
  1335. if (!mm2) {
  1336. ret = -ENOMEM;
  1337. goto err5;
  1338. }
  1339. mm3 = kmalloc(sizeof *mm3, GFP_KERNEL);
  1340. if (!mm3) {
  1341. ret = -ENOMEM;
  1342. goto err6;
  1343. }
  1344. mm4 = kmalloc(sizeof *mm4, GFP_KERNEL);
  1345. if (!mm4) {
  1346. ret = -ENOMEM;
  1347. goto err7;
  1348. }
  1349. uresp.qid_mask = rhp->rdev.qpmask;
  1350. uresp.sqid = qhp->wq.sq.qid;
  1351. uresp.sq_size = qhp->wq.sq.size;
  1352. uresp.sq_memsize = qhp->wq.sq.memsize;
  1353. uresp.rqid = qhp->wq.rq.qid;
  1354. uresp.rq_size = qhp->wq.rq.size;
  1355. uresp.rq_memsize = qhp->wq.rq.memsize;
  1356. spin_lock(&ucontext->mmap_lock);
  1357. uresp.sq_key = ucontext->key;
  1358. ucontext->key += PAGE_SIZE;
  1359. uresp.rq_key = ucontext->key;
  1360. ucontext->key += PAGE_SIZE;
  1361. uresp.sq_db_gts_key = ucontext->key;
  1362. ucontext->key += PAGE_SIZE;
  1363. uresp.rq_db_gts_key = ucontext->key;
  1364. ucontext->key += PAGE_SIZE;
  1365. spin_unlock(&ucontext->mmap_lock);
  1366. ret = ib_copy_to_udata(udata, &uresp, sizeof uresp);
  1367. if (ret)
  1368. goto err8;
  1369. mm1->key = uresp.sq_key;
  1370. mm1->addr = virt_to_phys(qhp->wq.sq.queue);
  1371. mm1->len = PAGE_ALIGN(qhp->wq.sq.memsize);
  1372. insert_mmap(ucontext, mm1);
  1373. mm2->key = uresp.rq_key;
  1374. mm2->addr = virt_to_phys(qhp->wq.rq.queue);
  1375. mm2->len = PAGE_ALIGN(qhp->wq.rq.memsize);
  1376. insert_mmap(ucontext, mm2);
  1377. mm3->key = uresp.sq_db_gts_key;
  1378. mm3->addr = qhp->wq.sq.udb;
  1379. mm3->len = PAGE_SIZE;
  1380. insert_mmap(ucontext, mm3);
  1381. mm4->key = uresp.rq_db_gts_key;
  1382. mm4->addr = qhp->wq.rq.udb;
  1383. mm4->len = PAGE_SIZE;
  1384. insert_mmap(ucontext, mm4);
  1385. }
  1386. qhp->ibqp.qp_num = qhp->wq.sq.qid;
  1387. init_timer(&(qhp->timer));
  1388. PDBG("%s qhp %p sq_num_entries %d, rq_num_entries %d qpid 0x%0x\n",
  1389. __func__, qhp, qhp->attr.sq_num_entries, qhp->attr.rq_num_entries,
  1390. qhp->wq.sq.qid);
  1391. return &qhp->ibqp;
  1392. err8:
  1393. kfree(mm4);
  1394. err7:
  1395. kfree(mm3);
  1396. err6:
  1397. kfree(mm2);
  1398. err5:
  1399. kfree(mm1);
  1400. err4:
  1401. remove_handle(rhp, &rhp->qpidr, qhp->wq.rq.qid);
  1402. err3:
  1403. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1404. err2:
  1405. destroy_qp(&rhp->rdev, &qhp->wq,
  1406. ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
  1407. err1:
  1408. kfree(qhp);
  1409. return ERR_PTR(ret);
  1410. }
  1411. int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1412. int attr_mask, struct ib_udata *udata)
  1413. {
  1414. struct c4iw_dev *rhp;
  1415. struct c4iw_qp *qhp;
  1416. enum c4iw_qp_attr_mask mask = 0;
  1417. struct c4iw_qp_attributes attrs;
  1418. PDBG("%s ib_qp %p\n", __func__, ibqp);
  1419. /* iwarp does not support the RTR state */
  1420. if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR))
  1421. attr_mask &= ~IB_QP_STATE;
  1422. /* Make sure we still have something left to do */
  1423. if (!attr_mask)
  1424. return 0;
  1425. memset(&attrs, 0, sizeof attrs);
  1426. qhp = to_c4iw_qp(ibqp);
  1427. rhp = qhp->rhp;
  1428. attrs.next_state = c4iw_convert_state(attr->qp_state);
  1429. attrs.enable_rdma_read = (attr->qp_access_flags &
  1430. IB_ACCESS_REMOTE_READ) ? 1 : 0;
  1431. attrs.enable_rdma_write = (attr->qp_access_flags &
  1432. IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
  1433. attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0;
  1434. mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0;
  1435. mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ?
  1436. (C4IW_QP_ATTR_ENABLE_RDMA_READ |
  1437. C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
  1438. C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0;
  1439. return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0);
  1440. }
  1441. struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn)
  1442. {
  1443. PDBG("%s ib_dev %p qpn 0x%x\n", __func__, dev, qpn);
  1444. return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn);
  1445. }