clock34xx.h 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047
  1. /*
  2. * OMAP3 clock framework
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  18. #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  19. #include <mach/control.h>
  20. #include "clock.h"
  21. #include "cm.h"
  22. #include "cm-regbits-34xx.h"
  23. #include "prm.h"
  24. #include "prm-regbits-34xx.h"
  25. static void omap3_dpll_recalc(struct clk *clk);
  26. static void omap3_clkoutx2_recalc(struct clk *clk);
  27. static void omap3_dpll_allow_idle(struct clk *clk);
  28. static void omap3_dpll_deny_idle(struct clk *clk);
  29. static u32 omap3_dpll_autoidle_read(struct clk *clk);
  30. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
  31. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
  32. /* Maximum DPLL multiplier, divider values for OMAP3 */
  33. #define OMAP3_MAX_DPLL_MULT 2048
  34. #define OMAP3_MAX_DPLL_DIV 128
  35. /*
  36. * DPLL1 supplies clock to the MPU.
  37. * DPLL2 supplies clock to the IVA2.
  38. * DPLL3 supplies CORE domain clocks.
  39. * DPLL4 supplies peripheral clocks.
  40. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  41. */
  42. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  43. #define DPLL_LOW_POWER_STOP 0x1
  44. #define DPLL_LOW_POWER_BYPASS 0x5
  45. #define DPLL_LOCKED 0x7
  46. /* PRM CLOCKS */
  47. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  48. static struct clk omap_32k_fck = {
  49. .name = "omap_32k_fck",
  50. .ops = &clkops_null,
  51. .rate = 32768,
  52. .flags = RATE_FIXED | RATE_PROPAGATES,
  53. };
  54. static struct clk secure_32k_fck = {
  55. .name = "secure_32k_fck",
  56. .ops = &clkops_null,
  57. .rate = 32768,
  58. .flags = RATE_FIXED | RATE_PROPAGATES,
  59. };
  60. /* Virtual source clocks for osc_sys_ck */
  61. static struct clk virt_12m_ck = {
  62. .name = "virt_12m_ck",
  63. .ops = &clkops_null,
  64. .rate = 12000000,
  65. .flags = RATE_FIXED | RATE_PROPAGATES,
  66. };
  67. static struct clk virt_13m_ck = {
  68. .name = "virt_13m_ck",
  69. .ops = &clkops_null,
  70. .rate = 13000000,
  71. .flags = RATE_FIXED | RATE_PROPAGATES,
  72. };
  73. static struct clk virt_16_8m_ck = {
  74. .name = "virt_16_8m_ck",
  75. .ops = &clkops_null,
  76. .rate = 16800000,
  77. .flags = RATE_FIXED | RATE_PROPAGATES,
  78. };
  79. static struct clk virt_19_2m_ck = {
  80. .name = "virt_19_2m_ck",
  81. .ops = &clkops_null,
  82. .rate = 19200000,
  83. .flags = RATE_FIXED | RATE_PROPAGATES,
  84. };
  85. static struct clk virt_26m_ck = {
  86. .name = "virt_26m_ck",
  87. .ops = &clkops_null,
  88. .rate = 26000000,
  89. .flags = RATE_FIXED | RATE_PROPAGATES,
  90. };
  91. static struct clk virt_38_4m_ck = {
  92. .name = "virt_38_4m_ck",
  93. .ops = &clkops_null,
  94. .rate = 38400000,
  95. .flags = RATE_FIXED | RATE_PROPAGATES,
  96. };
  97. static const struct clksel_rate osc_sys_12m_rates[] = {
  98. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  99. { .div = 0 }
  100. };
  101. static const struct clksel_rate osc_sys_13m_rates[] = {
  102. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  103. { .div = 0 }
  104. };
  105. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  106. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  107. { .div = 0 }
  108. };
  109. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  110. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  111. { .div = 0 }
  112. };
  113. static const struct clksel_rate osc_sys_26m_rates[] = {
  114. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  115. { .div = 0 }
  116. };
  117. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  118. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  119. { .div = 0 }
  120. };
  121. static const struct clksel osc_sys_clksel[] = {
  122. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  123. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  124. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  125. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  126. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  127. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  128. { .parent = NULL },
  129. };
  130. /* Oscillator clock */
  131. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  132. static struct clk osc_sys_ck = {
  133. .name = "osc_sys_ck",
  134. .ops = &clkops_null,
  135. .init = &omap2_init_clksel_parent,
  136. .clksel_reg = OMAP3430_PRM_CLKSEL,
  137. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  138. .clksel = osc_sys_clksel,
  139. /* REVISIT: deal with autoextclkmode? */
  140. .flags = RATE_FIXED | RATE_PROPAGATES,
  141. .recalc = &omap2_clksel_recalc,
  142. };
  143. static const struct clksel_rate div2_rates[] = {
  144. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  145. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  146. { .div = 0 }
  147. };
  148. static const struct clksel sys_clksel[] = {
  149. { .parent = &osc_sys_ck, .rates = div2_rates },
  150. { .parent = NULL }
  151. };
  152. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  153. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  154. static struct clk sys_ck = {
  155. .name = "sys_ck",
  156. .ops = &clkops_null,
  157. .parent = &osc_sys_ck,
  158. .init = &omap2_init_clksel_parent,
  159. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  160. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  161. .clksel = sys_clksel,
  162. .flags = RATE_PROPAGATES,
  163. .recalc = &omap2_clksel_recalc,
  164. };
  165. static struct clk sys_altclk = {
  166. .name = "sys_altclk",
  167. .ops = &clkops_null,
  168. .flags = RATE_PROPAGATES,
  169. };
  170. /* Optional external clock input for some McBSPs */
  171. static struct clk mcbsp_clks = {
  172. .name = "mcbsp_clks",
  173. .ops = &clkops_null,
  174. .flags = RATE_PROPAGATES,
  175. };
  176. /* PRM EXTERNAL CLOCK OUTPUT */
  177. static struct clk sys_clkout1 = {
  178. .name = "sys_clkout1",
  179. .ops = &clkops_omap2_dflt,
  180. .parent = &osc_sys_ck,
  181. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  182. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  183. .recalc = &followparent_recalc,
  184. };
  185. /* DPLLS */
  186. /* CM CLOCKS */
  187. static const struct clksel_rate dpll_bypass_rates[] = {
  188. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  189. { .div = 0 }
  190. };
  191. static const struct clksel_rate dpll_locked_rates[] = {
  192. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  193. { .div = 0 }
  194. };
  195. static const struct clksel_rate div16_dpll_rates[] = {
  196. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  197. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  198. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  199. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  200. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  201. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  202. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  203. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  204. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  205. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  206. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  207. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  208. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  209. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  210. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  211. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  212. { .div = 0 }
  213. };
  214. /* DPLL1 */
  215. /* MPU clock source */
  216. /* Type: DPLL */
  217. static struct dpll_data dpll1_dd = {
  218. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  219. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  220. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  221. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  222. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  223. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  224. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  225. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  226. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  227. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  228. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  229. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  230. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  231. .idlest_bit = OMAP3430_ST_MPU_CLK_SHIFT,
  232. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  233. .max_divider = OMAP3_MAX_DPLL_DIV,
  234. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  235. };
  236. static struct clk dpll1_ck = {
  237. .name = "dpll1_ck",
  238. .ops = &clkops_null,
  239. .parent = &sys_ck,
  240. .dpll_data = &dpll1_dd,
  241. .flags = RATE_PROPAGATES,
  242. .round_rate = &omap2_dpll_round_rate,
  243. .set_rate = &omap3_noncore_dpll_set_rate,
  244. .recalc = &omap3_dpll_recalc,
  245. };
  246. /*
  247. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  248. * DPLL isn't bypassed.
  249. */
  250. static struct clk dpll1_x2_ck = {
  251. .name = "dpll1_x2_ck",
  252. .ops = &clkops_null,
  253. .parent = &dpll1_ck,
  254. .flags = RATE_PROPAGATES,
  255. .recalc = &omap3_clkoutx2_recalc,
  256. };
  257. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  258. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  259. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  260. { .parent = NULL }
  261. };
  262. /*
  263. * Does not exist in the TRM - needed to separate the M2 divider from
  264. * bypass selection in mpu_ck
  265. */
  266. static struct clk dpll1_x2m2_ck = {
  267. .name = "dpll1_x2m2_ck",
  268. .ops = &clkops_null,
  269. .parent = &dpll1_x2_ck,
  270. .init = &omap2_init_clksel_parent,
  271. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  272. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  273. .clksel = div16_dpll1_x2m2_clksel,
  274. .flags = RATE_PROPAGATES,
  275. .recalc = &omap2_clksel_recalc,
  276. };
  277. /* DPLL2 */
  278. /* IVA2 clock source */
  279. /* Type: DPLL */
  280. static struct dpll_data dpll2_dd = {
  281. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  282. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  283. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  284. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  285. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  286. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  287. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  288. (1 << DPLL_LOW_POWER_BYPASS),
  289. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  290. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  291. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  292. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  293. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  294. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  295. .idlest_bit = OMAP3430_ST_IVA2_CLK_SHIFT,
  296. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  297. .max_divider = OMAP3_MAX_DPLL_DIV,
  298. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  299. };
  300. static struct clk dpll2_ck = {
  301. .name = "dpll2_ck",
  302. .ops = &clkops_noncore_dpll_ops,
  303. .parent = &sys_ck,
  304. .dpll_data = &dpll2_dd,
  305. .flags = RATE_PROPAGATES,
  306. .round_rate = &omap2_dpll_round_rate,
  307. .set_rate = &omap3_noncore_dpll_set_rate,
  308. .recalc = &omap3_dpll_recalc,
  309. };
  310. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  311. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  312. { .parent = NULL }
  313. };
  314. /*
  315. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  316. * or CLKOUTX2. CLKOUT seems most plausible.
  317. */
  318. static struct clk dpll2_m2_ck = {
  319. .name = "dpll2_m2_ck",
  320. .ops = &clkops_null,
  321. .parent = &dpll2_ck,
  322. .init = &omap2_init_clksel_parent,
  323. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  324. OMAP3430_CM_CLKSEL2_PLL),
  325. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  326. .clksel = div16_dpll2_m2x2_clksel,
  327. .flags = RATE_PROPAGATES,
  328. .recalc = &omap2_clksel_recalc,
  329. };
  330. /*
  331. * DPLL3
  332. * Source clock for all interfaces and for some device fclks
  333. * REVISIT: Also supports fast relock bypass - not included below
  334. */
  335. static struct dpll_data dpll3_dd = {
  336. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  337. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  338. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  339. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  340. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  341. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  342. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  343. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  344. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  345. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  346. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  347. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  348. .max_divider = OMAP3_MAX_DPLL_DIV,
  349. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  350. };
  351. static struct clk dpll3_ck = {
  352. .name = "dpll3_ck",
  353. .ops = &clkops_null,
  354. .parent = &sys_ck,
  355. .dpll_data = &dpll3_dd,
  356. .flags = RATE_PROPAGATES,
  357. .round_rate = &omap2_dpll_round_rate,
  358. .recalc = &omap3_dpll_recalc,
  359. };
  360. /*
  361. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  362. * DPLL isn't bypassed
  363. */
  364. static struct clk dpll3_x2_ck = {
  365. .name = "dpll3_x2_ck",
  366. .ops = &clkops_null,
  367. .parent = &dpll3_ck,
  368. .flags = RATE_PROPAGATES,
  369. .recalc = &omap3_clkoutx2_recalc,
  370. };
  371. static const struct clksel_rate div31_dpll3_rates[] = {
  372. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  373. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  374. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  375. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  376. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  377. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  378. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  379. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  380. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  381. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  382. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  383. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  384. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  385. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  386. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  387. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  388. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  389. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  390. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  391. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  392. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  393. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  394. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  395. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  396. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  397. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  398. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  399. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  400. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  401. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  402. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  403. { .div = 0 },
  404. };
  405. static const struct clksel div31_dpll3m2_clksel[] = {
  406. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  407. { .parent = NULL }
  408. };
  409. /*
  410. * DPLL3 output M2
  411. * REVISIT: This DPLL output divider must be changed in SRAM, so until
  412. * that code is ready, this should remain a 'read-only' clksel clock.
  413. */
  414. static struct clk dpll3_m2_ck = {
  415. .name = "dpll3_m2_ck",
  416. .ops = &clkops_null,
  417. .parent = &dpll3_ck,
  418. .init = &omap2_init_clksel_parent,
  419. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  420. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  421. .clksel = div31_dpll3m2_clksel,
  422. .flags = RATE_PROPAGATES,
  423. .recalc = &omap2_clksel_recalc,
  424. };
  425. static const struct clksel core_ck_clksel[] = {
  426. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  427. { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
  428. { .parent = NULL }
  429. };
  430. static struct clk core_ck = {
  431. .name = "core_ck",
  432. .ops = &clkops_null,
  433. .init = &omap2_init_clksel_parent,
  434. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  435. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  436. .clksel = core_ck_clksel,
  437. .flags = RATE_PROPAGATES,
  438. .recalc = &omap2_clksel_recalc,
  439. };
  440. static const struct clksel dpll3_m2x2_ck_clksel[] = {
  441. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  442. { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
  443. { .parent = NULL }
  444. };
  445. static struct clk dpll3_m2x2_ck = {
  446. .name = "dpll3_m2x2_ck",
  447. .ops = &clkops_null,
  448. .init = &omap2_init_clksel_parent,
  449. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  450. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  451. .clksel = dpll3_m2x2_ck_clksel,
  452. .flags = RATE_PROPAGATES,
  453. .recalc = &omap2_clksel_recalc,
  454. };
  455. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  456. static const struct clksel div16_dpll3_clksel[] = {
  457. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  458. { .parent = NULL }
  459. };
  460. /* This virtual clock is the source for dpll3_m3x2_ck */
  461. static struct clk dpll3_m3_ck = {
  462. .name = "dpll3_m3_ck",
  463. .ops = &clkops_null,
  464. .parent = &dpll3_ck,
  465. .init = &omap2_init_clksel_parent,
  466. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  467. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  468. .clksel = div16_dpll3_clksel,
  469. .flags = RATE_PROPAGATES,
  470. .recalc = &omap2_clksel_recalc,
  471. };
  472. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  473. static struct clk dpll3_m3x2_ck = {
  474. .name = "dpll3_m3x2_ck",
  475. .ops = &clkops_omap2_dflt_wait,
  476. .parent = &dpll3_m3_ck,
  477. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  478. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  479. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  480. .recalc = &omap3_clkoutx2_recalc,
  481. };
  482. static const struct clksel emu_core_alwon_ck_clksel[] = {
  483. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  484. { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
  485. { .parent = NULL }
  486. };
  487. static struct clk emu_core_alwon_ck = {
  488. .name = "emu_core_alwon_ck",
  489. .ops = &clkops_null,
  490. .parent = &dpll3_m3x2_ck,
  491. .init = &omap2_init_clksel_parent,
  492. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  493. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  494. .clksel = emu_core_alwon_ck_clksel,
  495. .flags = RATE_PROPAGATES,
  496. .recalc = &omap2_clksel_recalc,
  497. };
  498. /* DPLL4 */
  499. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  500. /* Type: DPLL */
  501. static struct dpll_data dpll4_dd = {
  502. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  503. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  504. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  505. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  506. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  507. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  508. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  509. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  510. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  511. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  512. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  513. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  514. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  515. .idlest_bit = OMAP3430_ST_PERIPH_CLK_SHIFT,
  516. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  517. .max_divider = OMAP3_MAX_DPLL_DIV,
  518. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  519. };
  520. static struct clk dpll4_ck = {
  521. .name = "dpll4_ck",
  522. .ops = &clkops_noncore_dpll_ops,
  523. .parent = &sys_ck,
  524. .dpll_data = &dpll4_dd,
  525. .flags = RATE_PROPAGATES,
  526. .round_rate = &omap2_dpll_round_rate,
  527. .set_rate = &omap3_dpll4_set_rate,
  528. .recalc = &omap3_dpll_recalc,
  529. };
  530. /*
  531. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  532. * DPLL isn't bypassed --
  533. * XXX does this serve any downstream clocks?
  534. */
  535. static struct clk dpll4_x2_ck = {
  536. .name = "dpll4_x2_ck",
  537. .ops = &clkops_null,
  538. .parent = &dpll4_ck,
  539. .flags = RATE_PROPAGATES,
  540. .recalc = &omap3_clkoutx2_recalc,
  541. };
  542. static const struct clksel div16_dpll4_clksel[] = {
  543. { .parent = &dpll4_ck, .rates = div16_dpll_rates },
  544. { .parent = NULL }
  545. };
  546. /* This virtual clock is the source for dpll4_m2x2_ck */
  547. static struct clk dpll4_m2_ck = {
  548. .name = "dpll4_m2_ck",
  549. .ops = &clkops_null,
  550. .parent = &dpll4_ck,
  551. .init = &omap2_init_clksel_parent,
  552. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  553. .clksel_mask = OMAP3430_DIV_96M_MASK,
  554. .clksel = div16_dpll4_clksel,
  555. .flags = RATE_PROPAGATES,
  556. .recalc = &omap2_clksel_recalc,
  557. };
  558. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  559. static struct clk dpll4_m2x2_ck = {
  560. .name = "dpll4_m2x2_ck",
  561. .ops = &clkops_omap2_dflt_wait,
  562. .parent = &dpll4_m2_ck,
  563. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  564. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  565. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  566. .recalc = &omap3_clkoutx2_recalc,
  567. };
  568. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  569. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  570. { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
  571. { .parent = NULL }
  572. };
  573. /*
  574. * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
  575. * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
  576. * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
  577. * CM_96K_(F)CLK.
  578. */
  579. static struct clk omap_96m_alwon_fck = {
  580. .name = "omap_96m_alwon_fck",
  581. .ops = &clkops_null,
  582. .parent = &dpll4_m2x2_ck,
  583. .init = &omap2_init_clksel_parent,
  584. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  585. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  586. .clksel = omap_96m_alwon_fck_clksel,
  587. .flags = RATE_PROPAGATES,
  588. .recalc = &omap2_clksel_recalc,
  589. };
  590. static struct clk cm_96m_fck = {
  591. .name = "cm_96m_fck",
  592. .ops = &clkops_null,
  593. .parent = &omap_96m_alwon_fck,
  594. .flags = RATE_PROPAGATES,
  595. .recalc = &followparent_recalc,
  596. };
  597. static const struct clksel_rate omap_96m_dpll_rates[] = {
  598. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  599. { .div = 0 }
  600. };
  601. static const struct clksel_rate omap_96m_sys_rates[] = {
  602. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  603. { .div = 0 }
  604. };
  605. static const struct clksel omap_96m_fck_clksel[] = {
  606. { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
  607. { .parent = &sys_ck, .rates = omap_96m_sys_rates },
  608. { .parent = NULL }
  609. };
  610. static struct clk omap_96m_fck = {
  611. .name = "omap_96m_fck",
  612. .ops = &clkops_null,
  613. .parent = &sys_ck,
  614. .init = &omap2_init_clksel_parent,
  615. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  616. .clksel_mask = OMAP3430_SOURCE_96M_MASK,
  617. .clksel = omap_96m_fck_clksel,
  618. .flags = RATE_PROPAGATES,
  619. .recalc = &omap2_clksel_recalc,
  620. };
  621. /* This virtual clock is the source for dpll4_m3x2_ck */
  622. static struct clk dpll4_m3_ck = {
  623. .name = "dpll4_m3_ck",
  624. .ops = &clkops_null,
  625. .parent = &dpll4_ck,
  626. .init = &omap2_init_clksel_parent,
  627. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  628. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  629. .clksel = div16_dpll4_clksel,
  630. .flags = RATE_PROPAGATES,
  631. .recalc = &omap2_clksel_recalc,
  632. };
  633. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  634. static struct clk dpll4_m3x2_ck = {
  635. .name = "dpll4_m3x2_ck",
  636. .ops = &clkops_omap2_dflt_wait,
  637. .parent = &dpll4_m3_ck,
  638. .init = &omap2_init_clksel_parent,
  639. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  640. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  641. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  642. .recalc = &omap3_clkoutx2_recalc,
  643. };
  644. static const struct clksel virt_omap_54m_fck_clksel[] = {
  645. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  646. { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
  647. { .parent = NULL }
  648. };
  649. static struct clk virt_omap_54m_fck = {
  650. .name = "virt_omap_54m_fck",
  651. .ops = &clkops_null,
  652. .parent = &dpll4_m3x2_ck,
  653. .init = &omap2_init_clksel_parent,
  654. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  655. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  656. .clksel = virt_omap_54m_fck_clksel,
  657. .flags = RATE_PROPAGATES,
  658. .recalc = &omap2_clksel_recalc,
  659. };
  660. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  661. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  662. { .div = 0 }
  663. };
  664. static const struct clksel_rate omap_54m_alt_rates[] = {
  665. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  666. { .div = 0 }
  667. };
  668. static const struct clksel omap_54m_clksel[] = {
  669. { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
  670. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  671. { .parent = NULL }
  672. };
  673. static struct clk omap_54m_fck = {
  674. .name = "omap_54m_fck",
  675. .ops = &clkops_null,
  676. .init = &omap2_init_clksel_parent,
  677. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  678. .clksel_mask = OMAP3430_SOURCE_54M_MASK,
  679. .clksel = omap_54m_clksel,
  680. .flags = RATE_PROPAGATES,
  681. .recalc = &omap2_clksel_recalc,
  682. };
  683. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  684. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  685. { .div = 0 }
  686. };
  687. static const struct clksel_rate omap_48m_alt_rates[] = {
  688. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  689. { .div = 0 }
  690. };
  691. static const struct clksel omap_48m_clksel[] = {
  692. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  693. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  694. { .parent = NULL }
  695. };
  696. static struct clk omap_48m_fck = {
  697. .name = "omap_48m_fck",
  698. .ops = &clkops_null,
  699. .init = &omap2_init_clksel_parent,
  700. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  701. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  702. .clksel = omap_48m_clksel,
  703. .flags = RATE_PROPAGATES,
  704. .recalc = &omap2_clksel_recalc,
  705. };
  706. static struct clk omap_12m_fck = {
  707. .name = "omap_12m_fck",
  708. .ops = &clkops_null,
  709. .parent = &omap_48m_fck,
  710. .fixed_div = 4,
  711. .flags = RATE_PROPAGATES,
  712. .recalc = &omap2_fixed_divisor_recalc,
  713. };
  714. /* This virstual clock is the source for dpll4_m4x2_ck */
  715. static struct clk dpll4_m4_ck = {
  716. .name = "dpll4_m4_ck",
  717. .ops = &clkops_null,
  718. .parent = &dpll4_ck,
  719. .init = &omap2_init_clksel_parent,
  720. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  721. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  722. .clksel = div16_dpll4_clksel,
  723. .flags = RATE_PROPAGATES,
  724. .recalc = &omap2_clksel_recalc,
  725. };
  726. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  727. static struct clk dpll4_m4x2_ck = {
  728. .name = "dpll4_m4x2_ck",
  729. .ops = &clkops_omap2_dflt_wait,
  730. .parent = &dpll4_m4_ck,
  731. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  732. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  733. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  734. .recalc = &omap3_clkoutx2_recalc,
  735. };
  736. /* This virtual clock is the source for dpll4_m5x2_ck */
  737. static struct clk dpll4_m5_ck = {
  738. .name = "dpll4_m5_ck",
  739. .ops = &clkops_null,
  740. .parent = &dpll4_ck,
  741. .init = &omap2_init_clksel_parent,
  742. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  743. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  744. .clksel = div16_dpll4_clksel,
  745. .flags = RATE_PROPAGATES,
  746. .recalc = &omap2_clksel_recalc,
  747. };
  748. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  749. static struct clk dpll4_m5x2_ck = {
  750. .name = "dpll4_m5x2_ck",
  751. .ops = &clkops_omap2_dflt_wait,
  752. .parent = &dpll4_m5_ck,
  753. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  754. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  755. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  756. .recalc = &omap3_clkoutx2_recalc,
  757. };
  758. /* This virtual clock is the source for dpll4_m6x2_ck */
  759. static struct clk dpll4_m6_ck = {
  760. .name = "dpll4_m6_ck",
  761. .ops = &clkops_null,
  762. .parent = &dpll4_ck,
  763. .init = &omap2_init_clksel_parent,
  764. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  765. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  766. .clksel = div16_dpll4_clksel,
  767. .flags = RATE_PROPAGATES,
  768. .recalc = &omap2_clksel_recalc,
  769. };
  770. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  771. static struct clk dpll4_m6x2_ck = {
  772. .name = "dpll4_m6x2_ck",
  773. .ops = &clkops_omap2_dflt_wait,
  774. .parent = &dpll4_m6_ck,
  775. .init = &omap2_init_clksel_parent,
  776. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  777. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  778. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  779. .recalc = &omap3_clkoutx2_recalc,
  780. };
  781. static struct clk emu_per_alwon_ck = {
  782. .name = "emu_per_alwon_ck",
  783. .ops = &clkops_null,
  784. .parent = &dpll4_m6x2_ck,
  785. .flags = RATE_PROPAGATES,
  786. .recalc = &followparent_recalc,
  787. };
  788. /* DPLL5 */
  789. /* Supplies 120MHz clock, USIM source clock */
  790. /* Type: DPLL */
  791. /* 3430ES2 only */
  792. static struct dpll_data dpll5_dd = {
  793. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  794. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  795. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  796. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  797. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  798. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  799. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  800. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  801. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  802. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  803. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  804. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  805. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  806. .idlest_bit = OMAP3430ES2_ST_PERIPH2_CLK_SHIFT,
  807. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  808. .max_divider = OMAP3_MAX_DPLL_DIV,
  809. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  810. };
  811. static struct clk dpll5_ck = {
  812. .name = "dpll5_ck",
  813. .ops = &clkops_noncore_dpll_ops,
  814. .parent = &sys_ck,
  815. .dpll_data = &dpll5_dd,
  816. .flags = RATE_PROPAGATES,
  817. .round_rate = &omap2_dpll_round_rate,
  818. .set_rate = &omap3_noncore_dpll_set_rate,
  819. .recalc = &omap3_dpll_recalc,
  820. };
  821. static const struct clksel div16_dpll5_clksel[] = {
  822. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  823. { .parent = NULL }
  824. };
  825. static struct clk dpll5_m2_ck = {
  826. .name = "dpll5_m2_ck",
  827. .ops = &clkops_null,
  828. .parent = &dpll5_ck,
  829. .init = &omap2_init_clksel_parent,
  830. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  831. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  832. .clksel = div16_dpll5_clksel,
  833. .flags = RATE_PROPAGATES,
  834. .recalc = &omap2_clksel_recalc,
  835. };
  836. static const struct clksel omap_120m_fck_clksel[] = {
  837. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  838. { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
  839. { .parent = NULL }
  840. };
  841. static struct clk omap_120m_fck = {
  842. .name = "omap_120m_fck",
  843. .ops = &clkops_null,
  844. .parent = &dpll5_m2_ck,
  845. .init = &omap2_init_clksel_parent,
  846. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  847. .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  848. .clksel = omap_120m_fck_clksel,
  849. .flags = RATE_PROPAGATES,
  850. .recalc = &omap2_clksel_recalc,
  851. };
  852. /* CM EXTERNAL CLOCK OUTPUTS */
  853. static const struct clksel_rate clkout2_src_core_rates[] = {
  854. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  855. { .div = 0 }
  856. };
  857. static const struct clksel_rate clkout2_src_sys_rates[] = {
  858. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  859. { .div = 0 }
  860. };
  861. static const struct clksel_rate clkout2_src_96m_rates[] = {
  862. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  863. { .div = 0 }
  864. };
  865. static const struct clksel_rate clkout2_src_54m_rates[] = {
  866. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  867. { .div = 0 }
  868. };
  869. static const struct clksel clkout2_src_clksel[] = {
  870. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  871. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  872. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  873. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  874. { .parent = NULL }
  875. };
  876. static struct clk clkout2_src_ck = {
  877. .name = "clkout2_src_ck",
  878. .ops = &clkops_omap2_dflt,
  879. .init = &omap2_init_clksel_parent,
  880. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  881. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  882. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  883. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  884. .clksel = clkout2_src_clksel,
  885. .flags = RATE_PROPAGATES,
  886. .recalc = &omap2_clksel_recalc,
  887. };
  888. static const struct clksel_rate sys_clkout2_rates[] = {
  889. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  890. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  891. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  892. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  893. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  894. { .div = 0 },
  895. };
  896. static const struct clksel sys_clkout2_clksel[] = {
  897. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  898. { .parent = NULL },
  899. };
  900. static struct clk sys_clkout2 = {
  901. .name = "sys_clkout2",
  902. .ops = &clkops_null,
  903. .init = &omap2_init_clksel_parent,
  904. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  905. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  906. .clksel = sys_clkout2_clksel,
  907. .recalc = &omap2_clksel_recalc,
  908. };
  909. /* CM OUTPUT CLOCKS */
  910. static struct clk corex2_fck = {
  911. .name = "corex2_fck",
  912. .ops = &clkops_null,
  913. .parent = &dpll3_m2x2_ck,
  914. .flags = RATE_PROPAGATES,
  915. .recalc = &followparent_recalc,
  916. };
  917. /* DPLL power domain clock controls */
  918. static const struct clksel div2_core_clksel[] = {
  919. { .parent = &core_ck, .rates = div2_rates },
  920. { .parent = NULL }
  921. };
  922. /*
  923. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  924. * may be inconsistent here?
  925. */
  926. static struct clk dpll1_fck = {
  927. .name = "dpll1_fck",
  928. .ops = &clkops_null,
  929. .parent = &core_ck,
  930. .init = &omap2_init_clksel_parent,
  931. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  932. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  933. .clksel = div2_core_clksel,
  934. .flags = RATE_PROPAGATES,
  935. .recalc = &omap2_clksel_recalc,
  936. };
  937. /*
  938. * MPU clksel:
  939. * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
  940. * derives from the high-frequency bypass clock originating from DPLL3,
  941. * called 'dpll1_fck'
  942. */
  943. static const struct clksel mpu_clksel[] = {
  944. { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
  945. { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
  946. { .parent = NULL }
  947. };
  948. static struct clk mpu_ck = {
  949. .name = "mpu_ck",
  950. .ops = &clkops_null,
  951. .parent = &dpll1_x2m2_ck,
  952. .init = &omap2_init_clksel_parent,
  953. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  954. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  955. .clksel = mpu_clksel,
  956. .flags = RATE_PROPAGATES,
  957. .clkdm_name = "mpu_clkdm",
  958. .recalc = &omap2_clksel_recalc,
  959. };
  960. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  961. static const struct clksel_rate arm_fck_rates[] = {
  962. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  963. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  964. { .div = 0 },
  965. };
  966. static const struct clksel arm_fck_clksel[] = {
  967. { .parent = &mpu_ck, .rates = arm_fck_rates },
  968. { .parent = NULL }
  969. };
  970. static struct clk arm_fck = {
  971. .name = "arm_fck",
  972. .ops = &clkops_null,
  973. .parent = &mpu_ck,
  974. .init = &omap2_init_clksel_parent,
  975. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  976. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  977. .clksel = arm_fck_clksel,
  978. .flags = RATE_PROPAGATES,
  979. .recalc = &omap2_clksel_recalc,
  980. };
  981. /* XXX What about neon_clkdm ? */
  982. /*
  983. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  984. * although it is referenced - so this is a guess
  985. */
  986. static struct clk emu_mpu_alwon_ck = {
  987. .name = "emu_mpu_alwon_ck",
  988. .ops = &clkops_null,
  989. .parent = &mpu_ck,
  990. .flags = RATE_PROPAGATES,
  991. .recalc = &followparent_recalc,
  992. };
  993. static struct clk dpll2_fck = {
  994. .name = "dpll2_fck",
  995. .ops = &clkops_null,
  996. .parent = &core_ck,
  997. .init = &omap2_init_clksel_parent,
  998. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  999. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  1000. .clksel = div2_core_clksel,
  1001. .flags = RATE_PROPAGATES,
  1002. .recalc = &omap2_clksel_recalc,
  1003. };
  1004. /*
  1005. * IVA2 clksel:
  1006. * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
  1007. * derives from the high-frequency bypass clock originating from DPLL3,
  1008. * called 'dpll2_fck'
  1009. */
  1010. static const struct clksel iva2_clksel[] = {
  1011. { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
  1012. { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
  1013. { .parent = NULL }
  1014. };
  1015. static struct clk iva2_ck = {
  1016. .name = "iva2_ck",
  1017. .ops = &clkops_omap2_dflt_wait,
  1018. .parent = &dpll2_m2_ck,
  1019. .init = &omap2_init_clksel_parent,
  1020. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  1021. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  1022. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  1023. OMAP3430_CM_IDLEST_PLL),
  1024. .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
  1025. .clksel = iva2_clksel,
  1026. .flags = RATE_PROPAGATES,
  1027. .clkdm_name = "iva2_clkdm",
  1028. .recalc = &omap2_clksel_recalc,
  1029. };
  1030. /* Common interface clocks */
  1031. static struct clk l3_ick = {
  1032. .name = "l3_ick",
  1033. .ops = &clkops_null,
  1034. .parent = &core_ck,
  1035. .init = &omap2_init_clksel_parent,
  1036. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1037. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  1038. .clksel = div2_core_clksel,
  1039. .flags = RATE_PROPAGATES,
  1040. .clkdm_name = "core_l3_clkdm",
  1041. .recalc = &omap2_clksel_recalc,
  1042. };
  1043. static const struct clksel div2_l3_clksel[] = {
  1044. { .parent = &l3_ick, .rates = div2_rates },
  1045. { .parent = NULL }
  1046. };
  1047. static struct clk l4_ick = {
  1048. .name = "l4_ick",
  1049. .ops = &clkops_null,
  1050. .parent = &l3_ick,
  1051. .init = &omap2_init_clksel_parent,
  1052. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1053. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  1054. .clksel = div2_l3_clksel,
  1055. .flags = RATE_PROPAGATES,
  1056. .clkdm_name = "core_l4_clkdm",
  1057. .recalc = &omap2_clksel_recalc,
  1058. };
  1059. static const struct clksel div2_l4_clksel[] = {
  1060. { .parent = &l4_ick, .rates = div2_rates },
  1061. { .parent = NULL }
  1062. };
  1063. static struct clk rm_ick = {
  1064. .name = "rm_ick",
  1065. .ops = &clkops_null,
  1066. .parent = &l4_ick,
  1067. .init = &omap2_init_clksel_parent,
  1068. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1069. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  1070. .clksel = div2_l4_clksel,
  1071. .recalc = &omap2_clksel_recalc,
  1072. };
  1073. /* GFX power domain */
  1074. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  1075. static const struct clksel gfx_l3_clksel[] = {
  1076. { .parent = &l3_ick, .rates = gfx_l3_rates },
  1077. { .parent = NULL }
  1078. };
  1079. /* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
  1080. static struct clk gfx_l3_ck = {
  1081. .name = "gfx_l3_ck",
  1082. .ops = &clkops_omap2_dflt_wait,
  1083. .parent = &l3_ick,
  1084. .init = &omap2_init_clksel_parent,
  1085. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1086. .enable_bit = OMAP_EN_GFX_SHIFT,
  1087. .recalc = &followparent_recalc,
  1088. };
  1089. static struct clk gfx_l3_fck = {
  1090. .name = "gfx_l3_fck",
  1091. .ops = &clkops_null,
  1092. .parent = &gfx_l3_ck,
  1093. .init = &omap2_init_clksel_parent,
  1094. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1095. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1096. .clksel = gfx_l3_clksel,
  1097. .flags = RATE_PROPAGATES,
  1098. .clkdm_name = "gfx_3430es1_clkdm",
  1099. .recalc = &omap2_clksel_recalc,
  1100. };
  1101. static struct clk gfx_l3_ick = {
  1102. .name = "gfx_l3_ick",
  1103. .ops = &clkops_null,
  1104. .parent = &gfx_l3_ck,
  1105. .clkdm_name = "gfx_3430es1_clkdm",
  1106. .recalc = &followparent_recalc,
  1107. };
  1108. static struct clk gfx_cg1_ck = {
  1109. .name = "gfx_cg1_ck",
  1110. .ops = &clkops_omap2_dflt_wait,
  1111. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1112. .init = &omap2_init_clk_clkdm,
  1113. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1114. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1115. .clkdm_name = "gfx_3430es1_clkdm",
  1116. .recalc = &followparent_recalc,
  1117. };
  1118. static struct clk gfx_cg2_ck = {
  1119. .name = "gfx_cg2_ck",
  1120. .ops = &clkops_omap2_dflt_wait,
  1121. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1122. .init = &omap2_init_clk_clkdm,
  1123. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1124. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1125. .clkdm_name = "gfx_3430es1_clkdm",
  1126. .recalc = &followparent_recalc,
  1127. };
  1128. /* SGX power domain - 3430ES2 only */
  1129. static const struct clksel_rate sgx_core_rates[] = {
  1130. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1131. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  1132. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  1133. { .div = 0 },
  1134. };
  1135. static const struct clksel_rate sgx_96m_rates[] = {
  1136. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1137. { .div = 0 },
  1138. };
  1139. static const struct clksel sgx_clksel[] = {
  1140. { .parent = &core_ck, .rates = sgx_core_rates },
  1141. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1142. { .parent = NULL },
  1143. };
  1144. static struct clk sgx_fck = {
  1145. .name = "sgx_fck",
  1146. .ops = &clkops_omap2_dflt_wait,
  1147. .init = &omap2_init_clksel_parent,
  1148. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1149. .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
  1150. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1151. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1152. .clksel = sgx_clksel,
  1153. .clkdm_name = "sgx_clkdm",
  1154. .recalc = &omap2_clksel_recalc,
  1155. };
  1156. static struct clk sgx_ick = {
  1157. .name = "sgx_ick",
  1158. .ops = &clkops_omap2_dflt_wait,
  1159. .parent = &l3_ick,
  1160. .init = &omap2_init_clk_clkdm,
  1161. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1162. .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
  1163. .clkdm_name = "sgx_clkdm",
  1164. .recalc = &followparent_recalc,
  1165. };
  1166. /* CORE power domain */
  1167. static struct clk d2d_26m_fck = {
  1168. .name = "d2d_26m_fck",
  1169. .ops = &clkops_omap2_dflt_wait,
  1170. .parent = &sys_ck,
  1171. .init = &omap2_init_clk_clkdm,
  1172. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1173. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1174. .clkdm_name = "d2d_clkdm",
  1175. .recalc = &followparent_recalc,
  1176. };
  1177. static const struct clksel omap343x_gpt_clksel[] = {
  1178. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1179. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1180. { .parent = NULL}
  1181. };
  1182. static struct clk gpt10_fck = {
  1183. .name = "gpt10_fck",
  1184. .ops = &clkops_omap2_dflt_wait,
  1185. .parent = &sys_ck,
  1186. .init = &omap2_init_clksel_parent,
  1187. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1188. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1189. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1190. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1191. .clksel = omap343x_gpt_clksel,
  1192. .clkdm_name = "core_l4_clkdm",
  1193. .recalc = &omap2_clksel_recalc,
  1194. };
  1195. static struct clk gpt11_fck = {
  1196. .name = "gpt11_fck",
  1197. .ops = &clkops_omap2_dflt_wait,
  1198. .parent = &sys_ck,
  1199. .init = &omap2_init_clksel_parent,
  1200. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1201. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1202. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1203. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1204. .clksel = omap343x_gpt_clksel,
  1205. .clkdm_name = "core_l4_clkdm",
  1206. .recalc = &omap2_clksel_recalc,
  1207. };
  1208. static struct clk cpefuse_fck = {
  1209. .name = "cpefuse_fck",
  1210. .ops = &clkops_omap2_dflt,
  1211. .parent = &sys_ck,
  1212. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1213. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1214. .recalc = &followparent_recalc,
  1215. };
  1216. static struct clk ts_fck = {
  1217. .name = "ts_fck",
  1218. .ops = &clkops_omap2_dflt,
  1219. .parent = &omap_32k_fck,
  1220. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1221. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1222. .recalc = &followparent_recalc,
  1223. };
  1224. static struct clk usbtll_fck = {
  1225. .name = "usbtll_fck",
  1226. .ops = &clkops_omap2_dflt,
  1227. .parent = &omap_120m_fck,
  1228. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1229. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1230. .recalc = &followparent_recalc,
  1231. };
  1232. /* CORE 96M FCLK-derived clocks */
  1233. static struct clk core_96m_fck = {
  1234. .name = "core_96m_fck",
  1235. .ops = &clkops_null,
  1236. .parent = &omap_96m_fck,
  1237. .flags = RATE_PROPAGATES,
  1238. .clkdm_name = "core_l4_clkdm",
  1239. .recalc = &followparent_recalc,
  1240. };
  1241. static struct clk mmchs3_fck = {
  1242. .name = "mmchs_fck",
  1243. .ops = &clkops_omap2_dflt_wait,
  1244. .id = 2,
  1245. .parent = &core_96m_fck,
  1246. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1247. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1248. .clkdm_name = "core_l4_clkdm",
  1249. .recalc = &followparent_recalc,
  1250. };
  1251. static struct clk mmchs2_fck = {
  1252. .name = "mmchs_fck",
  1253. .ops = &clkops_omap2_dflt_wait,
  1254. .id = 1,
  1255. .parent = &core_96m_fck,
  1256. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1257. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1258. .clkdm_name = "core_l4_clkdm",
  1259. .recalc = &followparent_recalc,
  1260. };
  1261. static struct clk mspro_fck = {
  1262. .name = "mspro_fck",
  1263. .ops = &clkops_omap2_dflt_wait,
  1264. .parent = &core_96m_fck,
  1265. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1266. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1267. .clkdm_name = "core_l4_clkdm",
  1268. .recalc = &followparent_recalc,
  1269. };
  1270. static struct clk mmchs1_fck = {
  1271. .name = "mmchs_fck",
  1272. .ops = &clkops_omap2_dflt_wait,
  1273. .parent = &core_96m_fck,
  1274. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1275. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1276. .clkdm_name = "core_l4_clkdm",
  1277. .recalc = &followparent_recalc,
  1278. };
  1279. static struct clk i2c3_fck = {
  1280. .name = "i2c_fck",
  1281. .ops = &clkops_omap2_dflt_wait,
  1282. .id = 3,
  1283. .parent = &core_96m_fck,
  1284. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1285. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1286. .clkdm_name = "core_l4_clkdm",
  1287. .recalc = &followparent_recalc,
  1288. };
  1289. static struct clk i2c2_fck = {
  1290. .name = "i2c_fck",
  1291. .ops = &clkops_omap2_dflt_wait,
  1292. .id = 2,
  1293. .parent = &core_96m_fck,
  1294. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1295. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1296. .clkdm_name = "core_l4_clkdm",
  1297. .recalc = &followparent_recalc,
  1298. };
  1299. static struct clk i2c1_fck = {
  1300. .name = "i2c_fck",
  1301. .ops = &clkops_omap2_dflt_wait,
  1302. .id = 1,
  1303. .parent = &core_96m_fck,
  1304. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1305. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1306. .clkdm_name = "core_l4_clkdm",
  1307. .recalc = &followparent_recalc,
  1308. };
  1309. /*
  1310. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1311. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1312. */
  1313. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1314. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1315. { .div = 0 }
  1316. };
  1317. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1318. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1319. { .div = 0 }
  1320. };
  1321. static const struct clksel mcbsp_15_clksel[] = {
  1322. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1323. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1324. { .parent = NULL }
  1325. };
  1326. static struct clk mcbsp5_fck = {
  1327. .name = "mcbsp_fck",
  1328. .ops = &clkops_omap2_dflt_wait,
  1329. .id = 5,
  1330. .init = &omap2_init_clksel_parent,
  1331. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1332. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1333. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1334. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1335. .clksel = mcbsp_15_clksel,
  1336. .clkdm_name = "core_l4_clkdm",
  1337. .recalc = &omap2_clksel_recalc,
  1338. };
  1339. static struct clk mcbsp1_fck = {
  1340. .name = "mcbsp_fck",
  1341. .ops = &clkops_omap2_dflt_wait,
  1342. .id = 1,
  1343. .init = &omap2_init_clksel_parent,
  1344. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1345. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1346. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1347. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1348. .clksel = mcbsp_15_clksel,
  1349. .clkdm_name = "core_l4_clkdm",
  1350. .recalc = &omap2_clksel_recalc,
  1351. };
  1352. /* CORE_48M_FCK-derived clocks */
  1353. static struct clk core_48m_fck = {
  1354. .name = "core_48m_fck",
  1355. .ops = &clkops_null,
  1356. .parent = &omap_48m_fck,
  1357. .flags = RATE_PROPAGATES,
  1358. .clkdm_name = "core_l4_clkdm",
  1359. .recalc = &followparent_recalc,
  1360. };
  1361. static struct clk mcspi4_fck = {
  1362. .name = "mcspi_fck",
  1363. .ops = &clkops_omap2_dflt_wait,
  1364. .id = 4,
  1365. .parent = &core_48m_fck,
  1366. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1367. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1368. .recalc = &followparent_recalc,
  1369. };
  1370. static struct clk mcspi3_fck = {
  1371. .name = "mcspi_fck",
  1372. .ops = &clkops_omap2_dflt_wait,
  1373. .id = 3,
  1374. .parent = &core_48m_fck,
  1375. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1376. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1377. .recalc = &followparent_recalc,
  1378. };
  1379. static struct clk mcspi2_fck = {
  1380. .name = "mcspi_fck",
  1381. .ops = &clkops_omap2_dflt_wait,
  1382. .id = 2,
  1383. .parent = &core_48m_fck,
  1384. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1385. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1386. .recalc = &followparent_recalc,
  1387. };
  1388. static struct clk mcspi1_fck = {
  1389. .name = "mcspi_fck",
  1390. .ops = &clkops_omap2_dflt_wait,
  1391. .id = 1,
  1392. .parent = &core_48m_fck,
  1393. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1394. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1395. .recalc = &followparent_recalc,
  1396. };
  1397. static struct clk uart2_fck = {
  1398. .name = "uart2_fck",
  1399. .ops = &clkops_omap2_dflt_wait,
  1400. .parent = &core_48m_fck,
  1401. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1402. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1403. .recalc = &followparent_recalc,
  1404. };
  1405. static struct clk uart1_fck = {
  1406. .name = "uart1_fck",
  1407. .ops = &clkops_omap2_dflt_wait,
  1408. .parent = &core_48m_fck,
  1409. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1410. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1411. .recalc = &followparent_recalc,
  1412. };
  1413. static struct clk fshostusb_fck = {
  1414. .name = "fshostusb_fck",
  1415. .ops = &clkops_omap2_dflt_wait,
  1416. .parent = &core_48m_fck,
  1417. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1418. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1419. .recalc = &followparent_recalc,
  1420. };
  1421. /* CORE_12M_FCK based clocks */
  1422. static struct clk core_12m_fck = {
  1423. .name = "core_12m_fck",
  1424. .ops = &clkops_null,
  1425. .parent = &omap_12m_fck,
  1426. .flags = RATE_PROPAGATES,
  1427. .clkdm_name = "core_l4_clkdm",
  1428. .recalc = &followparent_recalc,
  1429. };
  1430. static struct clk hdq_fck = {
  1431. .name = "hdq_fck",
  1432. .ops = &clkops_omap2_dflt_wait,
  1433. .parent = &core_12m_fck,
  1434. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1435. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1436. .recalc = &followparent_recalc,
  1437. };
  1438. /* DPLL3-derived clock */
  1439. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1440. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1441. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1442. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1443. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1444. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1445. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1446. { .div = 0 }
  1447. };
  1448. static const struct clksel ssi_ssr_clksel[] = {
  1449. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1450. { .parent = NULL }
  1451. };
  1452. static struct clk ssi_ssr_fck = {
  1453. .name = "ssi_ssr_fck",
  1454. .ops = &clkops_omap2_dflt,
  1455. .init = &omap2_init_clksel_parent,
  1456. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1457. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1458. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1459. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1460. .clksel = ssi_ssr_clksel,
  1461. .flags = RATE_PROPAGATES,
  1462. .clkdm_name = "core_l4_clkdm",
  1463. .recalc = &omap2_clksel_recalc,
  1464. };
  1465. static struct clk ssi_sst_fck = {
  1466. .name = "ssi_sst_fck",
  1467. .ops = &clkops_null,
  1468. .parent = &ssi_ssr_fck,
  1469. .fixed_div = 2,
  1470. .recalc = &omap2_fixed_divisor_recalc,
  1471. };
  1472. /* CORE_L3_ICK based clocks */
  1473. /*
  1474. * XXX must add clk_enable/clk_disable for these if standard code won't
  1475. * handle it
  1476. */
  1477. static struct clk core_l3_ick = {
  1478. .name = "core_l3_ick",
  1479. .ops = &clkops_null,
  1480. .parent = &l3_ick,
  1481. .init = &omap2_init_clk_clkdm,
  1482. .flags = RATE_PROPAGATES,
  1483. .clkdm_name = "core_l3_clkdm",
  1484. .recalc = &followparent_recalc,
  1485. };
  1486. static struct clk hsotgusb_ick = {
  1487. .name = "hsotgusb_ick",
  1488. .ops = &clkops_omap2_dflt_wait,
  1489. .parent = &core_l3_ick,
  1490. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1491. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1492. .clkdm_name = "core_l3_clkdm",
  1493. .recalc = &followparent_recalc,
  1494. };
  1495. static struct clk sdrc_ick = {
  1496. .name = "sdrc_ick",
  1497. .ops = &clkops_omap2_dflt_wait,
  1498. .parent = &core_l3_ick,
  1499. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1500. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1501. .flags = ENABLE_ON_INIT,
  1502. .clkdm_name = "core_l3_clkdm",
  1503. .recalc = &followparent_recalc,
  1504. };
  1505. static struct clk gpmc_fck = {
  1506. .name = "gpmc_fck",
  1507. .ops = &clkops_null,
  1508. .parent = &core_l3_ick,
  1509. .flags = ENABLE_ON_INIT, /* huh? */
  1510. .clkdm_name = "core_l3_clkdm",
  1511. .recalc = &followparent_recalc,
  1512. };
  1513. /* SECURITY_L3_ICK based clocks */
  1514. static struct clk security_l3_ick = {
  1515. .name = "security_l3_ick",
  1516. .ops = &clkops_null,
  1517. .parent = &l3_ick,
  1518. .flags = RATE_PROPAGATES,
  1519. .recalc = &followparent_recalc,
  1520. };
  1521. static struct clk pka_ick = {
  1522. .name = "pka_ick",
  1523. .ops = &clkops_omap2_dflt_wait,
  1524. .parent = &security_l3_ick,
  1525. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1526. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1527. .recalc = &followparent_recalc,
  1528. };
  1529. /* CORE_L4_ICK based clocks */
  1530. static struct clk core_l4_ick = {
  1531. .name = "core_l4_ick",
  1532. .ops = &clkops_null,
  1533. .parent = &l4_ick,
  1534. .init = &omap2_init_clk_clkdm,
  1535. .flags = RATE_PROPAGATES,
  1536. .clkdm_name = "core_l4_clkdm",
  1537. .recalc = &followparent_recalc,
  1538. };
  1539. static struct clk usbtll_ick = {
  1540. .name = "usbtll_ick",
  1541. .ops = &clkops_omap2_dflt_wait,
  1542. .parent = &core_l4_ick,
  1543. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1544. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1545. .clkdm_name = "core_l4_clkdm",
  1546. .recalc = &followparent_recalc,
  1547. };
  1548. static struct clk mmchs3_ick = {
  1549. .name = "mmchs_ick",
  1550. .ops = &clkops_omap2_dflt_wait,
  1551. .id = 2,
  1552. .parent = &core_l4_ick,
  1553. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1554. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1555. .clkdm_name = "core_l4_clkdm",
  1556. .recalc = &followparent_recalc,
  1557. };
  1558. /* Intersystem Communication Registers - chassis mode only */
  1559. static struct clk icr_ick = {
  1560. .name = "icr_ick",
  1561. .ops = &clkops_omap2_dflt_wait,
  1562. .parent = &core_l4_ick,
  1563. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1564. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1565. .clkdm_name = "core_l4_clkdm",
  1566. .recalc = &followparent_recalc,
  1567. };
  1568. static struct clk aes2_ick = {
  1569. .name = "aes2_ick",
  1570. .ops = &clkops_omap2_dflt_wait,
  1571. .parent = &core_l4_ick,
  1572. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1573. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1574. .clkdm_name = "core_l4_clkdm",
  1575. .recalc = &followparent_recalc,
  1576. };
  1577. static struct clk sha12_ick = {
  1578. .name = "sha12_ick",
  1579. .ops = &clkops_omap2_dflt_wait,
  1580. .parent = &core_l4_ick,
  1581. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1582. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1583. .clkdm_name = "core_l4_clkdm",
  1584. .recalc = &followparent_recalc,
  1585. };
  1586. static struct clk des2_ick = {
  1587. .name = "des2_ick",
  1588. .ops = &clkops_omap2_dflt_wait,
  1589. .parent = &core_l4_ick,
  1590. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1591. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1592. .clkdm_name = "core_l4_clkdm",
  1593. .recalc = &followparent_recalc,
  1594. };
  1595. static struct clk mmchs2_ick = {
  1596. .name = "mmchs_ick",
  1597. .ops = &clkops_omap2_dflt_wait,
  1598. .id = 1,
  1599. .parent = &core_l4_ick,
  1600. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1601. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1602. .clkdm_name = "core_l4_clkdm",
  1603. .recalc = &followparent_recalc,
  1604. };
  1605. static struct clk mmchs1_ick = {
  1606. .name = "mmchs_ick",
  1607. .ops = &clkops_omap2_dflt_wait,
  1608. .parent = &core_l4_ick,
  1609. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1610. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1611. .clkdm_name = "core_l4_clkdm",
  1612. .recalc = &followparent_recalc,
  1613. };
  1614. static struct clk mspro_ick = {
  1615. .name = "mspro_ick",
  1616. .ops = &clkops_omap2_dflt_wait,
  1617. .parent = &core_l4_ick,
  1618. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1619. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1620. .clkdm_name = "core_l4_clkdm",
  1621. .recalc = &followparent_recalc,
  1622. };
  1623. static struct clk hdq_ick = {
  1624. .name = "hdq_ick",
  1625. .ops = &clkops_omap2_dflt_wait,
  1626. .parent = &core_l4_ick,
  1627. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1628. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1629. .clkdm_name = "core_l4_clkdm",
  1630. .recalc = &followparent_recalc,
  1631. };
  1632. static struct clk mcspi4_ick = {
  1633. .name = "mcspi_ick",
  1634. .ops = &clkops_omap2_dflt_wait,
  1635. .id = 4,
  1636. .parent = &core_l4_ick,
  1637. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1638. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1639. .clkdm_name = "core_l4_clkdm",
  1640. .recalc = &followparent_recalc,
  1641. };
  1642. static struct clk mcspi3_ick = {
  1643. .name = "mcspi_ick",
  1644. .ops = &clkops_omap2_dflt_wait,
  1645. .id = 3,
  1646. .parent = &core_l4_ick,
  1647. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1648. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1649. .clkdm_name = "core_l4_clkdm",
  1650. .recalc = &followparent_recalc,
  1651. };
  1652. static struct clk mcspi2_ick = {
  1653. .name = "mcspi_ick",
  1654. .ops = &clkops_omap2_dflt_wait,
  1655. .id = 2,
  1656. .parent = &core_l4_ick,
  1657. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1658. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1659. .clkdm_name = "core_l4_clkdm",
  1660. .recalc = &followparent_recalc,
  1661. };
  1662. static struct clk mcspi1_ick = {
  1663. .name = "mcspi_ick",
  1664. .ops = &clkops_omap2_dflt_wait,
  1665. .id = 1,
  1666. .parent = &core_l4_ick,
  1667. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1668. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1669. .clkdm_name = "core_l4_clkdm",
  1670. .recalc = &followparent_recalc,
  1671. };
  1672. static struct clk i2c3_ick = {
  1673. .name = "i2c_ick",
  1674. .ops = &clkops_omap2_dflt_wait,
  1675. .id = 3,
  1676. .parent = &core_l4_ick,
  1677. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1678. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1679. .clkdm_name = "core_l4_clkdm",
  1680. .recalc = &followparent_recalc,
  1681. };
  1682. static struct clk i2c2_ick = {
  1683. .name = "i2c_ick",
  1684. .ops = &clkops_omap2_dflt_wait,
  1685. .id = 2,
  1686. .parent = &core_l4_ick,
  1687. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1688. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1689. .clkdm_name = "core_l4_clkdm",
  1690. .recalc = &followparent_recalc,
  1691. };
  1692. static struct clk i2c1_ick = {
  1693. .name = "i2c_ick",
  1694. .ops = &clkops_omap2_dflt_wait,
  1695. .id = 1,
  1696. .parent = &core_l4_ick,
  1697. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1698. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1699. .clkdm_name = "core_l4_clkdm",
  1700. .recalc = &followparent_recalc,
  1701. };
  1702. static struct clk uart2_ick = {
  1703. .name = "uart2_ick",
  1704. .ops = &clkops_omap2_dflt_wait,
  1705. .parent = &core_l4_ick,
  1706. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1707. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1708. .clkdm_name = "core_l4_clkdm",
  1709. .recalc = &followparent_recalc,
  1710. };
  1711. static struct clk uart1_ick = {
  1712. .name = "uart1_ick",
  1713. .ops = &clkops_omap2_dflt_wait,
  1714. .parent = &core_l4_ick,
  1715. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1716. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1717. .clkdm_name = "core_l4_clkdm",
  1718. .recalc = &followparent_recalc,
  1719. };
  1720. static struct clk gpt11_ick = {
  1721. .name = "gpt11_ick",
  1722. .ops = &clkops_omap2_dflt_wait,
  1723. .parent = &core_l4_ick,
  1724. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1725. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1726. .clkdm_name = "core_l4_clkdm",
  1727. .recalc = &followparent_recalc,
  1728. };
  1729. static struct clk gpt10_ick = {
  1730. .name = "gpt10_ick",
  1731. .ops = &clkops_omap2_dflt_wait,
  1732. .parent = &core_l4_ick,
  1733. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1734. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1735. .clkdm_name = "core_l4_clkdm",
  1736. .recalc = &followparent_recalc,
  1737. };
  1738. static struct clk mcbsp5_ick = {
  1739. .name = "mcbsp_ick",
  1740. .ops = &clkops_omap2_dflt_wait,
  1741. .id = 5,
  1742. .parent = &core_l4_ick,
  1743. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1744. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1745. .clkdm_name = "core_l4_clkdm",
  1746. .recalc = &followparent_recalc,
  1747. };
  1748. static struct clk mcbsp1_ick = {
  1749. .name = "mcbsp_ick",
  1750. .ops = &clkops_omap2_dflt_wait,
  1751. .id = 1,
  1752. .parent = &core_l4_ick,
  1753. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1754. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1755. .clkdm_name = "core_l4_clkdm",
  1756. .recalc = &followparent_recalc,
  1757. };
  1758. static struct clk fac_ick = {
  1759. .name = "fac_ick",
  1760. .ops = &clkops_omap2_dflt_wait,
  1761. .parent = &core_l4_ick,
  1762. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1763. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1764. .clkdm_name = "core_l4_clkdm",
  1765. .recalc = &followparent_recalc,
  1766. };
  1767. static struct clk mailboxes_ick = {
  1768. .name = "mailboxes_ick",
  1769. .ops = &clkops_omap2_dflt_wait,
  1770. .parent = &core_l4_ick,
  1771. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1772. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1773. .clkdm_name = "core_l4_clkdm",
  1774. .recalc = &followparent_recalc,
  1775. };
  1776. static struct clk omapctrl_ick = {
  1777. .name = "omapctrl_ick",
  1778. .ops = &clkops_omap2_dflt_wait,
  1779. .parent = &core_l4_ick,
  1780. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1781. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1782. .flags = ENABLE_ON_INIT,
  1783. .recalc = &followparent_recalc,
  1784. };
  1785. /* SSI_L4_ICK based clocks */
  1786. static struct clk ssi_l4_ick = {
  1787. .name = "ssi_l4_ick",
  1788. .ops = &clkops_null,
  1789. .parent = &l4_ick,
  1790. .flags = RATE_PROPAGATES,
  1791. .clkdm_name = "core_l4_clkdm",
  1792. .recalc = &followparent_recalc,
  1793. };
  1794. static struct clk ssi_ick = {
  1795. .name = "ssi_ick",
  1796. .ops = &clkops_omap2_dflt,
  1797. .parent = &ssi_l4_ick,
  1798. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1799. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1800. .clkdm_name = "core_l4_clkdm",
  1801. .recalc = &followparent_recalc,
  1802. };
  1803. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1804. * but l4_ick makes more sense to me */
  1805. static const struct clksel usb_l4_clksel[] = {
  1806. { .parent = &l4_ick, .rates = div2_rates },
  1807. { .parent = NULL },
  1808. };
  1809. static struct clk usb_l4_ick = {
  1810. .name = "usb_l4_ick",
  1811. .ops = &clkops_omap2_dflt_wait,
  1812. .parent = &l4_ick,
  1813. .init = &omap2_init_clksel_parent,
  1814. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1815. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1816. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1817. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1818. .clksel = usb_l4_clksel,
  1819. .recalc = &omap2_clksel_recalc,
  1820. };
  1821. /* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
  1822. /* SECURITY_L4_ICK2 based clocks */
  1823. static struct clk security_l4_ick2 = {
  1824. .name = "security_l4_ick2",
  1825. .ops = &clkops_null,
  1826. .parent = &l4_ick,
  1827. .flags = RATE_PROPAGATES,
  1828. .recalc = &followparent_recalc,
  1829. };
  1830. static struct clk aes1_ick = {
  1831. .name = "aes1_ick",
  1832. .ops = &clkops_omap2_dflt_wait,
  1833. .parent = &security_l4_ick2,
  1834. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1835. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1836. .recalc = &followparent_recalc,
  1837. };
  1838. static struct clk rng_ick = {
  1839. .name = "rng_ick",
  1840. .ops = &clkops_omap2_dflt_wait,
  1841. .parent = &security_l4_ick2,
  1842. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1843. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1844. .recalc = &followparent_recalc,
  1845. };
  1846. static struct clk sha11_ick = {
  1847. .name = "sha11_ick",
  1848. .ops = &clkops_omap2_dflt_wait,
  1849. .parent = &security_l4_ick2,
  1850. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1851. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1852. .recalc = &followparent_recalc,
  1853. };
  1854. static struct clk des1_ick = {
  1855. .name = "des1_ick",
  1856. .ops = &clkops_omap2_dflt_wait,
  1857. .parent = &security_l4_ick2,
  1858. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1859. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1860. .recalc = &followparent_recalc,
  1861. };
  1862. /* DSS */
  1863. static const struct clksel dss1_alwon_fck_clksel[] = {
  1864. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1865. { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
  1866. { .parent = NULL }
  1867. };
  1868. static struct clk dss1_alwon_fck = {
  1869. .name = "dss1_alwon_fck",
  1870. .ops = &clkops_omap2_dflt,
  1871. .parent = &dpll4_m4x2_ck,
  1872. .init = &omap2_init_clksel_parent,
  1873. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1874. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1875. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1876. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1877. .clksel = dss1_alwon_fck_clksel,
  1878. .clkdm_name = "dss_clkdm",
  1879. .recalc = &omap2_clksel_recalc,
  1880. };
  1881. static struct clk dss_tv_fck = {
  1882. .name = "dss_tv_fck",
  1883. .ops = &clkops_omap2_dflt,
  1884. .parent = &omap_54m_fck,
  1885. .init = &omap2_init_clk_clkdm,
  1886. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1887. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1888. .clkdm_name = "dss_clkdm",
  1889. .recalc = &followparent_recalc,
  1890. };
  1891. static struct clk dss_96m_fck = {
  1892. .name = "dss_96m_fck",
  1893. .ops = &clkops_omap2_dflt,
  1894. .parent = &omap_96m_fck,
  1895. .init = &omap2_init_clk_clkdm,
  1896. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1897. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1898. .clkdm_name = "dss_clkdm",
  1899. .recalc = &followparent_recalc,
  1900. };
  1901. static struct clk dss2_alwon_fck = {
  1902. .name = "dss2_alwon_fck",
  1903. .ops = &clkops_omap2_dflt,
  1904. .parent = &sys_ck,
  1905. .init = &omap2_init_clk_clkdm,
  1906. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1907. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1908. .clkdm_name = "dss_clkdm",
  1909. .recalc = &followparent_recalc,
  1910. };
  1911. static struct clk dss_ick = {
  1912. /* Handles both L3 and L4 clocks */
  1913. .name = "dss_ick",
  1914. .ops = &clkops_omap2_dflt,
  1915. .parent = &l4_ick,
  1916. .init = &omap2_init_clk_clkdm,
  1917. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1918. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1919. .clkdm_name = "dss_clkdm",
  1920. .recalc = &followparent_recalc,
  1921. };
  1922. /* CAM */
  1923. static const struct clksel cam_mclk_clksel[] = {
  1924. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1925. { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
  1926. { .parent = NULL }
  1927. };
  1928. static struct clk cam_mclk = {
  1929. .name = "cam_mclk",
  1930. .ops = &clkops_omap2_dflt_wait,
  1931. .parent = &dpll4_m5x2_ck,
  1932. .init = &omap2_init_clksel_parent,
  1933. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1934. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1935. .clksel = cam_mclk_clksel,
  1936. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1937. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1938. .clkdm_name = "cam_clkdm",
  1939. .recalc = &omap2_clksel_recalc,
  1940. };
  1941. static struct clk cam_ick = {
  1942. /* Handles both L3 and L4 clocks */
  1943. .name = "cam_ick",
  1944. .ops = &clkops_omap2_dflt_wait,
  1945. .parent = &l4_ick,
  1946. .init = &omap2_init_clk_clkdm,
  1947. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1948. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1949. .clkdm_name = "cam_clkdm",
  1950. .recalc = &followparent_recalc,
  1951. };
  1952. /* USBHOST - 3430ES2 only */
  1953. static struct clk usbhost_120m_fck = {
  1954. .name = "usbhost_120m_fck",
  1955. .ops = &clkops_omap2_dflt_wait,
  1956. .parent = &omap_120m_fck,
  1957. .init = &omap2_init_clk_clkdm,
  1958. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1959. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  1960. .clkdm_name = "usbhost_clkdm",
  1961. .recalc = &followparent_recalc,
  1962. };
  1963. static struct clk usbhost_48m_fck = {
  1964. .name = "usbhost_48m_fck",
  1965. .ops = &clkops_omap2_dflt_wait,
  1966. .parent = &omap_48m_fck,
  1967. .init = &omap2_init_clk_clkdm,
  1968. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1969. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  1970. .clkdm_name = "usbhost_clkdm",
  1971. .recalc = &followparent_recalc,
  1972. };
  1973. static struct clk usbhost_ick = {
  1974. /* Handles both L3 and L4 clocks */
  1975. .name = "usbhost_ick",
  1976. .ops = &clkops_omap2_dflt_wait,
  1977. .parent = &l4_ick,
  1978. .init = &omap2_init_clk_clkdm,
  1979. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1980. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1981. .clkdm_name = "usbhost_clkdm",
  1982. .recalc = &followparent_recalc,
  1983. };
  1984. /* WKUP */
  1985. static const struct clksel_rate usim_96m_rates[] = {
  1986. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1987. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1988. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  1989. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  1990. { .div = 0 },
  1991. };
  1992. static const struct clksel_rate usim_120m_rates[] = {
  1993. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  1994. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1995. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  1996. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  1997. { .div = 0 },
  1998. };
  1999. static const struct clksel usim_clksel[] = {
  2000. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  2001. { .parent = &omap_120m_fck, .rates = usim_120m_rates },
  2002. { .parent = &sys_ck, .rates = div2_rates },
  2003. { .parent = NULL },
  2004. };
  2005. /* 3430ES2 only */
  2006. static struct clk usim_fck = {
  2007. .name = "usim_fck",
  2008. .ops = &clkops_omap2_dflt_wait,
  2009. .init = &omap2_init_clksel_parent,
  2010. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2011. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2012. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2013. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  2014. .clksel = usim_clksel,
  2015. .recalc = &omap2_clksel_recalc,
  2016. };
  2017. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  2018. static struct clk gpt1_fck = {
  2019. .name = "gpt1_fck",
  2020. .ops = &clkops_omap2_dflt_wait,
  2021. .init = &omap2_init_clksel_parent,
  2022. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2023. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2024. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2025. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  2026. .clksel = omap343x_gpt_clksel,
  2027. .clkdm_name = "wkup_clkdm",
  2028. .recalc = &omap2_clksel_recalc,
  2029. };
  2030. static struct clk wkup_32k_fck = {
  2031. .name = "wkup_32k_fck",
  2032. .ops = &clkops_null,
  2033. .init = &omap2_init_clk_clkdm,
  2034. .parent = &omap_32k_fck,
  2035. .flags = RATE_PROPAGATES,
  2036. .clkdm_name = "wkup_clkdm",
  2037. .recalc = &followparent_recalc,
  2038. };
  2039. static struct clk gpio1_dbck = {
  2040. .name = "gpio1_dbck",
  2041. .ops = &clkops_omap2_dflt_wait,
  2042. .parent = &wkup_32k_fck,
  2043. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2044. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2045. .clkdm_name = "wkup_clkdm",
  2046. .recalc = &followparent_recalc,
  2047. };
  2048. static struct clk wdt2_fck = {
  2049. .name = "wdt2_fck",
  2050. .ops = &clkops_omap2_dflt_wait,
  2051. .parent = &wkup_32k_fck,
  2052. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2053. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2054. .clkdm_name = "wkup_clkdm",
  2055. .recalc = &followparent_recalc,
  2056. };
  2057. static struct clk wkup_l4_ick = {
  2058. .name = "wkup_l4_ick",
  2059. .ops = &clkops_null,
  2060. .parent = &sys_ck,
  2061. .flags = RATE_PROPAGATES,
  2062. .clkdm_name = "wkup_clkdm",
  2063. .recalc = &followparent_recalc,
  2064. };
  2065. /* 3430ES2 only */
  2066. /* Never specifically named in the TRM, so we have to infer a likely name */
  2067. static struct clk usim_ick = {
  2068. .name = "usim_ick",
  2069. .ops = &clkops_omap2_dflt_wait,
  2070. .parent = &wkup_l4_ick,
  2071. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2072. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2073. .clkdm_name = "wkup_clkdm",
  2074. .recalc = &followparent_recalc,
  2075. };
  2076. static struct clk wdt2_ick = {
  2077. .name = "wdt2_ick",
  2078. .ops = &clkops_omap2_dflt_wait,
  2079. .parent = &wkup_l4_ick,
  2080. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2081. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2082. .clkdm_name = "wkup_clkdm",
  2083. .recalc = &followparent_recalc,
  2084. };
  2085. static struct clk wdt1_ick = {
  2086. .name = "wdt1_ick",
  2087. .ops = &clkops_omap2_dflt_wait,
  2088. .parent = &wkup_l4_ick,
  2089. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2090. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2091. .clkdm_name = "wkup_clkdm",
  2092. .recalc = &followparent_recalc,
  2093. };
  2094. static struct clk gpio1_ick = {
  2095. .name = "gpio1_ick",
  2096. .ops = &clkops_omap2_dflt_wait,
  2097. .parent = &wkup_l4_ick,
  2098. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2099. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2100. .clkdm_name = "wkup_clkdm",
  2101. .recalc = &followparent_recalc,
  2102. };
  2103. static struct clk omap_32ksync_ick = {
  2104. .name = "omap_32ksync_ick",
  2105. .ops = &clkops_omap2_dflt_wait,
  2106. .parent = &wkup_l4_ick,
  2107. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2108. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2109. .clkdm_name = "wkup_clkdm",
  2110. .recalc = &followparent_recalc,
  2111. };
  2112. /* XXX This clock no longer exists in 3430 TRM rev F */
  2113. static struct clk gpt12_ick = {
  2114. .name = "gpt12_ick",
  2115. .ops = &clkops_omap2_dflt_wait,
  2116. .parent = &wkup_l4_ick,
  2117. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2118. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2119. .clkdm_name = "wkup_clkdm",
  2120. .recalc = &followparent_recalc,
  2121. };
  2122. static struct clk gpt1_ick = {
  2123. .name = "gpt1_ick",
  2124. .ops = &clkops_omap2_dflt_wait,
  2125. .parent = &wkup_l4_ick,
  2126. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2127. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2128. .clkdm_name = "wkup_clkdm",
  2129. .recalc = &followparent_recalc,
  2130. };
  2131. /* PER clock domain */
  2132. static struct clk per_96m_fck = {
  2133. .name = "per_96m_fck",
  2134. .ops = &clkops_null,
  2135. .parent = &omap_96m_alwon_fck,
  2136. .init = &omap2_init_clk_clkdm,
  2137. .flags = RATE_PROPAGATES,
  2138. .clkdm_name = "per_clkdm",
  2139. .recalc = &followparent_recalc,
  2140. };
  2141. static struct clk per_48m_fck = {
  2142. .name = "per_48m_fck",
  2143. .ops = &clkops_null,
  2144. .parent = &omap_48m_fck,
  2145. .init = &omap2_init_clk_clkdm,
  2146. .flags = RATE_PROPAGATES,
  2147. .clkdm_name = "per_clkdm",
  2148. .recalc = &followparent_recalc,
  2149. };
  2150. static struct clk uart3_fck = {
  2151. .name = "uart3_fck",
  2152. .ops = &clkops_omap2_dflt_wait,
  2153. .parent = &per_48m_fck,
  2154. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2155. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2156. .clkdm_name = "per_clkdm",
  2157. .recalc = &followparent_recalc,
  2158. };
  2159. static struct clk gpt2_fck = {
  2160. .name = "gpt2_fck",
  2161. .ops = &clkops_omap2_dflt_wait,
  2162. .init = &omap2_init_clksel_parent,
  2163. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2164. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2165. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2166. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2167. .clksel = omap343x_gpt_clksel,
  2168. .clkdm_name = "per_clkdm",
  2169. .recalc = &omap2_clksel_recalc,
  2170. };
  2171. static struct clk gpt3_fck = {
  2172. .name = "gpt3_fck",
  2173. .ops = &clkops_omap2_dflt_wait,
  2174. .init = &omap2_init_clksel_parent,
  2175. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2176. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2177. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2178. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2179. .clksel = omap343x_gpt_clksel,
  2180. .clkdm_name = "per_clkdm",
  2181. .recalc = &omap2_clksel_recalc,
  2182. };
  2183. static struct clk gpt4_fck = {
  2184. .name = "gpt4_fck",
  2185. .ops = &clkops_omap2_dflt_wait,
  2186. .init = &omap2_init_clksel_parent,
  2187. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2188. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2189. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2190. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2191. .clksel = omap343x_gpt_clksel,
  2192. .clkdm_name = "per_clkdm",
  2193. .recalc = &omap2_clksel_recalc,
  2194. };
  2195. static struct clk gpt5_fck = {
  2196. .name = "gpt5_fck",
  2197. .ops = &clkops_omap2_dflt_wait,
  2198. .init = &omap2_init_clksel_parent,
  2199. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2200. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2201. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2202. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2203. .clksel = omap343x_gpt_clksel,
  2204. .clkdm_name = "per_clkdm",
  2205. .recalc = &omap2_clksel_recalc,
  2206. };
  2207. static struct clk gpt6_fck = {
  2208. .name = "gpt6_fck",
  2209. .ops = &clkops_omap2_dflt_wait,
  2210. .init = &omap2_init_clksel_parent,
  2211. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2212. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2213. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2214. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2215. .clksel = omap343x_gpt_clksel,
  2216. .clkdm_name = "per_clkdm",
  2217. .recalc = &omap2_clksel_recalc,
  2218. };
  2219. static struct clk gpt7_fck = {
  2220. .name = "gpt7_fck",
  2221. .ops = &clkops_omap2_dflt_wait,
  2222. .init = &omap2_init_clksel_parent,
  2223. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2224. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2225. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2226. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2227. .clksel = omap343x_gpt_clksel,
  2228. .clkdm_name = "per_clkdm",
  2229. .recalc = &omap2_clksel_recalc,
  2230. };
  2231. static struct clk gpt8_fck = {
  2232. .name = "gpt8_fck",
  2233. .ops = &clkops_omap2_dflt_wait,
  2234. .init = &omap2_init_clksel_parent,
  2235. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2236. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2237. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2238. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2239. .clksel = omap343x_gpt_clksel,
  2240. .clkdm_name = "per_clkdm",
  2241. .recalc = &omap2_clksel_recalc,
  2242. };
  2243. static struct clk gpt9_fck = {
  2244. .name = "gpt9_fck",
  2245. .ops = &clkops_omap2_dflt_wait,
  2246. .init = &omap2_init_clksel_parent,
  2247. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2248. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2249. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2250. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2251. .clksel = omap343x_gpt_clksel,
  2252. .clkdm_name = "per_clkdm",
  2253. .recalc = &omap2_clksel_recalc,
  2254. };
  2255. static struct clk per_32k_alwon_fck = {
  2256. .name = "per_32k_alwon_fck",
  2257. .ops = &clkops_null,
  2258. .parent = &omap_32k_fck,
  2259. .clkdm_name = "per_clkdm",
  2260. .flags = RATE_PROPAGATES,
  2261. .recalc = &followparent_recalc,
  2262. };
  2263. static struct clk gpio6_dbck = {
  2264. .name = "gpio6_dbck",
  2265. .ops = &clkops_omap2_dflt_wait,
  2266. .parent = &per_32k_alwon_fck,
  2267. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2268. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2269. .clkdm_name = "per_clkdm",
  2270. .recalc = &followparent_recalc,
  2271. };
  2272. static struct clk gpio5_dbck = {
  2273. .name = "gpio5_dbck",
  2274. .ops = &clkops_omap2_dflt_wait,
  2275. .parent = &per_32k_alwon_fck,
  2276. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2277. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2278. .clkdm_name = "per_clkdm",
  2279. .recalc = &followparent_recalc,
  2280. };
  2281. static struct clk gpio4_dbck = {
  2282. .name = "gpio4_dbck",
  2283. .ops = &clkops_omap2_dflt_wait,
  2284. .parent = &per_32k_alwon_fck,
  2285. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2286. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2287. .clkdm_name = "per_clkdm",
  2288. .recalc = &followparent_recalc,
  2289. };
  2290. static struct clk gpio3_dbck = {
  2291. .name = "gpio3_dbck",
  2292. .ops = &clkops_omap2_dflt_wait,
  2293. .parent = &per_32k_alwon_fck,
  2294. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2295. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2296. .clkdm_name = "per_clkdm",
  2297. .recalc = &followparent_recalc,
  2298. };
  2299. static struct clk gpio2_dbck = {
  2300. .name = "gpio2_dbck",
  2301. .ops = &clkops_omap2_dflt_wait,
  2302. .parent = &per_32k_alwon_fck,
  2303. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2304. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2305. .clkdm_name = "per_clkdm",
  2306. .recalc = &followparent_recalc,
  2307. };
  2308. static struct clk wdt3_fck = {
  2309. .name = "wdt3_fck",
  2310. .ops = &clkops_omap2_dflt_wait,
  2311. .parent = &per_32k_alwon_fck,
  2312. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2313. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2314. .clkdm_name = "per_clkdm",
  2315. .recalc = &followparent_recalc,
  2316. };
  2317. static struct clk per_l4_ick = {
  2318. .name = "per_l4_ick",
  2319. .ops = &clkops_null,
  2320. .parent = &l4_ick,
  2321. .flags = RATE_PROPAGATES,
  2322. .clkdm_name = "per_clkdm",
  2323. .recalc = &followparent_recalc,
  2324. };
  2325. static struct clk gpio6_ick = {
  2326. .name = "gpio6_ick",
  2327. .ops = &clkops_omap2_dflt_wait,
  2328. .parent = &per_l4_ick,
  2329. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2330. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2331. .clkdm_name = "per_clkdm",
  2332. .recalc = &followparent_recalc,
  2333. };
  2334. static struct clk gpio5_ick = {
  2335. .name = "gpio5_ick",
  2336. .ops = &clkops_omap2_dflt_wait,
  2337. .parent = &per_l4_ick,
  2338. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2339. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2340. .clkdm_name = "per_clkdm",
  2341. .recalc = &followparent_recalc,
  2342. };
  2343. static struct clk gpio4_ick = {
  2344. .name = "gpio4_ick",
  2345. .ops = &clkops_omap2_dflt_wait,
  2346. .parent = &per_l4_ick,
  2347. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2348. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2349. .clkdm_name = "per_clkdm",
  2350. .recalc = &followparent_recalc,
  2351. };
  2352. static struct clk gpio3_ick = {
  2353. .name = "gpio3_ick",
  2354. .ops = &clkops_omap2_dflt_wait,
  2355. .parent = &per_l4_ick,
  2356. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2357. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2358. .clkdm_name = "per_clkdm",
  2359. .recalc = &followparent_recalc,
  2360. };
  2361. static struct clk gpio2_ick = {
  2362. .name = "gpio2_ick",
  2363. .ops = &clkops_omap2_dflt_wait,
  2364. .parent = &per_l4_ick,
  2365. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2366. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2367. .clkdm_name = "per_clkdm",
  2368. .recalc = &followparent_recalc,
  2369. };
  2370. static struct clk wdt3_ick = {
  2371. .name = "wdt3_ick",
  2372. .ops = &clkops_omap2_dflt_wait,
  2373. .parent = &per_l4_ick,
  2374. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2375. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2376. .clkdm_name = "per_clkdm",
  2377. .recalc = &followparent_recalc,
  2378. };
  2379. static struct clk uart3_ick = {
  2380. .name = "uart3_ick",
  2381. .ops = &clkops_omap2_dflt_wait,
  2382. .parent = &per_l4_ick,
  2383. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2384. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2385. .clkdm_name = "per_clkdm",
  2386. .recalc = &followparent_recalc,
  2387. };
  2388. static struct clk gpt9_ick = {
  2389. .name = "gpt9_ick",
  2390. .ops = &clkops_omap2_dflt_wait,
  2391. .parent = &per_l4_ick,
  2392. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2393. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2394. .clkdm_name = "per_clkdm",
  2395. .recalc = &followparent_recalc,
  2396. };
  2397. static struct clk gpt8_ick = {
  2398. .name = "gpt8_ick",
  2399. .ops = &clkops_omap2_dflt_wait,
  2400. .parent = &per_l4_ick,
  2401. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2402. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2403. .clkdm_name = "per_clkdm",
  2404. .recalc = &followparent_recalc,
  2405. };
  2406. static struct clk gpt7_ick = {
  2407. .name = "gpt7_ick",
  2408. .ops = &clkops_omap2_dflt_wait,
  2409. .parent = &per_l4_ick,
  2410. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2411. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2412. .clkdm_name = "per_clkdm",
  2413. .recalc = &followparent_recalc,
  2414. };
  2415. static struct clk gpt6_ick = {
  2416. .name = "gpt6_ick",
  2417. .ops = &clkops_omap2_dflt_wait,
  2418. .parent = &per_l4_ick,
  2419. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2420. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2421. .clkdm_name = "per_clkdm",
  2422. .recalc = &followparent_recalc,
  2423. };
  2424. static struct clk gpt5_ick = {
  2425. .name = "gpt5_ick",
  2426. .ops = &clkops_omap2_dflt_wait,
  2427. .parent = &per_l4_ick,
  2428. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2429. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2430. .clkdm_name = "per_clkdm",
  2431. .recalc = &followparent_recalc,
  2432. };
  2433. static struct clk gpt4_ick = {
  2434. .name = "gpt4_ick",
  2435. .ops = &clkops_omap2_dflt_wait,
  2436. .parent = &per_l4_ick,
  2437. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2438. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2439. .clkdm_name = "per_clkdm",
  2440. .recalc = &followparent_recalc,
  2441. };
  2442. static struct clk gpt3_ick = {
  2443. .name = "gpt3_ick",
  2444. .ops = &clkops_omap2_dflt_wait,
  2445. .parent = &per_l4_ick,
  2446. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2447. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2448. .clkdm_name = "per_clkdm",
  2449. .recalc = &followparent_recalc,
  2450. };
  2451. static struct clk gpt2_ick = {
  2452. .name = "gpt2_ick",
  2453. .ops = &clkops_omap2_dflt_wait,
  2454. .parent = &per_l4_ick,
  2455. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2456. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2457. .clkdm_name = "per_clkdm",
  2458. .recalc = &followparent_recalc,
  2459. };
  2460. static struct clk mcbsp2_ick = {
  2461. .name = "mcbsp_ick",
  2462. .ops = &clkops_omap2_dflt_wait,
  2463. .id = 2,
  2464. .parent = &per_l4_ick,
  2465. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2466. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2467. .clkdm_name = "per_clkdm",
  2468. .recalc = &followparent_recalc,
  2469. };
  2470. static struct clk mcbsp3_ick = {
  2471. .name = "mcbsp_ick",
  2472. .ops = &clkops_omap2_dflt_wait,
  2473. .id = 3,
  2474. .parent = &per_l4_ick,
  2475. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2476. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2477. .clkdm_name = "per_clkdm",
  2478. .recalc = &followparent_recalc,
  2479. };
  2480. static struct clk mcbsp4_ick = {
  2481. .name = "mcbsp_ick",
  2482. .ops = &clkops_omap2_dflt_wait,
  2483. .id = 4,
  2484. .parent = &per_l4_ick,
  2485. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2486. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2487. .clkdm_name = "per_clkdm",
  2488. .recalc = &followparent_recalc,
  2489. };
  2490. static const struct clksel mcbsp_234_clksel[] = {
  2491. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  2492. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2493. { .parent = NULL }
  2494. };
  2495. static struct clk mcbsp2_fck = {
  2496. .name = "mcbsp_fck",
  2497. .ops = &clkops_omap2_dflt_wait,
  2498. .id = 2,
  2499. .init = &omap2_init_clksel_parent,
  2500. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2501. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2502. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2503. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2504. .clksel = mcbsp_234_clksel,
  2505. .clkdm_name = "per_clkdm",
  2506. .recalc = &omap2_clksel_recalc,
  2507. };
  2508. static struct clk mcbsp3_fck = {
  2509. .name = "mcbsp_fck",
  2510. .ops = &clkops_omap2_dflt_wait,
  2511. .id = 3,
  2512. .init = &omap2_init_clksel_parent,
  2513. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2514. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2515. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2516. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2517. .clksel = mcbsp_234_clksel,
  2518. .clkdm_name = "per_clkdm",
  2519. .recalc = &omap2_clksel_recalc,
  2520. };
  2521. static struct clk mcbsp4_fck = {
  2522. .name = "mcbsp_fck",
  2523. .ops = &clkops_omap2_dflt_wait,
  2524. .id = 4,
  2525. .init = &omap2_init_clksel_parent,
  2526. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2527. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2528. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2529. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2530. .clksel = mcbsp_234_clksel,
  2531. .clkdm_name = "per_clkdm",
  2532. .recalc = &omap2_clksel_recalc,
  2533. };
  2534. /* EMU clocks */
  2535. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2536. static const struct clksel_rate emu_src_sys_rates[] = {
  2537. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2538. { .div = 0 },
  2539. };
  2540. static const struct clksel_rate emu_src_core_rates[] = {
  2541. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2542. { .div = 0 },
  2543. };
  2544. static const struct clksel_rate emu_src_per_rates[] = {
  2545. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2546. { .div = 0 },
  2547. };
  2548. static const struct clksel_rate emu_src_mpu_rates[] = {
  2549. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2550. { .div = 0 },
  2551. };
  2552. static const struct clksel emu_src_clksel[] = {
  2553. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2554. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2555. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2556. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2557. { .parent = NULL },
  2558. };
  2559. /*
  2560. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2561. * to switch the source of some of the EMU clocks.
  2562. * XXX Are there CLKEN bits for these EMU clks?
  2563. */
  2564. static struct clk emu_src_ck = {
  2565. .name = "emu_src_ck",
  2566. .ops = &clkops_null,
  2567. .init = &omap2_init_clksel_parent,
  2568. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2569. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2570. .clksel = emu_src_clksel,
  2571. .flags = RATE_PROPAGATES,
  2572. .clkdm_name = "emu_clkdm",
  2573. .recalc = &omap2_clksel_recalc,
  2574. };
  2575. static const struct clksel_rate pclk_emu_rates[] = {
  2576. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2577. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2578. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2579. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2580. { .div = 0 },
  2581. };
  2582. static const struct clksel pclk_emu_clksel[] = {
  2583. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2584. { .parent = NULL },
  2585. };
  2586. static struct clk pclk_fck = {
  2587. .name = "pclk_fck",
  2588. .ops = &clkops_null,
  2589. .init = &omap2_init_clksel_parent,
  2590. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2591. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2592. .clksel = pclk_emu_clksel,
  2593. .flags = RATE_PROPAGATES,
  2594. .clkdm_name = "emu_clkdm",
  2595. .recalc = &omap2_clksel_recalc,
  2596. };
  2597. static const struct clksel_rate pclkx2_emu_rates[] = {
  2598. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2599. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2600. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2601. { .div = 0 },
  2602. };
  2603. static const struct clksel pclkx2_emu_clksel[] = {
  2604. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2605. { .parent = NULL },
  2606. };
  2607. static struct clk pclkx2_fck = {
  2608. .name = "pclkx2_fck",
  2609. .ops = &clkops_null,
  2610. .init = &omap2_init_clksel_parent,
  2611. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2612. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2613. .clksel = pclkx2_emu_clksel,
  2614. .flags = RATE_PROPAGATES,
  2615. .clkdm_name = "emu_clkdm",
  2616. .recalc = &omap2_clksel_recalc,
  2617. };
  2618. static const struct clksel atclk_emu_clksel[] = {
  2619. { .parent = &emu_src_ck, .rates = div2_rates },
  2620. { .parent = NULL },
  2621. };
  2622. static struct clk atclk_fck = {
  2623. .name = "atclk_fck",
  2624. .ops = &clkops_null,
  2625. .init = &omap2_init_clksel_parent,
  2626. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2627. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2628. .clksel = atclk_emu_clksel,
  2629. .flags = RATE_PROPAGATES,
  2630. .clkdm_name = "emu_clkdm",
  2631. .recalc = &omap2_clksel_recalc,
  2632. };
  2633. static struct clk traceclk_src_fck = {
  2634. .name = "traceclk_src_fck",
  2635. .ops = &clkops_null,
  2636. .init = &omap2_init_clksel_parent,
  2637. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2638. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2639. .clksel = emu_src_clksel,
  2640. .flags = RATE_PROPAGATES,
  2641. .clkdm_name = "emu_clkdm",
  2642. .recalc = &omap2_clksel_recalc,
  2643. };
  2644. static const struct clksel_rate traceclk_rates[] = {
  2645. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2646. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2647. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2648. { .div = 0 },
  2649. };
  2650. static const struct clksel traceclk_clksel[] = {
  2651. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2652. { .parent = NULL },
  2653. };
  2654. static struct clk traceclk_fck = {
  2655. .name = "traceclk_fck",
  2656. .ops = &clkops_null,
  2657. .init = &omap2_init_clksel_parent,
  2658. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2659. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2660. .clksel = traceclk_clksel,
  2661. .clkdm_name = "emu_clkdm",
  2662. .recalc = &omap2_clksel_recalc,
  2663. };
  2664. /* SR clocks */
  2665. /* SmartReflex fclk (VDD1) */
  2666. static struct clk sr1_fck = {
  2667. .name = "sr1_fck",
  2668. .ops = &clkops_omap2_dflt_wait,
  2669. .parent = &sys_ck,
  2670. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2671. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2672. .flags = RATE_PROPAGATES,
  2673. .recalc = &followparent_recalc,
  2674. };
  2675. /* SmartReflex fclk (VDD2) */
  2676. static struct clk sr2_fck = {
  2677. .name = "sr2_fck",
  2678. .ops = &clkops_omap2_dflt_wait,
  2679. .parent = &sys_ck,
  2680. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2681. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2682. .flags = RATE_PROPAGATES,
  2683. .recalc = &followparent_recalc,
  2684. };
  2685. static struct clk sr_l4_ick = {
  2686. .name = "sr_l4_ick",
  2687. .ops = &clkops_null, /* RMK: missing? */
  2688. .parent = &l4_ick,
  2689. .clkdm_name = "core_l4_clkdm",
  2690. .recalc = &followparent_recalc,
  2691. };
  2692. /* SECURE_32K_FCK clocks */
  2693. /* XXX This clock no longer exists in 3430 TRM rev F */
  2694. static struct clk gpt12_fck = {
  2695. .name = "gpt12_fck",
  2696. .ops = &clkops_null,
  2697. .parent = &secure_32k_fck,
  2698. .recalc = &followparent_recalc,
  2699. };
  2700. static struct clk wdt1_fck = {
  2701. .name = "wdt1_fck",
  2702. .ops = &clkops_null,
  2703. .parent = &secure_32k_fck,
  2704. .recalc = &followparent_recalc,
  2705. };
  2706. #endif