intel-agp.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  47. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  48. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  49. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  50. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  51. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  52. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  53. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  54. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  55. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  56. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  57. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  58. #define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
  59. #define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
  60. #define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
  61. #define PCI_DEVICE_ID_INTEL_IGDNG_MA_HB 0x0062
  62. #define PCI_DEVICE_ID_INTEL_IGDNG_MC2_HB 0x006a
  63. #define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
  64. /* cover 915 and 945 variants */
  65. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  67. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  71. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  77. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  78. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  82. #define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  84. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  89. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
  91. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB || \
  92. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_MA_HB || \
  93. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_MC2_HB)
  94. extern int agp_memory_reserved;
  95. /* Intel 815 register */
  96. #define INTEL_815_APCONT 0x51
  97. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  98. /* Intel i820 registers */
  99. #define INTEL_I820_RDCR 0x51
  100. #define INTEL_I820_ERRSTS 0xc8
  101. /* Intel i840 registers */
  102. #define INTEL_I840_MCHCFG 0x50
  103. #define INTEL_I840_ERRSTS 0xc8
  104. /* Intel i850 registers */
  105. #define INTEL_I850_MCHCFG 0x50
  106. #define INTEL_I850_ERRSTS 0xc8
  107. /* intel 915G registers */
  108. #define I915_GMADDR 0x18
  109. #define I915_MMADDR 0x10
  110. #define I915_PTEADDR 0x1C
  111. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  112. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  113. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  114. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  115. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  116. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  117. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  118. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  119. #define I915_IFPADDR 0x60
  120. /* Intel 965G registers */
  121. #define I965_MSAC 0x62
  122. #define I965_IFPADDR 0x70
  123. /* Intel 7505 registers */
  124. #define INTEL_I7505_APSIZE 0x74
  125. #define INTEL_I7505_NCAPID 0x60
  126. #define INTEL_I7505_NISTAT 0x6c
  127. #define INTEL_I7505_ATTBASE 0x78
  128. #define INTEL_I7505_ERRSTS 0x42
  129. #define INTEL_I7505_AGPCTRL 0x70
  130. #define INTEL_I7505_MCHCFG 0x50
  131. static const struct aper_size_info_fixed intel_i810_sizes[] =
  132. {
  133. {64, 16384, 4},
  134. /* The 32M mode still requires a 64k gatt */
  135. {32, 8192, 4}
  136. };
  137. #define AGP_DCACHE_MEMORY 1
  138. #define AGP_PHYS_MEMORY 2
  139. #define INTEL_AGP_CACHED_MEMORY 3
  140. static struct gatt_mask intel_i810_masks[] =
  141. {
  142. {.mask = I810_PTE_VALID, .type = 0},
  143. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  144. {.mask = I810_PTE_VALID, .type = 0},
  145. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  146. .type = INTEL_AGP_CACHED_MEMORY}
  147. };
  148. static struct _intel_private {
  149. struct pci_dev *pcidev; /* device one */
  150. u8 __iomem *registers;
  151. u32 __iomem *gtt; /* I915G */
  152. int num_dcache_entries;
  153. /* gtt_entries is the number of gtt entries that are already mapped
  154. * to stolen memory. Stolen memory is larger than the memory mapped
  155. * through gtt_entries, as it includes some reserved space for the BIOS
  156. * popup and for the GTT.
  157. */
  158. int gtt_entries; /* i830+ */
  159. union {
  160. void __iomem *i9xx_flush_page;
  161. void *i8xx_flush_page;
  162. };
  163. struct page *i8xx_page;
  164. struct resource ifp_resource;
  165. int resource_valid;
  166. } intel_private;
  167. #ifdef USE_PCI_DMA_API
  168. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  169. {
  170. *ret = pci_map_page(intel_private.pcidev, page, 0,
  171. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  172. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  173. return -EINVAL;
  174. return 0;
  175. }
  176. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  177. {
  178. pci_unmap_page(intel_private.pcidev, dma,
  179. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  180. }
  181. static void intel_agp_free_sglist(struct agp_memory *mem)
  182. {
  183. struct sg_table st;
  184. st.sgl = mem->sg_list;
  185. st.orig_nents = st.nents = mem->page_count;
  186. sg_free_table(&st);
  187. mem->sg_list = NULL;
  188. mem->num_sg = 0;
  189. }
  190. static int intel_agp_map_memory(struct agp_memory *mem)
  191. {
  192. struct sg_table st;
  193. struct scatterlist *sg;
  194. int i;
  195. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  196. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  197. return -ENOMEM;
  198. mem->sg_list = sg = st.sgl;
  199. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  200. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  201. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  202. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  203. if (unlikely(!mem->num_sg)) {
  204. intel_agp_free_sglist(mem);
  205. return -ENOMEM;
  206. }
  207. return 0;
  208. }
  209. static void intel_agp_unmap_memory(struct agp_memory *mem)
  210. {
  211. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  212. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  213. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  214. intel_agp_free_sglist(mem);
  215. }
  216. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  217. off_t pg_start, int mask_type)
  218. {
  219. struct scatterlist *sg;
  220. int i, j;
  221. j = pg_start;
  222. WARN_ON(!mem->num_sg);
  223. if (mem->num_sg == mem->page_count) {
  224. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  225. writel(agp_bridge->driver->mask_memory(agp_bridge,
  226. sg_dma_address(sg), mask_type),
  227. intel_private.gtt+j);
  228. j++;
  229. }
  230. } else {
  231. /* sg may merge pages, but we have to seperate
  232. * per-page addr for GTT */
  233. unsigned int len, m;
  234. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  235. len = sg_dma_len(sg) / PAGE_SIZE;
  236. for (m = 0; m < len; m++) {
  237. writel(agp_bridge->driver->mask_memory(agp_bridge,
  238. sg_dma_address(sg) + m * PAGE_SIZE,
  239. mask_type),
  240. intel_private.gtt+j);
  241. j++;
  242. }
  243. }
  244. }
  245. readl(intel_private.gtt+j-1);
  246. }
  247. #else
  248. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  249. off_t pg_start, int mask_type)
  250. {
  251. int i, j;
  252. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  253. writel(agp_bridge->driver->mask_memory(agp_bridge,
  254. page_to_phys(mem->pages[i]), mask_type),
  255. intel_private.gtt+j);
  256. }
  257. readl(intel_private.gtt+j-1);
  258. }
  259. #endif
  260. static int intel_i810_fetch_size(void)
  261. {
  262. u32 smram_miscc;
  263. struct aper_size_info_fixed *values;
  264. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  265. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  266. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  267. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  268. return 0;
  269. }
  270. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  271. agp_bridge->previous_size =
  272. agp_bridge->current_size = (void *) (values + 1);
  273. agp_bridge->aperture_size_idx = 1;
  274. return values[1].size;
  275. } else {
  276. agp_bridge->previous_size =
  277. agp_bridge->current_size = (void *) (values);
  278. agp_bridge->aperture_size_idx = 0;
  279. return values[0].size;
  280. }
  281. return 0;
  282. }
  283. static int intel_i810_configure(void)
  284. {
  285. struct aper_size_info_fixed *current_size;
  286. u32 temp;
  287. int i;
  288. current_size = A_SIZE_FIX(agp_bridge->current_size);
  289. if (!intel_private.registers) {
  290. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  291. temp &= 0xfff80000;
  292. intel_private.registers = ioremap(temp, 128 * 4096);
  293. if (!intel_private.registers) {
  294. dev_err(&intel_private.pcidev->dev,
  295. "can't remap memory\n");
  296. return -ENOMEM;
  297. }
  298. }
  299. if ((readl(intel_private.registers+I810_DRAM_CTL)
  300. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  301. /* This will need to be dynamically assigned */
  302. dev_info(&intel_private.pcidev->dev,
  303. "detected 4MB dedicated video ram\n");
  304. intel_private.num_dcache_entries = 1024;
  305. }
  306. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  307. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  308. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  309. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  310. if (agp_bridge->driver->needs_scratch_page) {
  311. for (i = 0; i < current_size->num_entries; i++) {
  312. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  313. }
  314. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  315. }
  316. global_cache_flush();
  317. return 0;
  318. }
  319. static void intel_i810_cleanup(void)
  320. {
  321. writel(0, intel_private.registers+I810_PGETBL_CTL);
  322. readl(intel_private.registers); /* PCI Posting. */
  323. iounmap(intel_private.registers);
  324. }
  325. static void intel_i810_tlbflush(struct agp_memory *mem)
  326. {
  327. return;
  328. }
  329. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  330. {
  331. return;
  332. }
  333. /* Exists to support ARGB cursors */
  334. static struct page *i8xx_alloc_pages(void)
  335. {
  336. struct page *page;
  337. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  338. if (page == NULL)
  339. return NULL;
  340. if (set_pages_uc(page, 4) < 0) {
  341. set_pages_wb(page, 4);
  342. __free_pages(page, 2);
  343. return NULL;
  344. }
  345. get_page(page);
  346. atomic_inc(&agp_bridge->current_memory_agp);
  347. return page;
  348. }
  349. static void i8xx_destroy_pages(struct page *page)
  350. {
  351. if (page == NULL)
  352. return;
  353. set_pages_wb(page, 4);
  354. put_page(page);
  355. __free_pages(page, 2);
  356. atomic_dec(&agp_bridge->current_memory_agp);
  357. }
  358. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  359. int type)
  360. {
  361. if (type < AGP_USER_TYPES)
  362. return type;
  363. else if (type == AGP_USER_CACHED_MEMORY)
  364. return INTEL_AGP_CACHED_MEMORY;
  365. else
  366. return 0;
  367. }
  368. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  369. int type)
  370. {
  371. int i, j, num_entries;
  372. void *temp;
  373. int ret = -EINVAL;
  374. int mask_type;
  375. if (mem->page_count == 0)
  376. goto out;
  377. temp = agp_bridge->current_size;
  378. num_entries = A_SIZE_FIX(temp)->num_entries;
  379. if ((pg_start + mem->page_count) > num_entries)
  380. goto out_err;
  381. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  382. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  383. ret = -EBUSY;
  384. goto out_err;
  385. }
  386. }
  387. if (type != mem->type)
  388. goto out_err;
  389. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  390. switch (mask_type) {
  391. case AGP_DCACHE_MEMORY:
  392. if (!mem->is_flushed)
  393. global_cache_flush();
  394. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  395. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  396. intel_private.registers+I810_PTE_BASE+(i*4));
  397. }
  398. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  399. break;
  400. case AGP_PHYS_MEMORY:
  401. case AGP_NORMAL_MEMORY:
  402. if (!mem->is_flushed)
  403. global_cache_flush();
  404. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  405. writel(agp_bridge->driver->mask_memory(agp_bridge,
  406. page_to_phys(mem->pages[i]), mask_type),
  407. intel_private.registers+I810_PTE_BASE+(j*4));
  408. }
  409. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  410. break;
  411. default:
  412. goto out_err;
  413. }
  414. agp_bridge->driver->tlb_flush(mem);
  415. out:
  416. ret = 0;
  417. out_err:
  418. mem->is_flushed = true;
  419. return ret;
  420. }
  421. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  422. int type)
  423. {
  424. int i;
  425. if (mem->page_count == 0)
  426. return 0;
  427. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  428. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  429. }
  430. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  431. agp_bridge->driver->tlb_flush(mem);
  432. return 0;
  433. }
  434. /*
  435. * The i810/i830 requires a physical address to program its mouse
  436. * pointer into hardware.
  437. * However the Xserver still writes to it through the agp aperture.
  438. */
  439. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  440. {
  441. struct agp_memory *new;
  442. struct page *page;
  443. switch (pg_count) {
  444. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  445. break;
  446. case 4:
  447. /* kludge to get 4 physical pages for ARGB cursor */
  448. page = i8xx_alloc_pages();
  449. break;
  450. default:
  451. return NULL;
  452. }
  453. if (page == NULL)
  454. return NULL;
  455. new = agp_create_memory(pg_count);
  456. if (new == NULL)
  457. return NULL;
  458. new->pages[0] = page;
  459. if (pg_count == 4) {
  460. /* kludge to get 4 physical pages for ARGB cursor */
  461. new->pages[1] = new->pages[0] + 1;
  462. new->pages[2] = new->pages[1] + 1;
  463. new->pages[3] = new->pages[2] + 1;
  464. }
  465. new->page_count = pg_count;
  466. new->num_scratch_pages = pg_count;
  467. new->type = AGP_PHYS_MEMORY;
  468. new->physical = page_to_phys(new->pages[0]);
  469. return new;
  470. }
  471. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  472. {
  473. struct agp_memory *new;
  474. if (type == AGP_DCACHE_MEMORY) {
  475. if (pg_count != intel_private.num_dcache_entries)
  476. return NULL;
  477. new = agp_create_memory(1);
  478. if (new == NULL)
  479. return NULL;
  480. new->type = AGP_DCACHE_MEMORY;
  481. new->page_count = pg_count;
  482. new->num_scratch_pages = 0;
  483. agp_free_page_array(new);
  484. return new;
  485. }
  486. if (type == AGP_PHYS_MEMORY)
  487. return alloc_agpphysmem_i8xx(pg_count, type);
  488. return NULL;
  489. }
  490. static void intel_i810_free_by_type(struct agp_memory *curr)
  491. {
  492. agp_free_key(curr->key);
  493. if (curr->type == AGP_PHYS_MEMORY) {
  494. if (curr->page_count == 4)
  495. i8xx_destroy_pages(curr->pages[0]);
  496. else {
  497. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  498. AGP_PAGE_DESTROY_UNMAP);
  499. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  500. AGP_PAGE_DESTROY_FREE);
  501. }
  502. agp_free_page_array(curr);
  503. }
  504. kfree(curr);
  505. }
  506. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  507. dma_addr_t addr, int type)
  508. {
  509. /* Type checking must be done elsewhere */
  510. return addr | bridge->driver->masks[type].mask;
  511. }
  512. static struct aper_size_info_fixed intel_i830_sizes[] =
  513. {
  514. {128, 32768, 5},
  515. /* The 64M mode still requires a 128k gatt */
  516. {64, 16384, 5},
  517. {256, 65536, 6},
  518. {512, 131072, 7},
  519. };
  520. static void intel_i830_init_gtt_entries(void)
  521. {
  522. u16 gmch_ctrl;
  523. int gtt_entries;
  524. u8 rdct;
  525. int local = 0;
  526. static const int ddt[4] = { 0, 16, 32, 64 };
  527. int size; /* reserved space (in kb) at the top of stolen memory */
  528. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  529. if (IS_I965) {
  530. u32 pgetbl_ctl;
  531. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  532. /* The 965 has a field telling us the size of the GTT,
  533. * which may be larger than what is necessary to map the
  534. * aperture.
  535. */
  536. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  537. case I965_PGETBL_SIZE_128KB:
  538. size = 128;
  539. break;
  540. case I965_PGETBL_SIZE_256KB:
  541. size = 256;
  542. break;
  543. case I965_PGETBL_SIZE_512KB:
  544. size = 512;
  545. break;
  546. case I965_PGETBL_SIZE_1MB:
  547. size = 1024;
  548. break;
  549. case I965_PGETBL_SIZE_2MB:
  550. size = 2048;
  551. break;
  552. case I965_PGETBL_SIZE_1_5MB:
  553. size = 1024 + 512;
  554. break;
  555. default:
  556. dev_info(&intel_private.pcidev->dev,
  557. "unknown page table size, assuming 512KB\n");
  558. size = 512;
  559. }
  560. size += 4; /* add in BIOS popup space */
  561. } else if (IS_G33 && !IS_IGD) {
  562. /* G33's GTT size defined in gmch_ctrl */
  563. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  564. case G33_PGETBL_SIZE_1M:
  565. size = 1024;
  566. break;
  567. case G33_PGETBL_SIZE_2M:
  568. size = 2048;
  569. break;
  570. default:
  571. dev_info(&agp_bridge->dev->dev,
  572. "unknown page table size 0x%x, assuming 512KB\n",
  573. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  574. size = 512;
  575. }
  576. size += 4;
  577. } else if (IS_G4X || IS_IGD) {
  578. /* On 4 series hardware, GTT stolen is separate from graphics
  579. * stolen, ignore it in stolen gtt entries counting. However,
  580. * 4KB of the stolen memory doesn't get mapped to the GTT.
  581. */
  582. size = 4;
  583. } else {
  584. /* On previous hardware, the GTT size was just what was
  585. * required to map the aperture.
  586. */
  587. size = agp_bridge->driver->fetch_size() + 4;
  588. }
  589. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  590. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  591. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  592. case I830_GMCH_GMS_STOLEN_512:
  593. gtt_entries = KB(512) - KB(size);
  594. break;
  595. case I830_GMCH_GMS_STOLEN_1024:
  596. gtt_entries = MB(1) - KB(size);
  597. break;
  598. case I830_GMCH_GMS_STOLEN_8192:
  599. gtt_entries = MB(8) - KB(size);
  600. break;
  601. case I830_GMCH_GMS_LOCAL:
  602. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  603. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  604. MB(ddt[I830_RDRAM_DDT(rdct)]);
  605. local = 1;
  606. break;
  607. default:
  608. gtt_entries = 0;
  609. break;
  610. }
  611. } else {
  612. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  613. case I855_GMCH_GMS_STOLEN_1M:
  614. gtt_entries = MB(1) - KB(size);
  615. break;
  616. case I855_GMCH_GMS_STOLEN_4M:
  617. gtt_entries = MB(4) - KB(size);
  618. break;
  619. case I855_GMCH_GMS_STOLEN_8M:
  620. gtt_entries = MB(8) - KB(size);
  621. break;
  622. case I855_GMCH_GMS_STOLEN_16M:
  623. gtt_entries = MB(16) - KB(size);
  624. break;
  625. case I855_GMCH_GMS_STOLEN_32M:
  626. gtt_entries = MB(32) - KB(size);
  627. break;
  628. case I915_GMCH_GMS_STOLEN_48M:
  629. /* Check it's really I915G */
  630. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  631. gtt_entries = MB(48) - KB(size);
  632. else
  633. gtt_entries = 0;
  634. break;
  635. case I915_GMCH_GMS_STOLEN_64M:
  636. /* Check it's really I915G */
  637. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  638. gtt_entries = MB(64) - KB(size);
  639. else
  640. gtt_entries = 0;
  641. break;
  642. case G33_GMCH_GMS_STOLEN_128M:
  643. if (IS_G33 || IS_I965 || IS_G4X)
  644. gtt_entries = MB(128) - KB(size);
  645. else
  646. gtt_entries = 0;
  647. break;
  648. case G33_GMCH_GMS_STOLEN_256M:
  649. if (IS_G33 || IS_I965 || IS_G4X)
  650. gtt_entries = MB(256) - KB(size);
  651. else
  652. gtt_entries = 0;
  653. break;
  654. case INTEL_GMCH_GMS_STOLEN_96M:
  655. if (IS_I965 || IS_G4X)
  656. gtt_entries = MB(96) - KB(size);
  657. else
  658. gtt_entries = 0;
  659. break;
  660. case INTEL_GMCH_GMS_STOLEN_160M:
  661. if (IS_I965 || IS_G4X)
  662. gtt_entries = MB(160) - KB(size);
  663. else
  664. gtt_entries = 0;
  665. break;
  666. case INTEL_GMCH_GMS_STOLEN_224M:
  667. if (IS_I965 || IS_G4X)
  668. gtt_entries = MB(224) - KB(size);
  669. else
  670. gtt_entries = 0;
  671. break;
  672. case INTEL_GMCH_GMS_STOLEN_352M:
  673. if (IS_I965 || IS_G4X)
  674. gtt_entries = MB(352) - KB(size);
  675. else
  676. gtt_entries = 0;
  677. break;
  678. default:
  679. gtt_entries = 0;
  680. break;
  681. }
  682. }
  683. if (gtt_entries > 0) {
  684. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  685. gtt_entries / KB(1), local ? "local" : "stolen");
  686. gtt_entries /= KB(4);
  687. } else {
  688. dev_info(&agp_bridge->dev->dev,
  689. "no pre-allocated video memory detected\n");
  690. gtt_entries = 0;
  691. }
  692. intel_private.gtt_entries = gtt_entries;
  693. }
  694. static void intel_i830_fini_flush(void)
  695. {
  696. kunmap(intel_private.i8xx_page);
  697. intel_private.i8xx_flush_page = NULL;
  698. unmap_page_from_agp(intel_private.i8xx_page);
  699. __free_page(intel_private.i8xx_page);
  700. intel_private.i8xx_page = NULL;
  701. }
  702. static void intel_i830_setup_flush(void)
  703. {
  704. /* return if we've already set the flush mechanism up */
  705. if (intel_private.i8xx_page)
  706. return;
  707. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  708. if (!intel_private.i8xx_page)
  709. return;
  710. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  711. if (!intel_private.i8xx_flush_page)
  712. intel_i830_fini_flush();
  713. }
  714. static void
  715. do_wbinvd(void *null)
  716. {
  717. wbinvd();
  718. }
  719. /* The chipset_flush interface needs to get data that has already been
  720. * flushed out of the CPU all the way out to main memory, because the GPU
  721. * doesn't snoop those buffers.
  722. *
  723. * The 8xx series doesn't have the same lovely interface for flushing the
  724. * chipset write buffers that the later chips do. According to the 865
  725. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  726. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  727. * that it'll push whatever was in there out. It appears to work.
  728. */
  729. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  730. {
  731. unsigned int *pg = intel_private.i8xx_flush_page;
  732. memset(pg, 0, 1024);
  733. if (cpu_has_clflush) {
  734. clflush_cache_range(pg, 1024);
  735. } else {
  736. if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
  737. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  738. }
  739. }
  740. /* The intel i830 automatically initializes the agp aperture during POST.
  741. * Use the memory already set aside for in the GTT.
  742. */
  743. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  744. {
  745. int page_order;
  746. struct aper_size_info_fixed *size;
  747. int num_entries;
  748. u32 temp;
  749. size = agp_bridge->current_size;
  750. page_order = size->page_order;
  751. num_entries = size->num_entries;
  752. agp_bridge->gatt_table_real = NULL;
  753. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  754. temp &= 0xfff80000;
  755. intel_private.registers = ioremap(temp, 128 * 4096);
  756. if (!intel_private.registers)
  757. return -ENOMEM;
  758. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  759. global_cache_flush(); /* FIXME: ?? */
  760. /* we have to call this as early as possible after the MMIO base address is known */
  761. intel_i830_init_gtt_entries();
  762. agp_bridge->gatt_table = NULL;
  763. agp_bridge->gatt_bus_addr = temp;
  764. return 0;
  765. }
  766. /* Return the gatt table to a sane state. Use the top of stolen
  767. * memory for the GTT.
  768. */
  769. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  770. {
  771. return 0;
  772. }
  773. static int intel_i830_fetch_size(void)
  774. {
  775. u16 gmch_ctrl;
  776. struct aper_size_info_fixed *values;
  777. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  778. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  779. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  780. /* 855GM/852GM/865G has 128MB aperture size */
  781. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  782. agp_bridge->aperture_size_idx = 0;
  783. return values[0].size;
  784. }
  785. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  786. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  787. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  788. agp_bridge->aperture_size_idx = 0;
  789. return values[0].size;
  790. } else {
  791. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  792. agp_bridge->aperture_size_idx = 1;
  793. return values[1].size;
  794. }
  795. return 0;
  796. }
  797. static int intel_i830_configure(void)
  798. {
  799. struct aper_size_info_fixed *current_size;
  800. u32 temp;
  801. u16 gmch_ctrl;
  802. int i;
  803. current_size = A_SIZE_FIX(agp_bridge->current_size);
  804. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  805. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  806. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  807. gmch_ctrl |= I830_GMCH_ENABLED;
  808. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  809. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  810. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  811. if (agp_bridge->driver->needs_scratch_page) {
  812. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  813. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  814. }
  815. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  816. }
  817. global_cache_flush();
  818. intel_i830_setup_flush();
  819. return 0;
  820. }
  821. static void intel_i830_cleanup(void)
  822. {
  823. iounmap(intel_private.registers);
  824. }
  825. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  826. int type)
  827. {
  828. int i, j, num_entries;
  829. void *temp;
  830. int ret = -EINVAL;
  831. int mask_type;
  832. if (mem->page_count == 0)
  833. goto out;
  834. temp = agp_bridge->current_size;
  835. num_entries = A_SIZE_FIX(temp)->num_entries;
  836. if (pg_start < intel_private.gtt_entries) {
  837. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  838. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  839. pg_start, intel_private.gtt_entries);
  840. dev_info(&intel_private.pcidev->dev,
  841. "trying to insert into local/stolen memory\n");
  842. goto out_err;
  843. }
  844. if ((pg_start + mem->page_count) > num_entries)
  845. goto out_err;
  846. /* The i830 can't check the GTT for entries since its read only,
  847. * depend on the caller to make the correct offset decisions.
  848. */
  849. if (type != mem->type)
  850. goto out_err;
  851. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  852. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  853. mask_type != INTEL_AGP_CACHED_MEMORY)
  854. goto out_err;
  855. if (!mem->is_flushed)
  856. global_cache_flush();
  857. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  858. writel(agp_bridge->driver->mask_memory(agp_bridge,
  859. page_to_phys(mem->pages[i]), mask_type),
  860. intel_private.registers+I810_PTE_BASE+(j*4));
  861. }
  862. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  863. agp_bridge->driver->tlb_flush(mem);
  864. out:
  865. ret = 0;
  866. out_err:
  867. mem->is_flushed = true;
  868. return ret;
  869. }
  870. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  871. int type)
  872. {
  873. int i;
  874. if (mem->page_count == 0)
  875. return 0;
  876. if (pg_start < intel_private.gtt_entries) {
  877. dev_info(&intel_private.pcidev->dev,
  878. "trying to disable local/stolen memory\n");
  879. return -EINVAL;
  880. }
  881. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  882. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  883. }
  884. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  885. agp_bridge->driver->tlb_flush(mem);
  886. return 0;
  887. }
  888. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  889. {
  890. if (type == AGP_PHYS_MEMORY)
  891. return alloc_agpphysmem_i8xx(pg_count, type);
  892. /* always return NULL for other allocation types for now */
  893. return NULL;
  894. }
  895. static int intel_alloc_chipset_flush_resource(void)
  896. {
  897. int ret;
  898. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  899. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  900. pcibios_align_resource, agp_bridge->dev);
  901. return ret;
  902. }
  903. static void intel_i915_setup_chipset_flush(void)
  904. {
  905. int ret;
  906. u32 temp;
  907. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  908. if (!(temp & 0x1)) {
  909. intel_alloc_chipset_flush_resource();
  910. intel_private.resource_valid = 1;
  911. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  912. } else {
  913. temp &= ~1;
  914. intel_private.resource_valid = 1;
  915. intel_private.ifp_resource.start = temp;
  916. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  917. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  918. /* some BIOSes reserve this area in a pnp some don't */
  919. if (ret)
  920. intel_private.resource_valid = 0;
  921. }
  922. }
  923. static void intel_i965_g33_setup_chipset_flush(void)
  924. {
  925. u32 temp_hi, temp_lo;
  926. int ret;
  927. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  928. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  929. if (!(temp_lo & 0x1)) {
  930. intel_alloc_chipset_flush_resource();
  931. intel_private.resource_valid = 1;
  932. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  933. upper_32_bits(intel_private.ifp_resource.start));
  934. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  935. } else {
  936. u64 l64;
  937. temp_lo &= ~0x1;
  938. l64 = ((u64)temp_hi << 32) | temp_lo;
  939. intel_private.resource_valid = 1;
  940. intel_private.ifp_resource.start = l64;
  941. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  942. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  943. /* some BIOSes reserve this area in a pnp some don't */
  944. if (ret)
  945. intel_private.resource_valid = 0;
  946. }
  947. }
  948. static void intel_i9xx_setup_flush(void)
  949. {
  950. /* return if already configured */
  951. if (intel_private.ifp_resource.start)
  952. return;
  953. /* setup a resource for this object */
  954. intel_private.ifp_resource.name = "Intel Flush Page";
  955. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  956. /* Setup chipset flush for 915 */
  957. if (IS_I965 || IS_G33 || IS_G4X) {
  958. intel_i965_g33_setup_chipset_flush();
  959. } else {
  960. intel_i915_setup_chipset_flush();
  961. }
  962. if (intel_private.ifp_resource.start) {
  963. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  964. if (!intel_private.i9xx_flush_page)
  965. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  966. }
  967. }
  968. static int intel_i915_configure(void)
  969. {
  970. struct aper_size_info_fixed *current_size;
  971. u32 temp;
  972. u16 gmch_ctrl;
  973. int i;
  974. current_size = A_SIZE_FIX(agp_bridge->current_size);
  975. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  976. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  977. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  978. gmch_ctrl |= I830_GMCH_ENABLED;
  979. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  980. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  981. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  982. if (agp_bridge->driver->needs_scratch_page) {
  983. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  984. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  985. }
  986. readl(intel_private.gtt+i-1); /* PCI Posting. */
  987. }
  988. global_cache_flush();
  989. intel_i9xx_setup_flush();
  990. #ifdef USE_PCI_DMA_API
  991. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  992. dev_err(&intel_private.pcidev->dev,
  993. "set gfx device dma mask 36bit failed!\n");
  994. #endif
  995. return 0;
  996. }
  997. static void intel_i915_cleanup(void)
  998. {
  999. if (intel_private.i9xx_flush_page)
  1000. iounmap(intel_private.i9xx_flush_page);
  1001. if (intel_private.resource_valid)
  1002. release_resource(&intel_private.ifp_resource);
  1003. intel_private.ifp_resource.start = 0;
  1004. intel_private.resource_valid = 0;
  1005. iounmap(intel_private.gtt);
  1006. iounmap(intel_private.registers);
  1007. }
  1008. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1009. {
  1010. if (intel_private.i9xx_flush_page)
  1011. writel(1, intel_private.i9xx_flush_page);
  1012. }
  1013. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1014. int type)
  1015. {
  1016. int num_entries;
  1017. void *temp;
  1018. int ret = -EINVAL;
  1019. int mask_type;
  1020. if (mem->page_count == 0)
  1021. goto out;
  1022. temp = agp_bridge->current_size;
  1023. num_entries = A_SIZE_FIX(temp)->num_entries;
  1024. if (pg_start < intel_private.gtt_entries) {
  1025. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1026. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1027. pg_start, intel_private.gtt_entries);
  1028. dev_info(&intel_private.pcidev->dev,
  1029. "trying to insert into local/stolen memory\n");
  1030. goto out_err;
  1031. }
  1032. if ((pg_start + mem->page_count) > num_entries)
  1033. goto out_err;
  1034. /* The i915 can't check the GTT for entries since it's read only;
  1035. * depend on the caller to make the correct offset decisions.
  1036. */
  1037. if (type != mem->type)
  1038. goto out_err;
  1039. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1040. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1041. mask_type != INTEL_AGP_CACHED_MEMORY)
  1042. goto out_err;
  1043. if (!mem->is_flushed)
  1044. global_cache_flush();
  1045. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1046. agp_bridge->driver->tlb_flush(mem);
  1047. out:
  1048. ret = 0;
  1049. out_err:
  1050. mem->is_flushed = true;
  1051. return ret;
  1052. }
  1053. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1054. int type)
  1055. {
  1056. int i;
  1057. if (mem->page_count == 0)
  1058. return 0;
  1059. if (pg_start < intel_private.gtt_entries) {
  1060. dev_info(&intel_private.pcidev->dev,
  1061. "trying to disable local/stolen memory\n");
  1062. return -EINVAL;
  1063. }
  1064. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1065. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1066. readl(intel_private.gtt+i-1);
  1067. agp_bridge->driver->tlb_flush(mem);
  1068. return 0;
  1069. }
  1070. /* Return the aperture size by just checking the resource length. The effect
  1071. * described in the spec of the MSAC registers is just changing of the
  1072. * resource size.
  1073. */
  1074. static int intel_i9xx_fetch_size(void)
  1075. {
  1076. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1077. int aper_size; /* size in megabytes */
  1078. int i;
  1079. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1080. for (i = 0; i < num_sizes; i++) {
  1081. if (aper_size == intel_i830_sizes[i].size) {
  1082. agp_bridge->current_size = intel_i830_sizes + i;
  1083. agp_bridge->previous_size = agp_bridge->current_size;
  1084. return aper_size;
  1085. }
  1086. }
  1087. return 0;
  1088. }
  1089. /* The intel i915 automatically initializes the agp aperture during POST.
  1090. * Use the memory already set aside for in the GTT.
  1091. */
  1092. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1093. {
  1094. int page_order;
  1095. struct aper_size_info_fixed *size;
  1096. int num_entries;
  1097. u32 temp, temp2;
  1098. int gtt_map_size = 256 * 1024;
  1099. size = agp_bridge->current_size;
  1100. page_order = size->page_order;
  1101. num_entries = size->num_entries;
  1102. agp_bridge->gatt_table_real = NULL;
  1103. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1104. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1105. if (IS_G33)
  1106. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1107. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1108. if (!intel_private.gtt)
  1109. return -ENOMEM;
  1110. temp &= 0xfff80000;
  1111. intel_private.registers = ioremap(temp, 128 * 4096);
  1112. if (!intel_private.registers) {
  1113. iounmap(intel_private.gtt);
  1114. return -ENOMEM;
  1115. }
  1116. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1117. global_cache_flush(); /* FIXME: ? */
  1118. /* we have to call this as early as possible after the MMIO base address is known */
  1119. intel_i830_init_gtt_entries();
  1120. agp_bridge->gatt_table = NULL;
  1121. agp_bridge->gatt_bus_addr = temp;
  1122. return 0;
  1123. }
  1124. /*
  1125. * The i965 supports 36-bit physical addresses, but to keep
  1126. * the format of the GTT the same, the bits that don't fit
  1127. * in a 32-bit word are shifted down to bits 4..7.
  1128. *
  1129. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1130. * is always zero on 32-bit architectures, so no need to make
  1131. * this conditional.
  1132. */
  1133. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1134. dma_addr_t addr, int type)
  1135. {
  1136. /* Shift high bits down */
  1137. addr |= (addr >> 28) & 0xf0;
  1138. /* Type checking must be done elsewhere */
  1139. return addr | bridge->driver->masks[type].mask;
  1140. }
  1141. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1142. {
  1143. switch (agp_bridge->dev->device) {
  1144. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1145. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1146. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1147. case PCI_DEVICE_ID_INTEL_G45_HB:
  1148. case PCI_DEVICE_ID_INTEL_G41_HB:
  1149. case PCI_DEVICE_ID_INTEL_B43_HB:
  1150. case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
  1151. case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
  1152. case PCI_DEVICE_ID_INTEL_IGDNG_MA_HB:
  1153. case PCI_DEVICE_ID_INTEL_IGDNG_MC2_HB:
  1154. *gtt_offset = *gtt_size = MB(2);
  1155. break;
  1156. default:
  1157. *gtt_offset = *gtt_size = KB(512);
  1158. }
  1159. }
  1160. /* The intel i965 automatically initializes the agp aperture during POST.
  1161. * Use the memory already set aside for in the GTT.
  1162. */
  1163. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1164. {
  1165. int page_order;
  1166. struct aper_size_info_fixed *size;
  1167. int num_entries;
  1168. u32 temp;
  1169. int gtt_offset, gtt_size;
  1170. size = agp_bridge->current_size;
  1171. page_order = size->page_order;
  1172. num_entries = size->num_entries;
  1173. agp_bridge->gatt_table_real = NULL;
  1174. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1175. temp &= 0xfff00000;
  1176. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1177. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1178. if (!intel_private.gtt)
  1179. return -ENOMEM;
  1180. intel_private.registers = ioremap(temp, 128 * 4096);
  1181. if (!intel_private.registers) {
  1182. iounmap(intel_private.gtt);
  1183. return -ENOMEM;
  1184. }
  1185. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1186. global_cache_flush(); /* FIXME: ? */
  1187. /* we have to call this as early as possible after the MMIO base address is known */
  1188. intel_i830_init_gtt_entries();
  1189. agp_bridge->gatt_table = NULL;
  1190. agp_bridge->gatt_bus_addr = temp;
  1191. return 0;
  1192. }
  1193. static int intel_fetch_size(void)
  1194. {
  1195. int i;
  1196. u16 temp;
  1197. struct aper_size_info_16 *values;
  1198. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1199. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1200. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1201. if (temp == values[i].size_value) {
  1202. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1203. agp_bridge->aperture_size_idx = i;
  1204. return values[i].size;
  1205. }
  1206. }
  1207. return 0;
  1208. }
  1209. static int __intel_8xx_fetch_size(u8 temp)
  1210. {
  1211. int i;
  1212. struct aper_size_info_8 *values;
  1213. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1214. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1215. if (temp == values[i].size_value) {
  1216. agp_bridge->previous_size =
  1217. agp_bridge->current_size = (void *) (values + i);
  1218. agp_bridge->aperture_size_idx = i;
  1219. return values[i].size;
  1220. }
  1221. }
  1222. return 0;
  1223. }
  1224. static int intel_8xx_fetch_size(void)
  1225. {
  1226. u8 temp;
  1227. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1228. return __intel_8xx_fetch_size(temp);
  1229. }
  1230. static int intel_815_fetch_size(void)
  1231. {
  1232. u8 temp;
  1233. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1234. * one non-reserved bit, so mask the others out ... */
  1235. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1236. temp &= (1 << 3);
  1237. return __intel_8xx_fetch_size(temp);
  1238. }
  1239. static void intel_tlbflush(struct agp_memory *mem)
  1240. {
  1241. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1242. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1243. }
  1244. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1245. {
  1246. u32 temp;
  1247. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1248. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1249. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1250. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1251. }
  1252. static void intel_cleanup(void)
  1253. {
  1254. u16 temp;
  1255. struct aper_size_info_16 *previous_size;
  1256. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1257. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1258. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1259. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1260. }
  1261. static void intel_8xx_cleanup(void)
  1262. {
  1263. u16 temp;
  1264. struct aper_size_info_8 *previous_size;
  1265. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1266. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1267. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1268. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1269. }
  1270. static int intel_configure(void)
  1271. {
  1272. u32 temp;
  1273. u16 temp2;
  1274. struct aper_size_info_16 *current_size;
  1275. current_size = A_SIZE_16(agp_bridge->current_size);
  1276. /* aperture size */
  1277. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1278. /* address to map to */
  1279. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1280. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1281. /* attbase - aperture base */
  1282. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1283. /* agpctrl */
  1284. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1285. /* paccfg/nbxcfg */
  1286. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1287. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1288. (temp2 & ~(1 << 10)) | (1 << 9));
  1289. /* clear any possible error conditions */
  1290. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1291. return 0;
  1292. }
  1293. static int intel_815_configure(void)
  1294. {
  1295. u32 temp, addr;
  1296. u8 temp2;
  1297. struct aper_size_info_8 *current_size;
  1298. /* attbase - aperture base */
  1299. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1300. * ATTBASE register are reserved -> try not to write them */
  1301. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1302. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1303. return -EINVAL;
  1304. }
  1305. current_size = A_SIZE_8(agp_bridge->current_size);
  1306. /* aperture size */
  1307. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1308. current_size->size_value);
  1309. /* address to map to */
  1310. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1311. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1312. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1313. addr &= INTEL_815_ATTBASE_MASK;
  1314. addr |= agp_bridge->gatt_bus_addr;
  1315. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1316. /* agpctrl */
  1317. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1318. /* apcont */
  1319. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1320. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1321. /* clear any possible error conditions */
  1322. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1323. return 0;
  1324. }
  1325. static void intel_820_tlbflush(struct agp_memory *mem)
  1326. {
  1327. return;
  1328. }
  1329. static void intel_820_cleanup(void)
  1330. {
  1331. u8 temp;
  1332. struct aper_size_info_8 *previous_size;
  1333. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1334. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1335. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1336. temp & ~(1 << 1));
  1337. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1338. previous_size->size_value);
  1339. }
  1340. static int intel_820_configure(void)
  1341. {
  1342. u32 temp;
  1343. u8 temp2;
  1344. struct aper_size_info_8 *current_size;
  1345. current_size = A_SIZE_8(agp_bridge->current_size);
  1346. /* aperture size */
  1347. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1348. /* address to map to */
  1349. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1350. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1351. /* attbase - aperture base */
  1352. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1353. /* agpctrl */
  1354. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1355. /* global enable aperture access */
  1356. /* This flag is not accessed through MCHCFG register as in */
  1357. /* i850 chipset. */
  1358. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1359. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1360. /* clear any possible AGP-related error conditions */
  1361. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1362. return 0;
  1363. }
  1364. static int intel_840_configure(void)
  1365. {
  1366. u32 temp;
  1367. u16 temp2;
  1368. struct aper_size_info_8 *current_size;
  1369. current_size = A_SIZE_8(agp_bridge->current_size);
  1370. /* aperture size */
  1371. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1372. /* address to map to */
  1373. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1374. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1375. /* attbase - aperture base */
  1376. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1377. /* agpctrl */
  1378. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1379. /* mcgcfg */
  1380. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1381. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1382. /* clear any possible error conditions */
  1383. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1384. return 0;
  1385. }
  1386. static int intel_845_configure(void)
  1387. {
  1388. u32 temp;
  1389. u8 temp2;
  1390. struct aper_size_info_8 *current_size;
  1391. current_size = A_SIZE_8(agp_bridge->current_size);
  1392. /* aperture size */
  1393. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1394. if (agp_bridge->apbase_config != 0) {
  1395. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1396. agp_bridge->apbase_config);
  1397. } else {
  1398. /* address to map to */
  1399. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1400. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1401. agp_bridge->apbase_config = temp;
  1402. }
  1403. /* attbase - aperture base */
  1404. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1405. /* agpctrl */
  1406. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1407. /* agpm */
  1408. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1409. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1410. /* clear any possible error conditions */
  1411. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1412. intel_i830_setup_flush();
  1413. return 0;
  1414. }
  1415. static int intel_850_configure(void)
  1416. {
  1417. u32 temp;
  1418. u16 temp2;
  1419. struct aper_size_info_8 *current_size;
  1420. current_size = A_SIZE_8(agp_bridge->current_size);
  1421. /* aperture size */
  1422. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1423. /* address to map to */
  1424. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1425. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1426. /* attbase - aperture base */
  1427. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1428. /* agpctrl */
  1429. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1430. /* mcgcfg */
  1431. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1432. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1433. /* clear any possible AGP-related error conditions */
  1434. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1435. return 0;
  1436. }
  1437. static int intel_860_configure(void)
  1438. {
  1439. u32 temp;
  1440. u16 temp2;
  1441. struct aper_size_info_8 *current_size;
  1442. current_size = A_SIZE_8(agp_bridge->current_size);
  1443. /* aperture size */
  1444. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1445. /* address to map to */
  1446. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1447. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1448. /* attbase - aperture base */
  1449. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1450. /* agpctrl */
  1451. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1452. /* mcgcfg */
  1453. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1454. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1455. /* clear any possible AGP-related error conditions */
  1456. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1457. return 0;
  1458. }
  1459. static int intel_830mp_configure(void)
  1460. {
  1461. u32 temp;
  1462. u16 temp2;
  1463. struct aper_size_info_8 *current_size;
  1464. current_size = A_SIZE_8(agp_bridge->current_size);
  1465. /* aperture size */
  1466. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1467. /* address to map to */
  1468. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1469. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1470. /* attbase - aperture base */
  1471. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1472. /* agpctrl */
  1473. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1474. /* gmch */
  1475. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1476. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1477. /* clear any possible AGP-related error conditions */
  1478. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1479. return 0;
  1480. }
  1481. static int intel_7505_configure(void)
  1482. {
  1483. u32 temp;
  1484. u16 temp2;
  1485. struct aper_size_info_8 *current_size;
  1486. current_size = A_SIZE_8(agp_bridge->current_size);
  1487. /* aperture size */
  1488. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1489. /* address to map to */
  1490. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1491. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1492. /* attbase - aperture base */
  1493. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1494. /* agpctrl */
  1495. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1496. /* mchcfg */
  1497. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1498. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1499. return 0;
  1500. }
  1501. /* Setup function */
  1502. static const struct gatt_mask intel_generic_masks[] =
  1503. {
  1504. {.mask = 0x00000017, .type = 0}
  1505. };
  1506. static const struct aper_size_info_8 intel_815_sizes[2] =
  1507. {
  1508. {64, 16384, 4, 0},
  1509. {32, 8192, 3, 8},
  1510. };
  1511. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1512. {
  1513. {256, 65536, 6, 0},
  1514. {128, 32768, 5, 32},
  1515. {64, 16384, 4, 48},
  1516. {32, 8192, 3, 56},
  1517. {16, 4096, 2, 60},
  1518. {8, 2048, 1, 62},
  1519. {4, 1024, 0, 63}
  1520. };
  1521. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1522. {
  1523. {256, 65536, 6, 0},
  1524. {128, 32768, 5, 32},
  1525. {64, 16384, 4, 48},
  1526. {32, 8192, 3, 56},
  1527. {16, 4096, 2, 60},
  1528. {8, 2048, 1, 62},
  1529. {4, 1024, 0, 63}
  1530. };
  1531. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1532. {
  1533. {256, 65536, 6, 0},
  1534. {128, 32768, 5, 32},
  1535. {64, 16384, 4, 48},
  1536. {32, 8192, 3, 56}
  1537. };
  1538. static const struct agp_bridge_driver intel_generic_driver = {
  1539. .owner = THIS_MODULE,
  1540. .aperture_sizes = intel_generic_sizes,
  1541. .size_type = U16_APER_SIZE,
  1542. .num_aperture_sizes = 7,
  1543. .configure = intel_configure,
  1544. .fetch_size = intel_fetch_size,
  1545. .cleanup = intel_cleanup,
  1546. .tlb_flush = intel_tlbflush,
  1547. .mask_memory = agp_generic_mask_memory,
  1548. .masks = intel_generic_masks,
  1549. .agp_enable = agp_generic_enable,
  1550. .cache_flush = global_cache_flush,
  1551. .create_gatt_table = agp_generic_create_gatt_table,
  1552. .free_gatt_table = agp_generic_free_gatt_table,
  1553. .insert_memory = agp_generic_insert_memory,
  1554. .remove_memory = agp_generic_remove_memory,
  1555. .alloc_by_type = agp_generic_alloc_by_type,
  1556. .free_by_type = agp_generic_free_by_type,
  1557. .agp_alloc_page = agp_generic_alloc_page,
  1558. .agp_alloc_pages = agp_generic_alloc_pages,
  1559. .agp_destroy_page = agp_generic_destroy_page,
  1560. .agp_destroy_pages = agp_generic_destroy_pages,
  1561. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1562. };
  1563. static const struct agp_bridge_driver intel_810_driver = {
  1564. .owner = THIS_MODULE,
  1565. .aperture_sizes = intel_i810_sizes,
  1566. .size_type = FIXED_APER_SIZE,
  1567. .num_aperture_sizes = 2,
  1568. .needs_scratch_page = true,
  1569. .configure = intel_i810_configure,
  1570. .fetch_size = intel_i810_fetch_size,
  1571. .cleanup = intel_i810_cleanup,
  1572. .tlb_flush = intel_i810_tlbflush,
  1573. .mask_memory = intel_i810_mask_memory,
  1574. .masks = intel_i810_masks,
  1575. .agp_enable = intel_i810_agp_enable,
  1576. .cache_flush = global_cache_flush,
  1577. .create_gatt_table = agp_generic_create_gatt_table,
  1578. .free_gatt_table = agp_generic_free_gatt_table,
  1579. .insert_memory = intel_i810_insert_entries,
  1580. .remove_memory = intel_i810_remove_entries,
  1581. .alloc_by_type = intel_i810_alloc_by_type,
  1582. .free_by_type = intel_i810_free_by_type,
  1583. .agp_alloc_page = agp_generic_alloc_page,
  1584. .agp_alloc_pages = agp_generic_alloc_pages,
  1585. .agp_destroy_page = agp_generic_destroy_page,
  1586. .agp_destroy_pages = agp_generic_destroy_pages,
  1587. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1588. };
  1589. static const struct agp_bridge_driver intel_815_driver = {
  1590. .owner = THIS_MODULE,
  1591. .aperture_sizes = intel_815_sizes,
  1592. .size_type = U8_APER_SIZE,
  1593. .num_aperture_sizes = 2,
  1594. .configure = intel_815_configure,
  1595. .fetch_size = intel_815_fetch_size,
  1596. .cleanup = intel_8xx_cleanup,
  1597. .tlb_flush = intel_8xx_tlbflush,
  1598. .mask_memory = agp_generic_mask_memory,
  1599. .masks = intel_generic_masks,
  1600. .agp_enable = agp_generic_enable,
  1601. .cache_flush = global_cache_flush,
  1602. .create_gatt_table = agp_generic_create_gatt_table,
  1603. .free_gatt_table = agp_generic_free_gatt_table,
  1604. .insert_memory = agp_generic_insert_memory,
  1605. .remove_memory = agp_generic_remove_memory,
  1606. .alloc_by_type = agp_generic_alloc_by_type,
  1607. .free_by_type = agp_generic_free_by_type,
  1608. .agp_alloc_page = agp_generic_alloc_page,
  1609. .agp_alloc_pages = agp_generic_alloc_pages,
  1610. .agp_destroy_page = agp_generic_destroy_page,
  1611. .agp_destroy_pages = agp_generic_destroy_pages,
  1612. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1613. };
  1614. static const struct agp_bridge_driver intel_830_driver = {
  1615. .owner = THIS_MODULE,
  1616. .aperture_sizes = intel_i830_sizes,
  1617. .size_type = FIXED_APER_SIZE,
  1618. .num_aperture_sizes = 4,
  1619. .needs_scratch_page = true,
  1620. .configure = intel_i830_configure,
  1621. .fetch_size = intel_i830_fetch_size,
  1622. .cleanup = intel_i830_cleanup,
  1623. .tlb_flush = intel_i810_tlbflush,
  1624. .mask_memory = intel_i810_mask_memory,
  1625. .masks = intel_i810_masks,
  1626. .agp_enable = intel_i810_agp_enable,
  1627. .cache_flush = global_cache_flush,
  1628. .create_gatt_table = intel_i830_create_gatt_table,
  1629. .free_gatt_table = intel_i830_free_gatt_table,
  1630. .insert_memory = intel_i830_insert_entries,
  1631. .remove_memory = intel_i830_remove_entries,
  1632. .alloc_by_type = intel_i830_alloc_by_type,
  1633. .free_by_type = intel_i810_free_by_type,
  1634. .agp_alloc_page = agp_generic_alloc_page,
  1635. .agp_alloc_pages = agp_generic_alloc_pages,
  1636. .agp_destroy_page = agp_generic_destroy_page,
  1637. .agp_destroy_pages = agp_generic_destroy_pages,
  1638. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1639. .chipset_flush = intel_i830_chipset_flush,
  1640. };
  1641. static const struct agp_bridge_driver intel_820_driver = {
  1642. .owner = THIS_MODULE,
  1643. .aperture_sizes = intel_8xx_sizes,
  1644. .size_type = U8_APER_SIZE,
  1645. .num_aperture_sizes = 7,
  1646. .configure = intel_820_configure,
  1647. .fetch_size = intel_8xx_fetch_size,
  1648. .cleanup = intel_820_cleanup,
  1649. .tlb_flush = intel_820_tlbflush,
  1650. .mask_memory = agp_generic_mask_memory,
  1651. .masks = intel_generic_masks,
  1652. .agp_enable = agp_generic_enable,
  1653. .cache_flush = global_cache_flush,
  1654. .create_gatt_table = agp_generic_create_gatt_table,
  1655. .free_gatt_table = agp_generic_free_gatt_table,
  1656. .insert_memory = agp_generic_insert_memory,
  1657. .remove_memory = agp_generic_remove_memory,
  1658. .alloc_by_type = agp_generic_alloc_by_type,
  1659. .free_by_type = agp_generic_free_by_type,
  1660. .agp_alloc_page = agp_generic_alloc_page,
  1661. .agp_alloc_pages = agp_generic_alloc_pages,
  1662. .agp_destroy_page = agp_generic_destroy_page,
  1663. .agp_destroy_pages = agp_generic_destroy_pages,
  1664. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1665. };
  1666. static const struct agp_bridge_driver intel_830mp_driver = {
  1667. .owner = THIS_MODULE,
  1668. .aperture_sizes = intel_830mp_sizes,
  1669. .size_type = U8_APER_SIZE,
  1670. .num_aperture_sizes = 4,
  1671. .configure = intel_830mp_configure,
  1672. .fetch_size = intel_8xx_fetch_size,
  1673. .cleanup = intel_8xx_cleanup,
  1674. .tlb_flush = intel_8xx_tlbflush,
  1675. .mask_memory = agp_generic_mask_memory,
  1676. .masks = intel_generic_masks,
  1677. .agp_enable = agp_generic_enable,
  1678. .cache_flush = global_cache_flush,
  1679. .create_gatt_table = agp_generic_create_gatt_table,
  1680. .free_gatt_table = agp_generic_free_gatt_table,
  1681. .insert_memory = agp_generic_insert_memory,
  1682. .remove_memory = agp_generic_remove_memory,
  1683. .alloc_by_type = agp_generic_alloc_by_type,
  1684. .free_by_type = agp_generic_free_by_type,
  1685. .agp_alloc_page = agp_generic_alloc_page,
  1686. .agp_alloc_pages = agp_generic_alloc_pages,
  1687. .agp_destroy_page = agp_generic_destroy_page,
  1688. .agp_destroy_pages = agp_generic_destroy_pages,
  1689. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1690. };
  1691. static const struct agp_bridge_driver intel_840_driver = {
  1692. .owner = THIS_MODULE,
  1693. .aperture_sizes = intel_8xx_sizes,
  1694. .size_type = U8_APER_SIZE,
  1695. .num_aperture_sizes = 7,
  1696. .configure = intel_840_configure,
  1697. .fetch_size = intel_8xx_fetch_size,
  1698. .cleanup = intel_8xx_cleanup,
  1699. .tlb_flush = intel_8xx_tlbflush,
  1700. .mask_memory = agp_generic_mask_memory,
  1701. .masks = intel_generic_masks,
  1702. .agp_enable = agp_generic_enable,
  1703. .cache_flush = global_cache_flush,
  1704. .create_gatt_table = agp_generic_create_gatt_table,
  1705. .free_gatt_table = agp_generic_free_gatt_table,
  1706. .insert_memory = agp_generic_insert_memory,
  1707. .remove_memory = agp_generic_remove_memory,
  1708. .alloc_by_type = agp_generic_alloc_by_type,
  1709. .free_by_type = agp_generic_free_by_type,
  1710. .agp_alloc_page = agp_generic_alloc_page,
  1711. .agp_alloc_pages = agp_generic_alloc_pages,
  1712. .agp_destroy_page = agp_generic_destroy_page,
  1713. .agp_destroy_pages = agp_generic_destroy_pages,
  1714. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1715. };
  1716. static const struct agp_bridge_driver intel_845_driver = {
  1717. .owner = THIS_MODULE,
  1718. .aperture_sizes = intel_8xx_sizes,
  1719. .size_type = U8_APER_SIZE,
  1720. .num_aperture_sizes = 7,
  1721. .configure = intel_845_configure,
  1722. .fetch_size = intel_8xx_fetch_size,
  1723. .cleanup = intel_8xx_cleanup,
  1724. .tlb_flush = intel_8xx_tlbflush,
  1725. .mask_memory = agp_generic_mask_memory,
  1726. .masks = intel_generic_masks,
  1727. .agp_enable = agp_generic_enable,
  1728. .cache_flush = global_cache_flush,
  1729. .create_gatt_table = agp_generic_create_gatt_table,
  1730. .free_gatt_table = agp_generic_free_gatt_table,
  1731. .insert_memory = agp_generic_insert_memory,
  1732. .remove_memory = agp_generic_remove_memory,
  1733. .alloc_by_type = agp_generic_alloc_by_type,
  1734. .free_by_type = agp_generic_free_by_type,
  1735. .agp_alloc_page = agp_generic_alloc_page,
  1736. .agp_alloc_pages = agp_generic_alloc_pages,
  1737. .agp_destroy_page = agp_generic_destroy_page,
  1738. .agp_destroy_pages = agp_generic_destroy_pages,
  1739. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1740. .chipset_flush = intel_i830_chipset_flush,
  1741. };
  1742. static const struct agp_bridge_driver intel_850_driver = {
  1743. .owner = THIS_MODULE,
  1744. .aperture_sizes = intel_8xx_sizes,
  1745. .size_type = U8_APER_SIZE,
  1746. .num_aperture_sizes = 7,
  1747. .configure = intel_850_configure,
  1748. .fetch_size = intel_8xx_fetch_size,
  1749. .cleanup = intel_8xx_cleanup,
  1750. .tlb_flush = intel_8xx_tlbflush,
  1751. .mask_memory = agp_generic_mask_memory,
  1752. .masks = intel_generic_masks,
  1753. .agp_enable = agp_generic_enable,
  1754. .cache_flush = global_cache_flush,
  1755. .create_gatt_table = agp_generic_create_gatt_table,
  1756. .free_gatt_table = agp_generic_free_gatt_table,
  1757. .insert_memory = agp_generic_insert_memory,
  1758. .remove_memory = agp_generic_remove_memory,
  1759. .alloc_by_type = agp_generic_alloc_by_type,
  1760. .free_by_type = agp_generic_free_by_type,
  1761. .agp_alloc_page = agp_generic_alloc_page,
  1762. .agp_alloc_pages = agp_generic_alloc_pages,
  1763. .agp_destroy_page = agp_generic_destroy_page,
  1764. .agp_destroy_pages = agp_generic_destroy_pages,
  1765. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1766. };
  1767. static const struct agp_bridge_driver intel_860_driver = {
  1768. .owner = THIS_MODULE,
  1769. .aperture_sizes = intel_8xx_sizes,
  1770. .size_type = U8_APER_SIZE,
  1771. .num_aperture_sizes = 7,
  1772. .configure = intel_860_configure,
  1773. .fetch_size = intel_8xx_fetch_size,
  1774. .cleanup = intel_8xx_cleanup,
  1775. .tlb_flush = intel_8xx_tlbflush,
  1776. .mask_memory = agp_generic_mask_memory,
  1777. .masks = intel_generic_masks,
  1778. .agp_enable = agp_generic_enable,
  1779. .cache_flush = global_cache_flush,
  1780. .create_gatt_table = agp_generic_create_gatt_table,
  1781. .free_gatt_table = agp_generic_free_gatt_table,
  1782. .insert_memory = agp_generic_insert_memory,
  1783. .remove_memory = agp_generic_remove_memory,
  1784. .alloc_by_type = agp_generic_alloc_by_type,
  1785. .free_by_type = agp_generic_free_by_type,
  1786. .agp_alloc_page = agp_generic_alloc_page,
  1787. .agp_alloc_pages = agp_generic_alloc_pages,
  1788. .agp_destroy_page = agp_generic_destroy_page,
  1789. .agp_destroy_pages = agp_generic_destroy_pages,
  1790. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1791. };
  1792. static const struct agp_bridge_driver intel_915_driver = {
  1793. .owner = THIS_MODULE,
  1794. .aperture_sizes = intel_i830_sizes,
  1795. .size_type = FIXED_APER_SIZE,
  1796. .num_aperture_sizes = 4,
  1797. .needs_scratch_page = true,
  1798. .configure = intel_i915_configure,
  1799. .fetch_size = intel_i9xx_fetch_size,
  1800. .cleanup = intel_i915_cleanup,
  1801. .tlb_flush = intel_i810_tlbflush,
  1802. .mask_memory = intel_i810_mask_memory,
  1803. .masks = intel_i810_masks,
  1804. .agp_enable = intel_i810_agp_enable,
  1805. .cache_flush = global_cache_flush,
  1806. .create_gatt_table = intel_i915_create_gatt_table,
  1807. .free_gatt_table = intel_i830_free_gatt_table,
  1808. .insert_memory = intel_i915_insert_entries,
  1809. .remove_memory = intel_i915_remove_entries,
  1810. .alloc_by_type = intel_i830_alloc_by_type,
  1811. .free_by_type = intel_i810_free_by_type,
  1812. .agp_alloc_page = agp_generic_alloc_page,
  1813. .agp_alloc_pages = agp_generic_alloc_pages,
  1814. .agp_destroy_page = agp_generic_destroy_page,
  1815. .agp_destroy_pages = agp_generic_destroy_pages,
  1816. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1817. .chipset_flush = intel_i915_chipset_flush,
  1818. #ifdef USE_PCI_DMA_API
  1819. .agp_map_page = intel_agp_map_page,
  1820. .agp_unmap_page = intel_agp_unmap_page,
  1821. .agp_map_memory = intel_agp_map_memory,
  1822. .agp_unmap_memory = intel_agp_unmap_memory,
  1823. #endif
  1824. };
  1825. static const struct agp_bridge_driver intel_i965_driver = {
  1826. .owner = THIS_MODULE,
  1827. .aperture_sizes = intel_i830_sizes,
  1828. .size_type = FIXED_APER_SIZE,
  1829. .num_aperture_sizes = 4,
  1830. .needs_scratch_page = true,
  1831. .configure = intel_i915_configure,
  1832. .fetch_size = intel_i9xx_fetch_size,
  1833. .cleanup = intel_i915_cleanup,
  1834. .tlb_flush = intel_i810_tlbflush,
  1835. .mask_memory = intel_i965_mask_memory,
  1836. .masks = intel_i810_masks,
  1837. .agp_enable = intel_i810_agp_enable,
  1838. .cache_flush = global_cache_flush,
  1839. .create_gatt_table = intel_i965_create_gatt_table,
  1840. .free_gatt_table = intel_i830_free_gatt_table,
  1841. .insert_memory = intel_i915_insert_entries,
  1842. .remove_memory = intel_i915_remove_entries,
  1843. .alloc_by_type = intel_i830_alloc_by_type,
  1844. .free_by_type = intel_i810_free_by_type,
  1845. .agp_alloc_page = agp_generic_alloc_page,
  1846. .agp_alloc_pages = agp_generic_alloc_pages,
  1847. .agp_destroy_page = agp_generic_destroy_page,
  1848. .agp_destroy_pages = agp_generic_destroy_pages,
  1849. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1850. .chipset_flush = intel_i915_chipset_flush,
  1851. #ifdef USE_PCI_DMA_API
  1852. .agp_map_page = intel_agp_map_page,
  1853. .agp_unmap_page = intel_agp_unmap_page,
  1854. .agp_map_memory = intel_agp_map_memory,
  1855. .agp_unmap_memory = intel_agp_unmap_memory,
  1856. #endif
  1857. };
  1858. static const struct agp_bridge_driver intel_7505_driver = {
  1859. .owner = THIS_MODULE,
  1860. .aperture_sizes = intel_8xx_sizes,
  1861. .size_type = U8_APER_SIZE,
  1862. .num_aperture_sizes = 7,
  1863. .configure = intel_7505_configure,
  1864. .fetch_size = intel_8xx_fetch_size,
  1865. .cleanup = intel_8xx_cleanup,
  1866. .tlb_flush = intel_8xx_tlbflush,
  1867. .mask_memory = agp_generic_mask_memory,
  1868. .masks = intel_generic_masks,
  1869. .agp_enable = agp_generic_enable,
  1870. .cache_flush = global_cache_flush,
  1871. .create_gatt_table = agp_generic_create_gatt_table,
  1872. .free_gatt_table = agp_generic_free_gatt_table,
  1873. .insert_memory = agp_generic_insert_memory,
  1874. .remove_memory = agp_generic_remove_memory,
  1875. .alloc_by_type = agp_generic_alloc_by_type,
  1876. .free_by_type = agp_generic_free_by_type,
  1877. .agp_alloc_page = agp_generic_alloc_page,
  1878. .agp_alloc_pages = agp_generic_alloc_pages,
  1879. .agp_destroy_page = agp_generic_destroy_page,
  1880. .agp_destroy_pages = agp_generic_destroy_pages,
  1881. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1882. };
  1883. static const struct agp_bridge_driver intel_g33_driver = {
  1884. .owner = THIS_MODULE,
  1885. .aperture_sizes = intel_i830_sizes,
  1886. .size_type = FIXED_APER_SIZE,
  1887. .num_aperture_sizes = 4,
  1888. .needs_scratch_page = true,
  1889. .configure = intel_i915_configure,
  1890. .fetch_size = intel_i9xx_fetch_size,
  1891. .cleanup = intel_i915_cleanup,
  1892. .tlb_flush = intel_i810_tlbflush,
  1893. .mask_memory = intel_i965_mask_memory,
  1894. .masks = intel_i810_masks,
  1895. .agp_enable = intel_i810_agp_enable,
  1896. .cache_flush = global_cache_flush,
  1897. .create_gatt_table = intel_i915_create_gatt_table,
  1898. .free_gatt_table = intel_i830_free_gatt_table,
  1899. .insert_memory = intel_i915_insert_entries,
  1900. .remove_memory = intel_i915_remove_entries,
  1901. .alloc_by_type = intel_i830_alloc_by_type,
  1902. .free_by_type = intel_i810_free_by_type,
  1903. .agp_alloc_page = agp_generic_alloc_page,
  1904. .agp_alloc_pages = agp_generic_alloc_pages,
  1905. .agp_destroy_page = agp_generic_destroy_page,
  1906. .agp_destroy_pages = agp_generic_destroy_pages,
  1907. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1908. .chipset_flush = intel_i915_chipset_flush,
  1909. #ifdef USE_PCI_DMA_API
  1910. .agp_map_page = intel_agp_map_page,
  1911. .agp_unmap_page = intel_agp_unmap_page,
  1912. .agp_map_memory = intel_agp_map_memory,
  1913. .agp_unmap_memory = intel_agp_unmap_memory,
  1914. #endif
  1915. };
  1916. static int find_gmch(u16 device)
  1917. {
  1918. struct pci_dev *gmch_device;
  1919. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1920. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1921. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1922. device, gmch_device);
  1923. }
  1924. if (!gmch_device)
  1925. return 0;
  1926. intel_private.pcidev = gmch_device;
  1927. return 1;
  1928. }
  1929. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1930. * driver and gmch_driver must be non-null, and find_gmch will determine
  1931. * which one should be used if a gmch_chip_id is present.
  1932. */
  1933. static const struct intel_driver_description {
  1934. unsigned int chip_id;
  1935. unsigned int gmch_chip_id;
  1936. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1937. char *name;
  1938. const struct agp_bridge_driver *driver;
  1939. const struct agp_bridge_driver *gmch_driver;
  1940. } intel_agp_chipsets[] = {
  1941. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1942. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1943. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1944. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1945. NULL, &intel_810_driver },
  1946. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1947. NULL, &intel_810_driver },
  1948. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1949. NULL, &intel_810_driver },
  1950. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1951. &intel_815_driver, &intel_810_driver },
  1952. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1953. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1954. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1955. &intel_830mp_driver, &intel_830_driver },
  1956. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1957. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1958. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1959. &intel_845_driver, &intel_830_driver },
  1960. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1961. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1962. &intel_845_driver, &intel_830_driver },
  1963. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1964. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1965. &intel_845_driver, &intel_830_driver },
  1966. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1967. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1968. &intel_845_driver, &intel_830_driver },
  1969. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1970. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1971. NULL, &intel_915_driver },
  1972. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1973. NULL, &intel_915_driver },
  1974. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1975. NULL, &intel_915_driver },
  1976. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1977. NULL, &intel_915_driver },
  1978. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1979. NULL, &intel_915_driver },
  1980. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1981. NULL, &intel_915_driver },
  1982. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1983. NULL, &intel_i965_driver },
  1984. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1985. NULL, &intel_i965_driver },
  1986. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1987. NULL, &intel_i965_driver },
  1988. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1989. NULL, &intel_i965_driver },
  1990. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1991. NULL, &intel_i965_driver },
  1992. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1993. NULL, &intel_i965_driver },
  1994. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1995. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1996. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1997. NULL, &intel_g33_driver },
  1998. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1999. NULL, &intel_g33_driver },
  2000. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  2001. NULL, &intel_g33_driver },
  2002. { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
  2003. NULL, &intel_g33_driver },
  2004. { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
  2005. NULL, &intel_g33_driver },
  2006. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2007. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  2008. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  2009. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  2010. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2011. "Q45/Q43", NULL, &intel_i965_driver },
  2012. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2013. "G45/G43", NULL, &intel_i965_driver },
  2014. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2015. "B43", NULL, &intel_i965_driver },
  2016. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2017. "G41", NULL, &intel_i965_driver },
  2018. { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
  2019. "IGDNG/D", NULL, &intel_i965_driver },
  2020. { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  2021. "IGDNG/M", NULL, &intel_i965_driver },
  2022. { PCI_DEVICE_ID_INTEL_IGDNG_MA_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  2023. "IGDNG/MA", NULL, &intel_i965_driver },
  2024. { PCI_DEVICE_ID_INTEL_IGDNG_MC2_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  2025. "IGDNG/MC2", NULL, &intel_i965_driver },
  2026. { 0, 0, 0, NULL, NULL, NULL }
  2027. };
  2028. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2029. const struct pci_device_id *ent)
  2030. {
  2031. struct agp_bridge_data *bridge;
  2032. u8 cap_ptr = 0;
  2033. struct resource *r;
  2034. int i;
  2035. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2036. bridge = agp_alloc_bridge();
  2037. if (!bridge)
  2038. return -ENOMEM;
  2039. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2040. /* In case that multiple models of gfx chip may
  2041. stand on same host bridge type, this can be
  2042. sure we detect the right IGD. */
  2043. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2044. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2045. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2046. bridge->driver =
  2047. intel_agp_chipsets[i].gmch_driver;
  2048. break;
  2049. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2050. continue;
  2051. } else {
  2052. bridge->driver = intel_agp_chipsets[i].driver;
  2053. break;
  2054. }
  2055. }
  2056. }
  2057. if (intel_agp_chipsets[i].name == NULL) {
  2058. if (cap_ptr)
  2059. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2060. pdev->vendor, pdev->device);
  2061. agp_put_bridge(bridge);
  2062. return -ENODEV;
  2063. }
  2064. if (bridge->driver == NULL) {
  2065. /* bridge has no AGP and no IGD detected */
  2066. if (cap_ptr)
  2067. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2068. intel_agp_chipsets[i].gmch_chip_id);
  2069. agp_put_bridge(bridge);
  2070. return -ENODEV;
  2071. }
  2072. bridge->dev = pdev;
  2073. bridge->capndx = cap_ptr;
  2074. bridge->dev_private_data = &intel_private;
  2075. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2076. /*
  2077. * The following fixes the case where the BIOS has "forgotten" to
  2078. * provide an address range for the GART.
  2079. * 20030610 - hamish@zot.org
  2080. */
  2081. r = &pdev->resource[0];
  2082. if (!r->start && r->end) {
  2083. if (pci_assign_resource(pdev, 0)) {
  2084. dev_err(&pdev->dev, "can't assign resource 0\n");
  2085. agp_put_bridge(bridge);
  2086. return -ENODEV;
  2087. }
  2088. }
  2089. /*
  2090. * If the device has not been properly setup, the following will catch
  2091. * the problem and should stop the system from crashing.
  2092. * 20030610 - hamish@zot.org
  2093. */
  2094. if (pci_enable_device(pdev)) {
  2095. dev_err(&pdev->dev, "can't enable PCI device\n");
  2096. agp_put_bridge(bridge);
  2097. return -ENODEV;
  2098. }
  2099. /* Fill in the mode register */
  2100. if (cap_ptr) {
  2101. pci_read_config_dword(pdev,
  2102. bridge->capndx+PCI_AGP_STATUS,
  2103. &bridge->mode);
  2104. }
  2105. pci_set_drvdata(pdev, bridge);
  2106. return agp_add_bridge(bridge);
  2107. }
  2108. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2109. {
  2110. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2111. agp_remove_bridge(bridge);
  2112. if (intel_private.pcidev)
  2113. pci_dev_put(intel_private.pcidev);
  2114. agp_put_bridge(bridge);
  2115. }
  2116. #ifdef CONFIG_PM
  2117. static int agp_intel_resume(struct pci_dev *pdev)
  2118. {
  2119. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2120. int ret_val;
  2121. if (bridge->driver == &intel_generic_driver)
  2122. intel_configure();
  2123. else if (bridge->driver == &intel_850_driver)
  2124. intel_850_configure();
  2125. else if (bridge->driver == &intel_845_driver)
  2126. intel_845_configure();
  2127. else if (bridge->driver == &intel_830mp_driver)
  2128. intel_830mp_configure();
  2129. else if (bridge->driver == &intel_915_driver)
  2130. intel_i915_configure();
  2131. else if (bridge->driver == &intel_830_driver)
  2132. intel_i830_configure();
  2133. else if (bridge->driver == &intel_810_driver)
  2134. intel_i810_configure();
  2135. else if (bridge->driver == &intel_i965_driver)
  2136. intel_i915_configure();
  2137. ret_val = agp_rebind_memory();
  2138. if (ret_val != 0)
  2139. return ret_val;
  2140. return 0;
  2141. }
  2142. #endif
  2143. static struct pci_device_id agp_intel_pci_table[] = {
  2144. #define ID(x) \
  2145. { \
  2146. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2147. .class_mask = ~0, \
  2148. .vendor = PCI_VENDOR_ID_INTEL, \
  2149. .device = x, \
  2150. .subvendor = PCI_ANY_ID, \
  2151. .subdevice = PCI_ANY_ID, \
  2152. }
  2153. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2154. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2155. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2156. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2157. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2158. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2159. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2160. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2161. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2162. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2163. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2164. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2165. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2166. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2167. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2168. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2169. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2170. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2171. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2172. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2173. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2174. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2175. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2176. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2177. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2178. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2179. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2180. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2181. ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
  2182. ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
  2183. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2184. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2185. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2186. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2187. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2188. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2189. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2190. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2191. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2192. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2193. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2194. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2195. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2196. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2197. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2198. ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
  2199. ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
  2200. ID(PCI_DEVICE_ID_INTEL_IGDNG_MA_HB),
  2201. ID(PCI_DEVICE_ID_INTEL_IGDNG_MC2_HB),
  2202. { }
  2203. };
  2204. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2205. static struct pci_driver agp_intel_pci_driver = {
  2206. .name = "agpgart-intel",
  2207. .id_table = agp_intel_pci_table,
  2208. .probe = agp_intel_probe,
  2209. .remove = __devexit_p(agp_intel_remove),
  2210. #ifdef CONFIG_PM
  2211. .resume = agp_intel_resume,
  2212. #endif
  2213. };
  2214. static int __init agp_intel_init(void)
  2215. {
  2216. if (agp_off)
  2217. return -EINVAL;
  2218. return pci_register_driver(&agp_intel_pci_driver);
  2219. }
  2220. static void __exit agp_intel_cleanup(void)
  2221. {
  2222. pci_unregister_driver(&agp_intel_pci_driver);
  2223. }
  2224. module_init(agp_intel_init);
  2225. module_exit(agp_intel_cleanup);
  2226. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2227. MODULE_LICENSE("GPL and additional rights");