radeon_encoders.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  93. else
  94. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  102. else*/
  103. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  109. else
  110. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  117. else
  118. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  127. else
  128. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  138. else
  139. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. static struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  214. struct drm_display_mode *mode,
  215. struct drm_display_mode *adjusted_mode)
  216. {
  217. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  218. struct drm_device *dev = encoder->dev;
  219. struct radeon_device *rdev = dev->dev_private;
  220. /* set the active encoder to connector routing */
  221. radeon_encoder_set_active_device(encoder);
  222. drm_mode_set_crtcinfo(adjusted_mode, 0);
  223. /* hw bug */
  224. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  225. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  226. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  227. /* get the native mode for LVDS */
  228. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  229. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  230. int mode_id = adjusted_mode->base.id;
  231. *adjusted_mode = *native_mode;
  232. if (!ASIC_IS_AVIVO(rdev)) {
  233. adjusted_mode->hdisplay = mode->hdisplay;
  234. adjusted_mode->vdisplay = mode->vdisplay;
  235. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  236. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  237. }
  238. adjusted_mode->base.id = mode_id;
  239. }
  240. /* get the native mode for TV */
  241. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  242. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  243. if (tv_dac) {
  244. if (tv_dac->tv_std == TV_STD_NTSC ||
  245. tv_dac->tv_std == TV_STD_NTSC_J ||
  246. tv_dac->tv_std == TV_STD_PAL_M)
  247. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  248. else
  249. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  250. }
  251. }
  252. if (ASIC_IS_DCE3(rdev) &&
  253. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT))) {
  254. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  255. radeon_dp_set_link_config(connector, mode);
  256. }
  257. return true;
  258. }
  259. static void
  260. atombios_dac_setup(struct drm_encoder *encoder, int action)
  261. {
  262. struct drm_device *dev = encoder->dev;
  263. struct radeon_device *rdev = dev->dev_private;
  264. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  265. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  266. int index = 0, num = 0;
  267. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  268. enum radeon_tv_std tv_std = TV_STD_NTSC;
  269. if (dac_info->tv_std)
  270. tv_std = dac_info->tv_std;
  271. memset(&args, 0, sizeof(args));
  272. switch (radeon_encoder->encoder_id) {
  273. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  274. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  275. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  276. num = 1;
  277. break;
  278. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  279. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  280. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  281. num = 2;
  282. break;
  283. }
  284. args.ucAction = action;
  285. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  286. args.ucDacStandard = ATOM_DAC1_PS2;
  287. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  288. args.ucDacStandard = ATOM_DAC1_CV;
  289. else {
  290. switch (tv_std) {
  291. case TV_STD_PAL:
  292. case TV_STD_PAL_M:
  293. case TV_STD_SCART_PAL:
  294. case TV_STD_SECAM:
  295. case TV_STD_PAL_CN:
  296. args.ucDacStandard = ATOM_DAC1_PAL;
  297. break;
  298. case TV_STD_NTSC:
  299. case TV_STD_NTSC_J:
  300. case TV_STD_PAL_60:
  301. default:
  302. args.ucDacStandard = ATOM_DAC1_NTSC;
  303. break;
  304. }
  305. }
  306. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  307. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  308. }
  309. static void
  310. atombios_tv_setup(struct drm_encoder *encoder, int action)
  311. {
  312. struct drm_device *dev = encoder->dev;
  313. struct radeon_device *rdev = dev->dev_private;
  314. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  315. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  316. int index = 0;
  317. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  318. enum radeon_tv_std tv_std = TV_STD_NTSC;
  319. if (dac_info->tv_std)
  320. tv_std = dac_info->tv_std;
  321. memset(&args, 0, sizeof(args));
  322. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  323. args.sTVEncoder.ucAction = action;
  324. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  325. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  326. else {
  327. switch (tv_std) {
  328. case TV_STD_NTSC:
  329. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  330. break;
  331. case TV_STD_PAL:
  332. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  333. break;
  334. case TV_STD_PAL_M:
  335. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  336. break;
  337. case TV_STD_PAL_60:
  338. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  339. break;
  340. case TV_STD_NTSC_J:
  341. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  342. break;
  343. case TV_STD_SCART_PAL:
  344. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  345. break;
  346. case TV_STD_SECAM:
  347. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  348. break;
  349. case TV_STD_PAL_CN:
  350. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  351. break;
  352. default:
  353. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  354. break;
  355. }
  356. }
  357. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  358. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  359. }
  360. void
  361. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  362. {
  363. struct drm_device *dev = encoder->dev;
  364. struct radeon_device *rdev = dev->dev_private;
  365. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  366. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  367. int index = 0;
  368. memset(&args, 0, sizeof(args));
  369. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  370. args.sXTmdsEncoder.ucEnable = action;
  371. if (radeon_encoder->pixel_clock > 165000)
  372. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  373. /*if (pScrn->rgbBits == 8)*/
  374. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  375. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  376. }
  377. static void
  378. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  379. {
  380. struct drm_device *dev = encoder->dev;
  381. struct radeon_device *rdev = dev->dev_private;
  382. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  383. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  384. int index = 0;
  385. memset(&args, 0, sizeof(args));
  386. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  387. args.sDVOEncoder.ucAction = action;
  388. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  389. if (radeon_encoder->pixel_clock > 165000)
  390. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  391. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  392. }
  393. union lvds_encoder_control {
  394. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  395. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  396. };
  397. void
  398. atombios_digital_setup(struct drm_encoder *encoder, int action)
  399. {
  400. struct drm_device *dev = encoder->dev;
  401. struct radeon_device *rdev = dev->dev_private;
  402. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  403. union lvds_encoder_control args;
  404. int index = 0;
  405. int hdmi_detected = 0;
  406. uint8_t frev, crev;
  407. struct radeon_encoder_atom_dig *dig;
  408. struct drm_connector *connector;
  409. struct radeon_connector *radeon_connector;
  410. struct radeon_connector_atom_dig *dig_connector;
  411. connector = radeon_get_connector_for_encoder(encoder);
  412. if (!connector)
  413. return;
  414. radeon_connector = to_radeon_connector(connector);
  415. if (!radeon_encoder->enc_priv)
  416. return;
  417. dig = radeon_encoder->enc_priv;
  418. if (!radeon_connector->con_priv)
  419. return;
  420. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  421. hdmi_detected = 1;
  422. dig_connector = radeon_connector->con_priv;
  423. memset(&args, 0, sizeof(args));
  424. switch (radeon_encoder->encoder_id) {
  425. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  426. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  427. break;
  428. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  429. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  430. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  431. break;
  432. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  433. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  434. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  435. else
  436. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  437. break;
  438. }
  439. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  440. switch (frev) {
  441. case 1:
  442. case 2:
  443. switch (crev) {
  444. case 1:
  445. args.v1.ucMisc = 0;
  446. args.v1.ucAction = action;
  447. if (hdmi_detected)
  448. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  449. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  450. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  451. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  452. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  453. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  454. args.v1.ucMisc |= (1 << 1);
  455. } else {
  456. if (dig_connector->linkb)
  457. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  458. if (radeon_encoder->pixel_clock > 165000)
  459. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  460. /*if (pScrn->rgbBits == 8) */
  461. args.v1.ucMisc |= (1 << 1);
  462. }
  463. break;
  464. case 2:
  465. case 3:
  466. args.v2.ucMisc = 0;
  467. args.v2.ucAction = action;
  468. if (crev == 3) {
  469. if (dig->coherent_mode)
  470. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  471. }
  472. if (hdmi_detected)
  473. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  474. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  475. args.v2.ucTruncate = 0;
  476. args.v2.ucSpatial = 0;
  477. args.v2.ucTemporal = 0;
  478. args.v2.ucFRC = 0;
  479. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  480. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  481. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  482. if (dig->lvds_misc & ATOM_PANEL_MISC_SPATIAL) {
  483. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  484. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  485. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  486. }
  487. if (dig->lvds_misc & ATOM_PANEL_MISC_TEMPORAL) {
  488. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  489. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  490. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  491. if (((dig->lvds_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  492. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  493. }
  494. } else {
  495. if (dig_connector->linkb)
  496. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  497. if (radeon_encoder->pixel_clock > 165000)
  498. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  499. }
  500. break;
  501. default:
  502. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  503. break;
  504. }
  505. break;
  506. default:
  507. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  508. break;
  509. }
  510. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  511. r600_hdmi_enable(encoder, hdmi_detected);
  512. }
  513. int
  514. atombios_get_encoder_mode(struct drm_encoder *encoder)
  515. {
  516. struct drm_connector *connector;
  517. struct radeon_connector *radeon_connector;
  518. struct radeon_connector_atom_dig *radeon_dig_connector;
  519. connector = radeon_get_connector_for_encoder(encoder);
  520. if (!connector)
  521. return 0;
  522. radeon_connector = to_radeon_connector(connector);
  523. switch (connector->connector_type) {
  524. case DRM_MODE_CONNECTOR_DVII:
  525. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  526. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  527. return ATOM_ENCODER_MODE_HDMI;
  528. else if (radeon_connector->use_digital)
  529. return ATOM_ENCODER_MODE_DVI;
  530. else
  531. return ATOM_ENCODER_MODE_CRT;
  532. break;
  533. case DRM_MODE_CONNECTOR_DVID:
  534. case DRM_MODE_CONNECTOR_HDMIA:
  535. default:
  536. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  537. return ATOM_ENCODER_MODE_HDMI;
  538. else
  539. return ATOM_ENCODER_MODE_DVI;
  540. break;
  541. case DRM_MODE_CONNECTOR_LVDS:
  542. return ATOM_ENCODER_MODE_LVDS;
  543. break;
  544. case DRM_MODE_CONNECTOR_DisplayPort:
  545. case DRM_MODE_CONNECTOR_eDP:
  546. radeon_dig_connector = radeon_connector->con_priv;
  547. if ((radeon_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  548. (radeon_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  549. return ATOM_ENCODER_MODE_DP;
  550. else if (drm_detect_hdmi_monitor(radeon_connector->edid))
  551. return ATOM_ENCODER_MODE_HDMI;
  552. else
  553. return ATOM_ENCODER_MODE_DVI;
  554. break;
  555. case DRM_MODE_CONNECTOR_DVIA:
  556. case DRM_MODE_CONNECTOR_VGA:
  557. return ATOM_ENCODER_MODE_CRT;
  558. break;
  559. case DRM_MODE_CONNECTOR_Composite:
  560. case DRM_MODE_CONNECTOR_SVIDEO:
  561. case DRM_MODE_CONNECTOR_9PinDIN:
  562. /* fix me */
  563. return ATOM_ENCODER_MODE_TV;
  564. /*return ATOM_ENCODER_MODE_CV;*/
  565. break;
  566. }
  567. }
  568. /*
  569. * DIG Encoder/Transmitter Setup
  570. *
  571. * DCE 3.0/3.1
  572. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  573. * Supports up to 3 digital outputs
  574. * - 2 DIG encoder blocks.
  575. * DIG1 can drive UNIPHY link A or link B
  576. * DIG2 can drive UNIPHY link B or LVTMA
  577. *
  578. * DCE 3.2
  579. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  580. * Supports up to 5 digital outputs
  581. * - 2 DIG encoder blocks.
  582. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  583. *
  584. * Routing
  585. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  586. * Examples:
  587. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  588. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  589. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  590. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  591. */
  592. static void
  593. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  594. {
  595. struct drm_device *dev = encoder->dev;
  596. struct radeon_device *rdev = dev->dev_private;
  597. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  598. DIG_ENCODER_CONTROL_PS_ALLOCATION args;
  599. int index = 0, num = 0;
  600. uint8_t frev, crev;
  601. struct radeon_encoder_atom_dig *dig;
  602. struct drm_connector *connector;
  603. struct radeon_connector *radeon_connector;
  604. struct radeon_connector_atom_dig *dig_connector;
  605. connector = radeon_get_connector_for_encoder(encoder);
  606. if (!connector)
  607. return;
  608. radeon_connector = to_radeon_connector(connector);
  609. if (!radeon_connector->con_priv)
  610. return;
  611. dig_connector = radeon_connector->con_priv;
  612. if (!radeon_encoder->enc_priv)
  613. return;
  614. dig = radeon_encoder->enc_priv;
  615. memset(&args, 0, sizeof(args));
  616. if (dig->dig_encoder)
  617. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  618. else
  619. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  620. num = dig->dig_encoder + 1;
  621. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  622. args.ucAction = action;
  623. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  624. if (ASIC_IS_DCE32(rdev)) {
  625. switch (radeon_encoder->encoder_id) {
  626. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  627. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  628. break;
  629. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  630. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  631. break;
  632. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  633. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  634. break;
  635. }
  636. } else {
  637. switch (radeon_encoder->encoder_id) {
  638. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  639. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
  640. break;
  641. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  642. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
  643. break;
  644. }
  645. }
  646. args.ucEncoderMode = atombios_get_encoder_mode(encoder);
  647. if (args.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  648. if (dig_connector->dp_clock == 270000)
  649. args.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  650. args.ucLaneNum = dig_connector->dp_lane_count;
  651. } else if (radeon_encoder->pixel_clock > 165000)
  652. args.ucLaneNum = 8;
  653. else
  654. args.ucLaneNum = 4;
  655. if (dig_connector->linkb)
  656. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  657. else
  658. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  659. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  660. }
  661. union dig_transmitter_control {
  662. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  663. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  664. };
  665. void
  666. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  667. {
  668. struct drm_device *dev = encoder->dev;
  669. struct radeon_device *rdev = dev->dev_private;
  670. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  671. union dig_transmitter_control args;
  672. int index = 0, num = 0;
  673. uint8_t frev, crev;
  674. struct radeon_encoder_atom_dig *dig;
  675. struct drm_connector *connector;
  676. struct radeon_connector *radeon_connector;
  677. struct radeon_connector_atom_dig *dig_connector;
  678. bool is_dp = false;
  679. connector = radeon_get_connector_for_encoder(encoder);
  680. if (!connector)
  681. return;
  682. radeon_connector = to_radeon_connector(connector);
  683. if (!radeon_encoder->enc_priv)
  684. return;
  685. dig = radeon_encoder->enc_priv;
  686. if (!radeon_connector->con_priv)
  687. return;
  688. dig_connector = radeon_connector->con_priv;
  689. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  690. is_dp = true;
  691. memset(&args, 0, sizeof(args));
  692. if (ASIC_IS_DCE32(rdev))
  693. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  694. else {
  695. switch (radeon_encoder->encoder_id) {
  696. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  697. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  698. break;
  699. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  700. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  701. break;
  702. }
  703. }
  704. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  705. args.v1.ucAction = action;
  706. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  707. args.v1.usInitInfo = radeon_connector->connector_object_id;
  708. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  709. args.v1.asMode.ucLaneSel = lane_num;
  710. args.v1.asMode.ucLaneSet = lane_set;
  711. } else {
  712. if (is_dp)
  713. args.v1.usPixelClock =
  714. cpu_to_le16(dig_connector->dp_clock / 10);
  715. else if (radeon_encoder->pixel_clock > 165000)
  716. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  717. else
  718. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  719. }
  720. if (ASIC_IS_DCE32(rdev)) {
  721. if (dig->dig_encoder == 1)
  722. args.v2.acConfig.ucEncoderSel = 1;
  723. if (dig_connector->linkb)
  724. args.v2.acConfig.ucLinkSel = 1;
  725. switch (radeon_encoder->encoder_id) {
  726. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  727. args.v2.acConfig.ucTransmitterSel = 0;
  728. num = 0;
  729. break;
  730. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  731. args.v2.acConfig.ucTransmitterSel = 1;
  732. num = 1;
  733. break;
  734. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  735. args.v2.acConfig.ucTransmitterSel = 2;
  736. num = 2;
  737. break;
  738. }
  739. if (is_dp)
  740. args.v2.acConfig.fCoherentMode = 1;
  741. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  742. if (dig->coherent_mode)
  743. args.v2.acConfig.fCoherentMode = 1;
  744. }
  745. } else {
  746. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  747. if (dig->dig_encoder)
  748. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  749. else
  750. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  751. switch (radeon_encoder->encoder_id) {
  752. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  753. if (rdev->flags & RADEON_IS_IGP) {
  754. if (radeon_encoder->pixel_clock > 165000) {
  755. if (dig_connector->igp_lane_info & 0x3)
  756. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  757. else if (dig_connector->igp_lane_info & 0xc)
  758. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  759. } else {
  760. if (dig_connector->igp_lane_info & 0x1)
  761. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  762. else if (dig_connector->igp_lane_info & 0x2)
  763. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  764. else if (dig_connector->igp_lane_info & 0x4)
  765. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  766. else if (dig_connector->igp_lane_info & 0x8)
  767. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  768. }
  769. }
  770. break;
  771. }
  772. if (radeon_encoder->pixel_clock > 165000)
  773. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  774. if (dig_connector->linkb)
  775. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  776. else
  777. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  778. if (is_dp)
  779. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  780. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  781. if (dig->coherent_mode)
  782. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  783. }
  784. }
  785. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  786. }
  787. static void
  788. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  789. {
  790. struct drm_device *dev = encoder->dev;
  791. struct radeon_device *rdev = dev->dev_private;
  792. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  793. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  794. ENABLE_YUV_PS_ALLOCATION args;
  795. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  796. uint32_t temp, reg;
  797. memset(&args, 0, sizeof(args));
  798. if (rdev->family >= CHIP_R600)
  799. reg = R600_BIOS_3_SCRATCH;
  800. else
  801. reg = RADEON_BIOS_3_SCRATCH;
  802. /* XXX: fix up scratch reg handling */
  803. temp = RREG32(reg);
  804. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  805. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  806. (radeon_crtc->crtc_id << 18)));
  807. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  808. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  809. else
  810. WREG32(reg, 0);
  811. if (enable)
  812. args.ucEnable = ATOM_ENABLE;
  813. args.ucCRTC = radeon_crtc->crtc_id;
  814. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  815. WREG32(reg, temp);
  816. }
  817. static void
  818. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  819. {
  820. struct drm_device *dev = encoder->dev;
  821. struct radeon_device *rdev = dev->dev_private;
  822. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  823. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  824. int index = 0;
  825. bool is_dig = false;
  826. memset(&args, 0, sizeof(args));
  827. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  828. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  829. radeon_encoder->active_device);
  830. switch (radeon_encoder->encoder_id) {
  831. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  832. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  833. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  834. break;
  835. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  836. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  837. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  838. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  839. is_dig = true;
  840. break;
  841. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  842. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  843. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  844. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  845. break;
  846. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  847. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  848. break;
  849. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  850. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  851. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  852. else
  853. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  854. break;
  855. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  856. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  857. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  858. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  859. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  860. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  861. else
  862. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  863. break;
  864. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  865. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  866. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  867. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  868. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  869. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  870. else
  871. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  872. break;
  873. }
  874. if (is_dig) {
  875. switch (mode) {
  876. case DRM_MODE_DPMS_ON:
  877. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  878. {
  879. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  880. dp_link_train(encoder, connector);
  881. }
  882. break;
  883. case DRM_MODE_DPMS_STANDBY:
  884. case DRM_MODE_DPMS_SUSPEND:
  885. case DRM_MODE_DPMS_OFF:
  886. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  887. break;
  888. }
  889. } else {
  890. switch (mode) {
  891. case DRM_MODE_DPMS_ON:
  892. args.ucAction = ATOM_ENABLE;
  893. break;
  894. case DRM_MODE_DPMS_STANDBY:
  895. case DRM_MODE_DPMS_SUSPEND:
  896. case DRM_MODE_DPMS_OFF:
  897. args.ucAction = ATOM_DISABLE;
  898. break;
  899. }
  900. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  901. }
  902. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  903. }
  904. union crtc_sourc_param {
  905. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  906. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  907. };
  908. static void
  909. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  910. {
  911. struct drm_device *dev = encoder->dev;
  912. struct radeon_device *rdev = dev->dev_private;
  913. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  914. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  915. union crtc_sourc_param args;
  916. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  917. uint8_t frev, crev;
  918. struct radeon_encoder_atom_dig *dig;
  919. memset(&args, 0, sizeof(args));
  920. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  921. switch (frev) {
  922. case 1:
  923. switch (crev) {
  924. case 1:
  925. default:
  926. if (ASIC_IS_AVIVO(rdev))
  927. args.v1.ucCRTC = radeon_crtc->crtc_id;
  928. else {
  929. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  930. args.v1.ucCRTC = radeon_crtc->crtc_id;
  931. } else {
  932. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  933. }
  934. }
  935. switch (radeon_encoder->encoder_id) {
  936. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  937. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  938. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  939. break;
  940. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  941. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  942. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  943. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  944. else
  945. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  946. break;
  947. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  948. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  949. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  950. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  951. break;
  952. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  953. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  954. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  955. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  956. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  957. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  958. else
  959. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  960. break;
  961. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  962. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  963. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  964. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  965. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  966. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  967. else
  968. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  969. break;
  970. }
  971. break;
  972. case 2:
  973. args.v2.ucCRTC = radeon_crtc->crtc_id;
  974. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  975. switch (radeon_encoder->encoder_id) {
  976. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  977. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  978. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  979. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  980. dig = radeon_encoder->enc_priv;
  981. if (dig->dig_encoder)
  982. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  983. else
  984. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  985. break;
  986. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  987. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  988. break;
  989. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  990. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  991. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  992. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  993. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  994. else
  995. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  996. break;
  997. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  998. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  999. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1000. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1001. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1002. else
  1003. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1004. break;
  1005. }
  1006. break;
  1007. }
  1008. break;
  1009. default:
  1010. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1011. break;
  1012. }
  1013. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1014. }
  1015. static void
  1016. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1017. struct drm_display_mode *mode)
  1018. {
  1019. struct drm_device *dev = encoder->dev;
  1020. struct radeon_device *rdev = dev->dev_private;
  1021. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1022. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1023. /* Funky macbooks */
  1024. if ((dev->pdev->device == 0x71C5) &&
  1025. (dev->pdev->subsystem_vendor == 0x106b) &&
  1026. (dev->pdev->subsystem_device == 0x0080)) {
  1027. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1028. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1029. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1030. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1031. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1032. }
  1033. }
  1034. /* set scaler clears this on some chips */
  1035. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1036. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1037. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1038. AVIVO_D1MODE_INTERLEAVE_EN);
  1039. }
  1040. }
  1041. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1042. {
  1043. struct drm_device *dev = encoder->dev;
  1044. struct radeon_device *rdev = dev->dev_private;
  1045. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1046. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1047. struct drm_encoder *test_encoder;
  1048. struct radeon_encoder_atom_dig *dig;
  1049. uint32_t dig_enc_in_use = 0;
  1050. /* on DCE32 and encoder can driver any block so just crtc id */
  1051. if (ASIC_IS_DCE32(rdev)) {
  1052. return radeon_crtc->crtc_id;
  1053. }
  1054. /* on DCE3 - LVTMA can only be driven by DIGB */
  1055. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1056. struct radeon_encoder *radeon_test_encoder;
  1057. if (encoder == test_encoder)
  1058. continue;
  1059. if (!radeon_encoder_is_digital(test_encoder))
  1060. continue;
  1061. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1062. dig = radeon_test_encoder->enc_priv;
  1063. if (dig->dig_encoder >= 0)
  1064. dig_enc_in_use |= (1 << dig->dig_encoder);
  1065. }
  1066. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1067. if (dig_enc_in_use & 0x2)
  1068. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1069. return 1;
  1070. }
  1071. if (!(dig_enc_in_use & 1))
  1072. return 0;
  1073. return 1;
  1074. }
  1075. static void
  1076. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1077. struct drm_display_mode *mode,
  1078. struct drm_display_mode *adjusted_mode)
  1079. {
  1080. struct drm_device *dev = encoder->dev;
  1081. struct radeon_device *rdev = dev->dev_private;
  1082. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1083. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1084. if (radeon_encoder->active_device &
  1085. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1086. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1087. if (dig)
  1088. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1089. }
  1090. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1091. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1092. atombios_set_encoder_crtc_source(encoder);
  1093. if (ASIC_IS_AVIVO(rdev)) {
  1094. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1095. atombios_yuv_setup(encoder, true);
  1096. else
  1097. atombios_yuv_setup(encoder, false);
  1098. }
  1099. switch (radeon_encoder->encoder_id) {
  1100. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1101. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1102. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1103. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1104. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1105. break;
  1106. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1107. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1108. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1109. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1110. /* disable the encoder and transmitter */
  1111. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1112. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1113. /* setup and enable the encoder and transmitter */
  1114. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1115. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1116. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1117. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1118. break;
  1119. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1120. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1121. break;
  1122. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1123. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1124. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1125. break;
  1126. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1127. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1128. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1129. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1130. atombios_dac_setup(encoder, ATOM_ENABLE);
  1131. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1132. atombios_tv_setup(encoder, ATOM_ENABLE);
  1133. break;
  1134. }
  1135. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1136. r600_hdmi_setmode(encoder, adjusted_mode);
  1137. }
  1138. static bool
  1139. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1140. {
  1141. struct drm_device *dev = encoder->dev;
  1142. struct radeon_device *rdev = dev->dev_private;
  1143. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1144. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1145. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1146. ATOM_DEVICE_CV_SUPPORT |
  1147. ATOM_DEVICE_CRT_SUPPORT)) {
  1148. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1149. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1150. uint8_t frev, crev;
  1151. memset(&args, 0, sizeof(args));
  1152. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1153. args.sDacload.ucMisc = 0;
  1154. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1155. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1156. args.sDacload.ucDacType = ATOM_DAC_A;
  1157. else
  1158. args.sDacload.ucDacType = ATOM_DAC_B;
  1159. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1160. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1161. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1162. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1163. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1164. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1165. if (crev >= 3)
  1166. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1167. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1168. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1169. if (crev >= 3)
  1170. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1171. }
  1172. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1173. return true;
  1174. } else
  1175. return false;
  1176. }
  1177. static enum drm_connector_status
  1178. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1179. {
  1180. struct drm_device *dev = encoder->dev;
  1181. struct radeon_device *rdev = dev->dev_private;
  1182. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1183. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1184. uint32_t bios_0_scratch;
  1185. if (!atombios_dac_load_detect(encoder, connector)) {
  1186. DRM_DEBUG("detect returned false \n");
  1187. return connector_status_unknown;
  1188. }
  1189. if (rdev->family >= CHIP_R600)
  1190. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1191. else
  1192. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1193. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1194. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1195. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1196. return connector_status_connected;
  1197. }
  1198. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1199. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1200. return connector_status_connected;
  1201. }
  1202. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1203. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1204. return connector_status_connected;
  1205. }
  1206. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1207. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1208. return connector_status_connected; /* CTV */
  1209. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1210. return connector_status_connected; /* STV */
  1211. }
  1212. return connector_status_disconnected;
  1213. }
  1214. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1215. {
  1216. radeon_atom_output_lock(encoder, true);
  1217. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1218. }
  1219. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1220. {
  1221. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1222. radeon_atom_output_lock(encoder, false);
  1223. }
  1224. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1225. {
  1226. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1227. struct radeon_encoder_atom_dig *dig;
  1228. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1229. if (radeon_encoder_is_digital(encoder)) {
  1230. dig = radeon_encoder->enc_priv;
  1231. dig->dig_encoder = -1;
  1232. }
  1233. radeon_encoder->active_device = 0;
  1234. }
  1235. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1236. .dpms = radeon_atom_encoder_dpms,
  1237. .mode_fixup = radeon_atom_mode_fixup,
  1238. .prepare = radeon_atom_encoder_prepare,
  1239. .mode_set = radeon_atom_encoder_mode_set,
  1240. .commit = radeon_atom_encoder_commit,
  1241. .disable = radeon_atom_encoder_disable,
  1242. /* no detect for TMDS/LVDS yet */
  1243. };
  1244. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1245. .dpms = radeon_atom_encoder_dpms,
  1246. .mode_fixup = radeon_atom_mode_fixup,
  1247. .prepare = radeon_atom_encoder_prepare,
  1248. .mode_set = radeon_atom_encoder_mode_set,
  1249. .commit = radeon_atom_encoder_commit,
  1250. .detect = radeon_atom_dac_detect,
  1251. };
  1252. void radeon_enc_destroy(struct drm_encoder *encoder)
  1253. {
  1254. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1255. kfree(radeon_encoder->enc_priv);
  1256. drm_encoder_cleanup(encoder);
  1257. kfree(radeon_encoder);
  1258. }
  1259. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1260. .destroy = radeon_enc_destroy,
  1261. };
  1262. struct radeon_encoder_atom_dac *
  1263. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1264. {
  1265. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1266. if (!dac)
  1267. return NULL;
  1268. dac->tv_std = TV_STD_NTSC;
  1269. return dac;
  1270. }
  1271. struct radeon_encoder_atom_dig *
  1272. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1273. {
  1274. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1275. if (!dig)
  1276. return NULL;
  1277. /* coherent mode by default */
  1278. dig->coherent_mode = true;
  1279. dig->dig_encoder = -1;
  1280. return dig;
  1281. }
  1282. void
  1283. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1284. {
  1285. struct radeon_device *rdev = dev->dev_private;
  1286. struct drm_encoder *encoder;
  1287. struct radeon_encoder *radeon_encoder;
  1288. /* see if we already added it */
  1289. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1290. radeon_encoder = to_radeon_encoder(encoder);
  1291. if (radeon_encoder->encoder_id == encoder_id) {
  1292. radeon_encoder->devices |= supported_device;
  1293. return;
  1294. }
  1295. }
  1296. /* add a new one */
  1297. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1298. if (!radeon_encoder)
  1299. return;
  1300. encoder = &radeon_encoder->base;
  1301. if (rdev->flags & RADEON_SINGLE_CRTC)
  1302. encoder->possible_crtcs = 0x1;
  1303. else
  1304. encoder->possible_crtcs = 0x3;
  1305. radeon_encoder->enc_priv = NULL;
  1306. radeon_encoder->encoder_id = encoder_id;
  1307. radeon_encoder->devices = supported_device;
  1308. radeon_encoder->rmx_type = RMX_OFF;
  1309. switch (radeon_encoder->encoder_id) {
  1310. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1311. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1312. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1313. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1314. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1315. radeon_encoder->rmx_type = RMX_FULL;
  1316. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1317. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1318. } else {
  1319. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1320. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1321. }
  1322. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1323. break;
  1324. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1325. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1326. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1327. break;
  1328. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1329. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1330. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1331. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1332. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1333. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1334. break;
  1335. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1336. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1337. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1338. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1339. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1340. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1341. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1342. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1343. radeon_encoder->rmx_type = RMX_FULL;
  1344. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1345. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1346. } else {
  1347. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1348. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1349. }
  1350. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1351. break;
  1352. }
  1353. r600_hdmi_init(encoder);
  1354. }