ep0.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/io.h>
  45. #include <linux/list.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/usb/ch9.h>
  48. #include <linux/usb/gadget.h>
  49. #include "core.h"
  50. #include "gadget.h"
  51. #include "io.h"
  52. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  53. const struct dwc3_event_depevt *event);
  54. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  55. {
  56. switch (state) {
  57. case EP0_UNCONNECTED:
  58. return "Unconnected";
  59. case EP0_SETUP_PHASE:
  60. return "Setup Phase";
  61. case EP0_DATA_PHASE:
  62. return "Data Phase";
  63. case EP0_STATUS_PHASE:
  64. return "Status Phase";
  65. default:
  66. return "UNKNOWN";
  67. }
  68. }
  69. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  70. u32 len, u32 type)
  71. {
  72. struct dwc3_gadget_ep_cmd_params params;
  73. struct dwc3_trb_hw *trb_hw;
  74. struct dwc3_trb trb;
  75. struct dwc3_ep *dep;
  76. int ret;
  77. dep = dwc->eps[epnum];
  78. if (dep->flags & DWC3_EP_BUSY) {
  79. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  80. return 0;
  81. }
  82. trb_hw = dwc->ep0_trb;
  83. memset(&trb, 0, sizeof(trb));
  84. trb.trbctl = type;
  85. trb.bplh = buf_dma;
  86. trb.length = len;
  87. trb.hwo = 1;
  88. trb.lst = 1;
  89. trb.ioc = 1;
  90. trb.isp_imi = 1;
  91. dwc3_trb_to_hw(&trb, trb_hw);
  92. memset(&params, 0, sizeof(params));
  93. params.param0 = upper_32_bits(dwc->ep0_trb_addr);
  94. params.param1 = lower_32_bits(dwc->ep0_trb_addr);
  95. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  96. DWC3_DEPCMD_STARTTRANSFER, &params);
  97. if (ret < 0) {
  98. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  99. return ret;
  100. }
  101. dep->flags |= DWC3_EP_BUSY;
  102. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  103. dep->number);
  104. dwc->ep0_next_event = DWC3_EP0_COMPLETE;
  105. return 0;
  106. }
  107. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  108. struct dwc3_request *req)
  109. {
  110. int ret = 0;
  111. req->request.actual = 0;
  112. req->request.status = -EINPROGRESS;
  113. req->epnum = dep->number;
  114. list_add_tail(&req->list, &dep->request_list);
  115. /*
  116. * Gadget driver might not be quick enough to queue a request
  117. * before we get a Transfer Not Ready event on this endpoint.
  118. *
  119. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  120. * flag is set, it's telling us that as soon as Gadget queues the
  121. * required request, we should kick the transfer here because the
  122. * IRQ we were waiting for is long gone.
  123. */
  124. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  125. struct dwc3 *dwc = dep->dwc;
  126. unsigned direction;
  127. u32 type;
  128. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  129. if (dwc->ep0state == EP0_STATUS_PHASE) {
  130. type = dwc->three_stage_setup
  131. ? DWC3_TRBCTL_CONTROL_STATUS3
  132. : DWC3_TRBCTL_CONTROL_STATUS2;
  133. } else if (dwc->ep0state == EP0_DATA_PHASE) {
  134. type = DWC3_TRBCTL_CONTROL_DATA;
  135. } else {
  136. /* should never happen */
  137. WARN_ON(1);
  138. return 0;
  139. }
  140. ret = dwc3_ep0_start_trans(dwc, direction,
  141. req->request.dma, req->request.length, type);
  142. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  143. DWC3_EP0_DIR_IN);
  144. }
  145. return ret;
  146. }
  147. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  148. gfp_t gfp_flags)
  149. {
  150. struct dwc3_request *req = to_dwc3_request(request);
  151. struct dwc3_ep *dep = to_dwc3_ep(ep);
  152. struct dwc3 *dwc = dep->dwc;
  153. unsigned long flags;
  154. int ret;
  155. spin_lock_irqsave(&dwc->lock, flags);
  156. if (!dep->desc) {
  157. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  158. request, dep->name);
  159. ret = -ESHUTDOWN;
  160. goto out;
  161. }
  162. /* we share one TRB for ep0/1 */
  163. if (!list_empty(&dwc->eps[0]->request_list) ||
  164. !list_empty(&dwc->eps[1]->request_list) ||
  165. dwc->ep0_status_pending) {
  166. ret = -EBUSY;
  167. goto out;
  168. }
  169. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  170. request, dep->name, request->length,
  171. dwc3_ep0_state_string(dwc->ep0state));
  172. ret = __dwc3_gadget_ep0_queue(dep, req);
  173. out:
  174. spin_unlock_irqrestore(&dwc->lock, flags);
  175. return ret;
  176. }
  177. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  178. {
  179. struct dwc3_ep *dep = dwc->eps[0];
  180. /* stall is always issued on EP0 */
  181. __dwc3_gadget_ep_set_halt(dwc->eps[0], 1);
  182. dwc->eps[0]->flags = DWC3_EP_ENABLED;
  183. if (!list_empty(&dep->request_list)) {
  184. struct dwc3_request *req;
  185. req = next_request(&dep->request_list);
  186. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  187. }
  188. dwc->ep0state = EP0_SETUP_PHASE;
  189. dwc3_ep0_out_start(dwc);
  190. }
  191. void dwc3_ep0_out_start(struct dwc3 *dwc)
  192. {
  193. int ret;
  194. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  195. DWC3_TRBCTL_CONTROL_SETUP);
  196. WARN_ON(ret < 0);
  197. }
  198. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  199. {
  200. struct dwc3_ep *dep;
  201. u32 windex = le16_to_cpu(wIndex_le);
  202. u32 epnum;
  203. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  204. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  205. epnum |= 1;
  206. dep = dwc->eps[epnum];
  207. if (dep->flags & DWC3_EP_ENABLED)
  208. return dep;
  209. return NULL;
  210. }
  211. static void dwc3_ep0_send_status_response(struct dwc3 *dwc)
  212. {
  213. dwc3_ep0_start_trans(dwc, 1, dwc->setup_buf_addr,
  214. dwc->ep0_usb_req.length,
  215. DWC3_TRBCTL_CONTROL_DATA);
  216. }
  217. /*
  218. * ch 9.4.5
  219. */
  220. static int dwc3_ep0_handle_status(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  221. {
  222. struct dwc3_ep *dep;
  223. u32 recip;
  224. u16 usb_status = 0;
  225. __le16 *response_pkt;
  226. recip = ctrl->bRequestType & USB_RECIP_MASK;
  227. switch (recip) {
  228. case USB_RECIP_DEVICE:
  229. /*
  230. * We are self-powered. U1/U2/LTM will be set later
  231. * once we handle this states. RemoteWakeup is 0 on SS
  232. */
  233. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  234. break;
  235. case USB_RECIP_INTERFACE:
  236. /*
  237. * Function Remote Wake Capable D0
  238. * Function Remote Wakeup D1
  239. */
  240. break;
  241. case USB_RECIP_ENDPOINT:
  242. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  243. if (!dep)
  244. return -EINVAL;
  245. if (dep->flags & DWC3_EP_STALL)
  246. usb_status = 1 << USB_ENDPOINT_HALT;
  247. break;
  248. default:
  249. return -EINVAL;
  250. };
  251. response_pkt = (__le16 *) dwc->setup_buf;
  252. *response_pkt = cpu_to_le16(usb_status);
  253. dwc->ep0_usb_req.length = sizeof(*response_pkt);
  254. dwc->ep0_status_pending = 1;
  255. return 0;
  256. }
  257. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  258. struct usb_ctrlrequest *ctrl, int set)
  259. {
  260. struct dwc3_ep *dep;
  261. u32 recip;
  262. u32 wValue;
  263. u32 wIndex;
  264. u32 reg;
  265. int ret;
  266. u32 mode;
  267. wValue = le16_to_cpu(ctrl->wValue);
  268. wIndex = le16_to_cpu(ctrl->wIndex);
  269. recip = ctrl->bRequestType & USB_RECIP_MASK;
  270. switch (recip) {
  271. case USB_RECIP_DEVICE:
  272. /*
  273. * 9.4.1 says only only for SS, in AddressState only for
  274. * default control pipe
  275. */
  276. switch (wValue) {
  277. case USB_DEVICE_U1_ENABLE:
  278. case USB_DEVICE_U2_ENABLE:
  279. case USB_DEVICE_LTM_ENABLE:
  280. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  281. return -EINVAL;
  282. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  283. return -EINVAL;
  284. }
  285. /* XXX add U[12] & LTM */
  286. switch (wValue) {
  287. case USB_DEVICE_REMOTE_WAKEUP:
  288. break;
  289. case USB_DEVICE_U1_ENABLE:
  290. break;
  291. case USB_DEVICE_U2_ENABLE:
  292. break;
  293. case USB_DEVICE_LTM_ENABLE:
  294. break;
  295. case USB_DEVICE_TEST_MODE:
  296. if ((wIndex & 0xff) != 0)
  297. return -EINVAL;
  298. if (!set)
  299. return -EINVAL;
  300. mode = wIndex >> 8;
  301. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  302. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  303. switch (mode) {
  304. case TEST_J:
  305. case TEST_K:
  306. case TEST_SE0_NAK:
  307. case TEST_PACKET:
  308. case TEST_FORCE_EN:
  309. reg |= mode << 1;
  310. break;
  311. default:
  312. return -EINVAL;
  313. }
  314. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  315. break;
  316. default:
  317. return -EINVAL;
  318. }
  319. break;
  320. case USB_RECIP_INTERFACE:
  321. switch (wValue) {
  322. case USB_INTRF_FUNC_SUSPEND:
  323. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  324. /* XXX enable Low power suspend */
  325. ;
  326. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  327. /* XXX enable remote wakeup */
  328. ;
  329. break;
  330. default:
  331. return -EINVAL;
  332. }
  333. break;
  334. case USB_RECIP_ENDPOINT:
  335. switch (wValue) {
  336. case USB_ENDPOINT_HALT:
  337. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  338. if (!dep)
  339. return -EINVAL;
  340. ret = __dwc3_gadget_ep_set_halt(dep, set);
  341. if (ret)
  342. return -EINVAL;
  343. break;
  344. default:
  345. return -EINVAL;
  346. }
  347. break;
  348. default:
  349. return -EINVAL;
  350. };
  351. return 0;
  352. }
  353. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  354. {
  355. u32 addr;
  356. u32 reg;
  357. addr = le16_to_cpu(ctrl->wValue);
  358. if (addr > 127) {
  359. dev_dbg(dwc->dev, "invalid device address %d\n", addr);
  360. return -EINVAL;
  361. }
  362. if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
  363. dev_dbg(dwc->dev, "trying to set address when configured\n");
  364. return -EINVAL;
  365. }
  366. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  367. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  368. reg |= DWC3_DCFG_DEVADDR(addr);
  369. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  370. if (addr)
  371. dwc->dev_state = DWC3_ADDRESS_STATE;
  372. else
  373. dwc->dev_state = DWC3_DEFAULT_STATE;
  374. return 0;
  375. }
  376. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  377. {
  378. int ret;
  379. spin_unlock(&dwc->lock);
  380. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  381. spin_lock(&dwc->lock);
  382. return ret;
  383. }
  384. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  385. {
  386. u32 cfg;
  387. int ret;
  388. dwc->start_config_issued = false;
  389. cfg = le16_to_cpu(ctrl->wValue);
  390. switch (dwc->dev_state) {
  391. case DWC3_DEFAULT_STATE:
  392. return -EINVAL;
  393. break;
  394. case DWC3_ADDRESS_STATE:
  395. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  396. /* if the cfg matches and the cfg is non zero */
  397. if (!ret && cfg)
  398. dwc->dev_state = DWC3_CONFIGURED_STATE;
  399. break;
  400. case DWC3_CONFIGURED_STATE:
  401. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  402. if (!cfg)
  403. dwc->dev_state = DWC3_ADDRESS_STATE;
  404. break;
  405. }
  406. return 0;
  407. }
  408. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  409. {
  410. int ret;
  411. switch (ctrl->bRequest) {
  412. case USB_REQ_GET_STATUS:
  413. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  414. ret = dwc3_ep0_handle_status(dwc, ctrl);
  415. break;
  416. case USB_REQ_CLEAR_FEATURE:
  417. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  418. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  419. break;
  420. case USB_REQ_SET_FEATURE:
  421. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  422. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  423. break;
  424. case USB_REQ_SET_ADDRESS:
  425. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  426. ret = dwc3_ep0_set_address(dwc, ctrl);
  427. break;
  428. case USB_REQ_SET_CONFIGURATION:
  429. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  430. ret = dwc3_ep0_set_config(dwc, ctrl);
  431. break;
  432. default:
  433. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  434. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  435. break;
  436. };
  437. return ret;
  438. }
  439. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  440. const struct dwc3_event_depevt *event)
  441. {
  442. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  443. int ret;
  444. u32 len;
  445. if (!dwc->gadget_driver)
  446. goto err;
  447. len = le16_to_cpu(ctrl->wLength);
  448. if (!len) {
  449. dwc->three_stage_setup = false;
  450. dwc->ep0_expect_in = false;
  451. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  452. } else {
  453. dwc->three_stage_setup = true;
  454. dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
  455. dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
  456. }
  457. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  458. ret = dwc3_ep0_std_request(dwc, ctrl);
  459. else
  460. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  461. if (ret >= 0)
  462. return;
  463. err:
  464. dwc3_ep0_stall_and_restart(dwc);
  465. }
  466. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  467. const struct dwc3_event_depevt *event)
  468. {
  469. struct dwc3_request *r = NULL;
  470. struct usb_request *ur;
  471. struct dwc3_trb trb;
  472. struct dwc3_ep *dep;
  473. u32 transferred;
  474. u8 epnum;
  475. epnum = event->endpoint_number;
  476. dep = dwc->eps[epnum];
  477. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  478. if (!dwc->ep0_status_pending) {
  479. r = next_request(&dwc->eps[0]->request_list);
  480. ur = &r->request;
  481. } else {
  482. ur = &dwc->ep0_usb_req;
  483. dwc->ep0_status_pending = 0;
  484. }
  485. dwc3_trb_to_nat(dwc->ep0_trb, &trb);
  486. if (dwc->ep0_bounced) {
  487. struct dwc3_ep *ep0 = dwc->eps[0];
  488. transferred = min_t(u32, ur->length,
  489. ep0->endpoint.maxpacket - trb.length);
  490. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  491. dwc->ep0_bounced = false;
  492. } else {
  493. transferred = ur->length - trb.length;
  494. ur->actual += transferred;
  495. }
  496. if ((epnum & 1) && ur->actual < ur->length) {
  497. /* for some reason we did not get everything out */
  498. dwc3_ep0_stall_and_restart(dwc);
  499. } else {
  500. /*
  501. * handle the case where we have to send a zero packet. This
  502. * seems to be case when req.length > maxpacket. Could it be?
  503. */
  504. if (r)
  505. dwc3_gadget_giveback(dep, r, 0);
  506. }
  507. }
  508. static void dwc3_ep0_complete_req(struct dwc3 *dwc,
  509. const struct dwc3_event_depevt *event)
  510. {
  511. struct dwc3_request *r;
  512. struct dwc3_ep *dep;
  513. dep = dwc->eps[0];
  514. if (!list_empty(&dep->request_list)) {
  515. r = next_request(&dep->request_list);
  516. dwc3_gadget_giveback(dep, r, 0);
  517. }
  518. dwc->ep0state = EP0_SETUP_PHASE;
  519. dwc3_ep0_out_start(dwc);
  520. }
  521. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  522. const struct dwc3_event_depevt *event)
  523. {
  524. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  525. dep->flags &= ~DWC3_EP_BUSY;
  526. switch (dwc->ep0state) {
  527. case EP0_SETUP_PHASE:
  528. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  529. dwc3_ep0_inspect_setup(dwc, event);
  530. break;
  531. case EP0_DATA_PHASE:
  532. dev_vdbg(dwc->dev, "Data Phase\n");
  533. dwc3_ep0_complete_data(dwc, event);
  534. break;
  535. case EP0_STATUS_PHASE:
  536. dev_vdbg(dwc->dev, "Status Phase\n");
  537. dwc3_ep0_complete_req(dwc, event);
  538. break;
  539. default:
  540. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  541. }
  542. }
  543. static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
  544. const struct dwc3_event_depevt *event)
  545. {
  546. dwc->ep0state = EP0_SETUP_PHASE;
  547. dwc3_ep0_out_start(dwc);
  548. }
  549. static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
  550. const struct dwc3_event_depevt *event)
  551. {
  552. struct dwc3_ep *dep;
  553. struct dwc3_request *req;
  554. int ret;
  555. dep = dwc->eps[0];
  556. dwc->ep0state = EP0_DATA_PHASE;
  557. if (dwc->ep0_status_pending) {
  558. dwc3_ep0_send_status_response(dwc);
  559. return;
  560. }
  561. if (list_empty(&dep->request_list)) {
  562. dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
  563. dep->flags |= DWC3_EP_PENDING_REQUEST;
  564. if (event->endpoint_number)
  565. dep->flags |= DWC3_EP0_DIR_IN;
  566. return;
  567. }
  568. req = next_request(&dep->request_list);
  569. req->direction = !!event->endpoint_number;
  570. dwc->ep0state = EP0_DATA_PHASE;
  571. if (req->request.length == 0) {
  572. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  573. dwc->ctrl_req_addr, 0,
  574. DWC3_TRBCTL_CONTROL_DATA);
  575. } else if ((req->request.length % dep->endpoint.maxpacket)
  576. && (event->endpoint_number == 0)) {
  577. dwc3_map_buffer_to_dma(req);
  578. WARN_ON(req->request.length > dep->endpoint.maxpacket);
  579. dwc->ep0_bounced = true;
  580. /*
  581. * REVISIT in case request length is bigger than EP0
  582. * wMaxPacketSize, we will need two chained TRBs to handle
  583. * the transfer.
  584. */
  585. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  586. dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
  587. DWC3_TRBCTL_CONTROL_DATA);
  588. } else {
  589. dwc3_map_buffer_to_dma(req);
  590. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  591. req->request.dma, req->request.length,
  592. DWC3_TRBCTL_CONTROL_DATA);
  593. }
  594. WARN_ON(ret < 0);
  595. }
  596. static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
  597. const struct dwc3_event_depevt *event)
  598. {
  599. u32 type;
  600. int ret;
  601. dwc->ep0state = EP0_STATUS_PHASE;
  602. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  603. : DWC3_TRBCTL_CONTROL_STATUS2;
  604. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  605. dwc->ctrl_req_addr, 0, type);
  606. WARN_ON(ret < 0);
  607. }
  608. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  609. const struct dwc3_event_depevt *event)
  610. {
  611. /*
  612. * This part is very tricky: If we has just handled
  613. * XferNotReady(Setup) and we're now expecting a
  614. * XferComplete but, instead, we receive another
  615. * XferNotReady(Setup), we should STALL and restart
  616. * the state machine.
  617. *
  618. * In all other cases, we just continue waiting
  619. * for the XferComplete event.
  620. *
  621. * We are a little bit unsafe here because we're
  622. * not trying to ensure that last event was, indeed,
  623. * XferNotReady(Setup).
  624. *
  625. * Still, we don't expect any condition where that
  626. * should happen and, even if it does, it would be
  627. * another error condition.
  628. */
  629. if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
  630. switch (event->status) {
  631. case DEPEVT_STATUS_CONTROL_SETUP:
  632. dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
  633. dwc3_ep0_stall_and_restart(dwc);
  634. break;
  635. case DEPEVT_STATUS_CONTROL_DATA:
  636. /* FALLTHROUGH */
  637. case DEPEVT_STATUS_CONTROL_STATUS:
  638. /* FALLTHROUGH */
  639. default:
  640. dev_vdbg(dwc->dev, "waiting for XferComplete\n");
  641. }
  642. return;
  643. }
  644. switch (event->status) {
  645. case DEPEVT_STATUS_CONTROL_SETUP:
  646. dev_vdbg(dwc->dev, "Control Setup\n");
  647. dwc3_ep0_do_control_setup(dwc, event);
  648. break;
  649. case DEPEVT_STATUS_CONTROL_DATA:
  650. dev_vdbg(dwc->dev, "Control Data\n");
  651. if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
  652. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  653. dwc->ep0_next_event,
  654. DWC3_EP0_NRDY_DATA);
  655. dwc3_ep0_stall_and_restart(dwc);
  656. return;
  657. }
  658. /*
  659. * One of the possible error cases is when Host _does_
  660. * request for Data Phase, but it does so on the wrong
  661. * direction.
  662. *
  663. * Here, we already know ep0_next_event is DATA (see above),
  664. * so we only need to check for direction.
  665. */
  666. if (dwc->ep0_expect_in != event->endpoint_number) {
  667. dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
  668. dwc3_ep0_stall_and_restart(dwc);
  669. return;
  670. }
  671. dwc3_ep0_do_control_data(dwc, event);
  672. break;
  673. case DEPEVT_STATUS_CONTROL_STATUS:
  674. dev_vdbg(dwc->dev, "Control Status\n");
  675. if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
  676. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  677. dwc->ep0_next_event,
  678. DWC3_EP0_NRDY_STATUS);
  679. dwc3_ep0_stall_and_restart(dwc);
  680. return;
  681. }
  682. dwc3_ep0_do_control_status(dwc, event);
  683. }
  684. }
  685. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  686. const const struct dwc3_event_depevt *event)
  687. {
  688. u8 epnum = event->endpoint_number;
  689. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  690. dwc3_ep_event_string(event->endpoint_event),
  691. epnum >> 1, (epnum & 1) ? "in" : "out",
  692. dwc3_ep0_state_string(dwc->ep0state));
  693. switch (event->endpoint_event) {
  694. case DWC3_DEPEVT_XFERCOMPLETE:
  695. dwc3_ep0_xfer_complete(dwc, event);
  696. break;
  697. case DWC3_DEPEVT_XFERNOTREADY:
  698. dwc3_ep0_xfernotready(dwc, event);
  699. break;
  700. case DWC3_DEPEVT_XFERINPROGRESS:
  701. case DWC3_DEPEVT_RXTXFIFOEVT:
  702. case DWC3_DEPEVT_STREAMEVT:
  703. case DWC3_DEPEVT_EPCMDCMPLT:
  704. break;
  705. }
  706. }