phy_common.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include <linux/export.h>
  30. #include "../wifi.h"
  31. #include "../rtl8192ce/reg.h"
  32. #include "../rtl8192ce/def.h"
  33. #include "dm_common.h"
  34. #include "phy_common.h"
  35. /* Define macro to shorten lines */
  36. #define MCS_TXPWR mcs_txpwrlevel_origoffset
  37. u32 rtl92c_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask)
  38. {
  39. struct rtl_priv *rtlpriv = rtl_priv(hw);
  40. u32 returnvalue, originalvalue, bitshift;
  41. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, ("regaddr(%#x), "
  42. "bitmask(%#x)\n", regaddr,
  43. bitmask));
  44. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  45. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  46. returnvalue = (originalvalue & bitmask) >> bitshift;
  47. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, ("BBR MASK=0x%x "
  48. "Addr[0x%x]=0x%x\n", bitmask,
  49. regaddr, originalvalue));
  50. return returnvalue;
  51. }
  52. EXPORT_SYMBOL(rtl92c_phy_query_bb_reg);
  53. void rtl92c_phy_set_bb_reg(struct ieee80211_hw *hw,
  54. u32 regaddr, u32 bitmask, u32 data)
  55. {
  56. struct rtl_priv *rtlpriv = rtl_priv(hw);
  57. u32 originalvalue, bitshift;
  58. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, ("regaddr(%#x), bitmask(%#x),"
  59. " data(%#x)\n", regaddr, bitmask,
  60. data));
  61. if (bitmask != MASKDWORD) {
  62. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  63. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  64. data = ((originalvalue & (~bitmask)) | (data << bitshift));
  65. }
  66. rtl_write_dword(rtlpriv, regaddr, data);
  67. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, ("regaddr(%#x), bitmask(%#x),"
  68. " data(%#x)\n", regaddr, bitmask,
  69. data));
  70. }
  71. EXPORT_SYMBOL(rtl92c_phy_set_bb_reg);
  72. u32 _rtl92c_phy_fw_rf_serial_read(struct ieee80211_hw *hw,
  73. enum radio_path rfpath, u32 offset)
  74. {
  75. RT_ASSERT(false, ("deprecated!\n"));
  76. return 0;
  77. }
  78. EXPORT_SYMBOL(_rtl92c_phy_fw_rf_serial_read);
  79. void _rtl92c_phy_fw_rf_serial_write(struct ieee80211_hw *hw,
  80. enum radio_path rfpath, u32 offset,
  81. u32 data)
  82. {
  83. RT_ASSERT(false, ("deprecated!\n"));
  84. }
  85. EXPORT_SYMBOL(_rtl92c_phy_fw_rf_serial_write);
  86. u32 _rtl92c_phy_rf_serial_read(struct ieee80211_hw *hw,
  87. enum radio_path rfpath, u32 offset)
  88. {
  89. struct rtl_priv *rtlpriv = rtl_priv(hw);
  90. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  91. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  92. u32 newoffset;
  93. u32 tmplong, tmplong2;
  94. u8 rfpi_enable = 0;
  95. u32 retvalue;
  96. offset &= 0x3f;
  97. newoffset = offset;
  98. if (RT_CANNOT_IO(hw)) {
  99. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("return all one\n"));
  100. return 0xFFFFFFFF;
  101. }
  102. tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
  103. if (rfpath == RF90_PATH_A)
  104. tmplong2 = tmplong;
  105. else
  106. tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
  107. tmplong2 = (tmplong2 & (~BLSSIREADADDRESS)) |
  108. (newoffset << 23) | BLSSIREADEDGE;
  109. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  110. tmplong & (~BLSSIREADEDGE));
  111. mdelay(1);
  112. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
  113. mdelay(1);
  114. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  115. tmplong | BLSSIREADEDGE);
  116. mdelay(1);
  117. if (rfpath == RF90_PATH_A)
  118. rfpi_enable = (u8) rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
  119. BIT(8));
  120. else if (rfpath == RF90_PATH_B)
  121. rfpi_enable = (u8) rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
  122. BIT(8));
  123. if (rfpi_enable)
  124. retvalue = rtl_get_bbreg(hw, pphyreg->rflssi_readbackpi,
  125. BLSSIREADBACKDATA);
  126. else
  127. retvalue = rtl_get_bbreg(hw, pphyreg->rflssi_readback,
  128. BLSSIREADBACKDATA);
  129. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, ("RFR-%d Addr[0x%x]=0x%x\n",
  130. rfpath, pphyreg->rflssi_readback,
  131. retvalue));
  132. return retvalue;
  133. }
  134. EXPORT_SYMBOL(_rtl92c_phy_rf_serial_read);
  135. void _rtl92c_phy_rf_serial_write(struct ieee80211_hw *hw,
  136. enum radio_path rfpath, u32 offset,
  137. u32 data)
  138. {
  139. u32 data_and_addr;
  140. u32 newoffset;
  141. struct rtl_priv *rtlpriv = rtl_priv(hw);
  142. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  143. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  144. if (RT_CANNOT_IO(hw)) {
  145. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("stop\n"));
  146. return;
  147. }
  148. offset &= 0x3f;
  149. newoffset = offset;
  150. data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
  151. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  152. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, ("RFW-%d Addr[0x%x]=0x%x\n",
  153. rfpath, pphyreg->rf3wire_offset,
  154. data_and_addr));
  155. }
  156. EXPORT_SYMBOL(_rtl92c_phy_rf_serial_write);
  157. u32 _rtl92c_phy_calculate_bit_shift(u32 bitmask)
  158. {
  159. u32 i;
  160. for (i = 0; i <= 31; i++) {
  161. if (((bitmask >> i) & 0x1) == 1)
  162. break;
  163. }
  164. return i;
  165. }
  166. EXPORT_SYMBOL(_rtl92c_phy_calculate_bit_shift);
  167. static void _rtl92c_phy_bb_config_1t(struct ieee80211_hw *hw)
  168. {
  169. rtl_set_bbreg(hw, RFPGA0_TXINFO, 0x3, 0x2);
  170. rtl_set_bbreg(hw, RFPGA1_TXINFO, 0x300033, 0x200022);
  171. rtl_set_bbreg(hw, RCCK0_AFESETTING, MASKBYTE3, 0x45);
  172. rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKBYTE0, 0x23);
  173. rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, 0x30, 0x1);
  174. rtl_set_bbreg(hw, 0xe74, 0x0c000000, 0x2);
  175. rtl_set_bbreg(hw, 0xe78, 0x0c000000, 0x2);
  176. rtl_set_bbreg(hw, 0xe7c, 0x0c000000, 0x2);
  177. rtl_set_bbreg(hw, 0xe80, 0x0c000000, 0x2);
  178. rtl_set_bbreg(hw, 0xe88, 0x0c000000, 0x2);
  179. }
  180. bool rtl92c_phy_rf_config(struct ieee80211_hw *hw)
  181. {
  182. struct rtl_priv *rtlpriv = rtl_priv(hw);
  183. return rtlpriv->cfg->ops->phy_rf6052_config(hw);
  184. }
  185. EXPORT_SYMBOL(rtl92c_phy_rf_config);
  186. bool _rtl92c_phy_bb8192c_config_parafile(struct ieee80211_hw *hw)
  187. {
  188. struct rtl_priv *rtlpriv = rtl_priv(hw);
  189. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  190. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  191. bool rtstatus;
  192. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("==>\n"));
  193. rtstatus = rtlpriv->cfg->ops->config_bb_with_headerfile(hw,
  194. BASEBAND_CONFIG_PHY_REG);
  195. if (rtstatus != true) {
  196. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Write BB Reg Fail!!"));
  197. return false;
  198. }
  199. if (rtlphy->rf_type == RF_1T2R) {
  200. _rtl92c_phy_bb_config_1t(hw);
  201. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("Config to 1T!!\n"));
  202. }
  203. if (rtlefuse->autoload_failflag == false) {
  204. rtlphy->pwrgroup_cnt = 0;
  205. rtstatus = rtlpriv->cfg->ops->config_bb_with_pgheaderfile(hw,
  206. BASEBAND_CONFIG_PHY_REG);
  207. }
  208. if (rtstatus != true) {
  209. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("BB_PG Reg Fail!!"));
  210. return false;
  211. }
  212. rtstatus = rtlpriv->cfg->ops->config_bb_with_headerfile(hw,
  213. BASEBAND_CONFIG_AGC_TAB);
  214. if (rtstatus != true) {
  215. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("AGC Table Fail\n"));
  216. return false;
  217. }
  218. rtlphy->cck_high_power = (bool) (rtl_get_bbreg(hw,
  219. RFPGA0_XA_HSSIPARAMETER2,
  220. 0x200));
  221. return true;
  222. }
  223. EXPORT_SYMBOL(_rtl92c_phy_bb8192c_config_parafile);
  224. void _rtl92c_store_pwrIndex_diffrate_offset(struct ieee80211_hw *hw,
  225. u32 regaddr, u32 bitmask,
  226. u32 data)
  227. {
  228. struct rtl_priv *rtlpriv = rtl_priv(hw);
  229. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  230. if (regaddr == RTXAGC_A_RATE18_06) {
  231. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][0] = data;
  232. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  233. ("MCSTxPowerLevelOriginalOffset[%d][0] = 0x%x\n",
  234. rtlphy->pwrgroup_cnt,
  235. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][0]));
  236. }
  237. if (regaddr == RTXAGC_A_RATE54_24) {
  238. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][1] = data;
  239. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  240. ("MCSTxPowerLevelOriginalOffset[%d][1] = 0x%x\n",
  241. rtlphy->pwrgroup_cnt,
  242. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][1]));
  243. }
  244. if (regaddr == RTXAGC_A_CCK1_MCS32) {
  245. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][6] = data;
  246. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  247. ("MCSTxPowerLevelOriginalOffset[%d][6] = 0x%x\n",
  248. rtlphy->pwrgroup_cnt,
  249. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][6]));
  250. }
  251. if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0xffffff00) {
  252. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][7] = data;
  253. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  254. ("MCSTxPowerLevelOriginalOffset[%d][7] = 0x%x\n",
  255. rtlphy->pwrgroup_cnt,
  256. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][7]));
  257. }
  258. if (regaddr == RTXAGC_A_MCS03_MCS00) {
  259. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][2] = data;
  260. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  261. ("MCSTxPowerLevelOriginalOffset[%d][2] = 0x%x\n",
  262. rtlphy->pwrgroup_cnt,
  263. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][2]));
  264. }
  265. if (regaddr == RTXAGC_A_MCS07_MCS04) {
  266. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][3] = data;
  267. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  268. ("MCSTxPowerLevelOriginalOffset[%d][3] = 0x%x\n",
  269. rtlphy->pwrgroup_cnt,
  270. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][3]));
  271. }
  272. if (regaddr == RTXAGC_A_MCS11_MCS08) {
  273. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][4] = data;
  274. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  275. ("MCSTxPowerLevelOriginalOffset[%d][4] = 0x%x\n",
  276. rtlphy->pwrgroup_cnt,
  277. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][4]));
  278. }
  279. if (regaddr == RTXAGC_A_MCS15_MCS12) {
  280. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][5] = data;
  281. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  282. ("MCSTxPowerLevelOriginalOffset[%d][5] = 0x%x\n",
  283. rtlphy->pwrgroup_cnt,
  284. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][5]));
  285. }
  286. if (regaddr == RTXAGC_B_RATE18_06) {
  287. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][8] = data;
  288. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  289. ("MCSTxPowerLevelOriginalOffset[%d][8] = 0x%x\n",
  290. rtlphy->pwrgroup_cnt,
  291. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][8]));
  292. }
  293. if (regaddr == RTXAGC_B_RATE54_24) {
  294. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][9] = data;
  295. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  296. ("MCSTxPowerLevelOriginalOffset[%d][9] = 0x%x\n",
  297. rtlphy->pwrgroup_cnt,
  298. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][9]));
  299. }
  300. if (regaddr == RTXAGC_B_CCK1_55_MCS32) {
  301. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][14] = data;
  302. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  303. ("MCSTxPowerLevelOriginalOffset[%d][14] = 0x%x\n",
  304. rtlphy->pwrgroup_cnt,
  305. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][14]));
  306. }
  307. if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0x000000ff) {
  308. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][15] = data;
  309. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  310. ("MCSTxPowerLevelOriginalOffset[%d][15] = 0x%x\n",
  311. rtlphy->pwrgroup_cnt,
  312. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][15]));
  313. }
  314. if (regaddr == RTXAGC_B_MCS03_MCS00) {
  315. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][10] = data;
  316. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  317. ("MCSTxPowerLevelOriginalOffset[%d][10] = 0x%x\n",
  318. rtlphy->pwrgroup_cnt,
  319. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][10]));
  320. }
  321. if (regaddr == RTXAGC_B_MCS07_MCS04) {
  322. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][11] = data;
  323. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  324. ("MCSTxPowerLevelOriginalOffset[%d][11] = 0x%x\n",
  325. rtlphy->pwrgroup_cnt,
  326. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][11]));
  327. }
  328. if (regaddr == RTXAGC_B_MCS11_MCS08) {
  329. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][12] = data;
  330. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  331. ("MCSTxPowerLevelOriginalOffset[%d][12] = 0x%x\n",
  332. rtlphy->pwrgroup_cnt,
  333. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][12]));
  334. }
  335. if (regaddr == RTXAGC_B_MCS15_MCS12) {
  336. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][13] = data;
  337. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  338. ("MCSTxPowerLevelOriginalOffset[%d][13] = 0x%x\n",
  339. rtlphy->pwrgroup_cnt,
  340. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][13]));
  341. rtlphy->pwrgroup_cnt++;
  342. }
  343. }
  344. EXPORT_SYMBOL(_rtl92c_store_pwrIndex_diffrate_offset);
  345. void rtl92c_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  346. {
  347. struct rtl_priv *rtlpriv = rtl_priv(hw);
  348. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  349. rtlphy->default_initialgain[0] =
  350. (u8) rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  351. rtlphy->default_initialgain[1] =
  352. (u8) rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  353. rtlphy->default_initialgain[2] =
  354. (u8) rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  355. rtlphy->default_initialgain[3] =
  356. (u8) rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  357. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  358. ("Default initial gain (c50=0x%x, "
  359. "c58=0x%x, c60=0x%x, c68=0x%x\n",
  360. rtlphy->default_initialgain[0],
  361. rtlphy->default_initialgain[1],
  362. rtlphy->default_initialgain[2],
  363. rtlphy->default_initialgain[3]));
  364. rtlphy->framesync = (u8) rtl_get_bbreg(hw,
  365. ROFDM0_RXDETECTOR3, MASKBYTE0);
  366. rtlphy->framesync_c34 = rtl_get_bbreg(hw,
  367. ROFDM0_RXDETECTOR2, MASKDWORD);
  368. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  369. ("Default framesync (0x%x) = 0x%x\n",
  370. ROFDM0_RXDETECTOR3, rtlphy->framesync));
  371. }
  372. void _rtl92c_phy_init_bb_rf_register_definition(struct ieee80211_hw *hw)
  373. {
  374. struct rtl_priv *rtlpriv = rtl_priv(hw);
  375. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  376. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  377. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  378. rtlphy->phyreg_def[RF90_PATH_C].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  379. rtlphy->phyreg_def[RF90_PATH_D].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  380. rtlphy->phyreg_def[RF90_PATH_A].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  381. rtlphy->phyreg_def[RF90_PATH_B].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  382. rtlphy->phyreg_def[RF90_PATH_C].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  383. rtlphy->phyreg_def[RF90_PATH_D].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  384. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  385. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  386. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  387. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  388. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
  389. RFPGA0_XA_LSSIPARAMETER;
  390. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
  391. RFPGA0_XB_LSSIPARAMETER;
  392. rtlphy->phyreg_def[RF90_PATH_A].rflssi_select = rFPGA0_XAB_RFPARAMETER;
  393. rtlphy->phyreg_def[RF90_PATH_B].rflssi_select = rFPGA0_XAB_RFPARAMETER;
  394. rtlphy->phyreg_def[RF90_PATH_C].rflssi_select = rFPGA0_XCD_RFPARAMETER;
  395. rtlphy->phyreg_def[RF90_PATH_D].rflssi_select = rFPGA0_XCD_RFPARAMETER;
  396. rtlphy->phyreg_def[RF90_PATH_A].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  397. rtlphy->phyreg_def[RF90_PATH_B].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  398. rtlphy->phyreg_def[RF90_PATH_C].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  399. rtlphy->phyreg_def[RF90_PATH_D].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  400. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para1 = RFPGA0_XA_HSSIPARAMETER1;
  401. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para1 = RFPGA0_XB_HSSIPARAMETER1;
  402. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
  403. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
  404. rtlphy->phyreg_def[RF90_PATH_A].rfswitch_control =
  405. RFPGA0_XAB_SWITCHCONTROL;
  406. rtlphy->phyreg_def[RF90_PATH_B].rfswitch_control =
  407. RFPGA0_XAB_SWITCHCONTROL;
  408. rtlphy->phyreg_def[RF90_PATH_C].rfswitch_control =
  409. RFPGA0_XCD_SWITCHCONTROL;
  410. rtlphy->phyreg_def[RF90_PATH_D].rfswitch_control =
  411. RFPGA0_XCD_SWITCHCONTROL;
  412. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control1 = ROFDM0_XAAGCCORE1;
  413. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control1 = ROFDM0_XBAGCCORE1;
  414. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control1 = ROFDM0_XCAGCCORE1;
  415. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control1 = ROFDM0_XDAGCCORE1;
  416. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control2 = ROFDM0_XAAGCCORE2;
  417. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control2 = ROFDM0_XBAGCCORE2;
  418. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control2 = ROFDM0_XCAGCCORE2;
  419. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control2 = ROFDM0_XDAGCCORE2;
  420. rtlphy->phyreg_def[RF90_PATH_A].rfrxiq_imbalance =
  421. ROFDM0_XARXIQIMBALANCE;
  422. rtlphy->phyreg_def[RF90_PATH_B].rfrxiq_imbalance =
  423. ROFDM0_XBRXIQIMBALANCE;
  424. rtlphy->phyreg_def[RF90_PATH_C].rfrxiq_imbalance =
  425. ROFDM0_XCRXIQIMBANLANCE;
  426. rtlphy->phyreg_def[RF90_PATH_D].rfrxiq_imbalance =
  427. ROFDM0_XDRXIQIMBALANCE;
  428. rtlphy->phyreg_def[RF90_PATH_A].rfrx_afe = ROFDM0_XARXAFE;
  429. rtlphy->phyreg_def[RF90_PATH_B].rfrx_afe = ROFDM0_XBRXAFE;
  430. rtlphy->phyreg_def[RF90_PATH_C].rfrx_afe = ROFDM0_XCRXAFE;
  431. rtlphy->phyreg_def[RF90_PATH_D].rfrx_afe = ROFDM0_XDRXAFE;
  432. rtlphy->phyreg_def[RF90_PATH_A].rftxiq_imbalance =
  433. ROFDM0_XATXIQIMBALANCE;
  434. rtlphy->phyreg_def[RF90_PATH_B].rftxiq_imbalance =
  435. ROFDM0_XBTXIQIMBALANCE;
  436. rtlphy->phyreg_def[RF90_PATH_C].rftxiq_imbalance =
  437. ROFDM0_XCTXIQIMBALANCE;
  438. rtlphy->phyreg_def[RF90_PATH_D].rftxiq_imbalance =
  439. ROFDM0_XDTXIQIMBALANCE;
  440. rtlphy->phyreg_def[RF90_PATH_A].rftx_afe = ROFDM0_XATXAFE;
  441. rtlphy->phyreg_def[RF90_PATH_B].rftx_afe = ROFDM0_XBTXAFE;
  442. rtlphy->phyreg_def[RF90_PATH_C].rftx_afe = ROFDM0_XCTXAFE;
  443. rtlphy->phyreg_def[RF90_PATH_D].rftx_afe = ROFDM0_XDTXAFE;
  444. rtlphy->phyreg_def[RF90_PATH_A].rflssi_readback =
  445. RFPGA0_XA_LSSIREADBACK;
  446. rtlphy->phyreg_def[RF90_PATH_B].rflssi_readback =
  447. RFPGA0_XB_LSSIREADBACK;
  448. rtlphy->phyreg_def[RF90_PATH_C].rflssi_readback =
  449. RFPGA0_XC_LSSIREADBACK;
  450. rtlphy->phyreg_def[RF90_PATH_D].rflssi_readback =
  451. RFPGA0_XD_LSSIREADBACK;
  452. rtlphy->phyreg_def[RF90_PATH_A].rflssi_readbackpi =
  453. TRANSCEIVEA_HSPI_READBACK;
  454. rtlphy->phyreg_def[RF90_PATH_B].rflssi_readbackpi =
  455. TRANSCEIVEB_HSPI_READBACK;
  456. }
  457. EXPORT_SYMBOL(_rtl92c_phy_init_bb_rf_register_definition);
  458. void rtl92c_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
  459. {
  460. struct rtl_priv *rtlpriv = rtl_priv(hw);
  461. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  462. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  463. u8 txpwr_level;
  464. long txpwr_dbm;
  465. txpwr_level = rtlphy->cur_cck_txpwridx;
  466. txpwr_dbm = _rtl92c_phy_txpwr_idx_to_dbm(hw,
  467. WIRELESS_MODE_B, txpwr_level);
  468. txpwr_level = rtlphy->cur_ofdm24g_txpwridx +
  469. rtlefuse->legacy_ht_txpowerdiff;
  470. if (_rtl92c_phy_txpwr_idx_to_dbm(hw,
  471. WIRELESS_MODE_G,
  472. txpwr_level) > txpwr_dbm)
  473. txpwr_dbm =
  474. _rtl92c_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
  475. txpwr_level);
  476. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  477. if (_rtl92c_phy_txpwr_idx_to_dbm(hw,
  478. WIRELESS_MODE_N_24G,
  479. txpwr_level) > txpwr_dbm)
  480. txpwr_dbm =
  481. _rtl92c_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
  482. txpwr_level);
  483. *powerlevel = txpwr_dbm;
  484. }
  485. static void _rtl92c_get_txpower_index(struct ieee80211_hw *hw, u8 channel,
  486. u8 *cckpowerlevel, u8 *ofdmpowerlevel)
  487. {
  488. struct rtl_priv *rtlpriv = rtl_priv(hw);
  489. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  490. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  491. u8 index = (channel - 1);
  492. cckpowerlevel[RF90_PATH_A] =
  493. rtlefuse->txpwrlevel_cck[RF90_PATH_A][index];
  494. cckpowerlevel[RF90_PATH_B] =
  495. rtlefuse->txpwrlevel_cck[RF90_PATH_B][index];
  496. if (get_rf_type(rtlphy) == RF_1T2R || get_rf_type(rtlphy) == RF_1T1R) {
  497. ofdmpowerlevel[RF90_PATH_A] =
  498. rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_A][index];
  499. ofdmpowerlevel[RF90_PATH_B] =
  500. rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_B][index];
  501. } else if (get_rf_type(rtlphy) == RF_2T2R) {
  502. ofdmpowerlevel[RF90_PATH_A] =
  503. rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_A][index];
  504. ofdmpowerlevel[RF90_PATH_B] =
  505. rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_B][index];
  506. }
  507. }
  508. static void _rtl92c_ccxpower_index_check(struct ieee80211_hw *hw,
  509. u8 channel, u8 *cckpowerlevel,
  510. u8 *ofdmpowerlevel)
  511. {
  512. struct rtl_priv *rtlpriv = rtl_priv(hw);
  513. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  514. rtlphy->cur_cck_txpwridx = cckpowerlevel[0];
  515. rtlphy->cur_ofdm24g_txpwridx = ofdmpowerlevel[0];
  516. }
  517. void rtl92c_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  518. {
  519. struct rtl_priv *rtlpriv = rtl_priv(hw);
  520. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  521. u8 cckpowerlevel[2], ofdmpowerlevel[2];
  522. if (rtlefuse->txpwr_fromeprom == false)
  523. return;
  524. _rtl92c_get_txpower_index(hw, channel,
  525. &cckpowerlevel[0], &ofdmpowerlevel[0]);
  526. _rtl92c_ccxpower_index_check(hw,
  527. channel, &cckpowerlevel[0],
  528. &ofdmpowerlevel[0]);
  529. rtlpriv->cfg->ops->phy_rf6052_set_cck_txpower(hw, &cckpowerlevel[0]);
  530. rtlpriv->cfg->ops->phy_rf6052_set_ofdm_txpower(hw, &ofdmpowerlevel[0],
  531. channel);
  532. }
  533. EXPORT_SYMBOL(rtl92c_phy_set_txpower_level);
  534. bool rtl92c_phy_update_txpower_dbm(struct ieee80211_hw *hw, long power_indbm)
  535. {
  536. struct rtl_priv *rtlpriv = rtl_priv(hw);
  537. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  538. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  539. u8 idx;
  540. u8 rf_path;
  541. u8 ccktxpwridx = _rtl92c_phy_dbm_to_txpwr_Idx(hw,
  542. WIRELESS_MODE_B,
  543. power_indbm);
  544. u8 ofdmtxpwridx = _rtl92c_phy_dbm_to_txpwr_Idx(hw,
  545. WIRELESS_MODE_N_24G,
  546. power_indbm);
  547. if (ofdmtxpwridx - rtlefuse->legacy_ht_txpowerdiff > 0)
  548. ofdmtxpwridx -= rtlefuse->legacy_ht_txpowerdiff;
  549. else
  550. ofdmtxpwridx = 0;
  551. RT_TRACE(rtlpriv, COMP_TXAGC, DBG_TRACE,
  552. ("%lx dBm, ccktxpwridx = %d, ofdmtxpwridx = %d\n",
  553. power_indbm, ccktxpwridx, ofdmtxpwridx));
  554. for (idx = 0; idx < 14; idx++) {
  555. for (rf_path = 0; rf_path < 2; rf_path++) {
  556. rtlefuse->txpwrlevel_cck[rf_path][idx] = ccktxpwridx;
  557. rtlefuse->txpwrlevel_ht40_1s[rf_path][idx] =
  558. ofdmtxpwridx;
  559. rtlefuse->txpwrlevel_ht40_2s[rf_path][idx] =
  560. ofdmtxpwridx;
  561. }
  562. }
  563. rtl92c_phy_set_txpower_level(hw, rtlphy->current_channel);
  564. return true;
  565. }
  566. EXPORT_SYMBOL(rtl92c_phy_update_txpower_dbm);
  567. u8 _rtl92c_phy_dbm_to_txpwr_Idx(struct ieee80211_hw *hw,
  568. enum wireless_mode wirelessmode,
  569. long power_indbm)
  570. {
  571. u8 txpwridx;
  572. long offset;
  573. switch (wirelessmode) {
  574. case WIRELESS_MODE_B:
  575. offset = -7;
  576. break;
  577. case WIRELESS_MODE_G:
  578. case WIRELESS_MODE_N_24G:
  579. offset = -8;
  580. break;
  581. default:
  582. offset = -8;
  583. break;
  584. }
  585. if ((power_indbm - offset) > 0)
  586. txpwridx = (u8) ((power_indbm - offset) * 2);
  587. else
  588. txpwridx = 0;
  589. if (txpwridx > MAX_TXPWR_IDX_NMODE_92S)
  590. txpwridx = MAX_TXPWR_IDX_NMODE_92S;
  591. return txpwridx;
  592. }
  593. EXPORT_SYMBOL(_rtl92c_phy_dbm_to_txpwr_Idx);
  594. long _rtl92c_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  595. enum wireless_mode wirelessmode,
  596. u8 txpwridx)
  597. {
  598. long offset;
  599. long pwrout_dbm;
  600. switch (wirelessmode) {
  601. case WIRELESS_MODE_B:
  602. offset = -7;
  603. break;
  604. case WIRELESS_MODE_G:
  605. case WIRELESS_MODE_N_24G:
  606. offset = -8;
  607. break;
  608. default:
  609. offset = -8;
  610. break;
  611. }
  612. pwrout_dbm = txpwridx / 2 + offset;
  613. return pwrout_dbm;
  614. }
  615. EXPORT_SYMBOL(_rtl92c_phy_txpwr_idx_to_dbm);
  616. void rtl92c_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
  617. {
  618. struct rtl_priv *rtlpriv = rtl_priv(hw);
  619. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  620. enum io_type iotype;
  621. if (!is_hal_stop(rtlhal)) {
  622. switch (operation) {
  623. case SCAN_OPT_BACKUP:
  624. iotype = IO_CMD_PAUSE_DM_BY_SCAN;
  625. rtlpriv->cfg->ops->set_hw_reg(hw,
  626. HW_VAR_IO_CMD,
  627. (u8 *)&iotype);
  628. break;
  629. case SCAN_OPT_RESTORE:
  630. iotype = IO_CMD_RESUME_DM_BY_SCAN;
  631. rtlpriv->cfg->ops->set_hw_reg(hw,
  632. HW_VAR_IO_CMD,
  633. (u8 *)&iotype);
  634. break;
  635. default:
  636. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  637. ("Unknown Scan Backup operation.\n"));
  638. break;
  639. }
  640. }
  641. }
  642. EXPORT_SYMBOL(rtl92c_phy_scan_operation_backup);
  643. void rtl92c_phy_set_bw_mode(struct ieee80211_hw *hw,
  644. enum nl80211_channel_type ch_type)
  645. {
  646. struct rtl_priv *rtlpriv = rtl_priv(hw);
  647. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  648. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  649. u8 tmp_bw = rtlphy->current_chan_bw;
  650. if (rtlphy->set_bwmode_inprogress)
  651. return;
  652. rtlphy->set_bwmode_inprogress = true;
  653. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  654. rtlpriv->cfg->ops->phy_set_bw_mode_callback(hw);
  655. } else {
  656. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  657. ("FALSE driver sleep or unload\n"));
  658. rtlphy->set_bwmode_inprogress = false;
  659. rtlphy->current_chan_bw = tmp_bw;
  660. }
  661. }
  662. EXPORT_SYMBOL(rtl92c_phy_set_bw_mode);
  663. void rtl92c_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  664. {
  665. struct rtl_priv *rtlpriv = rtl_priv(hw);
  666. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  667. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  668. u32 delay;
  669. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  670. ("switch to channel%d\n", rtlphy->current_channel));
  671. if (is_hal_stop(rtlhal))
  672. return;
  673. do {
  674. if (!rtlphy->sw_chnl_inprogress)
  675. break;
  676. if (!_rtl92c_phy_sw_chnl_step_by_step
  677. (hw, rtlphy->current_channel, &rtlphy->sw_chnl_stage,
  678. &rtlphy->sw_chnl_step, &delay)) {
  679. if (delay > 0)
  680. mdelay(delay);
  681. else
  682. continue;
  683. } else {
  684. rtlphy->sw_chnl_inprogress = false;
  685. }
  686. break;
  687. } while (true);
  688. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, ("<==\n"));
  689. }
  690. EXPORT_SYMBOL(rtl92c_phy_sw_chnl_callback);
  691. u8 rtl92c_phy_sw_chnl(struct ieee80211_hw *hw)
  692. {
  693. struct rtl_priv *rtlpriv = rtl_priv(hw);
  694. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  695. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  696. if (rtlphy->sw_chnl_inprogress)
  697. return 0;
  698. if (rtlphy->set_bwmode_inprogress)
  699. return 0;
  700. RT_ASSERT((rtlphy->current_channel <= 14),
  701. ("WIRELESS_MODE_G but channel>14"));
  702. rtlphy->sw_chnl_inprogress = true;
  703. rtlphy->sw_chnl_stage = 0;
  704. rtlphy->sw_chnl_step = 0;
  705. if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  706. rtl92c_phy_sw_chnl_callback(hw);
  707. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  708. ("sw_chnl_inprogress false schdule workitem\n"));
  709. rtlphy->sw_chnl_inprogress = false;
  710. } else {
  711. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  712. ("sw_chnl_inprogress false driver sleep or"
  713. " unload\n"));
  714. rtlphy->sw_chnl_inprogress = false;
  715. }
  716. return 1;
  717. }
  718. EXPORT_SYMBOL(rtl92c_phy_sw_chnl);
  719. static bool _rtl92c_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  720. u32 cmdtableidx, u32 cmdtablesz,
  721. enum swchnlcmd_id cmdid,
  722. u32 para1, u32 para2, u32 msdelay)
  723. {
  724. struct swchnlcmd *pcmd;
  725. if (cmdtable == NULL) {
  726. RT_ASSERT(false, ("cmdtable cannot be NULL.\n"));
  727. return false;
  728. }
  729. if (cmdtableidx >= cmdtablesz)
  730. return false;
  731. pcmd = cmdtable + cmdtableidx;
  732. pcmd->cmdid = cmdid;
  733. pcmd->para1 = para1;
  734. pcmd->para2 = para2;
  735. pcmd->msdelay = msdelay;
  736. return true;
  737. }
  738. bool _rtl92c_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  739. u8 channel, u8 *stage, u8 *step,
  740. u32 *delay)
  741. {
  742. struct rtl_priv *rtlpriv = rtl_priv(hw);
  743. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  744. struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
  745. u32 precommoncmdcnt;
  746. struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
  747. u32 postcommoncmdcnt;
  748. struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
  749. u32 rfdependcmdcnt;
  750. struct swchnlcmd *currentcmd = NULL;
  751. u8 rfpath;
  752. u8 num_total_rfpath = rtlphy->num_total_rfpath;
  753. precommoncmdcnt = 0;
  754. _rtl92c_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  755. MAX_PRECMD_CNT,
  756. CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
  757. _rtl92c_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  758. MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
  759. postcommoncmdcnt = 0;
  760. _rtl92c_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
  761. MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
  762. rfdependcmdcnt = 0;
  763. RT_ASSERT((channel >= 1 && channel <= 14),
  764. ("illegal channel for Zebra: %d\n", channel));
  765. _rtl92c_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  766. MAX_RFDEPENDCMD_CNT, CMDID_RF_WRITEREG,
  767. RF_CHNLBW, channel, 10);
  768. _rtl92c_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  769. MAX_RFDEPENDCMD_CNT, CMDID_END, 0, 0,
  770. 0);
  771. do {
  772. switch (*stage) {
  773. case 0:
  774. currentcmd = &precommoncmd[*step];
  775. break;
  776. case 1:
  777. currentcmd = &rfdependcmd[*step];
  778. break;
  779. case 2:
  780. currentcmd = &postcommoncmd[*step];
  781. break;
  782. }
  783. if (currentcmd->cmdid == CMDID_END) {
  784. if ((*stage) == 2) {
  785. return true;
  786. } else {
  787. (*stage)++;
  788. (*step) = 0;
  789. continue;
  790. }
  791. }
  792. switch (currentcmd->cmdid) {
  793. case CMDID_SET_TXPOWEROWER_LEVEL:
  794. rtl92c_phy_set_txpower_level(hw, channel);
  795. break;
  796. case CMDID_WRITEPORT_ULONG:
  797. rtl_write_dword(rtlpriv, currentcmd->para1,
  798. currentcmd->para2);
  799. break;
  800. case CMDID_WRITEPORT_USHORT:
  801. rtl_write_word(rtlpriv, currentcmd->para1,
  802. (u16) currentcmd->para2);
  803. break;
  804. case CMDID_WRITEPORT_UCHAR:
  805. rtl_write_byte(rtlpriv, currentcmd->para1,
  806. (u8) currentcmd->para2);
  807. break;
  808. case CMDID_RF_WRITEREG:
  809. for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
  810. rtlphy->rfreg_chnlval[rfpath] =
  811. ((rtlphy->rfreg_chnlval[rfpath] &
  812. 0xfffffc00) | currentcmd->para2);
  813. rtl_set_rfreg(hw, (enum radio_path)rfpath,
  814. currentcmd->para1,
  815. RFREG_OFFSET_MASK,
  816. rtlphy->rfreg_chnlval[rfpath]);
  817. }
  818. break;
  819. default:
  820. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  821. ("switch case not process\n"));
  822. break;
  823. }
  824. break;
  825. } while (true);
  826. (*delay) = currentcmd->msdelay;
  827. (*step)++;
  828. return false;
  829. }
  830. bool rtl8192_phy_check_is_legal_rfpath(struct ieee80211_hw *hw, u32 rfpath)
  831. {
  832. return true;
  833. }
  834. EXPORT_SYMBOL(rtl8192_phy_check_is_legal_rfpath);
  835. static u8 _rtl92c_phy_path_a_iqk(struct ieee80211_hw *hw, bool config_pathb)
  836. {
  837. u32 reg_eac, reg_e94, reg_e9c, reg_ea4;
  838. u8 result = 0x00;
  839. rtl_set_bbreg(hw, 0xe30, MASKDWORD, 0x10008c1f);
  840. rtl_set_bbreg(hw, 0xe34, MASKDWORD, 0x10008c1f);
  841. rtl_set_bbreg(hw, 0xe38, MASKDWORD, 0x82140102);
  842. rtl_set_bbreg(hw, 0xe3c, MASKDWORD,
  843. config_pathb ? 0x28160202 : 0x28160502);
  844. if (config_pathb) {
  845. rtl_set_bbreg(hw, 0xe50, MASKDWORD, 0x10008c22);
  846. rtl_set_bbreg(hw, 0xe54, MASKDWORD, 0x10008c22);
  847. rtl_set_bbreg(hw, 0xe58, MASKDWORD, 0x82140102);
  848. rtl_set_bbreg(hw, 0xe5c, MASKDWORD, 0x28160202);
  849. }
  850. rtl_set_bbreg(hw, 0xe4c, MASKDWORD, 0x001028d1);
  851. rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf9000000);
  852. rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf8000000);
  853. mdelay(IQK_DELAY_TIME);
  854. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  855. reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
  856. reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
  857. reg_ea4 = rtl_get_bbreg(hw, 0xea4, MASKDWORD);
  858. if (!(reg_eac & BIT(28)) &&
  859. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  860. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  861. result |= 0x01;
  862. else
  863. return result;
  864. if (!(reg_eac & BIT(27)) &&
  865. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  866. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  867. result |= 0x02;
  868. return result;
  869. }
  870. static u8 _rtl92c_phy_path_b_iqk(struct ieee80211_hw *hw)
  871. {
  872. u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
  873. u8 result = 0x00;
  874. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000002);
  875. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000000);
  876. mdelay(IQK_DELAY_TIME);
  877. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  878. reg_eb4 = rtl_get_bbreg(hw, 0xeb4, MASKDWORD);
  879. reg_ebc = rtl_get_bbreg(hw, 0xebc, MASKDWORD);
  880. reg_ec4 = rtl_get_bbreg(hw, 0xec4, MASKDWORD);
  881. reg_ecc = rtl_get_bbreg(hw, 0xecc, MASKDWORD);
  882. if (!(reg_eac & BIT(31)) &&
  883. (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
  884. (((reg_ebc & 0x03FF0000) >> 16) != 0x42))
  885. result |= 0x01;
  886. else
  887. return result;
  888. if (!(reg_eac & BIT(30)) &&
  889. (((reg_ec4 & 0x03FF0000) >> 16) != 0x132) &&
  890. (((reg_ecc & 0x03FF0000) >> 16) != 0x36))
  891. result |= 0x02;
  892. return result;
  893. }
  894. static void _rtl92c_phy_path_a_fill_iqk_matrix(struct ieee80211_hw *hw,
  895. bool iqk_ok, long result[][8],
  896. u8 final_candidate, bool btxonly)
  897. {
  898. u32 oldval_0, x, tx0_a, reg;
  899. long y, tx0_c;
  900. if (final_candidate == 0xFF) {
  901. return;
  902. } else if (iqk_ok) {
  903. oldval_0 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  904. MASKDWORD) >> 22) & 0x3FF;
  905. x = result[final_candidate][0];
  906. if ((x & 0x00000200) != 0)
  907. x = x | 0xFFFFFC00;
  908. tx0_a = (x * oldval_0) >> 8;
  909. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx0_a);
  910. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(31),
  911. ((x * oldval_0 >> 7) & 0x1));
  912. y = result[final_candidate][1];
  913. if ((y & 0x00000200) != 0)
  914. y = y | 0xFFFFFC00;
  915. tx0_c = (y * oldval_0) >> 8;
  916. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, 0xF0000000,
  917. ((tx0_c & 0x3C0) >> 6));
  918. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x003F0000,
  919. (tx0_c & 0x3F));
  920. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(29),
  921. ((y * oldval_0 >> 7) & 0x1));
  922. if (btxonly)
  923. return;
  924. reg = result[final_candidate][2];
  925. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0x3FF, reg);
  926. reg = result[final_candidate][3] & 0x3F;
  927. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0xFC00, reg);
  928. reg = (result[final_candidate][3] >> 6) & 0xF;
  929. rtl_set_bbreg(hw, 0xca0, 0xF0000000, reg);
  930. }
  931. }
  932. static void _rtl92c_phy_path_b_fill_iqk_matrix(struct ieee80211_hw *hw,
  933. bool iqk_ok, long result[][8],
  934. u8 final_candidate, bool btxonly)
  935. {
  936. u32 oldval_1, x, tx1_a, reg;
  937. long y, tx1_c;
  938. if (final_candidate == 0xFF) {
  939. return;
  940. } else if (iqk_ok) {
  941. oldval_1 = (rtl_get_bbreg(hw, ROFDM0_XBTXIQIMBALANCE,
  942. MASKDWORD) >> 22) & 0x3FF;
  943. x = result[final_candidate][4];
  944. if ((x & 0x00000200) != 0)
  945. x = x | 0xFFFFFC00;
  946. tx1_a = (x * oldval_1) >> 8;
  947. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x3FF, tx1_a);
  948. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(27),
  949. ((x * oldval_1 >> 7) & 0x1));
  950. y = result[final_candidate][5];
  951. if ((y & 0x00000200) != 0)
  952. y = y | 0xFFFFFC00;
  953. tx1_c = (y * oldval_1) >> 8;
  954. rtl_set_bbreg(hw, ROFDM0_XDTXAFE, 0xF0000000,
  955. ((tx1_c & 0x3C0) >> 6));
  956. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x003F0000,
  957. (tx1_c & 0x3F));
  958. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(25),
  959. ((y * oldval_1 >> 7) & 0x1));
  960. if (btxonly)
  961. return;
  962. reg = result[final_candidate][6];
  963. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0x3FF, reg);
  964. reg = result[final_candidate][7] & 0x3F;
  965. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0xFC00, reg);
  966. reg = (result[final_candidate][7] >> 6) & 0xF;
  967. rtl_set_bbreg(hw, ROFDM0_AGCRSSITABLE, 0x0000F000, reg);
  968. }
  969. }
  970. static void _rtl92c_phy_save_adda_registers(struct ieee80211_hw *hw,
  971. u32 *addareg, u32 *addabackup,
  972. u32 registernum)
  973. {
  974. u32 i;
  975. for (i = 0; i < registernum; i++)
  976. addabackup[i] = rtl_get_bbreg(hw, addareg[i], MASKDWORD);
  977. }
  978. static void _rtl92c_phy_save_mac_registers(struct ieee80211_hw *hw,
  979. u32 *macreg, u32 *macbackup)
  980. {
  981. struct rtl_priv *rtlpriv = rtl_priv(hw);
  982. u32 i;
  983. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  984. macbackup[i] = rtl_read_byte(rtlpriv, macreg[i]);
  985. macbackup[i] = rtl_read_dword(rtlpriv, macreg[i]);
  986. }
  987. static void _rtl92c_phy_reload_adda_registers(struct ieee80211_hw *hw,
  988. u32 *addareg, u32 *addabackup,
  989. u32 regiesternum)
  990. {
  991. u32 i;
  992. for (i = 0; i < regiesternum; i++)
  993. rtl_set_bbreg(hw, addareg[i], MASKDWORD, addabackup[i]);
  994. }
  995. static void _rtl92c_phy_reload_mac_registers(struct ieee80211_hw *hw,
  996. u32 *macreg, u32 *macbackup)
  997. {
  998. struct rtl_priv *rtlpriv = rtl_priv(hw);
  999. u32 i;
  1000. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  1001. rtl_write_byte(rtlpriv, macreg[i], (u8) macbackup[i]);
  1002. rtl_write_dword(rtlpriv, macreg[i], macbackup[i]);
  1003. }
  1004. static void _rtl92c_phy_path_adda_on(struct ieee80211_hw *hw,
  1005. u32 *addareg, bool is_patha_on, bool is2t)
  1006. {
  1007. u32 pathOn;
  1008. u32 i;
  1009. pathOn = is_patha_on ? 0x04db25a4 : 0x0b1b25a4;
  1010. if (false == is2t) {
  1011. pathOn = 0x0bdb25a0;
  1012. rtl_set_bbreg(hw, addareg[0], MASKDWORD, 0x0b1b25a0);
  1013. } else {
  1014. rtl_set_bbreg(hw, addareg[0], MASKDWORD, pathOn);
  1015. }
  1016. for (i = 1; i < IQK_ADDA_REG_NUM; i++)
  1017. rtl_set_bbreg(hw, addareg[i], MASKDWORD, pathOn);
  1018. }
  1019. static void _rtl92c_phy_mac_setting_calibration(struct ieee80211_hw *hw,
  1020. u32 *macreg, u32 *macbackup)
  1021. {
  1022. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1023. u32 i;
  1024. rtl_write_byte(rtlpriv, macreg[0], 0x3F);
  1025. for (i = 1; i < (IQK_MAC_REG_NUM - 1); i++)
  1026. rtl_write_byte(rtlpriv, macreg[i],
  1027. (u8) (macbackup[i] & (~BIT(3))));
  1028. rtl_write_byte(rtlpriv, macreg[i], (u8) (macbackup[i] & (~BIT(5))));
  1029. }
  1030. static void _rtl92c_phy_path_a_standby(struct ieee80211_hw *hw)
  1031. {
  1032. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x0);
  1033. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
  1034. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  1035. }
  1036. static void _rtl92c_phy_pi_mode_switch(struct ieee80211_hw *hw, bool pi_mode)
  1037. {
  1038. u32 mode;
  1039. mode = pi_mode ? 0x01000100 : 0x01000000;
  1040. rtl_set_bbreg(hw, 0x820, MASKDWORD, mode);
  1041. rtl_set_bbreg(hw, 0x828, MASKDWORD, mode);
  1042. }
  1043. static bool _rtl92c_phy_simularity_compare(struct ieee80211_hw *hw,
  1044. long result[][8], u8 c1, u8 c2)
  1045. {
  1046. u32 i, j, diff, simularity_bitmap, bound;
  1047. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1048. u8 final_candidate[2] = { 0xFF, 0xFF };
  1049. bool bresult = true, is2t = IS_92C_SERIAL(rtlhal->version);
  1050. if (is2t)
  1051. bound = 8;
  1052. else
  1053. bound = 4;
  1054. simularity_bitmap = 0;
  1055. for (i = 0; i < bound; i++) {
  1056. diff = (result[c1][i] > result[c2][i]) ?
  1057. (result[c1][i] - result[c2][i]) :
  1058. (result[c2][i] - result[c1][i]);
  1059. if (diff > MAX_TOLERANCE) {
  1060. if ((i == 2 || i == 6) && !simularity_bitmap) {
  1061. if (result[c1][i] + result[c1][i + 1] == 0)
  1062. final_candidate[(i / 4)] = c2;
  1063. else if (result[c2][i] + result[c2][i + 1] == 0)
  1064. final_candidate[(i / 4)] = c1;
  1065. else
  1066. simularity_bitmap = simularity_bitmap |
  1067. (1 << i);
  1068. } else
  1069. simularity_bitmap =
  1070. simularity_bitmap | (1 << i);
  1071. }
  1072. }
  1073. if (simularity_bitmap == 0) {
  1074. for (i = 0; i < (bound / 4); i++) {
  1075. if (final_candidate[i] != 0xFF) {
  1076. for (j = i * 4; j < (i + 1) * 4 - 2; j++)
  1077. result[3][j] =
  1078. result[final_candidate[i]][j];
  1079. bresult = false;
  1080. }
  1081. }
  1082. return bresult;
  1083. } else if (!(simularity_bitmap & 0x0F)) {
  1084. for (i = 0; i < 4; i++)
  1085. result[3][i] = result[c1][i];
  1086. return false;
  1087. } else if (!(simularity_bitmap & 0xF0) && is2t) {
  1088. for (i = 4; i < 8; i++)
  1089. result[3][i] = result[c1][i];
  1090. return false;
  1091. } else {
  1092. return false;
  1093. }
  1094. }
  1095. static void _rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw,
  1096. long result[][8], u8 t, bool is2t)
  1097. {
  1098. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1099. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1100. u32 i;
  1101. u8 patha_ok, pathb_ok;
  1102. u32 adda_reg[IQK_ADDA_REG_NUM] = {
  1103. 0x85c, 0xe6c, 0xe70, 0xe74,
  1104. 0xe78, 0xe7c, 0xe80, 0xe84,
  1105. 0xe88, 0xe8c, 0xed0, 0xed4,
  1106. 0xed8, 0xedc, 0xee0, 0xeec
  1107. };
  1108. u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
  1109. 0x522, 0x550, 0x551, 0x040
  1110. };
  1111. const u32 retrycount = 2;
  1112. if (t == 0) {
  1113. /* dummy read */
  1114. rtl_get_bbreg(hw, 0x800, MASKDWORD);
  1115. _rtl92c_phy_save_adda_registers(hw, adda_reg,
  1116. rtlphy->adda_backup, 16);
  1117. _rtl92c_phy_save_mac_registers(hw, iqk_mac_reg,
  1118. rtlphy->iqk_mac_backup);
  1119. }
  1120. _rtl92c_phy_path_adda_on(hw, adda_reg, true, is2t);
  1121. if (t == 0) {
  1122. rtlphy->rfpi_enable = (u8) rtl_get_bbreg(hw,
  1123. RFPGA0_XA_HSSIPARAMETER1,
  1124. BIT(8));
  1125. }
  1126. if (!rtlphy->rfpi_enable)
  1127. _rtl92c_phy_pi_mode_switch(hw, true);
  1128. if (t == 0) {
  1129. rtlphy->reg_c04 = rtl_get_bbreg(hw, 0xc04, MASKDWORD);
  1130. rtlphy->reg_c08 = rtl_get_bbreg(hw, 0xc08, MASKDWORD);
  1131. rtlphy->reg_874 = rtl_get_bbreg(hw, 0x874, MASKDWORD);
  1132. }
  1133. rtl_set_bbreg(hw, 0xc04, MASKDWORD, 0x03a05600);
  1134. rtl_set_bbreg(hw, 0xc08, MASKDWORD, 0x000800e4);
  1135. rtl_set_bbreg(hw, 0x874, MASKDWORD, 0x22204000);
  1136. if (is2t) {
  1137. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
  1138. rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00010000);
  1139. }
  1140. _rtl92c_phy_mac_setting_calibration(hw, iqk_mac_reg,
  1141. rtlphy->iqk_mac_backup);
  1142. rtl_set_bbreg(hw, 0xb68, MASKDWORD, 0x00080000);
  1143. if (is2t)
  1144. rtl_set_bbreg(hw, 0xb6c, MASKDWORD, 0x00080000);
  1145. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  1146. rtl_set_bbreg(hw, 0xe40, MASKDWORD, 0x01007c00);
  1147. rtl_set_bbreg(hw, 0xe44, MASKDWORD, 0x01004800);
  1148. for (i = 0; i < retrycount; i++) {
  1149. patha_ok = _rtl92c_phy_path_a_iqk(hw, is2t);
  1150. if (patha_ok == 0x03) {
  1151. result[t][0] = (rtl_get_bbreg(hw, 0xe94, MASKDWORD) &
  1152. 0x3FF0000) >> 16;
  1153. result[t][1] = (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) &
  1154. 0x3FF0000) >> 16;
  1155. result[t][2] = (rtl_get_bbreg(hw, 0xea4, MASKDWORD) &
  1156. 0x3FF0000) >> 16;
  1157. result[t][3] = (rtl_get_bbreg(hw, 0xeac, MASKDWORD) &
  1158. 0x3FF0000) >> 16;
  1159. break;
  1160. } else if (i == (retrycount - 1) && patha_ok == 0x01)
  1161. result[t][0] = (rtl_get_bbreg(hw, 0xe94,
  1162. MASKDWORD) & 0x3FF0000) >>
  1163. 16;
  1164. result[t][1] =
  1165. (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) & 0x3FF0000) >> 16;
  1166. }
  1167. if (is2t) {
  1168. _rtl92c_phy_path_a_standby(hw);
  1169. _rtl92c_phy_path_adda_on(hw, adda_reg, false, is2t);
  1170. for (i = 0; i < retrycount; i++) {
  1171. pathb_ok = _rtl92c_phy_path_b_iqk(hw);
  1172. if (pathb_ok == 0x03) {
  1173. result[t][4] = (rtl_get_bbreg(hw,
  1174. 0xeb4,
  1175. MASKDWORD) &
  1176. 0x3FF0000) >> 16;
  1177. result[t][5] =
  1178. (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
  1179. 0x3FF0000) >> 16;
  1180. result[t][6] =
  1181. (rtl_get_bbreg(hw, 0xec4, MASKDWORD) &
  1182. 0x3FF0000) >> 16;
  1183. result[t][7] =
  1184. (rtl_get_bbreg(hw, 0xecc, MASKDWORD) &
  1185. 0x3FF0000) >> 16;
  1186. break;
  1187. } else if (i == (retrycount - 1) && pathb_ok == 0x01) {
  1188. result[t][4] = (rtl_get_bbreg(hw,
  1189. 0xeb4,
  1190. MASKDWORD) &
  1191. 0x3FF0000) >> 16;
  1192. }
  1193. result[t][5] = (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
  1194. 0x3FF0000) >> 16;
  1195. }
  1196. }
  1197. rtl_set_bbreg(hw, 0xc04, MASKDWORD, rtlphy->reg_c04);
  1198. rtl_set_bbreg(hw, 0x874, MASKDWORD, rtlphy->reg_874);
  1199. rtl_set_bbreg(hw, 0xc08, MASKDWORD, rtlphy->reg_c08);
  1200. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0);
  1201. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00032ed3);
  1202. if (is2t)
  1203. rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00032ed3);
  1204. if (t != 0) {
  1205. if (!rtlphy->rfpi_enable)
  1206. _rtl92c_phy_pi_mode_switch(hw, false);
  1207. _rtl92c_phy_reload_adda_registers(hw, adda_reg,
  1208. rtlphy->adda_backup, 16);
  1209. _rtl92c_phy_reload_mac_registers(hw, iqk_mac_reg,
  1210. rtlphy->iqk_mac_backup);
  1211. }
  1212. }
  1213. static void _rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw,
  1214. char delta, bool is2t)
  1215. {
  1216. #if 0 /* This routine is deliberately dummied out for later fixes */
  1217. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1218. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1219. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1220. u32 reg_d[PATH_NUM];
  1221. u32 tmpreg, index, offset, path, i, pathbound = PATH_NUM, apkbound;
  1222. u32 bb_backup[APK_BB_REG_NUM];
  1223. u32 bb_reg[APK_BB_REG_NUM] = {
  1224. 0x904, 0xc04, 0x800, 0xc08, 0x874
  1225. };
  1226. u32 bb_ap_mode[APK_BB_REG_NUM] = {
  1227. 0x00000020, 0x00a05430, 0x02040000,
  1228. 0x000800e4, 0x00204000
  1229. };
  1230. u32 bb_normal_ap_mode[APK_BB_REG_NUM] = {
  1231. 0x00000020, 0x00a05430, 0x02040000,
  1232. 0x000800e4, 0x22204000
  1233. };
  1234. u32 afe_backup[APK_AFE_REG_NUM];
  1235. u32 afe_reg[APK_AFE_REG_NUM] = {
  1236. 0x85c, 0xe6c, 0xe70, 0xe74, 0xe78,
  1237. 0xe7c, 0xe80, 0xe84, 0xe88, 0xe8c,
  1238. 0xed0, 0xed4, 0xed8, 0xedc, 0xee0,
  1239. 0xeec
  1240. };
  1241. u32 mac_backup[IQK_MAC_REG_NUM];
  1242. u32 mac_reg[IQK_MAC_REG_NUM] = {
  1243. 0x522, 0x550, 0x551, 0x040
  1244. };
  1245. u32 apk_rf_init_value[PATH_NUM][APK_BB_REG_NUM] = {
  1246. {0x0852c, 0x1852c, 0x5852c, 0x1852c, 0x5852c},
  1247. {0x2852e, 0x0852e, 0x3852e, 0x0852e, 0x0852e}
  1248. };
  1249. u32 apk_normal_rf_init_value[PATH_NUM][APK_BB_REG_NUM] = {
  1250. {0x0852c, 0x0a52c, 0x3a52c, 0x5a52c, 0x5a52c},
  1251. {0x0852c, 0x0a52c, 0x5a52c, 0x5a52c, 0x5a52c}
  1252. };
  1253. u32 apk_rf_value_0[PATH_NUM][APK_BB_REG_NUM] = {
  1254. {0x52019, 0x52014, 0x52013, 0x5200f, 0x5208d},
  1255. {0x5201a, 0x52019, 0x52016, 0x52033, 0x52050}
  1256. };
  1257. u32 apk_normal_rf_value_0[PATH_NUM][APK_BB_REG_NUM] = {
  1258. {0x52019, 0x52017, 0x52010, 0x5200d, 0x5206a},
  1259. {0x52019, 0x52017, 0x52010, 0x5200d, 0x5206a}
  1260. };
  1261. u32 afe_on_off[PATH_NUM] = {
  1262. 0x04db25a4, 0x0b1b25a4
  1263. };
  1264. const u32 apk_offset[PATH_NUM] = { 0xb68, 0xb6c };
  1265. u32 apk_normal_offset[PATH_NUM] = { 0xb28, 0xb98 };
  1266. u32 apk_value[PATH_NUM] = { 0x92fc0000, 0x12fc0000 };
  1267. u32 apk_normal_value[PATH_NUM] = { 0x92680000, 0x12680000 };
  1268. const char apk_delta_mapping[APK_BB_REG_NUM][13] = {
  1269. {-4, -3, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1270. {-4, -3, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1271. {-6, -4, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1272. {-1, -1, -1, -1, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1273. {-11, -9, -7, -5, -3, -1, 0, 0, 0, 0, 0, 0, 0}
  1274. };
  1275. const u32 apk_normal_setting_value_1[13] = {
  1276. 0x01017018, 0xf7ed8f84, 0x1b1a1816, 0x2522201e, 0x322e2b28,
  1277. 0x433f3a36, 0x5b544e49, 0x7b726a62, 0xa69a8f84, 0xdfcfc0b3,
  1278. 0x12680000, 0x00880000, 0x00880000
  1279. };
  1280. const u32 apk_normal_setting_value_2[16] = {
  1281. 0x01c7021d, 0x01670183, 0x01000123, 0x00bf00e2, 0x008d00a3,
  1282. 0x0068007b, 0x004d0059, 0x003a0042, 0x002b0031, 0x001f0025,
  1283. 0x0017001b, 0x00110014, 0x000c000f, 0x0009000b, 0x00070008,
  1284. 0x00050006
  1285. };
  1286. u32 apk_result[PATH_NUM][APK_BB_REG_NUM];
  1287. long bb_offset, delta_v, delta_offset;
  1288. if (!is2t)
  1289. pathbound = 1;
  1290. return;
  1291. for (index = 0; index < PATH_NUM; index++) {
  1292. apk_offset[index] = apk_normal_offset[index];
  1293. apk_value[index] = apk_normal_value[index];
  1294. afe_on_off[index] = 0x6fdb25a4;
  1295. }
  1296. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1297. for (path = 0; path < pathbound; path++) {
  1298. apk_rf_init_value[path][index] =
  1299. apk_normal_rf_init_value[path][index];
  1300. apk_rf_value_0[path][index] =
  1301. apk_normal_rf_value_0[path][index];
  1302. }
  1303. bb_ap_mode[index] = bb_normal_ap_mode[index];
  1304. apkbound = 6;
  1305. }
  1306. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1307. if (index == 0)
  1308. continue;
  1309. bb_backup[index] = rtl_get_bbreg(hw, bb_reg[index], MASKDWORD);
  1310. }
  1311. _rtl92c_phy_save_mac_registers(hw, mac_reg, mac_backup);
  1312. _rtl92c_phy_save_adda_registers(hw, afe_reg, afe_backup, 16);
  1313. for (path = 0; path < pathbound; path++) {
  1314. if (path == RF90_PATH_A) {
  1315. offset = 0xb00;
  1316. for (index = 0; index < 11; index++) {
  1317. rtl_set_bbreg(hw, offset, MASKDWORD,
  1318. apk_normal_setting_value_1
  1319. [index]);
  1320. offset += 0x04;
  1321. }
  1322. rtl_set_bbreg(hw, 0xb98, MASKDWORD, 0x12680000);
  1323. offset = 0xb68;
  1324. for (; index < 13; index++) {
  1325. rtl_set_bbreg(hw, offset, MASKDWORD,
  1326. apk_normal_setting_value_1
  1327. [index]);
  1328. offset += 0x04;
  1329. }
  1330. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x40000000);
  1331. offset = 0xb00;
  1332. for (index = 0; index < 16; index++) {
  1333. rtl_set_bbreg(hw, offset, MASKDWORD,
  1334. apk_normal_setting_value_2
  1335. [index]);
  1336. offset += 0x04;
  1337. }
  1338. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1339. } else if (path == RF90_PATH_B) {
  1340. offset = 0xb70;
  1341. for (index = 0; index < 10; index++) {
  1342. rtl_set_bbreg(hw, offset, MASKDWORD,
  1343. apk_normal_setting_value_1
  1344. [index]);
  1345. offset += 0x04;
  1346. }
  1347. rtl_set_bbreg(hw, 0xb28, MASKDWORD, 0x12680000);
  1348. rtl_set_bbreg(hw, 0xb98, MASKDWORD, 0x12680000);
  1349. offset = 0xb68;
  1350. index = 11;
  1351. for (; index < 13; index++) {
  1352. rtl_set_bbreg(hw, offset, MASKDWORD,
  1353. apk_normal_setting_value_1
  1354. [index]);
  1355. offset += 0x04;
  1356. }
  1357. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x40000000);
  1358. offset = 0xb60;
  1359. for (index = 0; index < 16; index++) {
  1360. rtl_set_bbreg(hw, offset, MASKDWORD,
  1361. apk_normal_setting_value_2
  1362. [index]);
  1363. offset += 0x04;
  1364. }
  1365. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1366. }
  1367. reg_d[path] = rtl_get_rfreg(hw, (enum radio_path)path,
  1368. 0xd, MASKDWORD);
  1369. for (index = 0; index < APK_AFE_REG_NUM; index++)
  1370. rtl_set_bbreg(hw, afe_reg[index], MASKDWORD,
  1371. afe_on_off[path]);
  1372. if (path == RF90_PATH_A) {
  1373. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1374. if (index == 0)
  1375. continue;
  1376. rtl_set_bbreg(hw, bb_reg[index], MASKDWORD,
  1377. bb_ap_mode[index]);
  1378. }
  1379. }
  1380. _rtl92c_phy_mac_setting_calibration(hw, mac_reg, mac_backup);
  1381. if (path == 0) {
  1382. rtl_set_rfreg(hw, RF90_PATH_B, 0x0, MASKDWORD, 0x10000);
  1383. } else {
  1384. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASKDWORD,
  1385. 0x10000);
  1386. rtl_set_rfreg(hw, RF90_PATH_A, 0x10, MASKDWORD,
  1387. 0x1000f);
  1388. rtl_set_rfreg(hw, RF90_PATH_A, 0x11, MASKDWORD,
  1389. 0x20103);
  1390. }
  1391. delta_offset = ((delta + 14) / 2);
  1392. if (delta_offset < 0)
  1393. delta_offset = 0;
  1394. else if (delta_offset > 12)
  1395. delta_offset = 12;
  1396. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1397. if (index != 1)
  1398. continue;
  1399. tmpreg = apk_rf_init_value[path][index];
  1400. if (!rtlefuse->apk_thermalmeterignore) {
  1401. bb_offset = (tmpreg & 0xF0000) >> 16;
  1402. if (!(tmpreg & BIT(15)))
  1403. bb_offset = -bb_offset;
  1404. delta_v =
  1405. apk_delta_mapping[index][delta_offset];
  1406. bb_offset += delta_v;
  1407. if (bb_offset < 0) {
  1408. tmpreg = tmpreg & (~BIT(15));
  1409. bb_offset = -bb_offset;
  1410. } else {
  1411. tmpreg = tmpreg | BIT(15);
  1412. }
  1413. tmpreg =
  1414. (tmpreg & 0xFFF0FFFF) | (bb_offset << 16);
  1415. }
  1416. rtl_set_rfreg(hw, (enum radio_path)path, 0xc,
  1417. MASKDWORD, 0x8992e);
  1418. rtl_set_rfreg(hw, (enum radio_path)path, 0x0,
  1419. MASKDWORD, apk_rf_value_0[path][index]);
  1420. rtl_set_rfreg(hw, (enum radio_path)path, 0xd,
  1421. MASKDWORD, tmpreg);
  1422. i = 0;
  1423. do {
  1424. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80000000);
  1425. rtl_set_bbreg(hw, apk_offset[path],
  1426. MASKDWORD, apk_value[0]);
  1427. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1428. ("PHY_APCalibrate() offset 0x%x "
  1429. "value 0x%x\n",
  1430. apk_offset[path],
  1431. rtl_get_bbreg(hw, apk_offset[path],
  1432. MASKDWORD)));
  1433. mdelay(3);
  1434. rtl_set_bbreg(hw, apk_offset[path],
  1435. MASKDWORD, apk_value[1]);
  1436. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1437. ("PHY_APCalibrate() offset 0x%x "
  1438. "value 0x%x\n",
  1439. apk_offset[path],
  1440. rtl_get_bbreg(hw, apk_offset[path],
  1441. MASKDWORD)));
  1442. mdelay(20);
  1443. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1444. if (path == RF90_PATH_A)
  1445. tmpreg = rtl_get_bbreg(hw, 0xbd8,
  1446. 0x03E00000);
  1447. else
  1448. tmpreg = rtl_get_bbreg(hw, 0xbd8,
  1449. 0xF8000000);
  1450. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1451. ("PHY_APCalibrate() offset "
  1452. "0xbd8[25:21] %x\n", tmpreg));
  1453. i++;
  1454. } while (tmpreg > apkbound && i < 4);
  1455. apk_result[path][index] = tmpreg;
  1456. }
  1457. }
  1458. _rtl92c_phy_reload_mac_registers(hw, mac_reg, mac_backup);
  1459. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1460. if (index == 0)
  1461. continue;
  1462. rtl_set_bbreg(hw, bb_reg[index], MASKDWORD, bb_backup[index]);
  1463. }
  1464. _rtl92c_phy_reload_adda_registers(hw, afe_reg, afe_backup, 16);
  1465. for (path = 0; path < pathbound; path++) {
  1466. rtl_set_rfreg(hw, (enum radio_path)path, 0xd,
  1467. MASKDWORD, reg_d[path]);
  1468. if (path == RF90_PATH_B) {
  1469. rtl_set_rfreg(hw, RF90_PATH_A, 0x10, MASKDWORD,
  1470. 0x1000f);
  1471. rtl_set_rfreg(hw, RF90_PATH_A, 0x11, MASKDWORD,
  1472. 0x20101);
  1473. }
  1474. if (apk_result[path][1] > 6)
  1475. apk_result[path][1] = 6;
  1476. }
  1477. for (path = 0; path < pathbound; path++) {
  1478. rtl_set_rfreg(hw, (enum radio_path)path, 0x3, MASKDWORD,
  1479. ((apk_result[path][1] << 15) |
  1480. (apk_result[path][1] << 10) |
  1481. (apk_result[path][1] << 5) |
  1482. apk_result[path][1]));
  1483. if (path == RF90_PATH_A)
  1484. rtl_set_rfreg(hw, (enum radio_path)path, 0x4, MASKDWORD,
  1485. ((apk_result[path][1] << 15) |
  1486. (apk_result[path][1] << 10) |
  1487. (0x00 << 5) | 0x05));
  1488. else
  1489. rtl_set_rfreg(hw, (enum radio_path)path, 0x4, MASKDWORD,
  1490. ((apk_result[path][1] << 15) |
  1491. (apk_result[path][1] << 10) |
  1492. (0x02 << 5) | 0x05));
  1493. rtl_set_rfreg(hw, (enum radio_path)path, 0xe, MASKDWORD,
  1494. ((0x08 << 15) | (0x08 << 10) | (0x08 << 5) |
  1495. 0x08));
  1496. }
  1497. rtlphy->b_apk_done = true;
  1498. #endif
  1499. }
  1500. static void _rtl92c_phy_set_rfpath_switch(struct ieee80211_hw *hw,
  1501. bool bmain, bool is2t)
  1502. {
  1503. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1504. if (is_hal_stop(rtlhal)) {
  1505. rtl_set_bbreg(hw, REG_LEDCFG0, BIT(23), 0x01);
  1506. rtl_set_bbreg(hw, rFPGA0_XAB_RFPARAMETER, BIT(13), 0x01);
  1507. }
  1508. if (is2t) {
  1509. if (bmain)
  1510. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  1511. BIT(5) | BIT(6), 0x1);
  1512. else
  1513. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  1514. BIT(5) | BIT(6), 0x2);
  1515. } else {
  1516. if (bmain)
  1517. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x2);
  1518. else
  1519. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x1);
  1520. }
  1521. }
  1522. #undef IQK_ADDA_REG_NUM
  1523. #undef IQK_DELAY_TIME
  1524. void rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw, bool recovery)
  1525. {
  1526. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1527. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1528. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1529. long result[4][8];
  1530. u8 i, final_candidate;
  1531. bool patha_ok, pathb_ok;
  1532. long reg_e94, reg_e9c, reg_ea4, reg_eb4, reg_ebc, reg_ec4, reg_tmp = 0;
  1533. bool is12simular, is13simular, is23simular;
  1534. bool start_conttx = false, singletone = false;
  1535. u32 iqk_bb_reg[10] = {
  1536. ROFDM0_XARXIQIMBALANCE,
  1537. ROFDM0_XBRXIQIMBALANCE,
  1538. ROFDM0_ECCATHRESHOLD,
  1539. ROFDM0_AGCRSSITABLE,
  1540. ROFDM0_XATXIQIMBALANCE,
  1541. ROFDM0_XBTXIQIMBALANCE,
  1542. ROFDM0_XCTXIQIMBALANCE,
  1543. ROFDM0_XCTXAFE,
  1544. ROFDM0_XDTXAFE,
  1545. ROFDM0_RXIQEXTANTA
  1546. };
  1547. if (recovery) {
  1548. _rtl92c_phy_reload_adda_registers(hw,
  1549. iqk_bb_reg,
  1550. rtlphy->iqk_bb_backup, 10);
  1551. return;
  1552. }
  1553. if (start_conttx || singletone)
  1554. return;
  1555. for (i = 0; i < 8; i++) {
  1556. result[0][i] = 0;
  1557. result[1][i] = 0;
  1558. result[2][i] = 0;
  1559. result[3][i] = 0;
  1560. }
  1561. final_candidate = 0xff;
  1562. patha_ok = false;
  1563. pathb_ok = false;
  1564. is12simular = false;
  1565. is23simular = false;
  1566. is13simular = false;
  1567. for (i = 0; i < 3; i++) {
  1568. if (IS_92C_SERIAL(rtlhal->version))
  1569. _rtl92c_phy_iq_calibrate(hw, result, i, true);
  1570. else
  1571. _rtl92c_phy_iq_calibrate(hw, result, i, false);
  1572. if (i == 1) {
  1573. is12simular = _rtl92c_phy_simularity_compare(hw,
  1574. result, 0,
  1575. 1);
  1576. if (is12simular) {
  1577. final_candidate = 0;
  1578. break;
  1579. }
  1580. }
  1581. if (i == 2) {
  1582. is13simular = _rtl92c_phy_simularity_compare(hw,
  1583. result, 0,
  1584. 2);
  1585. if (is13simular) {
  1586. final_candidate = 0;
  1587. break;
  1588. }
  1589. is23simular = _rtl92c_phy_simularity_compare(hw,
  1590. result, 1,
  1591. 2);
  1592. if (is23simular)
  1593. final_candidate = 1;
  1594. else {
  1595. for (i = 0; i < 8; i++)
  1596. reg_tmp += result[3][i];
  1597. if (reg_tmp != 0)
  1598. final_candidate = 3;
  1599. else
  1600. final_candidate = 0xFF;
  1601. }
  1602. }
  1603. }
  1604. for (i = 0; i < 4; i++) {
  1605. reg_e94 = result[i][0];
  1606. reg_e9c = result[i][1];
  1607. reg_ea4 = result[i][2];
  1608. reg_eb4 = result[i][4];
  1609. reg_ebc = result[i][5];
  1610. reg_ec4 = result[i][6];
  1611. }
  1612. if (final_candidate != 0xff) {
  1613. rtlphy->reg_e94 = reg_e94 = result[final_candidate][0];
  1614. rtlphy->reg_e9c = reg_e9c = result[final_candidate][1];
  1615. reg_ea4 = result[final_candidate][2];
  1616. rtlphy->reg_eb4 = reg_eb4 = result[final_candidate][4];
  1617. rtlphy->reg_ebc = reg_ebc = result[final_candidate][5];
  1618. reg_ec4 = result[final_candidate][6];
  1619. patha_ok = pathb_ok = true;
  1620. } else {
  1621. rtlphy->reg_e94 = rtlphy->reg_eb4 = 0x100;
  1622. rtlphy->reg_e9c = rtlphy->reg_ebc = 0x0;
  1623. }
  1624. if (reg_e94 != 0) /*&&(reg_ea4 != 0) */
  1625. _rtl92c_phy_path_a_fill_iqk_matrix(hw, patha_ok, result,
  1626. final_candidate,
  1627. (reg_ea4 == 0));
  1628. if (IS_92C_SERIAL(rtlhal->version)) {
  1629. if (reg_eb4 != 0) /*&&(reg_ec4 != 0) */
  1630. _rtl92c_phy_path_b_fill_iqk_matrix(hw, pathb_ok,
  1631. result,
  1632. final_candidate,
  1633. (reg_ec4 == 0));
  1634. }
  1635. _rtl92c_phy_save_adda_registers(hw, iqk_bb_reg,
  1636. rtlphy->iqk_bb_backup, 10);
  1637. }
  1638. EXPORT_SYMBOL(rtl92c_phy_iq_calibrate);
  1639. void rtl92c_phy_lc_calibrate(struct ieee80211_hw *hw)
  1640. {
  1641. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1642. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1643. bool start_conttx = false, singletone = false;
  1644. if (start_conttx || singletone)
  1645. return;
  1646. if (IS_92C_SERIAL(rtlhal->version))
  1647. rtlpriv->cfg->ops->phy_lc_calibrate(hw, true);
  1648. else
  1649. rtlpriv->cfg->ops->phy_lc_calibrate(hw, false);
  1650. }
  1651. EXPORT_SYMBOL(rtl92c_phy_lc_calibrate);
  1652. void rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw, char delta)
  1653. {
  1654. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1655. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1656. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1657. if (rtlphy->apk_done)
  1658. return;
  1659. if (IS_92C_SERIAL(rtlhal->version))
  1660. _rtl92c_phy_ap_calibrate(hw, delta, true);
  1661. else
  1662. _rtl92c_phy_ap_calibrate(hw, delta, false);
  1663. }
  1664. EXPORT_SYMBOL(rtl92c_phy_ap_calibrate);
  1665. void rtl92c_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  1666. {
  1667. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1668. if (IS_92C_SERIAL(rtlhal->version))
  1669. _rtl92c_phy_set_rfpath_switch(hw, bmain, true);
  1670. else
  1671. _rtl92c_phy_set_rfpath_switch(hw, bmain, false);
  1672. }
  1673. EXPORT_SYMBOL(rtl92c_phy_set_rfpath_switch);
  1674. bool rtl92c_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  1675. {
  1676. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1677. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1678. bool postprocessing = false;
  1679. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1680. ("-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  1681. iotype, rtlphy->set_io_inprogress));
  1682. do {
  1683. switch (iotype) {
  1684. case IO_CMD_RESUME_DM_BY_SCAN:
  1685. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1686. ("[IO CMD] Resume DM after scan.\n"));
  1687. postprocessing = true;
  1688. break;
  1689. case IO_CMD_PAUSE_DM_BY_SCAN:
  1690. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1691. ("[IO CMD] Pause DM before scan.\n"));
  1692. postprocessing = true;
  1693. break;
  1694. default:
  1695. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1696. ("switch case not process\n"));
  1697. break;
  1698. }
  1699. } while (false);
  1700. if (postprocessing && !rtlphy->set_io_inprogress) {
  1701. rtlphy->set_io_inprogress = true;
  1702. rtlphy->current_io_type = iotype;
  1703. } else {
  1704. return false;
  1705. }
  1706. rtl92c_phy_set_io(hw);
  1707. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, ("<--IO Type(%#x)\n", iotype));
  1708. return true;
  1709. }
  1710. EXPORT_SYMBOL(rtl92c_phy_set_io_cmd);
  1711. void rtl92c_phy_set_io(struct ieee80211_hw *hw)
  1712. {
  1713. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1714. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1715. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1716. ("--->Cmd(%#x), set_io_inprogress(%d)\n",
  1717. rtlphy->current_io_type, rtlphy->set_io_inprogress));
  1718. switch (rtlphy->current_io_type) {
  1719. case IO_CMD_RESUME_DM_BY_SCAN:
  1720. dm_digtable.cur_igvalue = rtlphy->initgain_backup.xaagccore1;
  1721. rtl92c_dm_write_dig(hw);
  1722. rtl92c_phy_set_txpower_level(hw, rtlphy->current_channel);
  1723. break;
  1724. case IO_CMD_PAUSE_DM_BY_SCAN:
  1725. rtlphy->initgain_backup.xaagccore1 = dm_digtable.cur_igvalue;
  1726. dm_digtable.cur_igvalue = 0x17;
  1727. rtl92c_dm_write_dig(hw);
  1728. break;
  1729. default:
  1730. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1731. ("switch case not process\n"));
  1732. break;
  1733. }
  1734. rtlphy->set_io_inprogress = false;
  1735. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1736. ("<---(%#x)\n", rtlphy->current_io_type));
  1737. }
  1738. EXPORT_SYMBOL(rtl92c_phy_set_io);
  1739. void rtl92ce_phy_set_rf_on(struct ieee80211_hw *hw)
  1740. {
  1741. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1742. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  1743. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1744. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
  1745. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1746. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1747. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1748. }
  1749. EXPORT_SYMBOL(rtl92ce_phy_set_rf_on);
  1750. void _rtl92c_phy_set_rf_sleep(struct ieee80211_hw *hw)
  1751. {
  1752. u32 u4b_tmp;
  1753. u8 delay = 5;
  1754. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1755. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1756. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1757. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1758. u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
  1759. while (u4b_tmp != 0 && delay > 0) {
  1760. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x0);
  1761. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1762. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1763. u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
  1764. delay--;
  1765. }
  1766. if (delay == 0) {
  1767. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
  1768. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1769. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1770. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1771. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  1772. ("Switch RF timeout !!!.\n"));
  1773. return;
  1774. }
  1775. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1776. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
  1777. }
  1778. EXPORT_SYMBOL(_rtl92c_phy_set_rf_sleep);