pci.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include <linux/export.h>
  30. #include "core.h"
  31. #include "wifi.h"
  32. #include "pci.h"
  33. #include "base.h"
  34. #include "ps.h"
  35. #include "efuse.h"
  36. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  37. PCI_VENDOR_ID_INTEL,
  38. PCI_VENDOR_ID_ATI,
  39. PCI_VENDOR_ID_AMD,
  40. PCI_VENDOR_ID_SI
  41. };
  42. static const u8 ac_to_hwq[] = {
  43. VO_QUEUE,
  44. VI_QUEUE,
  45. BE_QUEUE,
  46. BK_QUEUE
  47. };
  48. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  49. struct sk_buff *skb)
  50. {
  51. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  52. __le16 fc = rtl_get_fc(skb);
  53. u8 queue_index = skb_get_queue_mapping(skb);
  54. if (unlikely(ieee80211_is_beacon(fc)))
  55. return BEACON_QUEUE;
  56. if (ieee80211_is_mgmt(fc))
  57. return MGNT_QUEUE;
  58. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  59. if (ieee80211_is_nullfunc(fc))
  60. return HIGH_QUEUE;
  61. return ac_to_hwq[queue_index];
  62. }
  63. /* Update PCI dependent default settings*/
  64. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  65. {
  66. struct rtl_priv *rtlpriv = rtl_priv(hw);
  67. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  68. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  69. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  70. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  71. u8 init_aspm;
  72. ppsc->reg_rfps_level = 0;
  73. ppsc->support_aspm = false;
  74. /*Update PCI ASPM setting */
  75. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  76. switch (rtlpci->const_pci_aspm) {
  77. case 0:
  78. /*No ASPM */
  79. break;
  80. case 1:
  81. /*ASPM dynamically enabled/disable. */
  82. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  83. break;
  84. case 2:
  85. /*ASPM with Clock Req dynamically enabled/disable. */
  86. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  87. RT_RF_OFF_LEVL_CLK_REQ);
  88. break;
  89. case 3:
  90. /*
  91. * Always enable ASPM and Clock Req
  92. * from initialization to halt.
  93. * */
  94. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  95. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  96. RT_RF_OFF_LEVL_CLK_REQ);
  97. break;
  98. case 4:
  99. /*
  100. * Always enable ASPM without Clock Req
  101. * from initialization to halt.
  102. * */
  103. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  104. RT_RF_OFF_LEVL_CLK_REQ);
  105. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  106. break;
  107. }
  108. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  109. /*Update Radio OFF setting */
  110. switch (rtlpci->const_hwsw_rfoff_d3) {
  111. case 1:
  112. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  113. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  114. break;
  115. case 2:
  116. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  117. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  118. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  119. break;
  120. case 3:
  121. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  122. break;
  123. }
  124. /*Set HW definition to determine if it supports ASPM. */
  125. switch (rtlpci->const_support_pciaspm) {
  126. case 0:{
  127. /*Not support ASPM. */
  128. bool support_aspm = false;
  129. ppsc->support_aspm = support_aspm;
  130. break;
  131. }
  132. case 1:{
  133. /*Support ASPM. */
  134. bool support_aspm = true;
  135. bool support_backdoor = true;
  136. ppsc->support_aspm = support_aspm;
  137. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  138. !priv->ndis_adapter.amd_l1_patch)
  139. support_backdoor = false; */
  140. ppsc->support_backdoor = support_backdoor;
  141. break;
  142. }
  143. case 2:
  144. /*ASPM value set by chipset. */
  145. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  146. bool support_aspm = true;
  147. ppsc->support_aspm = support_aspm;
  148. }
  149. break;
  150. default:
  151. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  152. ("switch case not process\n"));
  153. break;
  154. }
  155. /* toshiba aspm issue, toshiba will set aspm selfly
  156. * so we should not set aspm in driver */
  157. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  158. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  159. init_aspm == 0x43)
  160. ppsc->support_aspm = false;
  161. }
  162. static bool _rtl_pci_platform_switch_device_pci_aspm(
  163. struct ieee80211_hw *hw,
  164. u8 value)
  165. {
  166. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  167. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  168. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  169. value |= 0x40;
  170. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  171. return false;
  172. }
  173. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  174. static bool _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  175. {
  176. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  177. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  178. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  179. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  180. udelay(100);
  181. return true;
  182. }
  183. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  184. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  185. {
  186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  187. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  188. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  189. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  190. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  191. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  192. /*Retrieve original configuration settings. */
  193. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  194. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  195. pcibridge_linkctrlreg;
  196. u16 aspmlevel = 0;
  197. u8 tmp_u1b = 0;
  198. if (!ppsc->support_aspm)
  199. return;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. ("PCI(Bridge) UNKNOWN.\n"));
  203. return;
  204. }
  205. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  206. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  207. _rtl_pci_switch_clk_req(hw, 0x0);
  208. }
  209. /*for promising device will in L0 state after an I/O. */
  210. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  211. /*Set corresponding value. */
  212. aspmlevel |= BIT(0) | BIT(1);
  213. linkctrl_reg &= ~aspmlevel;
  214. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  215. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  216. udelay(50);
  217. /*4 Disable Pci Bridge ASPM */
  218. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  219. pcibridge_linkctrlreg);
  220. udelay(50);
  221. }
  222. /*
  223. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  224. *power saving We should follow the sequence to enable
  225. *RTL8192SE first then enable Pci Bridge ASPM
  226. *or the system will show bluescreen.
  227. */
  228. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  229. {
  230. struct rtl_priv *rtlpriv = rtl_priv(hw);
  231. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  232. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  233. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  234. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  235. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  236. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  237. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  238. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  239. u16 aspmlevel;
  240. u8 u_pcibridge_aspmsetting;
  241. u8 u_device_aspmsetting;
  242. if (!ppsc->support_aspm)
  243. return;
  244. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  245. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  246. ("PCI(Bridge) UNKNOWN.\n"));
  247. return;
  248. }
  249. /*4 Enable Pci Bridge ASPM */
  250. u_pcibridge_aspmsetting =
  251. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  252. rtlpci->const_hostpci_aspm_setting;
  253. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  254. u_pcibridge_aspmsetting &= ~BIT(0);
  255. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  256. u_pcibridge_aspmsetting);
  257. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  258. ("PlatformEnableASPM():PciBridge busnumber[%x], "
  259. "DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  260. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  261. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  262. u_pcibridge_aspmsetting));
  263. udelay(50);
  264. /*Get ASPM level (with/without Clock Req) */
  265. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  266. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  267. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  268. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  269. u_device_aspmsetting |= aspmlevel;
  270. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  271. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  272. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  273. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  274. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  275. }
  276. udelay(100);
  277. }
  278. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  279. {
  280. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  281. bool status = false;
  282. u8 offset_e0;
  283. unsigned offset_e4;
  284. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  285. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  286. if (offset_e0 == 0xA0) {
  287. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  288. if (offset_e4 & BIT(23))
  289. status = true;
  290. }
  291. return status;
  292. }
  293. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  294. {
  295. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  296. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  297. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  298. u8 linkctrl_reg;
  299. u8 num4bbytes;
  300. num4bbytes = (capabilityoffset + 0x10) / 4;
  301. /*Read Link Control Register */
  302. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  303. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  304. }
  305. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  306. struct ieee80211_hw *hw)
  307. {
  308. struct rtl_priv *rtlpriv = rtl_priv(hw);
  309. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  310. u8 tmp;
  311. int pos;
  312. u8 linkctrl_reg;
  313. /*Link Control Register */
  314. pos = pci_pcie_cap(pdev);
  315. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
  316. pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
  317. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  318. ("Link Control Register =%x\n",
  319. pcipriv->ndis_adapter.linkctrl_reg));
  320. pci_read_config_byte(pdev, 0x98, &tmp);
  321. tmp |= BIT(4);
  322. pci_write_config_byte(pdev, 0x98, tmp);
  323. tmp = 0x17;
  324. pci_write_config_byte(pdev, 0x70f, tmp);
  325. }
  326. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  327. {
  328. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  329. _rtl_pci_update_default_setting(hw);
  330. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  331. /*Always enable ASPM & Clock Req. */
  332. rtl_pci_enable_aspm(hw);
  333. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  334. }
  335. }
  336. static void _rtl_pci_io_handler_init(struct device *dev,
  337. struct ieee80211_hw *hw)
  338. {
  339. struct rtl_priv *rtlpriv = rtl_priv(hw);
  340. rtlpriv->io.dev = dev;
  341. rtlpriv->io.write8_async = pci_write8_async;
  342. rtlpriv->io.write16_async = pci_write16_async;
  343. rtlpriv->io.write32_async = pci_write32_async;
  344. rtlpriv->io.read8_sync = pci_read8_sync;
  345. rtlpriv->io.read16_sync = pci_read16_sync;
  346. rtlpriv->io.read32_sync = pci_read32_sync;
  347. }
  348. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  349. {
  350. }
  351. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  352. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  353. {
  354. struct rtl_priv *rtlpriv = rtl_priv(hw);
  355. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  356. u8 additionlen = FCS_LEN;
  357. struct sk_buff *next_skb;
  358. /* here open is 4, wep/tkip is 8, aes is 12*/
  359. if (info->control.hw_key)
  360. additionlen += info->control.hw_key->icv_len;
  361. /* The most skb num is 6 */
  362. tcb_desc->empkt_num = 0;
  363. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  364. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  365. struct ieee80211_tx_info *next_info;
  366. next_info = IEEE80211_SKB_CB(next_skb);
  367. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  368. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  369. next_skb->len + additionlen;
  370. tcb_desc->empkt_num++;
  371. } else {
  372. break;
  373. }
  374. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  375. next_skb))
  376. break;
  377. if (tcb_desc->empkt_num >= 5)
  378. break;
  379. }
  380. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  381. return true;
  382. }
  383. /* just for early mode now */
  384. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  385. {
  386. struct rtl_priv *rtlpriv = rtl_priv(hw);
  387. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  388. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  389. struct sk_buff *skb = NULL;
  390. struct ieee80211_tx_info *info = NULL;
  391. int tid;
  392. if (!rtlpriv->rtlhal.earlymode_enable)
  393. return;
  394. /* we juse use em for BE/BK/VI/VO */
  395. for (tid = 7; tid >= 0; tid--) {
  396. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(hw, tid)];
  397. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  398. while (!mac->act_scanning &&
  399. rtlpriv->psc.rfpwr_state == ERFON) {
  400. struct rtl_tcb_desc tcb_desc;
  401. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  402. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  403. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  404. (ring->entries - skb_queue_len(&ring->queue) > 5)) {
  405. skb = skb_dequeue(&mac->skb_waitq[tid]);
  406. } else {
  407. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  408. break;
  409. }
  410. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  411. /* Some macaddr can't do early mode. like
  412. * multicast/broadcast/no_qos data */
  413. info = IEEE80211_SKB_CB(skb);
  414. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  415. _rtl_update_earlymode_info(hw, skb,
  416. &tcb_desc, tid);
  417. rtlpriv->intf_ops->adapter_tx(hw, skb, &tcb_desc);
  418. }
  419. }
  420. }
  421. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  422. {
  423. struct rtl_priv *rtlpriv = rtl_priv(hw);
  424. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  425. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  426. while (skb_queue_len(&ring->queue)) {
  427. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  428. struct sk_buff *skb;
  429. struct ieee80211_tx_info *info;
  430. __le16 fc;
  431. u8 tid;
  432. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  433. HW_DESC_OWN);
  434. /*
  435. *beacon packet will only use the first
  436. *descriptor defautly,and the own may not
  437. *be cleared by the hardware
  438. */
  439. if (own)
  440. return;
  441. ring->idx = (ring->idx + 1) % ring->entries;
  442. skb = __skb_dequeue(&ring->queue);
  443. pci_unmap_single(rtlpci->pdev,
  444. rtlpriv->cfg->ops->
  445. get_desc((u8 *) entry, true,
  446. HW_DESC_TXBUFF_ADDR),
  447. skb->len, PCI_DMA_TODEVICE);
  448. /* remove early mode header */
  449. if (rtlpriv->rtlhal.earlymode_enable)
  450. skb_pull(skb, EM_HDR_LEN);
  451. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  452. ("new ring->idx:%d, "
  453. "free: skb_queue_len:%d, free: seq:%x\n",
  454. ring->idx,
  455. skb_queue_len(&ring->queue),
  456. *(u16 *) (skb->data + 22)));
  457. if (prio == TXCMD_QUEUE) {
  458. dev_kfree_skb(skb);
  459. goto tx_status_ok;
  460. }
  461. /* for sw LPS, just after NULL skb send out, we can
  462. * sure AP kown we are sleeped, our we should not let
  463. * rf to sleep*/
  464. fc = rtl_get_fc(skb);
  465. if (ieee80211_is_nullfunc(fc)) {
  466. if (ieee80211_has_pm(fc)) {
  467. rtlpriv->mac80211.offchan_delay = true;
  468. rtlpriv->psc.state_inap = true;
  469. } else {
  470. rtlpriv->psc.state_inap = false;
  471. }
  472. }
  473. /* update tid tx pkt num */
  474. tid = rtl_get_tid(skb);
  475. if (tid <= 7)
  476. rtlpriv->link_info.tidtx_inperiod[tid]++;
  477. info = IEEE80211_SKB_CB(skb);
  478. ieee80211_tx_info_clear_status(info);
  479. info->flags |= IEEE80211_TX_STAT_ACK;
  480. /*info->status.rates[0].count = 1; */
  481. ieee80211_tx_status_irqsafe(hw, skb);
  482. if ((ring->entries - skb_queue_len(&ring->queue))
  483. == 2) {
  484. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  485. ("more desc left, wake"
  486. "skb_queue@%d,ring->idx = %d,"
  487. "skb_queue_len = 0x%d\n",
  488. prio, ring->idx,
  489. skb_queue_len(&ring->queue)));
  490. ieee80211_wake_queue(hw,
  491. skb_get_queue_mapping
  492. (skb));
  493. }
  494. tx_status_ok:
  495. skb = NULL;
  496. }
  497. if (((rtlpriv->link_info.num_rx_inperiod +
  498. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  499. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  500. schedule_work(&rtlpriv->works.lps_leave_work);
  501. }
  502. }
  503. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  504. struct ieee80211_rx_status rx_status)
  505. {
  506. struct rtl_priv *rtlpriv = rtl_priv(hw);
  507. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  508. __le16 fc = rtl_get_fc(skb);
  509. bool unicast = false;
  510. struct sk_buff *uskb = NULL;
  511. u8 *pdata;
  512. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  513. if (is_broadcast_ether_addr(hdr->addr1)) {
  514. ;/*TODO*/
  515. } else if (is_multicast_ether_addr(hdr->addr1)) {
  516. ;/*TODO*/
  517. } else {
  518. unicast = true;
  519. rtlpriv->stats.rxbytesunicast += skb->len;
  520. }
  521. rtl_is_special_data(hw, skb, false);
  522. if (ieee80211_is_data(fc)) {
  523. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  524. if (unicast)
  525. rtlpriv->link_info.num_rx_inperiod++;
  526. }
  527. /* for sw lps */
  528. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  529. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  530. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  531. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  532. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  533. return;
  534. if (unlikely(!rtl_action_proc(hw, skb, false)))
  535. return;
  536. uskb = dev_alloc_skb(skb->len + 128);
  537. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  538. pdata = (u8 *)skb_put(uskb, skb->len);
  539. memcpy(pdata, skb->data, skb->len);
  540. ieee80211_rx_irqsafe(hw, uskb);
  541. }
  542. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  543. {
  544. struct rtl_priv *rtlpriv = rtl_priv(hw);
  545. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  546. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  547. struct ieee80211_rx_status rx_status = { 0 };
  548. unsigned int count = rtlpci->rxringcount;
  549. u8 own;
  550. u8 tmp_one;
  551. u32 bufferaddress;
  552. struct rtl_stats stats = {
  553. .signal = 0,
  554. .noise = -98,
  555. .rate = 0,
  556. };
  557. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  558. /*RX NORMAL PKT */
  559. while (count--) {
  560. /*rx descriptor */
  561. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  562. index];
  563. /*rx pkt */
  564. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  565. index];
  566. struct sk_buff *new_skb = NULL;
  567. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  568. false, HW_DESC_OWN);
  569. /*wait data to be filled by hardware */
  570. if (own)
  571. break;
  572. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  573. &rx_status,
  574. (u8 *) pdesc, skb);
  575. if (stats.crc || stats.hwerror)
  576. goto done;
  577. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  578. if (unlikely(!new_skb)) {
  579. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV),
  580. DBG_DMESG,
  581. ("can't alloc skb for rx\n"));
  582. goto done;
  583. }
  584. pci_unmap_single(rtlpci->pdev,
  585. *((dma_addr_t *) skb->cb),
  586. rtlpci->rxbuffersize,
  587. PCI_DMA_FROMDEVICE);
  588. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  589. HW_DESC_RXPKT_LEN));
  590. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  591. /*
  592. * NOTICE This can not be use for mac80211,
  593. * this is done in mac80211 code,
  594. * if you done here sec DHCP will fail
  595. * skb_trim(skb, skb->len - 4);
  596. */
  597. _rtl_receive_one(hw, skb, rx_status);
  598. if (((rtlpriv->link_info.num_rx_inperiod +
  599. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  600. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  601. schedule_work(&rtlpriv->works.lps_leave_work);
  602. }
  603. dev_kfree_skb_any(skb);
  604. skb = new_skb;
  605. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  606. *((dma_addr_t *) skb->cb) =
  607. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  608. rtlpci->rxbuffersize,
  609. PCI_DMA_FROMDEVICE);
  610. done:
  611. bufferaddress = (*((dma_addr_t *)skb->cb));
  612. tmp_one = 1;
  613. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  614. HW_DESC_RXBUFF_ADDR,
  615. (u8 *)&bufferaddress);
  616. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  617. HW_DESC_RXPKT_LEN,
  618. (u8 *)&rtlpci->rxbuffersize);
  619. if (index == rtlpci->rxringcount - 1)
  620. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  621. HW_DESC_RXERO,
  622. (u8 *)&tmp_one);
  623. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  624. (u8 *)&tmp_one);
  625. index = (index + 1) % rtlpci->rxringcount;
  626. }
  627. rtlpci->rx_ring[rx_queue_idx].idx = index;
  628. }
  629. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  630. {
  631. struct ieee80211_hw *hw = dev_id;
  632. struct rtl_priv *rtlpriv = rtl_priv(hw);
  633. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  634. unsigned long flags;
  635. u32 inta = 0;
  636. u32 intb = 0;
  637. irqreturn_t ret = IRQ_HANDLED;
  638. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  639. /*read ISR: 4/8bytes */
  640. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  641. /*Shared IRQ or HW disappared */
  642. if (!inta || inta == 0xffff) {
  643. ret = IRQ_NONE;
  644. goto done;
  645. }
  646. /*<1> beacon related */
  647. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  648. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  649. ("beacon ok interrupt!\n"));
  650. }
  651. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  652. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  653. ("beacon err interrupt!\n"));
  654. }
  655. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  656. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  657. ("beacon interrupt!\n"));
  658. }
  659. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  660. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  661. ("prepare beacon for interrupt!\n"));
  662. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  663. }
  664. /*<3> Tx related */
  665. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  666. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("IMR_TXFOVW!\n"));
  667. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  668. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  669. ("Manage ok interrupt!\n"));
  670. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  671. }
  672. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  673. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  674. ("HIGH_QUEUE ok interrupt!\n"));
  675. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  676. }
  677. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  678. rtlpriv->link_info.num_tx_inperiod++;
  679. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  680. ("BK Tx OK interrupt!\n"));
  681. _rtl_pci_tx_isr(hw, BK_QUEUE);
  682. }
  683. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  684. rtlpriv->link_info.num_tx_inperiod++;
  685. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  686. ("BE TX OK interrupt!\n"));
  687. _rtl_pci_tx_isr(hw, BE_QUEUE);
  688. }
  689. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  690. rtlpriv->link_info.num_tx_inperiod++;
  691. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  692. ("VI TX OK interrupt!\n"));
  693. _rtl_pci_tx_isr(hw, VI_QUEUE);
  694. }
  695. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  696. rtlpriv->link_info.num_tx_inperiod++;
  697. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  698. ("Vo TX OK interrupt!\n"));
  699. _rtl_pci_tx_isr(hw, VO_QUEUE);
  700. }
  701. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  702. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  703. rtlpriv->link_info.num_tx_inperiod++;
  704. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  705. ("CMD TX OK interrupt!\n"));
  706. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  707. }
  708. }
  709. /*<2> Rx related */
  710. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  711. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, ("Rx ok interrupt!\n"));
  712. _rtl_pci_rx_interrupt(hw);
  713. }
  714. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  715. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  716. ("rx descriptor unavailable!\n"));
  717. _rtl_pci_rx_interrupt(hw);
  718. }
  719. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  720. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("rx overflow !\n"));
  721. _rtl_pci_rx_interrupt(hw);
  722. }
  723. if (rtlpriv->rtlhal.earlymode_enable)
  724. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  725. done:
  726. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  727. return ret;
  728. }
  729. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  730. {
  731. _rtl_pci_tx_chk_waitq(hw);
  732. }
  733. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  734. {
  735. struct rtl_priv *rtlpriv = rtl_priv(hw);
  736. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  737. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  738. struct rtl8192_tx_ring *ring = NULL;
  739. struct ieee80211_hdr *hdr = NULL;
  740. struct ieee80211_tx_info *info = NULL;
  741. struct sk_buff *pskb = NULL;
  742. struct rtl_tx_desc *pdesc = NULL;
  743. struct rtl_tcb_desc tcb_desc;
  744. u8 temp_one = 1;
  745. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  746. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  747. pskb = __skb_dequeue(&ring->queue);
  748. if (pskb)
  749. kfree_skb(pskb);
  750. /*NB: the beacon data buffer must be 32-bit aligned. */
  751. pskb = ieee80211_beacon_get(hw, mac->vif);
  752. if (pskb == NULL)
  753. return;
  754. hdr = rtl_get_hdr(pskb);
  755. info = IEEE80211_SKB_CB(pskb);
  756. pdesc = &ring->desc[0];
  757. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  758. info, pskb, BEACON_QUEUE, &tcb_desc);
  759. __skb_queue_tail(&ring->queue, pskb);
  760. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  761. (u8 *)&temp_one);
  762. return;
  763. }
  764. static void rtl_lps_leave_work_callback(struct work_struct *work)
  765. {
  766. struct rtl_works *rtlworks =
  767. container_of(work, struct rtl_works, lps_leave_work);
  768. struct ieee80211_hw *hw = rtlworks->hw;
  769. rtl_lps_leave(hw);
  770. }
  771. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  772. {
  773. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  774. u8 i;
  775. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  776. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  777. /*
  778. *we just alloc 2 desc for beacon queue,
  779. *because we just need first desc in hw beacon.
  780. */
  781. rtlpci->txringcount[BEACON_QUEUE] = 2;
  782. /*
  783. *BE queue need more descriptor for performance
  784. *consideration or, No more tx desc will happen,
  785. *and may cause mac80211 mem leakage.
  786. */
  787. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  788. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  789. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  790. }
  791. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  792. struct pci_dev *pdev)
  793. {
  794. struct rtl_priv *rtlpriv = rtl_priv(hw);
  795. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  796. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  797. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  798. rtlpci->up_first_time = true;
  799. rtlpci->being_init_adapter = false;
  800. rtlhal->hw = hw;
  801. rtlpci->pdev = pdev;
  802. /*Tx/Rx related var */
  803. _rtl_pci_init_trx_var(hw);
  804. /*IBSS*/ mac->beacon_interval = 100;
  805. /*AMPDU*/
  806. mac->min_space_cfg = 0;
  807. mac->max_mss_density = 0;
  808. /*set sane AMPDU defaults */
  809. mac->current_ampdu_density = 7;
  810. mac->current_ampdu_factor = 3;
  811. /*QOS*/
  812. rtlpci->acm_method = eAcmWay2_SW;
  813. /*task */
  814. tasklet_init(&rtlpriv->works.irq_tasklet,
  815. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  816. (unsigned long)hw);
  817. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  818. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  819. (unsigned long)hw);
  820. INIT_WORK(&rtlpriv->works.lps_leave_work, rtl_lps_leave_work_callback);
  821. }
  822. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  823. unsigned int prio, unsigned int entries)
  824. {
  825. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  826. struct rtl_priv *rtlpriv = rtl_priv(hw);
  827. struct rtl_tx_desc *ring;
  828. dma_addr_t dma;
  829. u32 nextdescaddress;
  830. int i;
  831. ring = pci_alloc_consistent(rtlpci->pdev,
  832. sizeof(*ring) * entries, &dma);
  833. if (!ring || (unsigned long)ring & 0xFF) {
  834. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  835. ("Cannot allocate TX ring (prio = %d)\n", prio));
  836. return -ENOMEM;
  837. }
  838. memset(ring, 0, sizeof(*ring) * entries);
  839. rtlpci->tx_ring[prio].desc = ring;
  840. rtlpci->tx_ring[prio].dma = dma;
  841. rtlpci->tx_ring[prio].idx = 0;
  842. rtlpci->tx_ring[prio].entries = entries;
  843. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  844. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  845. ("queue:%d, ring_addr:%p\n", prio, ring));
  846. for (i = 0; i < entries; i++) {
  847. nextdescaddress = (u32) dma +
  848. ((i + 1) % entries) *
  849. sizeof(*ring);
  850. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  851. true, HW_DESC_TX_NEXTDESC_ADDR,
  852. (u8 *)&nextdescaddress);
  853. }
  854. return 0;
  855. }
  856. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  857. {
  858. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  859. struct rtl_priv *rtlpriv = rtl_priv(hw);
  860. struct rtl_rx_desc *entry = NULL;
  861. int i, rx_queue_idx;
  862. u8 tmp_one = 1;
  863. /*
  864. *rx_queue_idx 0:RX_MPDU_QUEUE
  865. *rx_queue_idx 1:RX_CMD_QUEUE
  866. */
  867. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  868. rx_queue_idx++) {
  869. rtlpci->rx_ring[rx_queue_idx].desc =
  870. pci_alloc_consistent(rtlpci->pdev,
  871. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  872. desc) * rtlpci->rxringcount,
  873. &rtlpci->rx_ring[rx_queue_idx].dma);
  874. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  875. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  876. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  877. ("Cannot allocate RX ring\n"));
  878. return -ENOMEM;
  879. }
  880. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  881. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  882. rtlpci->rxringcount);
  883. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  884. /* If amsdu_8k is disabled, set buffersize to 4096. This
  885. * change will reduce memory fragmentation.
  886. */
  887. if (rtlpci->rxbuffersize > 4096 &&
  888. rtlpriv->rtlhal.disable_amsdu_8k)
  889. rtlpci->rxbuffersize = 4096;
  890. for (i = 0; i < rtlpci->rxringcount; i++) {
  891. struct sk_buff *skb =
  892. dev_alloc_skb(rtlpci->rxbuffersize);
  893. u32 bufferaddress;
  894. if (!skb)
  895. return 0;
  896. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  897. /*skb->dev = dev; */
  898. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  899. /*
  900. *just set skb->cb to mapping addr
  901. *for pci_unmap_single use
  902. */
  903. *((dma_addr_t *) skb->cb) =
  904. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  905. rtlpci->rxbuffersize,
  906. PCI_DMA_FROMDEVICE);
  907. bufferaddress = (*((dma_addr_t *)skb->cb));
  908. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  909. HW_DESC_RXBUFF_ADDR,
  910. (u8 *)&bufferaddress);
  911. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  912. HW_DESC_RXPKT_LEN,
  913. (u8 *)&rtlpci->
  914. rxbuffersize);
  915. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  916. HW_DESC_RXOWN,
  917. (u8 *)&tmp_one);
  918. }
  919. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  920. HW_DESC_RXERO, (u8 *)&tmp_one);
  921. }
  922. return 0;
  923. }
  924. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  925. unsigned int prio)
  926. {
  927. struct rtl_priv *rtlpriv = rtl_priv(hw);
  928. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  929. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  930. while (skb_queue_len(&ring->queue)) {
  931. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  932. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  933. pci_unmap_single(rtlpci->pdev,
  934. rtlpriv->cfg->
  935. ops->get_desc((u8 *) entry, true,
  936. HW_DESC_TXBUFF_ADDR),
  937. skb->len, PCI_DMA_TODEVICE);
  938. kfree_skb(skb);
  939. ring->idx = (ring->idx + 1) % ring->entries;
  940. }
  941. pci_free_consistent(rtlpci->pdev,
  942. sizeof(*ring->desc) * ring->entries,
  943. ring->desc, ring->dma);
  944. ring->desc = NULL;
  945. }
  946. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  947. {
  948. int i, rx_queue_idx;
  949. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  950. /*rx_queue_idx 1:RX_CMD_QUEUE */
  951. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  952. rx_queue_idx++) {
  953. for (i = 0; i < rtlpci->rxringcount; i++) {
  954. struct sk_buff *skb =
  955. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  956. if (!skb)
  957. continue;
  958. pci_unmap_single(rtlpci->pdev,
  959. *((dma_addr_t *) skb->cb),
  960. rtlpci->rxbuffersize,
  961. PCI_DMA_FROMDEVICE);
  962. kfree_skb(skb);
  963. }
  964. pci_free_consistent(rtlpci->pdev,
  965. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  966. desc) * rtlpci->rxringcount,
  967. rtlpci->rx_ring[rx_queue_idx].desc,
  968. rtlpci->rx_ring[rx_queue_idx].dma);
  969. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  970. }
  971. }
  972. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  973. {
  974. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  975. int ret;
  976. int i;
  977. ret = _rtl_pci_init_rx_ring(hw);
  978. if (ret)
  979. return ret;
  980. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  981. ret = _rtl_pci_init_tx_ring(hw, i,
  982. rtlpci->txringcount[i]);
  983. if (ret)
  984. goto err_free_rings;
  985. }
  986. return 0;
  987. err_free_rings:
  988. _rtl_pci_free_rx_ring(rtlpci);
  989. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  990. if (rtlpci->tx_ring[i].desc)
  991. _rtl_pci_free_tx_ring(hw, i);
  992. return 1;
  993. }
  994. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  995. {
  996. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  997. u32 i;
  998. /*free rx rings */
  999. _rtl_pci_free_rx_ring(rtlpci);
  1000. /*free tx rings */
  1001. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1002. _rtl_pci_free_tx_ring(hw, i);
  1003. return 0;
  1004. }
  1005. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1006. {
  1007. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1008. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1009. int i, rx_queue_idx;
  1010. unsigned long flags;
  1011. u8 tmp_one = 1;
  1012. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1013. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1014. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1015. rx_queue_idx++) {
  1016. /*
  1017. *force the rx_ring[RX_MPDU_QUEUE/
  1018. *RX_CMD_QUEUE].idx to the first one
  1019. */
  1020. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1021. struct rtl_rx_desc *entry = NULL;
  1022. for (i = 0; i < rtlpci->rxringcount; i++) {
  1023. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1024. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1025. false,
  1026. HW_DESC_RXOWN,
  1027. (u8 *)&tmp_one);
  1028. }
  1029. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1030. }
  1031. }
  1032. /*
  1033. *after reset, release previous pending packet,
  1034. *and force the tx idx to the first one
  1035. */
  1036. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1037. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1038. if (rtlpci->tx_ring[i].desc) {
  1039. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1040. while (skb_queue_len(&ring->queue)) {
  1041. struct rtl_tx_desc *entry =
  1042. &ring->desc[ring->idx];
  1043. struct sk_buff *skb =
  1044. __skb_dequeue(&ring->queue);
  1045. pci_unmap_single(rtlpci->pdev,
  1046. rtlpriv->cfg->ops->
  1047. get_desc((u8 *)
  1048. entry,
  1049. true,
  1050. HW_DESC_TXBUFF_ADDR),
  1051. skb->len, PCI_DMA_TODEVICE);
  1052. kfree_skb(skb);
  1053. ring->idx = (ring->idx + 1) % ring->entries;
  1054. }
  1055. ring->idx = 0;
  1056. }
  1057. }
  1058. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1059. return 0;
  1060. }
  1061. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1062. struct sk_buff *skb)
  1063. {
  1064. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1065. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1066. struct ieee80211_sta *sta = info->control.sta;
  1067. struct rtl_sta_info *sta_entry = NULL;
  1068. u8 tid = rtl_get_tid(skb);
  1069. if (!sta)
  1070. return false;
  1071. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1072. if (!rtlpriv->rtlhal.earlymode_enable)
  1073. return false;
  1074. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1075. return false;
  1076. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1077. return false;
  1078. if (tid > 7)
  1079. return false;
  1080. /* maybe every tid should be checked */
  1081. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1082. return false;
  1083. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1084. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1085. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1086. return true;
  1087. }
  1088. static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  1089. struct rtl_tcb_desc *ptcb_desc)
  1090. {
  1091. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1092. struct rtl_sta_info *sta_entry = NULL;
  1093. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1094. struct ieee80211_sta *sta = info->control.sta;
  1095. struct rtl8192_tx_ring *ring;
  1096. struct rtl_tx_desc *pdesc;
  1097. u8 idx;
  1098. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1099. unsigned long flags;
  1100. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1101. __le16 fc = rtl_get_fc(skb);
  1102. u8 *pda_addr = hdr->addr1;
  1103. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1104. /*ssn */
  1105. u8 tid = 0;
  1106. u16 seq_number = 0;
  1107. u8 own;
  1108. u8 temp_one = 1;
  1109. if (ieee80211_is_auth(fc)) {
  1110. RT_TRACE(rtlpriv, COMP_SEND, DBG_DMESG, ("MAC80211_LINKING\n"));
  1111. rtl_ips_nic_on(hw);
  1112. }
  1113. if (rtlpriv->psc.sw_ps_enabled) {
  1114. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1115. !ieee80211_has_pm(fc))
  1116. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1117. }
  1118. rtl_action_proc(hw, skb, true);
  1119. if (is_multicast_ether_addr(pda_addr))
  1120. rtlpriv->stats.txbytesmulticast += skb->len;
  1121. else if (is_broadcast_ether_addr(pda_addr))
  1122. rtlpriv->stats.txbytesbroadcast += skb->len;
  1123. else
  1124. rtlpriv->stats.txbytesunicast += skb->len;
  1125. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1126. ring = &rtlpci->tx_ring[hw_queue];
  1127. if (hw_queue != BEACON_QUEUE)
  1128. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1129. ring->entries;
  1130. else
  1131. idx = 0;
  1132. pdesc = &ring->desc[idx];
  1133. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1134. true, HW_DESC_OWN);
  1135. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1136. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1137. ("No more TX desc@%d, ring->idx = %d,"
  1138. "idx = %d, skb_queue_len = 0x%d\n",
  1139. hw_queue, ring->idx, idx,
  1140. skb_queue_len(&ring->queue)));
  1141. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1142. return skb->len;
  1143. }
  1144. if (ieee80211_is_data_qos(fc)) {
  1145. tid = rtl_get_tid(skb);
  1146. if (sta) {
  1147. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1148. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1149. IEEE80211_SCTL_SEQ) >> 4;
  1150. seq_number += 1;
  1151. if (!ieee80211_has_morefrags(hdr->frame_control))
  1152. sta_entry->tids[tid].seq_number = seq_number;
  1153. }
  1154. }
  1155. if (ieee80211_is_data(fc))
  1156. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1157. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1158. info, skb, hw_queue, ptcb_desc);
  1159. __skb_queue_tail(&ring->queue, skb);
  1160. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1161. HW_DESC_OWN, (u8 *)&temp_one);
  1162. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1163. hw_queue != BEACON_QUEUE) {
  1164. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1165. ("less desc left, stop skb_queue@%d, "
  1166. "ring->idx = %d,"
  1167. "idx = %d, skb_queue_len = 0x%d\n",
  1168. hw_queue, ring->idx, idx,
  1169. skb_queue_len(&ring->queue)));
  1170. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1171. }
  1172. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1173. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1174. return 0;
  1175. }
  1176. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1177. {
  1178. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1179. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1180. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1181. u16 i = 0;
  1182. int queue_id;
  1183. struct rtl8192_tx_ring *ring;
  1184. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1185. u32 queue_len;
  1186. ring = &pcipriv->dev.tx_ring[queue_id];
  1187. queue_len = skb_queue_len(&ring->queue);
  1188. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1189. queue_id == TXCMD_QUEUE) {
  1190. queue_id--;
  1191. continue;
  1192. } else {
  1193. msleep(20);
  1194. i++;
  1195. }
  1196. /* we just wait 1s for all queues */
  1197. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1198. is_hal_stop(rtlhal) || i >= 200)
  1199. return;
  1200. }
  1201. }
  1202. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1203. {
  1204. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1205. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1206. _rtl_pci_deinit_trx_ring(hw);
  1207. synchronize_irq(rtlpci->pdev->irq);
  1208. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1209. cancel_work_sync(&rtlpriv->works.lps_leave_work);
  1210. flush_workqueue(rtlpriv->works.rtl_wq);
  1211. destroy_workqueue(rtlpriv->works.rtl_wq);
  1212. }
  1213. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1214. {
  1215. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1216. int err;
  1217. _rtl_pci_init_struct(hw, pdev);
  1218. err = _rtl_pci_init_trx_ring(hw);
  1219. if (err) {
  1220. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1221. ("tx ring initialization failed"));
  1222. return err;
  1223. }
  1224. return 1;
  1225. }
  1226. static int rtl_pci_start(struct ieee80211_hw *hw)
  1227. {
  1228. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1229. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1230. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1231. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1232. int err;
  1233. rtl_pci_reset_trx_ring(hw);
  1234. rtlpci->driver_is_goingto_unload = false;
  1235. err = rtlpriv->cfg->ops->hw_init(hw);
  1236. if (err) {
  1237. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1238. ("Failed to config hardware!\n"));
  1239. return err;
  1240. }
  1241. rtlpriv->cfg->ops->enable_interrupt(hw);
  1242. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("enable_interrupt OK\n"));
  1243. rtl_init_rx_config(hw);
  1244. /*should be after adapter start and interrupt enable. */
  1245. set_hal_start(rtlhal);
  1246. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1247. rtlpci->up_first_time = false;
  1248. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("OK\n"));
  1249. return 0;
  1250. }
  1251. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1252. {
  1253. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1254. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1255. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1256. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1257. unsigned long flags;
  1258. u8 RFInProgressTimeOut = 0;
  1259. /*
  1260. *should be before disable interrupt&adapter
  1261. *and will do it immediately.
  1262. */
  1263. set_hal_stop(rtlhal);
  1264. rtlpriv->cfg->ops->disable_interrupt(hw);
  1265. cancel_work_sync(&rtlpriv->works.lps_leave_work);
  1266. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1267. while (ppsc->rfchange_inprogress) {
  1268. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1269. if (RFInProgressTimeOut > 100) {
  1270. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1271. break;
  1272. }
  1273. mdelay(1);
  1274. RFInProgressTimeOut++;
  1275. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1276. }
  1277. ppsc->rfchange_inprogress = true;
  1278. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1279. rtlpci->driver_is_goingto_unload = true;
  1280. rtlpriv->cfg->ops->hw_disable(hw);
  1281. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1282. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1283. ppsc->rfchange_inprogress = false;
  1284. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1285. rtl_pci_enable_aspm(hw);
  1286. }
  1287. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1288. struct ieee80211_hw *hw)
  1289. {
  1290. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1291. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1292. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1293. struct pci_dev *bridge_pdev = pdev->bus->self;
  1294. u16 venderid;
  1295. u16 deviceid;
  1296. u8 revisionid;
  1297. u16 irqline;
  1298. u8 tmp;
  1299. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1300. venderid = pdev->vendor;
  1301. deviceid = pdev->device;
  1302. pci_read_config_byte(pdev, 0x8, &revisionid);
  1303. pci_read_config_word(pdev, 0x3C, &irqline);
  1304. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1305. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1306. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1307. * the correct driver is r8192e_pci, thus this routine should
  1308. * return false.
  1309. */
  1310. if (deviceid == RTL_PCI_8192SE_DID &&
  1311. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1312. return false;
  1313. if (deviceid == RTL_PCI_8192_DID ||
  1314. deviceid == RTL_PCI_0044_DID ||
  1315. deviceid == RTL_PCI_0047_DID ||
  1316. deviceid == RTL_PCI_8192SE_DID ||
  1317. deviceid == RTL_PCI_8174_DID ||
  1318. deviceid == RTL_PCI_8173_DID ||
  1319. deviceid == RTL_PCI_8172_DID ||
  1320. deviceid == RTL_PCI_8171_DID) {
  1321. switch (revisionid) {
  1322. case RTL_PCI_REVISION_ID_8192PCIE:
  1323. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1324. ("8192 PCI-E is found - "
  1325. "vid/did=%x/%x\n", venderid, deviceid));
  1326. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1327. break;
  1328. case RTL_PCI_REVISION_ID_8192SE:
  1329. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1330. ("8192SE is found - "
  1331. "vid/did=%x/%x\n", venderid, deviceid));
  1332. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1333. break;
  1334. default:
  1335. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1336. ("Err: Unknown device - "
  1337. "vid/did=%x/%x\n", venderid, deviceid));
  1338. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1339. break;
  1340. }
  1341. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1342. deviceid == RTL_PCI_8192CE_DID ||
  1343. deviceid == RTL_PCI_8191CE_DID ||
  1344. deviceid == RTL_PCI_8188CE_DID) {
  1345. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1346. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1347. ("8192C PCI-E is found - "
  1348. "vid/did=%x/%x\n", venderid, deviceid));
  1349. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1350. deviceid == RTL_PCI_8192DE_DID2) {
  1351. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1352. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1353. ("8192D PCI-E is found - "
  1354. "vid/did=%x/%x\n", venderid, deviceid));
  1355. } else {
  1356. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1357. ("Err: Unknown device -"
  1358. " vid/did=%x/%x\n", venderid, deviceid));
  1359. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1360. }
  1361. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1362. if (revisionid == 0 || revisionid == 1) {
  1363. if (revisionid == 0) {
  1364. RT_TRACE(rtlpriv, COMP_INIT,
  1365. DBG_LOUD, ("Find 92DE MAC0.\n"));
  1366. rtlhal->interfaceindex = 0;
  1367. } else if (revisionid == 1) {
  1368. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1369. ("Find 92DE MAC1.\n"));
  1370. rtlhal->interfaceindex = 1;
  1371. }
  1372. } else {
  1373. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1374. ("Unknown device - "
  1375. "VendorID/DeviceID=%x/%x, Revision=%x\n",
  1376. venderid, deviceid, revisionid));
  1377. rtlhal->interfaceindex = 0;
  1378. }
  1379. }
  1380. /*find bus info */
  1381. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1382. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1383. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1384. if (bridge_pdev) {
  1385. /*find bridge info if available */
  1386. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1387. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1388. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1389. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1390. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1391. ("Pci Bridge Vendor is found index:"
  1392. " %d\n", tmp));
  1393. break;
  1394. }
  1395. }
  1396. }
  1397. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1398. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1399. pcipriv->ndis_adapter.pcibridge_busnum =
  1400. bridge_pdev->bus->number;
  1401. pcipriv->ndis_adapter.pcibridge_devnum =
  1402. PCI_SLOT(bridge_pdev->devfn);
  1403. pcipriv->ndis_adapter.pcibridge_funcnum =
  1404. PCI_FUNC(bridge_pdev->devfn);
  1405. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1406. pci_pcie_cap(bridge_pdev);
  1407. pcipriv->ndis_adapter.num4bytes =
  1408. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1409. rtl_pci_get_linkcontrol_field(hw);
  1410. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1411. PCI_BRIDGE_VENDOR_AMD) {
  1412. pcipriv->ndis_adapter.amd_l1_patch =
  1413. rtl_pci_get_amd_l1_patch(hw);
  1414. }
  1415. }
  1416. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1417. ("pcidev busnumber:devnumber:funcnumber:"
  1418. "vendor:link_ctl %d:%d:%d:%x:%x\n",
  1419. pcipriv->ndis_adapter.busnumber,
  1420. pcipriv->ndis_adapter.devnumber,
  1421. pcipriv->ndis_adapter.funcnumber,
  1422. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg));
  1423. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1424. ("pci_bridge busnumber:devnumber:funcnumber:vendor:"
  1425. "pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1426. pcipriv->ndis_adapter.pcibridge_busnum,
  1427. pcipriv->ndis_adapter.pcibridge_devnum,
  1428. pcipriv->ndis_adapter.pcibridge_funcnum,
  1429. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1430. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1431. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1432. pcipriv->ndis_adapter.amd_l1_patch));
  1433. rtl_pci_parse_configuration(pdev, hw);
  1434. return true;
  1435. }
  1436. int __devinit rtl_pci_probe(struct pci_dev *pdev,
  1437. const struct pci_device_id *id)
  1438. {
  1439. struct ieee80211_hw *hw = NULL;
  1440. struct rtl_priv *rtlpriv = NULL;
  1441. struct rtl_pci_priv *pcipriv = NULL;
  1442. struct rtl_pci *rtlpci;
  1443. unsigned long pmem_start, pmem_len, pmem_flags;
  1444. int err;
  1445. err = pci_enable_device(pdev);
  1446. if (err) {
  1447. RT_ASSERT(false,
  1448. ("%s : Cannot enable new PCI device\n",
  1449. pci_name(pdev)));
  1450. return err;
  1451. }
  1452. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1453. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1454. RT_ASSERT(false, ("Unable to obtain 32bit DMA "
  1455. "for consistent allocations\n"));
  1456. pci_disable_device(pdev);
  1457. return -ENOMEM;
  1458. }
  1459. }
  1460. pci_set_master(pdev);
  1461. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1462. sizeof(struct rtl_priv), &rtl_ops);
  1463. if (!hw) {
  1464. RT_ASSERT(false,
  1465. ("%s : ieee80211 alloc failed\n", pci_name(pdev)));
  1466. err = -ENOMEM;
  1467. goto fail1;
  1468. }
  1469. SET_IEEE80211_DEV(hw, &pdev->dev);
  1470. pci_set_drvdata(pdev, hw);
  1471. rtlpriv = hw->priv;
  1472. pcipriv = (void *)rtlpriv->priv;
  1473. pcipriv->dev.pdev = pdev;
  1474. /* init cfg & intf_ops */
  1475. rtlpriv->rtlhal.interface = INTF_PCI;
  1476. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1477. rtlpriv->intf_ops = &rtl_pci_ops;
  1478. /*
  1479. *init dbgp flags before all
  1480. *other functions, because we will
  1481. *use it in other funtions like
  1482. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1483. *you can not use these macro
  1484. *before this
  1485. */
  1486. rtl_dbgp_flag_init(hw);
  1487. /* MEM map */
  1488. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1489. if (err) {
  1490. RT_ASSERT(false, ("Can't obtain PCI resources\n"));
  1491. return err;
  1492. }
  1493. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1494. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1495. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1496. /*shared mem start */
  1497. rtlpriv->io.pci_mem_start =
  1498. (unsigned long)pci_iomap(pdev,
  1499. rtlpriv->cfg->bar_id, pmem_len);
  1500. if (rtlpriv->io.pci_mem_start == 0) {
  1501. RT_ASSERT(false, ("Can't map PCI mem\n"));
  1502. goto fail2;
  1503. }
  1504. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1505. ("mem mapped space: start: 0x%08lx len:%08lx "
  1506. "flags:%08lx, after map:0x%08lx\n",
  1507. pmem_start, pmem_len, pmem_flags,
  1508. rtlpriv->io.pci_mem_start));
  1509. /* Disable Clk Request */
  1510. pci_write_config_byte(pdev, 0x81, 0);
  1511. /* leave D3 mode */
  1512. pci_write_config_byte(pdev, 0x44, 0);
  1513. pci_write_config_byte(pdev, 0x04, 0x06);
  1514. pci_write_config_byte(pdev, 0x04, 0x07);
  1515. /* find adapter */
  1516. if (!_rtl_pci_find_adapter(pdev, hw))
  1517. goto fail3;
  1518. /* Init IO handler */
  1519. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1520. /*like read eeprom and so on */
  1521. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1522. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1523. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1524. ("Can't init_sw_vars.\n"));
  1525. goto fail3;
  1526. }
  1527. rtlpriv->cfg->ops->init_sw_leds(hw);
  1528. /*aspm */
  1529. rtl_pci_init_aspm(hw);
  1530. /* Init mac80211 sw */
  1531. err = rtl_init_core(hw);
  1532. if (err) {
  1533. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1534. ("Can't allocate sw for mac80211.\n"));
  1535. goto fail3;
  1536. }
  1537. /* Init PCI sw */
  1538. err = !rtl_pci_init(hw, pdev);
  1539. if (err) {
  1540. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1541. ("Failed to init PCI.\n"));
  1542. goto fail3;
  1543. }
  1544. err = ieee80211_register_hw(hw);
  1545. if (err) {
  1546. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1547. ("Can't register mac80211 hw.\n"));
  1548. goto fail3;
  1549. } else {
  1550. rtlpriv->mac80211.mac80211_registered = 1;
  1551. }
  1552. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1553. if (err) {
  1554. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1555. ("failed to create sysfs device attributes\n"));
  1556. goto fail3;
  1557. }
  1558. /*init rfkill */
  1559. rtl_init_rfkill(hw);
  1560. rtlpci = rtl_pcidev(pcipriv);
  1561. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1562. IRQF_SHARED, KBUILD_MODNAME, hw);
  1563. if (err) {
  1564. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1565. ("%s: failed to register IRQ handler\n",
  1566. wiphy_name(hw->wiphy)));
  1567. goto fail3;
  1568. } else {
  1569. rtlpci->irq_alloc = 1;
  1570. }
  1571. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1572. return 0;
  1573. fail3:
  1574. pci_set_drvdata(pdev, NULL);
  1575. rtl_deinit_core(hw);
  1576. _rtl_pci_io_handler_release(hw);
  1577. ieee80211_free_hw(hw);
  1578. if (rtlpriv->io.pci_mem_start != 0)
  1579. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1580. fail2:
  1581. pci_release_regions(pdev);
  1582. fail1:
  1583. pci_disable_device(pdev);
  1584. return -ENODEV;
  1585. }
  1586. EXPORT_SYMBOL(rtl_pci_probe);
  1587. void rtl_pci_disconnect(struct pci_dev *pdev)
  1588. {
  1589. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1590. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1591. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1592. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1593. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1594. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1595. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1596. /*ieee80211_unregister_hw will call ops_stop */
  1597. if (rtlmac->mac80211_registered == 1) {
  1598. ieee80211_unregister_hw(hw);
  1599. rtlmac->mac80211_registered = 0;
  1600. } else {
  1601. rtl_deinit_deferred_work(hw);
  1602. rtlpriv->intf_ops->adapter_stop(hw);
  1603. }
  1604. /*deinit rfkill */
  1605. rtl_deinit_rfkill(hw);
  1606. rtl_pci_deinit(hw);
  1607. rtl_deinit_core(hw);
  1608. _rtl_pci_io_handler_release(hw);
  1609. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1610. if (rtlpci->irq_alloc) {
  1611. free_irq(rtlpci->pdev->irq, hw);
  1612. rtlpci->irq_alloc = 0;
  1613. }
  1614. if (rtlpriv->io.pci_mem_start != 0) {
  1615. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1616. pci_release_regions(pdev);
  1617. }
  1618. pci_disable_device(pdev);
  1619. rtl_pci_disable_aspm(hw);
  1620. pci_set_drvdata(pdev, NULL);
  1621. ieee80211_free_hw(hw);
  1622. }
  1623. EXPORT_SYMBOL(rtl_pci_disconnect);
  1624. /***************************************
  1625. kernel pci power state define:
  1626. PCI_D0 ((pci_power_t __force) 0)
  1627. PCI_D1 ((pci_power_t __force) 1)
  1628. PCI_D2 ((pci_power_t __force) 2)
  1629. PCI_D3hot ((pci_power_t __force) 3)
  1630. PCI_D3cold ((pci_power_t __force) 4)
  1631. PCI_UNKNOWN ((pci_power_t __force) 5)
  1632. This function is called when system
  1633. goes into suspend state mac80211 will
  1634. call rtl_mac_stop() from the mac80211
  1635. suspend function first, So there is
  1636. no need to call hw_disable here.
  1637. ****************************************/
  1638. int rtl_pci_suspend(struct device *dev)
  1639. {
  1640. struct pci_dev *pdev = to_pci_dev(dev);
  1641. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1642. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1643. rtlpriv->cfg->ops->hw_suspend(hw);
  1644. rtl_deinit_rfkill(hw);
  1645. return 0;
  1646. }
  1647. EXPORT_SYMBOL(rtl_pci_suspend);
  1648. int rtl_pci_resume(struct device *dev)
  1649. {
  1650. struct pci_dev *pdev = to_pci_dev(dev);
  1651. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1652. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1653. rtlpriv->cfg->ops->hw_resume(hw);
  1654. rtl_init_rfkill(hw);
  1655. return 0;
  1656. }
  1657. EXPORT_SYMBOL(rtl_pci_resume);
  1658. struct rtl_intf_ops rtl_pci_ops = {
  1659. .read_efuse_byte = read_efuse_byte,
  1660. .adapter_start = rtl_pci_start,
  1661. .adapter_stop = rtl_pci_stop,
  1662. .adapter_tx = rtl_pci_tx,
  1663. .flush = rtl_pci_flush,
  1664. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1665. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1666. .disable_aspm = rtl_pci_disable_aspm,
  1667. .enable_aspm = rtl_pci_enable_aspm,
  1668. };