ar9003_mci.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/export.h>
  17. #include "hw.h"
  18. #include "ar9003_phy.h"
  19. #include "ar9003_mci.h"
  20. static void ar9003_mci_reset_req_wakeup(struct ath_hw *ah)
  21. {
  22. if (!AR_SREV_9462_20(ah))
  23. return;
  24. REG_RMW_FIELD(ah, AR_MCI_COMMAND2,
  25. AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 1);
  26. udelay(1);
  27. REG_RMW_FIELD(ah, AR_MCI_COMMAND2,
  28. AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 0);
  29. }
  30. static int ar9003_mci_wait_for_interrupt(struct ath_hw *ah, u32 address,
  31. u32 bit_position, int time_out)
  32. {
  33. struct ath_common *common = ath9k_hw_common(ah);
  34. while (time_out) {
  35. if (REG_READ(ah, address) & bit_position) {
  36. REG_WRITE(ah, address, bit_position);
  37. if (address == AR_MCI_INTERRUPT_RX_MSG_RAW) {
  38. if (bit_position &
  39. AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE)
  40. ar9003_mci_reset_req_wakeup(ah);
  41. if (bit_position &
  42. (AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING |
  43. AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING))
  44. REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
  45. AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE);
  46. REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
  47. AR_MCI_INTERRUPT_RX_MSG);
  48. }
  49. break;
  50. }
  51. udelay(10);
  52. time_out -= 10;
  53. if (time_out < 0)
  54. break;
  55. }
  56. if (time_out <= 0) {
  57. ath_dbg(common, MCI,
  58. "MCI Wait for Reg 0x%08x = 0x%08x timeout\n",
  59. address, bit_position);
  60. ath_dbg(common, MCI,
  61. "MCI INT_RAW = 0x%08x, RX_MSG_RAW = 0x%08x\n",
  62. REG_READ(ah, AR_MCI_INTERRUPT_RAW),
  63. REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW));
  64. time_out = 0;
  65. }
  66. return time_out;
  67. }
  68. void ar9003_mci_remote_reset(struct ath_hw *ah, bool wait_done)
  69. {
  70. u32 payload[4] = { 0xffffffff, 0xffffffff, 0xffffffff, 0xffffff00};
  71. if (!ATH9K_HW_CAP_MCI)
  72. return;
  73. ar9003_mci_send_message(ah, MCI_REMOTE_RESET, 0, payload, 16,
  74. wait_done, false);
  75. udelay(5);
  76. }
  77. void ar9003_mci_send_lna_transfer(struct ath_hw *ah, bool wait_done)
  78. {
  79. u32 payload = 0x00000000;
  80. if (!ATH9K_HW_CAP_MCI)
  81. return;
  82. ar9003_mci_send_message(ah, MCI_LNA_TRANS, 0, &payload, 1,
  83. wait_done, false);
  84. }
  85. static void ar9003_mci_send_req_wake(struct ath_hw *ah, bool wait_done)
  86. {
  87. ar9003_mci_send_message(ah, MCI_REQ_WAKE, MCI_FLAG_DISABLE_TIMESTAMP,
  88. NULL, 0, wait_done, false);
  89. udelay(5);
  90. }
  91. void ar9003_mci_send_sys_waking(struct ath_hw *ah, bool wait_done)
  92. {
  93. if (!ATH9K_HW_CAP_MCI)
  94. return;
  95. ar9003_mci_send_message(ah, MCI_SYS_WAKING, MCI_FLAG_DISABLE_TIMESTAMP,
  96. NULL, 0, wait_done, false);
  97. }
  98. static void ar9003_mci_send_lna_take(struct ath_hw *ah, bool wait_done)
  99. {
  100. u32 payload = 0x70000000;
  101. ar9003_mci_send_message(ah, MCI_LNA_TAKE, 0, &payload, 1,
  102. wait_done, false);
  103. }
  104. static void ar9003_mci_send_sys_sleeping(struct ath_hw *ah, bool wait_done)
  105. {
  106. ar9003_mci_send_message(ah, MCI_SYS_SLEEPING,
  107. MCI_FLAG_DISABLE_TIMESTAMP,
  108. NULL, 0, wait_done, false);
  109. }
  110. static void ar9003_mci_send_coex_version_query(struct ath_hw *ah,
  111. bool wait_done)
  112. {
  113. struct ath_common *common = ath9k_hw_common(ah);
  114. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  115. u32 payload[4] = {0, 0, 0, 0};
  116. if (!mci->bt_version_known &&
  117. (mci->bt_state != MCI_BT_SLEEP)) {
  118. ath_dbg(common, MCI, "MCI Send Coex version query\n");
  119. MCI_GPM_SET_TYPE_OPCODE(payload,
  120. MCI_GPM_COEX_AGENT, MCI_GPM_COEX_VERSION_QUERY);
  121. ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
  122. wait_done, true);
  123. }
  124. }
  125. static void ar9003_mci_send_coex_version_response(struct ath_hw *ah,
  126. bool wait_done)
  127. {
  128. struct ath_common *common = ath9k_hw_common(ah);
  129. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  130. u32 payload[4] = {0, 0, 0, 0};
  131. ath_dbg(common, MCI, "MCI Send Coex version response\n");
  132. MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
  133. MCI_GPM_COEX_VERSION_RESPONSE);
  134. *(((u8 *)payload) + MCI_GPM_COEX_B_MAJOR_VERSION) =
  135. mci->wlan_ver_major;
  136. *(((u8 *)payload) + MCI_GPM_COEX_B_MINOR_VERSION) =
  137. mci->wlan_ver_minor;
  138. ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
  139. }
  140. static void ar9003_mci_send_coex_wlan_channels(struct ath_hw *ah,
  141. bool wait_done)
  142. {
  143. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  144. u32 *payload = &mci->wlan_channels[0];
  145. if ((mci->wlan_channels_update == true) &&
  146. (mci->bt_state != MCI_BT_SLEEP)) {
  147. MCI_GPM_SET_TYPE_OPCODE(payload,
  148. MCI_GPM_COEX_AGENT, MCI_GPM_COEX_WLAN_CHANNELS);
  149. ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
  150. wait_done, true);
  151. MCI_GPM_SET_TYPE_OPCODE(payload, 0xff, 0xff);
  152. }
  153. }
  154. static void ar9003_mci_send_coex_bt_status_query(struct ath_hw *ah,
  155. bool wait_done, u8 query_type)
  156. {
  157. struct ath_common *common = ath9k_hw_common(ah);
  158. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  159. u32 payload[4] = {0, 0, 0, 0};
  160. bool query_btinfo = !!(query_type & (MCI_GPM_COEX_QUERY_BT_ALL_INFO |
  161. MCI_GPM_COEX_QUERY_BT_TOPOLOGY));
  162. if (mci->bt_state != MCI_BT_SLEEP) {
  163. ath_dbg(common, MCI, "MCI Send Coex BT Status Query 0x%02X\n",
  164. query_type);
  165. MCI_GPM_SET_TYPE_OPCODE(payload,
  166. MCI_GPM_COEX_AGENT, MCI_GPM_COEX_STATUS_QUERY);
  167. *(((u8 *)payload) + MCI_GPM_COEX_B_BT_BITMAP) = query_type;
  168. /*
  169. * If bt_status_query message is not sent successfully,
  170. * then need_flush_btinfo should be set again.
  171. */
  172. if (!ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
  173. wait_done, true)) {
  174. if (query_btinfo) {
  175. mci->need_flush_btinfo = true;
  176. ath_dbg(common, MCI,
  177. "MCI send bt_status_query fail, set flush flag again\n");
  178. }
  179. }
  180. if (query_btinfo)
  181. mci->query_bt = false;
  182. }
  183. }
  184. void ar9003_mci_send_coex_halt_bt_gpm(struct ath_hw *ah, bool halt,
  185. bool wait_done)
  186. {
  187. struct ath_common *common = ath9k_hw_common(ah);
  188. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  189. u32 payload[4] = {0, 0, 0, 0};
  190. if (!ATH9K_HW_CAP_MCI)
  191. return;
  192. ath_dbg(common, MCI, "MCI Send Coex %s BT GPM\n",
  193. (halt) ? "halt" : "unhalt");
  194. MCI_GPM_SET_TYPE_OPCODE(payload,
  195. MCI_GPM_COEX_AGENT, MCI_GPM_COEX_HALT_BT_GPM);
  196. if (halt) {
  197. mci->query_bt = true;
  198. /* Send next unhalt no matter halt sent or not */
  199. mci->unhalt_bt_gpm = true;
  200. mci->need_flush_btinfo = true;
  201. *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) =
  202. MCI_GPM_COEX_BT_GPM_HALT;
  203. } else
  204. *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) =
  205. MCI_GPM_COEX_BT_GPM_UNHALT;
  206. ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
  207. }
  208. static void ar9003_mci_prep_interface(struct ath_hw *ah)
  209. {
  210. struct ath_common *common = ath9k_hw_common(ah);
  211. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  212. u32 saved_mci_int_en;
  213. u32 mci_timeout = 150;
  214. mci->bt_state = MCI_BT_SLEEP;
  215. saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN);
  216. REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
  217. REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
  218. REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW));
  219. REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
  220. REG_READ(ah, AR_MCI_INTERRUPT_RAW));
  221. /* Remote Reset */
  222. ath_dbg(common, MCI, "MCI Reset sequence start\n");
  223. ath_dbg(common, MCI, "MCI send REMOTE_RESET\n");
  224. ar9003_mci_remote_reset(ah, true);
  225. /*
  226. * This delay is required for the reset delay worst case value 255 in
  227. * MCI_COMMAND2 register
  228. */
  229. if (AR_SREV_9462_10(ah))
  230. udelay(252);
  231. ath_dbg(common, MCI, "MCI Send REQ_WAKE to remoter(BT)\n");
  232. ar9003_mci_send_req_wake(ah, true);
  233. if (ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
  234. AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING, 500)) {
  235. ath_dbg(common, MCI, "MCI SYS_WAKING from remote(BT)\n");
  236. mci->bt_state = MCI_BT_AWAKE;
  237. if (AR_SREV_9462_10(ah))
  238. udelay(10);
  239. /*
  240. * we don't need to send more remote_reset at this moment.
  241. * If BT receive first remote_reset, then BT HW will
  242. * be cleaned up and will be able to receive req_wake
  243. * and BT HW will respond sys_waking.
  244. * In this case, WLAN will receive BT's HW sys_waking.
  245. * Otherwise, if BT SW missed initial remote_reset,
  246. * that remote_reset will still clean up BT MCI RX,
  247. * and the req_wake will wake BT up,
  248. * and BT SW will respond this req_wake with a remote_reset and
  249. * sys_waking. In this case, WLAN will receive BT's SW
  250. * sys_waking. In either case, BT's RX is cleaned up. So we
  251. * don't need to reply BT's remote_reset now, if any.
  252. * Similarly, if in any case, WLAN can receive BT's sys_waking,
  253. * that means WLAN's RX is also fine.
  254. */
  255. /* Send SYS_WAKING to BT */
  256. ath_dbg(common, MCI, "MCI send SW SYS_WAKING to remote BT\n");
  257. ar9003_mci_send_sys_waking(ah, true);
  258. udelay(10);
  259. /*
  260. * Set BT priority interrupt value to be 0xff to
  261. * avoid having too many BT PRIORITY interrupts.
  262. */
  263. REG_WRITE(ah, AR_MCI_BT_PRI0, 0xFFFFFFFF);
  264. REG_WRITE(ah, AR_MCI_BT_PRI1, 0xFFFFFFFF);
  265. REG_WRITE(ah, AR_MCI_BT_PRI2, 0xFFFFFFFF);
  266. REG_WRITE(ah, AR_MCI_BT_PRI3, 0xFFFFFFFF);
  267. REG_WRITE(ah, AR_MCI_BT_PRI, 0X000000FF);
  268. /*
  269. * A contention reset will be received after send out
  270. * sys_waking. Also BT priority interrupt bits will be set.
  271. * Clear those bits before the next step.
  272. */
  273. REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
  274. AR_MCI_INTERRUPT_RX_MSG_CONT_RST);
  275. REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
  276. AR_MCI_INTERRUPT_BT_PRI);
  277. if (AR_SREV_9462_10(ah) || mci->is_2g) {
  278. /* Send LNA_TRANS */
  279. ath_dbg(common, MCI, "MCI send LNA_TRANS to BT\n");
  280. ar9003_mci_send_lna_transfer(ah, true);
  281. udelay(5);
  282. }
  283. if (AR_SREV_9462_10(ah) || (mci->is_2g &&
  284. !mci->update_2g5g)) {
  285. if (ar9003_mci_wait_for_interrupt(ah,
  286. AR_MCI_INTERRUPT_RX_MSG_RAW,
  287. AR_MCI_INTERRUPT_RX_MSG_LNA_INFO,
  288. mci_timeout))
  289. ath_dbg(common, MCI,
  290. "MCI WLAN has control over the LNA & BT obeys it\n");
  291. else
  292. ath_dbg(common, MCI,
  293. "MCI BT didn't respond to LNA_TRANS\n");
  294. }
  295. if (AR_SREV_9462_10(ah)) {
  296. /* Send another remote_reset to deassert BT clk_req. */
  297. ath_dbg(common, MCI,
  298. "MCI another remote_reset to deassert clk_req\n");
  299. ar9003_mci_remote_reset(ah, true);
  300. udelay(252);
  301. }
  302. }
  303. /* Clear the extra redundant SYS_WAKING from BT */
  304. if ((mci->bt_state == MCI_BT_AWAKE) &&
  305. (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
  306. AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING)) &&
  307. (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
  308. AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING) == 0)) {
  309. REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
  310. AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING);
  311. REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
  312. AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE);
  313. }
  314. REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en);
  315. }
  316. void ar9003_mci_disable_interrupt(struct ath_hw *ah)
  317. {
  318. if (!ATH9K_HW_CAP_MCI)
  319. return;
  320. REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
  321. REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
  322. }
  323. void ar9003_mci_enable_interrupt(struct ath_hw *ah)
  324. {
  325. if (!ATH9K_HW_CAP_MCI)
  326. return;
  327. REG_WRITE(ah, AR_MCI_INTERRUPT_EN, AR_MCI_INTERRUPT_DEFAULT);
  328. REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
  329. AR_MCI_INTERRUPT_RX_MSG_DEFAULT);
  330. }
  331. bool ar9003_mci_check_int(struct ath_hw *ah, u32 ints)
  332. {
  333. u32 intr;
  334. if (!ATH9K_HW_CAP_MCI)
  335. return false;
  336. intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW);
  337. return ((intr & ints) == ints);
  338. }
  339. void ar9003_mci_get_interrupt(struct ath_hw *ah, u32 *raw_intr,
  340. u32 *rx_msg_intr)
  341. {
  342. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  343. if (!ATH9K_HW_CAP_MCI)
  344. return;
  345. *raw_intr = mci->raw_intr;
  346. *rx_msg_intr = mci->rx_msg_intr;
  347. /* Clean int bits after the values are read. */
  348. mci->raw_intr = 0;
  349. mci->rx_msg_intr = 0;
  350. }
  351. EXPORT_SYMBOL(ar9003_mci_get_interrupt);
  352. void ar9003_mci_2g5g_changed(struct ath_hw *ah, bool is_2g)
  353. {
  354. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  355. if (!ATH9K_HW_CAP_MCI)
  356. return;
  357. if (!mci->update_2g5g &&
  358. (mci->is_2g != is_2g))
  359. mci->update_2g5g = true;
  360. mci->is_2g = is_2g;
  361. }
  362. static bool ar9003_mci_is_gpm_valid(struct ath_hw *ah, u32 msg_index)
  363. {
  364. struct ath_common *common = ath9k_hw_common(ah);
  365. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  366. u32 *payload;
  367. u32 recv_type, offset;
  368. if (msg_index == MCI_GPM_INVALID)
  369. return false;
  370. offset = msg_index << 4;
  371. payload = (u32 *)(mci->gpm_buf + offset);
  372. recv_type = MCI_GPM_TYPE(payload);
  373. if (recv_type == MCI_GPM_RSVD_PATTERN) {
  374. ath_dbg(common, MCI, "MCI Skip RSVD GPM\n");
  375. return false;
  376. }
  377. return true;
  378. }
  379. static void ar9003_mci_observation_set_up(struct ath_hw *ah)
  380. {
  381. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  382. if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MCI) {
  383. ath9k_hw_cfg_output(ah, 3,
  384. AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA);
  385. ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK);
  386. ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA);
  387. ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK);
  388. } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_TXRX) {
  389. ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX);
  390. ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX);
  391. ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX);
  392. ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX);
  393. ath9k_hw_cfg_output(ah, 5, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  394. } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_BT) {
  395. ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX);
  396. ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX);
  397. ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA);
  398. ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK);
  399. } else
  400. return;
  401. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  402. if (AR_SREV_9462_20_OR_LATER(ah)) {
  403. REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL,
  404. AR_GLB_DS_JTAG_DISABLE, 1);
  405. REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL,
  406. AR_GLB_WLAN_UART_INTF_EN, 0);
  407. REG_SET_BIT(ah, AR_GLB_GPIO_CONTROL,
  408. ATH_MCI_CONFIG_MCI_OBS_GPIO);
  409. }
  410. REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_GPIO_OBS_SEL, 0);
  411. REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_MAC_BB_OBS_SEL, 1);
  412. REG_WRITE(ah, AR_OBS, 0x4b);
  413. REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL1, 0x03);
  414. REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL2, 0x01);
  415. REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_LSB, 0x02);
  416. REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_MSB, 0x03);
  417. REG_RMW_FIELD(ah, AR_PHY_TEST_CTL_STATUS,
  418. AR_PHY_TEST_CTL_DEBUGPORT_SEL, 0x07);
  419. }
  420. static bool ar9003_mci_send_coex_bt_flags(struct ath_hw *ah, bool wait_done,
  421. u8 opcode, u32 bt_flags)
  422. {
  423. struct ath_common *common = ath9k_hw_common(ah);
  424. u32 pld[4] = {0, 0, 0, 0};
  425. MCI_GPM_SET_TYPE_OPCODE(pld,
  426. MCI_GPM_COEX_AGENT, MCI_GPM_COEX_BT_UPDATE_FLAGS);
  427. *(((u8 *)pld) + MCI_GPM_COEX_B_BT_FLAGS_OP) = opcode;
  428. *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 0) = bt_flags & 0xFF;
  429. *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 1) = (bt_flags >> 8) & 0xFF;
  430. *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 2) = (bt_flags >> 16) & 0xFF;
  431. *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 3) = (bt_flags >> 24) & 0xFF;
  432. ath_dbg(common, MCI,
  433. "MCI BT_MCI_FLAGS: Send Coex BT Update Flags %s 0x%08x\n",
  434. opcode == MCI_GPM_COEX_BT_FLAGS_READ ? "READ" :
  435. opcode == MCI_GPM_COEX_BT_FLAGS_SET ? "SET" : "CLEAR",
  436. bt_flags);
  437. return ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16,
  438. wait_done, true);
  439. }
  440. void ar9003_mci_reset(struct ath_hw *ah, bool en_int, bool is_2g,
  441. bool is_full_sleep)
  442. {
  443. struct ath_common *common = ath9k_hw_common(ah);
  444. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  445. u32 regval, thresh;
  446. if (!ATH9K_HW_CAP_MCI)
  447. return;
  448. ath_dbg(common, MCI, "MCI full_sleep = %d, is_2g = %d\n",
  449. is_full_sleep, is_2g);
  450. /*
  451. * GPM buffer and scheduling message buffer are not allocated
  452. */
  453. if (!mci->gpm_addr && !mci->sched_addr) {
  454. ath_dbg(common, MCI,
  455. "MCI GPM and schedule buffers are not allocated\n");
  456. return;
  457. }
  458. if (REG_READ(ah, AR_BTCOEX_CTRL) == 0xdeadbeef) {
  459. ath_dbg(common, MCI, "MCI it's deadbeef, quit mci_reset\n");
  460. return;
  461. }
  462. /* Program MCI DMA related registers */
  463. REG_WRITE(ah, AR_MCI_GPM_0, mci->gpm_addr);
  464. REG_WRITE(ah, AR_MCI_GPM_1, mci->gpm_len);
  465. REG_WRITE(ah, AR_MCI_SCHD_TABLE_0, mci->sched_addr);
  466. /*
  467. * To avoid MCI state machine be affected by incoming remote MCI msgs,
  468. * MCI mode will be enabled later, right before reset the MCI TX and RX.
  469. */
  470. regval = SM(1, AR_BTCOEX_CTRL_AR9462_MODE) |
  471. SM(1, AR_BTCOEX_CTRL_WBTIMER_EN) |
  472. SM(1, AR_BTCOEX_CTRL_PA_SHARED) |
  473. SM(1, AR_BTCOEX_CTRL_LNA_SHARED) |
  474. SM(2, AR_BTCOEX_CTRL_NUM_ANTENNAS) |
  475. SM(3, AR_BTCOEX_CTRL_RX_CHAIN_MASK) |
  476. SM(0, AR_BTCOEX_CTRL_1_CHAIN_ACK) |
  477. SM(0, AR_BTCOEX_CTRL_1_CHAIN_BCN) |
  478. SM(0, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
  479. if (is_2g && (AR_SREV_9462_20(ah)) &&
  480. !(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA)) {
  481. regval |= SM(1, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
  482. ath_dbg(common, MCI, "MCI sched one step look ahead\n");
  483. if (!(mci->config &
  484. ATH_MCI_CONFIG_DISABLE_AGGR_THRESH)) {
  485. thresh = MS(mci->config,
  486. ATH_MCI_CONFIG_AGGR_THRESH);
  487. thresh &= 7;
  488. regval |= SM(1,
  489. AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN);
  490. regval |= SM(thresh, AR_BTCOEX_CTRL_AGGR_THRESH);
  491. REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2,
  492. AR_MCI_SCHD_TABLE_2_HW_BASED, 1);
  493. REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2,
  494. AR_MCI_SCHD_TABLE_2_MEM_BASED, 1);
  495. } else
  496. ath_dbg(common, MCI, "MCI sched aggr thresh: off\n");
  497. } else
  498. ath_dbg(common, MCI, "MCI SCHED one step look ahead off\n");
  499. if (AR_SREV_9462_10(ah))
  500. regval |= SM(1, AR_BTCOEX_CTRL_SPDT_ENABLE_10);
  501. REG_WRITE(ah, AR_BTCOEX_CTRL, regval);
  502. if (AR_SREV_9462_20(ah)) {
  503. REG_SET_BIT(ah, AR_PHY_GLB_CONTROL,
  504. AR_BTCOEX_CTRL_SPDT_ENABLE);
  505. REG_RMW_FIELD(ah, AR_BTCOEX_CTRL3,
  506. AR_BTCOEX_CTRL3_CONT_INFO_TIMEOUT, 20);
  507. }
  508. REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_RX_DEWEIGHT, 1);
  509. REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0);
  510. thresh = MS(mci->config, ATH_MCI_CONFIG_CLK_DIV);
  511. REG_RMW_FIELD(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_CLK_DIV, thresh);
  512. REG_SET_BIT(ah, AR_BTCOEX_CTRL, AR_BTCOEX_CTRL_MCI_MODE_EN);
  513. /* Resetting the Rx and Tx paths of MCI */
  514. regval = REG_READ(ah, AR_MCI_COMMAND2);
  515. regval |= SM(1, AR_MCI_COMMAND2_RESET_TX);
  516. REG_WRITE(ah, AR_MCI_COMMAND2, regval);
  517. udelay(1);
  518. regval &= ~SM(1, AR_MCI_COMMAND2_RESET_TX);
  519. REG_WRITE(ah, AR_MCI_COMMAND2, regval);
  520. if (is_full_sleep) {
  521. ar9003_mci_mute_bt(ah);
  522. udelay(100);
  523. }
  524. regval |= SM(1, AR_MCI_COMMAND2_RESET_RX);
  525. REG_WRITE(ah, AR_MCI_COMMAND2, regval);
  526. udelay(1);
  527. regval &= ~SM(1, AR_MCI_COMMAND2_RESET_RX);
  528. REG_WRITE(ah, AR_MCI_COMMAND2, regval);
  529. ar9003_mci_state(ah, MCI_STATE_INIT_GPM_OFFSET, NULL);
  530. REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE,
  531. (SM(0xe801, AR_MCI_MSG_ATTRIBUTES_TABLE_INVALID_HDR) |
  532. SM(0x0000, AR_MCI_MSG_ATTRIBUTES_TABLE_CHECKSUM)));
  533. REG_CLR_BIT(ah, AR_MCI_TX_CTRL,
  534. AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
  535. if (AR_SREV_9462_20_OR_LATER(ah))
  536. ar9003_mci_observation_set_up(ah);
  537. mci->ready = true;
  538. ar9003_mci_prep_interface(ah);
  539. if (en_int)
  540. ar9003_mci_enable_interrupt(ah);
  541. }
  542. void ar9003_mci_mute_bt(struct ath_hw *ah)
  543. {
  544. struct ath_common *common = ath9k_hw_common(ah);
  545. if (!ATH9K_HW_CAP_MCI)
  546. return;
  547. /* disable all MCI messages */
  548. REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE, 0xffff0000);
  549. REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS0, 0xffffffff);
  550. REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS1, 0xffffffff);
  551. REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS2, 0xffffffff);
  552. REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS3, 0xffffffff);
  553. REG_SET_BIT(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
  554. /* wait pending HW messages to flush out */
  555. udelay(10);
  556. /*
  557. * Send LNA_TAKE and SYS_SLEEPING when
  558. * 1. reset not after resuming from full sleep
  559. * 2. before reset MCI RX, to quiet BT and avoid MCI RX misalignment
  560. */
  561. ath_dbg(common, MCI, "MCI Send LNA take\n");
  562. ar9003_mci_send_lna_take(ah, true);
  563. udelay(5);
  564. ath_dbg(common, MCI, "MCI Send sys sleeping\n");
  565. ar9003_mci_send_sys_sleeping(ah, true);
  566. }
  567. void ar9003_mci_sync_bt_state(struct ath_hw *ah)
  568. {
  569. struct ath_common *common = ath9k_hw_common(ah);
  570. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  571. u32 cur_bt_state;
  572. if (!ATH9K_HW_CAP_MCI)
  573. return;
  574. cur_bt_state = ar9003_mci_state(ah, MCI_STATE_REMOTE_SLEEP, NULL);
  575. if (mci->bt_state != cur_bt_state) {
  576. ath_dbg(common, MCI,
  577. "MCI BT state mismatches. old: %d, new: %d\n",
  578. mci->bt_state, cur_bt_state);
  579. mci->bt_state = cur_bt_state;
  580. }
  581. if (mci->bt_state != MCI_BT_SLEEP) {
  582. ar9003_mci_send_coex_version_query(ah, true);
  583. ar9003_mci_send_coex_wlan_channels(ah, true);
  584. if (mci->unhalt_bt_gpm == true) {
  585. ath_dbg(common, MCI, "MCI unhalt BT GPM\n");
  586. ar9003_mci_send_coex_halt_bt_gpm(ah, false, true);
  587. }
  588. }
  589. }
  590. static void ar9003_mci_send_2g5g_status(struct ath_hw *ah, bool wait_done)
  591. {
  592. struct ath_common *common = ath9k_hw_common(ah);
  593. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  594. u32 new_flags, to_set, to_clear;
  595. if (AR_SREV_9462_20(ah) &&
  596. mci->update_2g5g &&
  597. (mci->bt_state != MCI_BT_SLEEP)) {
  598. if (mci->is_2g) {
  599. new_flags = MCI_2G_FLAGS;
  600. to_clear = MCI_2G_FLAGS_CLEAR_MASK;
  601. to_set = MCI_2G_FLAGS_SET_MASK;
  602. } else {
  603. new_flags = MCI_5G_FLAGS;
  604. to_clear = MCI_5G_FLAGS_CLEAR_MASK;
  605. to_set = MCI_5G_FLAGS_SET_MASK;
  606. }
  607. ath_dbg(common, MCI,
  608. "MCI BT_MCI_FLAGS: %s 0x%08x clr=0x%08x, set=0x%08x\n",
  609. mci->is_2g ? "2G" : "5G", new_flags, to_clear, to_set);
  610. if (to_clear)
  611. ar9003_mci_send_coex_bt_flags(ah, wait_done,
  612. MCI_GPM_COEX_BT_FLAGS_CLEAR, to_clear);
  613. if (to_set)
  614. ar9003_mci_send_coex_bt_flags(ah, wait_done,
  615. MCI_GPM_COEX_BT_FLAGS_SET, to_set);
  616. }
  617. if (AR_SREV_9462_10(ah) && (mci->bt_state != MCI_BT_SLEEP))
  618. mci->update_2g5g = false;
  619. }
  620. static void ar9003_mci_queue_unsent_gpm(struct ath_hw *ah, u8 header,
  621. u32 *payload, bool queue)
  622. {
  623. struct ath_common *common = ath9k_hw_common(ah);
  624. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  625. u8 type, opcode;
  626. if (queue) {
  627. if (payload)
  628. ath_dbg(common, MCI,
  629. "MCI ERROR: Send fail: %02x: %02x %02x %02x\n",
  630. header,
  631. *(((u8 *)payload) + 4),
  632. *(((u8 *)payload) + 5),
  633. *(((u8 *)payload) + 6));
  634. else
  635. ath_dbg(common, MCI, "MCI ERROR: Send fail: %02x\n",
  636. header);
  637. }
  638. /* check if the message is to be queued */
  639. if (header != MCI_GPM)
  640. return;
  641. type = MCI_GPM_TYPE(payload);
  642. opcode = MCI_GPM_OPCODE(payload);
  643. if (type != MCI_GPM_COEX_AGENT)
  644. return;
  645. switch (opcode) {
  646. case MCI_GPM_COEX_BT_UPDATE_FLAGS:
  647. if (AR_SREV_9462_10(ah))
  648. break;
  649. if (*(((u8 *)payload) + MCI_GPM_COEX_B_BT_FLAGS_OP) ==
  650. MCI_GPM_COEX_BT_FLAGS_READ)
  651. break;
  652. mci->update_2g5g = queue;
  653. if (queue)
  654. ath_dbg(common, MCI,
  655. "MCI BT_MCI_FLAGS: 2G5G status <queued> %s\n",
  656. mci->is_2g ? "2G" : "5G");
  657. else
  658. ath_dbg(common, MCI,
  659. "MCI BT_MCI_FLAGS: 2G5G status <sent> %s\n",
  660. mci->is_2g ? "2G" : "5G");
  661. break;
  662. case MCI_GPM_COEX_WLAN_CHANNELS:
  663. mci->wlan_channels_update = queue;
  664. if (queue)
  665. ath_dbg(common, MCI, "MCI WLAN channel map <queued>\n");
  666. else
  667. ath_dbg(common, MCI, "MCI WLAN channel map <sent>\n");
  668. break;
  669. case MCI_GPM_COEX_HALT_BT_GPM:
  670. if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) ==
  671. MCI_GPM_COEX_BT_GPM_UNHALT) {
  672. mci->unhalt_bt_gpm = queue;
  673. if (queue)
  674. ath_dbg(common, MCI,
  675. "MCI UNHALT BT GPM <queued>\n");
  676. else {
  677. mci->halted_bt_gpm = false;
  678. ath_dbg(common, MCI,
  679. "MCI UNHALT BT GPM <sent>\n");
  680. }
  681. }
  682. if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) ==
  683. MCI_GPM_COEX_BT_GPM_HALT) {
  684. mci->halted_bt_gpm = !queue;
  685. if (queue)
  686. ath_dbg(common, MCI,
  687. "MCI HALT BT GPM <not sent>\n");
  688. else
  689. ath_dbg(common, MCI,
  690. "MCI UNHALT BT GPM <sent>\n");
  691. }
  692. break;
  693. default:
  694. break;
  695. }
  696. }
  697. void ar9003_mci_2g5g_switch(struct ath_hw *ah, bool wait_done)
  698. {
  699. struct ath_common *common = ath9k_hw_common(ah);
  700. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  701. if (!ATH9K_HW_CAP_MCI)
  702. return;
  703. if (mci->update_2g5g) {
  704. if (mci->is_2g) {
  705. ar9003_mci_send_2g5g_status(ah, true);
  706. ath_dbg(common, MCI, "MCI Send LNA trans\n");
  707. ar9003_mci_send_lna_transfer(ah, true);
  708. udelay(5);
  709. REG_CLR_BIT(ah, AR_MCI_TX_CTRL,
  710. AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
  711. if (AR_SREV_9462_20(ah)) {
  712. REG_CLR_BIT(ah, AR_PHY_GLB_CONTROL,
  713. AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
  714. if (!(mci->config &
  715. ATH_MCI_CONFIG_DISABLE_OSLA)) {
  716. REG_SET_BIT(ah, AR_BTCOEX_CTRL,
  717. AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
  718. }
  719. }
  720. } else {
  721. ath_dbg(common, MCI, "MCI Send LNA take\n");
  722. ar9003_mci_send_lna_take(ah, true);
  723. udelay(5);
  724. REG_SET_BIT(ah, AR_MCI_TX_CTRL,
  725. AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
  726. if (AR_SREV_9462_20(ah)) {
  727. REG_SET_BIT(ah, AR_PHY_GLB_CONTROL,
  728. AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
  729. REG_CLR_BIT(ah, AR_BTCOEX_CTRL,
  730. AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
  731. }
  732. ar9003_mci_send_2g5g_status(ah, true);
  733. }
  734. }
  735. }
  736. bool ar9003_mci_send_message(struct ath_hw *ah, u8 header, u32 flag,
  737. u32 *payload, u8 len, bool wait_done,
  738. bool check_bt)
  739. {
  740. struct ath_common *common = ath9k_hw_common(ah);
  741. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  742. bool msg_sent = false;
  743. u32 regval;
  744. u32 saved_mci_int_en;
  745. int i;
  746. if (!ATH9K_HW_CAP_MCI)
  747. return false;
  748. saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN);
  749. regval = REG_READ(ah, AR_BTCOEX_CTRL);
  750. if ((regval == 0xdeadbeef) || !(regval & AR_BTCOEX_CTRL_MCI_MODE_EN)) {
  751. ath_dbg(common, MCI,
  752. "MCI Not sending 0x%x. MCI is not enabled. full_sleep = %d\n",
  753. header,
  754. (ah->power_mode == ATH9K_PM_FULL_SLEEP) ? 1 : 0);
  755. ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
  756. return false;
  757. } else if (check_bt && (mci->bt_state == MCI_BT_SLEEP)) {
  758. ath_dbg(common, MCI,
  759. "MCI Don't send message 0x%x. BT is in sleep state\n",
  760. header);
  761. ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
  762. return false;
  763. }
  764. if (wait_done)
  765. REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
  766. /* Need to clear SW_MSG_DONE raw bit before wait */
  767. REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
  768. (AR_MCI_INTERRUPT_SW_MSG_DONE |
  769. AR_MCI_INTERRUPT_MSG_FAIL_MASK));
  770. if (payload) {
  771. for (i = 0; (i * 4) < len; i++)
  772. REG_WRITE(ah, (AR_MCI_TX_PAYLOAD0 + i * 4),
  773. *(payload + i));
  774. }
  775. REG_WRITE(ah, AR_MCI_COMMAND0,
  776. (SM((flag & MCI_FLAG_DISABLE_TIMESTAMP),
  777. AR_MCI_COMMAND0_DISABLE_TIMESTAMP) |
  778. SM(len, AR_MCI_COMMAND0_LEN) |
  779. SM(header, AR_MCI_COMMAND0_HEADER)));
  780. if (wait_done &&
  781. !(ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RAW,
  782. AR_MCI_INTERRUPT_SW_MSG_DONE, 500)))
  783. ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
  784. else {
  785. ar9003_mci_queue_unsent_gpm(ah, header, payload, false);
  786. msg_sent = true;
  787. }
  788. if (wait_done)
  789. REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en);
  790. return msg_sent;
  791. }
  792. EXPORT_SYMBOL(ar9003_mci_send_message);
  793. void ar9003_mci_setup(struct ath_hw *ah, u32 gpm_addr, void *gpm_buf,
  794. u16 len, u32 sched_addr)
  795. {
  796. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  797. void *sched_buf = (void *)((char *) gpm_buf + (sched_addr - gpm_addr));
  798. if (!ATH9K_HW_CAP_MCI)
  799. return;
  800. mci->gpm_addr = gpm_addr;
  801. mci->gpm_buf = gpm_buf;
  802. mci->gpm_len = len;
  803. mci->sched_addr = sched_addr;
  804. mci->sched_buf = sched_buf;
  805. ar9003_mci_reset(ah, true, true, true);
  806. }
  807. EXPORT_SYMBOL(ar9003_mci_setup);
  808. void ar9003_mci_cleanup(struct ath_hw *ah)
  809. {
  810. struct ath_common *common = ath9k_hw_common(ah);
  811. if (!ATH9K_HW_CAP_MCI)
  812. return;
  813. /* Turn off MCI and Jupiter mode. */
  814. REG_WRITE(ah, AR_BTCOEX_CTRL, 0x00);
  815. ath_dbg(common, MCI, "MCI ar9003_mci_cleanup\n");
  816. ar9003_mci_disable_interrupt(ah);
  817. }
  818. EXPORT_SYMBOL(ar9003_mci_cleanup);
  819. static void ar9003_mci_process_gpm_extra(struct ath_hw *ah, u8 gpm_type,
  820. u8 gpm_opcode, u32 *p_gpm)
  821. {
  822. struct ath_common *common = ath9k_hw_common(ah);
  823. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  824. u8 *p_data = (u8 *) p_gpm;
  825. if (gpm_type != MCI_GPM_COEX_AGENT)
  826. return;
  827. switch (gpm_opcode) {
  828. case MCI_GPM_COEX_VERSION_QUERY:
  829. ath_dbg(common, MCI, "MCI Recv GPM COEX Version Query\n");
  830. ar9003_mci_send_coex_version_response(ah, true);
  831. break;
  832. case MCI_GPM_COEX_VERSION_RESPONSE:
  833. ath_dbg(common, MCI, "MCI Recv GPM COEX Version Response\n");
  834. mci->bt_ver_major =
  835. *(p_data + MCI_GPM_COEX_B_MAJOR_VERSION);
  836. mci->bt_ver_minor =
  837. *(p_data + MCI_GPM_COEX_B_MINOR_VERSION);
  838. mci->bt_version_known = true;
  839. ath_dbg(common, MCI, "MCI BT Coex version: %d.%d\n",
  840. mci->bt_ver_major, mci->bt_ver_minor);
  841. break;
  842. case MCI_GPM_COEX_STATUS_QUERY:
  843. ath_dbg(common, MCI,
  844. "MCI Recv GPM COEX Status Query = 0x%02X\n",
  845. *(p_data + MCI_GPM_COEX_B_WLAN_BITMAP));
  846. mci->wlan_channels_update = true;
  847. ar9003_mci_send_coex_wlan_channels(ah, true);
  848. break;
  849. case MCI_GPM_COEX_BT_PROFILE_INFO:
  850. mci->query_bt = true;
  851. ath_dbg(common, MCI, "MCI Recv GPM COEX BT_Profile_Info\n");
  852. break;
  853. case MCI_GPM_COEX_BT_STATUS_UPDATE:
  854. mci->query_bt = true;
  855. ath_dbg(common, MCI,
  856. "MCI Recv GPM COEX BT_Status_Update SEQ=%d (drop&query)\n",
  857. *(p_gpm + 3));
  858. break;
  859. default:
  860. break;
  861. }
  862. }
  863. u32 ar9003_mci_wait_for_gpm(struct ath_hw *ah, u8 gpm_type,
  864. u8 gpm_opcode, int time_out)
  865. {
  866. struct ath_common *common = ath9k_hw_common(ah);
  867. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  868. u32 *p_gpm = NULL, mismatch = 0, more_data;
  869. u32 offset;
  870. u8 recv_type = 0, recv_opcode = 0;
  871. bool b_is_bt_cal_done = (gpm_type == MCI_GPM_BT_CAL_DONE);
  872. if (!ATH9K_HW_CAP_MCI)
  873. return 0;
  874. more_data = time_out ? MCI_GPM_NOMORE : MCI_GPM_MORE;
  875. while (time_out > 0) {
  876. if (p_gpm) {
  877. MCI_GPM_RECYCLE(p_gpm);
  878. p_gpm = NULL;
  879. }
  880. if (more_data != MCI_GPM_MORE)
  881. time_out = ar9003_mci_wait_for_interrupt(ah,
  882. AR_MCI_INTERRUPT_RX_MSG_RAW,
  883. AR_MCI_INTERRUPT_RX_MSG_GPM,
  884. time_out);
  885. if (!time_out)
  886. break;
  887. offset = ar9003_mci_state(ah,
  888. MCI_STATE_NEXT_GPM_OFFSET, &more_data);
  889. if (offset == MCI_GPM_INVALID)
  890. continue;
  891. p_gpm = (u32 *) (mci->gpm_buf + offset);
  892. recv_type = MCI_GPM_TYPE(p_gpm);
  893. recv_opcode = MCI_GPM_OPCODE(p_gpm);
  894. if (MCI_GPM_IS_CAL_TYPE(recv_type)) {
  895. if (recv_type == gpm_type) {
  896. if ((gpm_type == MCI_GPM_BT_CAL_DONE) &&
  897. !b_is_bt_cal_done) {
  898. gpm_type = MCI_GPM_BT_CAL_GRANT;
  899. ath_dbg(common, MCI,
  900. "MCI Recv BT_CAL_DONE wait BT_CAL_GRANT\n");
  901. continue;
  902. }
  903. break;
  904. }
  905. } else if ((recv_type == gpm_type) &&
  906. (recv_opcode == gpm_opcode))
  907. break;
  908. /* not expected message */
  909. /*
  910. * check if it's cal_grant
  911. *
  912. * When we're waiting for cal_grant in reset routine,
  913. * it's possible that BT sends out cal_request at the
  914. * same time. Since BT's calibration doesn't happen
  915. * that often, we'll let BT completes calibration then
  916. * we continue to wait for cal_grant from BT.
  917. * Orginal: Wait BT_CAL_GRANT.
  918. * New: Receive BT_CAL_REQ -> send WLAN_CAL_GRANT->wait
  919. * BT_CAL_DONE -> Wait BT_CAL_GRANT.
  920. */
  921. if ((gpm_type == MCI_GPM_BT_CAL_GRANT) &&
  922. (recv_type == MCI_GPM_BT_CAL_REQ)) {
  923. u32 payload[4] = {0, 0, 0, 0};
  924. gpm_type = MCI_GPM_BT_CAL_DONE;
  925. ath_dbg(common, MCI,
  926. "MCI Rcv BT_CAL_REQ, send WLAN_CAL_GRANT\n");
  927. MCI_GPM_SET_CAL_TYPE(payload,
  928. MCI_GPM_WLAN_CAL_GRANT);
  929. ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
  930. false, false);
  931. ath_dbg(common, MCI, "MCI now wait for BT_CAL_DONE\n");
  932. continue;
  933. } else {
  934. ath_dbg(common, MCI, "MCI GPM subtype not match 0x%x\n",
  935. *(p_gpm + 1));
  936. mismatch++;
  937. ar9003_mci_process_gpm_extra(ah, recv_type,
  938. recv_opcode, p_gpm);
  939. }
  940. }
  941. if (p_gpm) {
  942. MCI_GPM_RECYCLE(p_gpm);
  943. p_gpm = NULL;
  944. }
  945. if (time_out <= 0) {
  946. time_out = 0;
  947. ath_dbg(common, MCI,
  948. "MCI GPM received timeout, mismatch = %d\n", mismatch);
  949. } else
  950. ath_dbg(common, MCI, "MCI Receive GPM type=0x%x, code=0x%x\n",
  951. gpm_type, gpm_opcode);
  952. while (more_data == MCI_GPM_MORE) {
  953. ath_dbg(common, MCI, "MCI discard remaining GPM\n");
  954. offset = ar9003_mci_state(ah, MCI_STATE_NEXT_GPM_OFFSET,
  955. &more_data);
  956. if (offset == MCI_GPM_INVALID)
  957. break;
  958. p_gpm = (u32 *) (mci->gpm_buf + offset);
  959. recv_type = MCI_GPM_TYPE(p_gpm);
  960. recv_opcode = MCI_GPM_OPCODE(p_gpm);
  961. if (!MCI_GPM_IS_CAL_TYPE(recv_type))
  962. ar9003_mci_process_gpm_extra(ah, recv_type,
  963. recv_opcode, p_gpm);
  964. MCI_GPM_RECYCLE(p_gpm);
  965. }
  966. return time_out;
  967. }
  968. u32 ar9003_mci_state(struct ath_hw *ah, u32 state_type, u32 *p_data)
  969. {
  970. struct ath_common *common = ath9k_hw_common(ah);
  971. struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
  972. u32 value = 0, more_gpm = 0, gpm_ptr;
  973. u8 query_type;
  974. if (!ATH9K_HW_CAP_MCI)
  975. return 0;
  976. switch (state_type) {
  977. case MCI_STATE_ENABLE:
  978. if (mci->ready) {
  979. value = REG_READ(ah, AR_BTCOEX_CTRL);
  980. if ((value == 0xdeadbeef) || (value == 0xffffffff))
  981. value = 0;
  982. }
  983. value &= AR_BTCOEX_CTRL_MCI_MODE_EN;
  984. break;
  985. case MCI_STATE_INIT_GPM_OFFSET:
  986. value = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
  987. ath_dbg(common, MCI, "MCI GPM initial WRITE_PTR=%d\n", value);
  988. mci->gpm_idx = value;
  989. break;
  990. case MCI_STATE_NEXT_GPM_OFFSET:
  991. case MCI_STATE_LAST_GPM_OFFSET:
  992. /*
  993. * This could be useful to avoid new GPM message interrupt which
  994. * may lead to spurious interrupt after power sleep, or multiple
  995. * entry of ath_mci_intr().
  996. * Adding empty GPM check by returning HAL_MCI_GPM_INVALID can
  997. * alleviate this effect, but clearing GPM RX interrupt bit is
  998. * safe, because whether this is called from hw or driver code
  999. * there must be an interrupt bit set/triggered initially
  1000. */
  1001. REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
  1002. AR_MCI_INTERRUPT_RX_MSG_GPM);
  1003. gpm_ptr = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
  1004. value = gpm_ptr;
  1005. if (value == 0)
  1006. value = mci->gpm_len - 1;
  1007. else if (value >= mci->gpm_len) {
  1008. if (value != 0xFFFF) {
  1009. value = 0;
  1010. ath_dbg(common, MCI,
  1011. "MCI GPM offset out of range\n");
  1012. }
  1013. } else
  1014. value--;
  1015. if (value == 0xFFFF) {
  1016. value = MCI_GPM_INVALID;
  1017. more_gpm = MCI_GPM_NOMORE;
  1018. ath_dbg(common, MCI,
  1019. "MCI GPM ptr invalid @ptr=%d, offset=%d, more=GPM_NOMORE\n",
  1020. gpm_ptr, value);
  1021. } else if (state_type == MCI_STATE_NEXT_GPM_OFFSET) {
  1022. if (gpm_ptr == mci->gpm_idx) {
  1023. value = MCI_GPM_INVALID;
  1024. more_gpm = MCI_GPM_NOMORE;
  1025. ath_dbg(common, MCI,
  1026. "MCI GPM message not available @ptr=%d, @offset=%d, more=GPM_NOMORE\n",
  1027. gpm_ptr, value);
  1028. } else {
  1029. for (;;) {
  1030. u32 temp_index;
  1031. /* skip reserved GPM if any */
  1032. if (value != mci->gpm_idx)
  1033. more_gpm = MCI_GPM_MORE;
  1034. else
  1035. more_gpm = MCI_GPM_NOMORE;
  1036. temp_index = mci->gpm_idx;
  1037. mci->gpm_idx++;
  1038. if (mci->gpm_idx >=
  1039. mci->gpm_len)
  1040. mci->gpm_idx = 0;
  1041. ath_dbg(common, MCI,
  1042. "MCI GPM message got ptr=%d, @offset=%d, more=%d\n",
  1043. gpm_ptr, temp_index,
  1044. (more_gpm == MCI_GPM_MORE));
  1045. if (ar9003_mci_is_gpm_valid(ah,
  1046. temp_index)) {
  1047. value = temp_index;
  1048. break;
  1049. }
  1050. if (more_gpm == MCI_GPM_NOMORE) {
  1051. value = MCI_GPM_INVALID;
  1052. break;
  1053. }
  1054. }
  1055. }
  1056. if (p_data)
  1057. *p_data = more_gpm;
  1058. }
  1059. if (value != MCI_GPM_INVALID)
  1060. value <<= 4;
  1061. break;
  1062. case MCI_STATE_LAST_SCHD_MSG_OFFSET:
  1063. value = MS(REG_READ(ah, AR_MCI_RX_STATUS),
  1064. AR_MCI_RX_LAST_SCHD_MSG_INDEX);
  1065. /* Make it in bytes */
  1066. value <<= 4;
  1067. break;
  1068. case MCI_STATE_REMOTE_SLEEP:
  1069. value = MS(REG_READ(ah, AR_MCI_RX_STATUS),
  1070. AR_MCI_RX_REMOTE_SLEEP) ?
  1071. MCI_BT_SLEEP : MCI_BT_AWAKE;
  1072. break;
  1073. case MCI_STATE_CONT_RSSI_POWER:
  1074. value = MS(mci->cont_status, AR_MCI_CONT_RSSI_POWER);
  1075. break;
  1076. case MCI_STATE_CONT_PRIORITY:
  1077. value = MS(mci->cont_status, AR_MCI_CONT_RRIORITY);
  1078. break;
  1079. case MCI_STATE_CONT_TXRX:
  1080. value = MS(mci->cont_status, AR_MCI_CONT_TXRX);
  1081. break;
  1082. case MCI_STATE_BT:
  1083. value = mci->bt_state;
  1084. break;
  1085. case MCI_STATE_SET_BT_SLEEP:
  1086. mci->bt_state = MCI_BT_SLEEP;
  1087. break;
  1088. case MCI_STATE_SET_BT_AWAKE:
  1089. mci->bt_state = MCI_BT_AWAKE;
  1090. ar9003_mci_send_coex_version_query(ah, true);
  1091. ar9003_mci_send_coex_wlan_channels(ah, true);
  1092. if (mci->unhalt_bt_gpm) {
  1093. ath_dbg(common, MCI, "MCI unhalt BT GPM\n");
  1094. ar9003_mci_send_coex_halt_bt_gpm(ah, false, true);
  1095. }
  1096. ar9003_mci_2g5g_switch(ah, true);
  1097. break;
  1098. case MCI_STATE_SET_BT_CAL_START:
  1099. mci->bt_state = MCI_BT_CAL_START;
  1100. break;
  1101. case MCI_STATE_SET_BT_CAL:
  1102. mci->bt_state = MCI_BT_CAL;
  1103. break;
  1104. case MCI_STATE_RESET_REQ_WAKE:
  1105. ar9003_mci_reset_req_wakeup(ah);
  1106. mci->update_2g5g = true;
  1107. if ((AR_SREV_9462_20_OR_LATER(ah)) &&
  1108. (mci->config & ATH_MCI_CONFIG_MCI_OBS_MASK)) {
  1109. /* Check if we still have control of the GPIOs */
  1110. if ((REG_READ(ah, AR_GLB_GPIO_CONTROL) &
  1111. ATH_MCI_CONFIG_MCI_OBS_GPIO) !=
  1112. ATH_MCI_CONFIG_MCI_OBS_GPIO) {
  1113. ath_dbg(common, MCI,
  1114. "MCI reconfigure observation\n");
  1115. ar9003_mci_observation_set_up(ah);
  1116. }
  1117. }
  1118. break;
  1119. case MCI_STATE_SEND_WLAN_COEX_VERSION:
  1120. ar9003_mci_send_coex_version_response(ah, true);
  1121. break;
  1122. case MCI_STATE_SET_BT_COEX_VERSION:
  1123. if (!p_data)
  1124. ath_dbg(common, MCI,
  1125. "MCI Set BT Coex version with NULL data!!\n");
  1126. else {
  1127. mci->bt_ver_major = (*p_data >> 8) & 0xff;
  1128. mci->bt_ver_minor = (*p_data) & 0xff;
  1129. mci->bt_version_known = true;
  1130. ath_dbg(common, MCI, "MCI BT version set: %d.%d\n",
  1131. mci->bt_ver_major, mci->bt_ver_minor);
  1132. }
  1133. break;
  1134. case MCI_STATE_SEND_WLAN_CHANNELS:
  1135. if (p_data) {
  1136. if (((mci->wlan_channels[1] & 0xffff0000) ==
  1137. (*(p_data + 1) & 0xffff0000)) &&
  1138. (mci->wlan_channels[2] == *(p_data + 2)) &&
  1139. (mci->wlan_channels[3] == *(p_data + 3)))
  1140. break;
  1141. mci->wlan_channels[0] = *p_data++;
  1142. mci->wlan_channels[1] = *p_data++;
  1143. mci->wlan_channels[2] = *p_data++;
  1144. mci->wlan_channels[3] = *p_data++;
  1145. }
  1146. mci->wlan_channels_update = true;
  1147. ar9003_mci_send_coex_wlan_channels(ah, true);
  1148. break;
  1149. case MCI_STATE_SEND_VERSION_QUERY:
  1150. ar9003_mci_send_coex_version_query(ah, true);
  1151. break;
  1152. case MCI_STATE_SEND_STATUS_QUERY:
  1153. query_type = (AR_SREV_9462_10(ah)) ?
  1154. MCI_GPM_COEX_QUERY_BT_ALL_INFO :
  1155. MCI_GPM_COEX_QUERY_BT_TOPOLOGY;
  1156. ar9003_mci_send_coex_bt_status_query(ah, true, query_type);
  1157. break;
  1158. case MCI_STATE_NEED_FLUSH_BT_INFO:
  1159. /*
  1160. * btcoex_hw.mci.unhalt_bt_gpm means whether it's
  1161. * needed to send UNHALT message. It's set whenever
  1162. * there's a request to send HALT message.
  1163. * mci_halted_bt_gpm means whether HALT message is sent
  1164. * out successfully.
  1165. *
  1166. * Checking (mci_unhalt_bt_gpm == false) instead of
  1167. * checking (ah->mci_halted_bt_gpm == false) will make
  1168. * sure currently is in UNHALT-ed mode and BT can
  1169. * respond to status query.
  1170. */
  1171. value = (!mci->unhalt_bt_gpm &&
  1172. mci->need_flush_btinfo) ? 1 : 0;
  1173. if (p_data)
  1174. mci->need_flush_btinfo =
  1175. (*p_data != 0) ? true : false;
  1176. break;
  1177. case MCI_STATE_RECOVER_RX:
  1178. ath_dbg(common, MCI, "MCI hw RECOVER_RX\n");
  1179. ar9003_mci_prep_interface(ah);
  1180. mci->query_bt = true;
  1181. mci->need_flush_btinfo = true;
  1182. ar9003_mci_send_coex_wlan_channels(ah, true);
  1183. ar9003_mci_2g5g_switch(ah, true);
  1184. break;
  1185. case MCI_STATE_NEED_FTP_STOMP:
  1186. value = !(mci->config & ATH_MCI_CONFIG_DISABLE_FTP_STOMP);
  1187. break;
  1188. case MCI_STATE_NEED_TUNING:
  1189. value = !(mci->config & ATH_MCI_CONFIG_DISABLE_TUNING);
  1190. break;
  1191. default:
  1192. break;
  1193. }
  1194. return value;
  1195. }
  1196. EXPORT_SYMBOL(ar9003_mci_state);