hif.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. /*
  2. * Copyright (c) 2004-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HIF_H
  17. #define HIF_H
  18. #include "common.h"
  19. #include "core.h"
  20. #include <linux/scatterlist.h>
  21. #define BUS_REQUEST_MAX_NUM 64
  22. #define HIF_MBOX_BLOCK_SIZE 128
  23. #define HIF_MBOX0_BLOCK_SIZE 1
  24. #define HIF_DMA_BUFFER_SIZE (32 * 1024)
  25. #define CMD53_FIXED_ADDRESS 1
  26. #define CMD53_INCR_ADDRESS 2
  27. #define MAX_SCATTER_REQUESTS 4
  28. #define MAX_SCATTER_ENTRIES_PER_REQ 16
  29. #define MAX_SCATTER_REQ_TRANSFER_SIZE (32 * 1024)
  30. #define MANUFACTURER_ID_AR6003_BASE 0x300
  31. #define MANUFACTURER_ID_AR6004_BASE 0x400
  32. /* SDIO manufacturer ID and Codes */
  33. #define MANUFACTURER_ID_ATH6KL_BASE_MASK 0xFF00
  34. #define MANUFACTURER_CODE 0x271 /* Atheros */
  35. /* Mailbox address in SDIO address space */
  36. #define HIF_MBOX_BASE_ADDR 0x800
  37. #define HIF_MBOX_WIDTH 0x800
  38. #define HIF_MBOX_END_ADDR (HTC_MAILBOX_NUM_MAX * HIF_MBOX_WIDTH - 1)
  39. /* version 1 of the chip has only a 12K extended mbox range */
  40. #define HIF_MBOX0_EXT_BASE_ADDR 0x4000
  41. #define HIF_MBOX0_EXT_WIDTH (12*1024)
  42. /* GMBOX addresses */
  43. #define HIF_GMBOX_BASE_ADDR 0x7000
  44. #define HIF_GMBOX_WIDTH 0x4000
  45. /* interrupt mode register */
  46. #define CCCR_SDIO_IRQ_MODE_REG 0xF0
  47. /* mode to enable special 4-bit interrupt assertion without clock */
  48. #define SDIO_IRQ_MODE_ASYNC_4BIT_IRQ (1 << 0)
  49. /* HTC runs over mailbox 0 */
  50. #define HTC_MAILBOX 0
  51. #define ATH6KL_TARGET_DEBUG_INTR_MASK 0x01
  52. /* FIXME: are these duplicates with MAX_SCATTER_ values in hif.h? */
  53. #define ATH6KL_SCATTER_ENTRIES_PER_REQ 16
  54. #define ATH6KL_MAX_TRANSFER_SIZE_PER_SCATTER (16 * 1024)
  55. #define ATH6KL_SCATTER_REQS 4
  56. #define ATH6KL_HIF_COMMUNICATION_TIMEOUT 1000
  57. struct bus_request {
  58. struct list_head list;
  59. /* request data */
  60. u32 address;
  61. u8 *buffer;
  62. u32 length;
  63. u32 request;
  64. struct htc_packet *packet;
  65. int status;
  66. /* this is a scatter request */
  67. struct hif_scatter_req *scat_req;
  68. };
  69. /* direction of transfer (read/write) */
  70. #define HIF_READ 0x00000001
  71. #define HIF_WRITE 0x00000002
  72. #define HIF_DIR_MASK (HIF_READ | HIF_WRITE)
  73. /*
  74. * emode - This indicates the whether the command is to be executed in a
  75. * blocking or non-blocking fashion (HIF_SYNCHRONOUS/
  76. * HIF_ASYNCHRONOUS). The read/write data paths in HTC have been
  77. * implemented using the asynchronous mode allowing the the bus
  78. * driver to indicate the completion of operation through the
  79. * registered callback routine. The requirement primarily comes
  80. * from the contexts these operations get called from (a driver's
  81. * transmit context or the ISR context in case of receive).
  82. * Support for both of these modes is essential.
  83. */
  84. #define HIF_SYNCHRONOUS 0x00000010
  85. #define HIF_ASYNCHRONOUS 0x00000020
  86. #define HIF_EMODE_MASK (HIF_SYNCHRONOUS | HIF_ASYNCHRONOUS)
  87. /*
  88. * dmode - An interface may support different kinds of commands based on
  89. * the tradeoff between the amount of data it can carry and the
  90. * setup time. Byte and Block modes are supported (HIF_BYTE_BASIS/
  91. * HIF_BLOCK_BASIS). In case of latter, the data is rounded off
  92. * to the nearest block size by padding. The size of the block is
  93. * configurable at compile time using the HIF_BLOCK_SIZE and is
  94. * negotiated with the target during initialization after the
  95. * ATH6KL interrupts are enabled.
  96. */
  97. #define HIF_BYTE_BASIS 0x00000040
  98. #define HIF_BLOCK_BASIS 0x00000080
  99. #define HIF_DMODE_MASK (HIF_BYTE_BASIS | HIF_BLOCK_BASIS)
  100. /*
  101. * amode - This indicates if the address has to be incremented on ATH6KL
  102. * after every read/write operation (HIF?FIXED_ADDRESS/
  103. * HIF_INCREMENTAL_ADDRESS).
  104. */
  105. #define HIF_FIXED_ADDRESS 0x00000100
  106. #define HIF_INCREMENTAL_ADDRESS 0x00000200
  107. #define HIF_AMODE_MASK (HIF_FIXED_ADDRESS | HIF_INCREMENTAL_ADDRESS)
  108. #define HIF_WR_ASYNC_BYTE_INC \
  109. (HIF_WRITE | HIF_ASYNCHRONOUS | \
  110. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  111. #define HIF_WR_ASYNC_BLOCK_INC \
  112. (HIF_WRITE | HIF_ASYNCHRONOUS | \
  113. HIF_BLOCK_BASIS | HIF_INCREMENTAL_ADDRESS)
  114. #define HIF_WR_SYNC_BYTE_FIX \
  115. (HIF_WRITE | HIF_SYNCHRONOUS | \
  116. HIF_BYTE_BASIS | HIF_FIXED_ADDRESS)
  117. #define HIF_WR_SYNC_BYTE_INC \
  118. (HIF_WRITE | HIF_SYNCHRONOUS | \
  119. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  120. #define HIF_WR_SYNC_BLOCK_INC \
  121. (HIF_WRITE | HIF_SYNCHRONOUS | \
  122. HIF_BLOCK_BASIS | HIF_INCREMENTAL_ADDRESS)
  123. #define HIF_RD_SYNC_BYTE_INC \
  124. (HIF_READ | HIF_SYNCHRONOUS | \
  125. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  126. #define HIF_RD_SYNC_BYTE_FIX \
  127. (HIF_READ | HIF_SYNCHRONOUS | \
  128. HIF_BYTE_BASIS | HIF_FIXED_ADDRESS)
  129. #define HIF_RD_ASYNC_BLOCK_FIX \
  130. (HIF_READ | HIF_ASYNCHRONOUS | \
  131. HIF_BLOCK_BASIS | HIF_FIXED_ADDRESS)
  132. #define HIF_RD_SYNC_BLOCK_FIX \
  133. (HIF_READ | HIF_SYNCHRONOUS | \
  134. HIF_BLOCK_BASIS | HIF_FIXED_ADDRESS)
  135. struct hif_scatter_item {
  136. u8 *buf;
  137. int len;
  138. struct htc_packet *packet;
  139. };
  140. struct hif_scatter_req {
  141. struct list_head list;
  142. /* address for the read/write operation */
  143. u32 addr;
  144. /* request flags */
  145. u32 req;
  146. /* total length of entire transfer */
  147. u32 len;
  148. bool virt_scat;
  149. void (*complete) (struct htc_target *, struct hif_scatter_req *);
  150. int status;
  151. int scat_entries;
  152. struct bus_request *busrequest;
  153. struct scatterlist *sgentries;
  154. /* bounce buffer for upper layers to copy to/from */
  155. u8 *virt_dma_buf;
  156. struct hif_scatter_item scat_list[1];
  157. };
  158. struct ath6kl_irq_proc_registers {
  159. u8 host_int_status;
  160. u8 cpu_int_status;
  161. u8 error_int_status;
  162. u8 counter_int_status;
  163. u8 mbox_frame;
  164. u8 rx_lkahd_valid;
  165. u8 host_int_status2;
  166. u8 gmbox_rx_avail;
  167. __le32 rx_lkahd[2];
  168. __le32 rx_gmbox_lkahd_alias[2];
  169. } __packed;
  170. struct ath6kl_irq_enable_reg {
  171. u8 int_status_en;
  172. u8 cpu_int_status_en;
  173. u8 err_int_status_en;
  174. u8 cntr_int_status_en;
  175. } __packed;
  176. struct ath6kl_device {
  177. spinlock_t lock;
  178. struct ath6kl_irq_proc_registers irq_proc_reg;
  179. struct ath6kl_irq_enable_reg irq_en_reg;
  180. struct htc_target *htc_cnxt;
  181. struct ath6kl *ar;
  182. };
  183. struct ath6kl_hif_ops {
  184. int (*read_write_sync)(struct ath6kl *ar, u32 addr, u8 *buf,
  185. u32 len, u32 request);
  186. int (*write_async)(struct ath6kl *ar, u32 address, u8 *buffer,
  187. u32 length, u32 request, struct htc_packet *packet);
  188. void (*irq_enable)(struct ath6kl *ar);
  189. void (*irq_disable)(struct ath6kl *ar);
  190. struct hif_scatter_req *(*scatter_req_get)(struct ath6kl *ar);
  191. void (*scatter_req_add)(struct ath6kl *ar,
  192. struct hif_scatter_req *s_req);
  193. int (*enable_scatter)(struct ath6kl *ar);
  194. int (*scat_req_rw) (struct ath6kl *ar,
  195. struct hif_scatter_req *scat_req);
  196. void (*cleanup_scatter)(struct ath6kl *ar);
  197. int (*suspend)(struct ath6kl *ar, struct cfg80211_wowlan *wow);
  198. int (*resume)(struct ath6kl *ar);
  199. int (*diag_read32)(struct ath6kl *ar, u32 address, u32 *value);
  200. int (*diag_write32)(struct ath6kl *ar, u32 address, __le32 value);
  201. int (*bmi_read)(struct ath6kl *ar, u8 *buf, u32 len);
  202. int (*bmi_write)(struct ath6kl *ar, u8 *buf, u32 len);
  203. int (*power_on)(struct ath6kl *ar);
  204. int (*power_off)(struct ath6kl *ar);
  205. void (*stop)(struct ath6kl *ar);
  206. };
  207. int ath6kl_hif_setup(struct ath6kl_device *dev);
  208. int ath6kl_hif_unmask_intrs(struct ath6kl_device *dev);
  209. int ath6kl_hif_mask_intrs(struct ath6kl_device *dev);
  210. int ath6kl_hif_poll_mboxmsg_rx(struct ath6kl_device *dev,
  211. u32 *lk_ahd, int timeout);
  212. int ath6kl_hif_rx_control(struct ath6kl_device *dev, bool enable_rx);
  213. int ath6kl_hif_disable_intrs(struct ath6kl_device *dev);
  214. int ath6kl_hif_rw_comp_handler(void *context, int status);
  215. int ath6kl_hif_intr_bh_handler(struct ath6kl *ar);
  216. /* Scatter Function and Definitions */
  217. int ath6kl_hif_submit_scat_req(struct ath6kl_device *dev,
  218. struct hif_scatter_req *scat_req, bool read);
  219. #endif