sungem.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047
  1. /* $Id: sungem.c,v 1.44.2.22 2002/03/13 01:18:12 davem Exp $
  2. * sungem.c: Sun GEM ethernet driver.
  3. *
  4. * Copyright (C) 2000, 2001, 2002, 2003 David S. Miller (davem@redhat.com)
  5. *
  6. * Support for Apple GMAC and assorted PHYs, WOL, Power Management
  7. * (C) 2001,2002,2003 Benjamin Herrenscmidt (benh@kernel.crashing.org)
  8. * (C) 2004,2005 Benjamin Herrenscmidt, IBM Corp.
  9. *
  10. * NAPI and NETPOLL support
  11. * (C) 2004 by Eric Lemoine (eric.lemoine@gmail.com)
  12. *
  13. */
  14. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/types.h>
  18. #include <linux/fcntl.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/ioport.h>
  21. #include <linux/in.h>
  22. #include <linux/sched.h>
  23. #include <linux/string.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/errno.h>
  27. #include <linux/pci.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/mii.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/crc32.h>
  35. #include <linux/random.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/bitops.h>
  39. #include <linux/mm.h>
  40. #include <linux/gfp.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #include <asm/irq.h>
  46. #ifdef CONFIG_SPARC
  47. #include <asm/idprom.h>
  48. #include <asm/prom.h>
  49. #endif
  50. #ifdef CONFIG_PPC_PMAC
  51. #include <asm/pci-bridge.h>
  52. #include <asm/prom.h>
  53. #include <asm/machdep.h>
  54. #include <asm/pmac_feature.h>
  55. #endif
  56. #include <linux/sungem_phy.h>
  57. #include "sungem.h"
  58. /* Stripping FCS is causing problems, disabled for now */
  59. #undef STRIP_FCS
  60. #define DEFAULT_MSG (NETIF_MSG_DRV | \
  61. NETIF_MSG_PROBE | \
  62. NETIF_MSG_LINK)
  63. #define ADVERTISE_MASK (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full | \
  64. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full | \
  65. SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full | \
  66. SUPPORTED_Pause | SUPPORTED_Autoneg)
  67. #define DRV_NAME "sungem"
  68. #define DRV_VERSION "1.0"
  69. #define DRV_AUTHOR "David S. Miller <davem@redhat.com>"
  70. static char version[] __devinitdata =
  71. DRV_NAME ".c:v" DRV_VERSION " " DRV_AUTHOR "\n";
  72. MODULE_AUTHOR(DRV_AUTHOR);
  73. MODULE_DESCRIPTION("Sun GEM Gbit ethernet driver");
  74. MODULE_LICENSE("GPL");
  75. #define GEM_MODULE_NAME "gem"
  76. static DEFINE_PCI_DEVICE_TABLE(gem_pci_tbl) = {
  77. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_GEM,
  78. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  79. /* These models only differ from the original GEM in
  80. * that their tx/rx fifos are of a different size and
  81. * they only support 10/100 speeds. -DaveM
  82. *
  83. * Apple's GMAC does support gigabit on machines with
  84. * the BCM54xx PHYs. -BenH
  85. */
  86. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_RIO_GEM,
  87. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  88. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC,
  89. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  90. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMACP,
  91. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  92. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC2,
  93. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  94. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_GMAC,
  95. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  96. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_SUNGEM,
  97. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  98. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_GMAC,
  99. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  100. {0, }
  101. };
  102. MODULE_DEVICE_TABLE(pci, gem_pci_tbl);
  103. static u16 __phy_read(struct gem *gp, int phy_addr, int reg)
  104. {
  105. u32 cmd;
  106. int limit = 10000;
  107. cmd = (1 << 30);
  108. cmd |= (2 << 28);
  109. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  110. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  111. cmd |= (MIF_FRAME_TAMSB);
  112. writel(cmd, gp->regs + MIF_FRAME);
  113. while (--limit) {
  114. cmd = readl(gp->regs + MIF_FRAME);
  115. if (cmd & MIF_FRAME_TALSB)
  116. break;
  117. udelay(10);
  118. }
  119. if (!limit)
  120. cmd = 0xffff;
  121. return cmd & MIF_FRAME_DATA;
  122. }
  123. static inline int _phy_read(struct net_device *dev, int mii_id, int reg)
  124. {
  125. struct gem *gp = netdev_priv(dev);
  126. return __phy_read(gp, mii_id, reg);
  127. }
  128. static inline u16 phy_read(struct gem *gp, int reg)
  129. {
  130. return __phy_read(gp, gp->mii_phy_addr, reg);
  131. }
  132. static void __phy_write(struct gem *gp, int phy_addr, int reg, u16 val)
  133. {
  134. u32 cmd;
  135. int limit = 10000;
  136. cmd = (1 << 30);
  137. cmd |= (1 << 28);
  138. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  139. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  140. cmd |= (MIF_FRAME_TAMSB);
  141. cmd |= (val & MIF_FRAME_DATA);
  142. writel(cmd, gp->regs + MIF_FRAME);
  143. while (limit--) {
  144. cmd = readl(gp->regs + MIF_FRAME);
  145. if (cmd & MIF_FRAME_TALSB)
  146. break;
  147. udelay(10);
  148. }
  149. }
  150. static inline void _phy_write(struct net_device *dev, int mii_id, int reg, int val)
  151. {
  152. struct gem *gp = netdev_priv(dev);
  153. __phy_write(gp, mii_id, reg, val & 0xffff);
  154. }
  155. static inline void phy_write(struct gem *gp, int reg, u16 val)
  156. {
  157. __phy_write(gp, gp->mii_phy_addr, reg, val);
  158. }
  159. static inline void gem_enable_ints(struct gem *gp)
  160. {
  161. /* Enable all interrupts but TXDONE */
  162. writel(GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  163. }
  164. static inline void gem_disable_ints(struct gem *gp)
  165. {
  166. /* Disable all interrupts, including TXDONE */
  167. writel(GREG_STAT_NAPI | GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  168. (void)readl(gp->regs + GREG_IMASK); /* write posting */
  169. }
  170. static void gem_get_cell(struct gem *gp)
  171. {
  172. BUG_ON(gp->cell_enabled < 0);
  173. gp->cell_enabled++;
  174. #ifdef CONFIG_PPC_PMAC
  175. if (gp->cell_enabled == 1) {
  176. mb();
  177. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 1);
  178. udelay(10);
  179. }
  180. #endif /* CONFIG_PPC_PMAC */
  181. }
  182. /* Turn off the chip's clock */
  183. static void gem_put_cell(struct gem *gp)
  184. {
  185. BUG_ON(gp->cell_enabled <= 0);
  186. gp->cell_enabled--;
  187. #ifdef CONFIG_PPC_PMAC
  188. if (gp->cell_enabled == 0) {
  189. mb();
  190. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 0);
  191. udelay(10);
  192. }
  193. #endif /* CONFIG_PPC_PMAC */
  194. }
  195. static inline void gem_netif_stop(struct gem *gp)
  196. {
  197. gp->dev->trans_start = jiffies; /* prevent tx timeout */
  198. napi_disable(&gp->napi);
  199. netif_tx_disable(gp->dev);
  200. }
  201. static inline void gem_netif_start(struct gem *gp)
  202. {
  203. /* NOTE: unconditional netif_wake_queue is only
  204. * appropriate so long as all callers are assured to
  205. * have free tx slots.
  206. */
  207. netif_wake_queue(gp->dev);
  208. napi_enable(&gp->napi);
  209. }
  210. static void gem_schedule_reset(struct gem *gp)
  211. {
  212. gp->reset_task_pending = 1;
  213. schedule_work(&gp->reset_task);
  214. }
  215. static void gem_handle_mif_event(struct gem *gp, u32 reg_val, u32 changed_bits)
  216. {
  217. if (netif_msg_intr(gp))
  218. printk(KERN_DEBUG "%s: mif interrupt\n", gp->dev->name);
  219. }
  220. static int gem_pcs_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  221. {
  222. u32 pcs_istat = readl(gp->regs + PCS_ISTAT);
  223. u32 pcs_miistat;
  224. if (netif_msg_intr(gp))
  225. printk(KERN_DEBUG "%s: pcs interrupt, pcs_istat: 0x%x\n",
  226. gp->dev->name, pcs_istat);
  227. if (!(pcs_istat & PCS_ISTAT_LSC)) {
  228. netdev_err(dev, "PCS irq but no link status change???\n");
  229. return 0;
  230. }
  231. /* The link status bit latches on zero, so you must
  232. * read it twice in such a case to see a transition
  233. * to the link being up.
  234. */
  235. pcs_miistat = readl(gp->regs + PCS_MIISTAT);
  236. if (!(pcs_miistat & PCS_MIISTAT_LS))
  237. pcs_miistat |=
  238. (readl(gp->regs + PCS_MIISTAT) &
  239. PCS_MIISTAT_LS);
  240. if (pcs_miistat & PCS_MIISTAT_ANC) {
  241. /* The remote-fault indication is only valid
  242. * when autoneg has completed.
  243. */
  244. if (pcs_miistat & PCS_MIISTAT_RF)
  245. netdev_info(dev, "PCS AutoNEG complete, RemoteFault\n");
  246. else
  247. netdev_info(dev, "PCS AutoNEG complete\n");
  248. }
  249. if (pcs_miistat & PCS_MIISTAT_LS) {
  250. netdev_info(dev, "PCS link is now up\n");
  251. netif_carrier_on(gp->dev);
  252. } else {
  253. netdev_info(dev, "PCS link is now down\n");
  254. netif_carrier_off(gp->dev);
  255. /* If this happens and the link timer is not running,
  256. * reset so we re-negotiate.
  257. */
  258. if (!timer_pending(&gp->link_timer))
  259. return 1;
  260. }
  261. return 0;
  262. }
  263. static int gem_txmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  264. {
  265. u32 txmac_stat = readl(gp->regs + MAC_TXSTAT);
  266. if (netif_msg_intr(gp))
  267. printk(KERN_DEBUG "%s: txmac interrupt, txmac_stat: 0x%x\n",
  268. gp->dev->name, txmac_stat);
  269. /* Defer timer expiration is quite normal,
  270. * don't even log the event.
  271. */
  272. if ((txmac_stat & MAC_TXSTAT_DTE) &&
  273. !(txmac_stat & ~MAC_TXSTAT_DTE))
  274. return 0;
  275. if (txmac_stat & MAC_TXSTAT_URUN) {
  276. netdev_err(dev, "TX MAC xmit underrun\n");
  277. dev->stats.tx_fifo_errors++;
  278. }
  279. if (txmac_stat & MAC_TXSTAT_MPE) {
  280. netdev_err(dev, "TX MAC max packet size error\n");
  281. dev->stats.tx_errors++;
  282. }
  283. /* The rest are all cases of one of the 16-bit TX
  284. * counters expiring.
  285. */
  286. if (txmac_stat & MAC_TXSTAT_NCE)
  287. dev->stats.collisions += 0x10000;
  288. if (txmac_stat & MAC_TXSTAT_ECE) {
  289. dev->stats.tx_aborted_errors += 0x10000;
  290. dev->stats.collisions += 0x10000;
  291. }
  292. if (txmac_stat & MAC_TXSTAT_LCE) {
  293. dev->stats.tx_aborted_errors += 0x10000;
  294. dev->stats.collisions += 0x10000;
  295. }
  296. /* We do not keep track of MAC_TXSTAT_FCE and
  297. * MAC_TXSTAT_PCE events.
  298. */
  299. return 0;
  300. }
  301. /* When we get a RX fifo overflow, the RX unit in GEM is probably hung
  302. * so we do the following.
  303. *
  304. * If any part of the reset goes wrong, we return 1 and that causes the
  305. * whole chip to be reset.
  306. */
  307. static int gem_rxmac_reset(struct gem *gp)
  308. {
  309. struct net_device *dev = gp->dev;
  310. int limit, i;
  311. u64 desc_dma;
  312. u32 val;
  313. /* First, reset & disable MAC RX. */
  314. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  315. for (limit = 0; limit < 5000; limit++) {
  316. if (!(readl(gp->regs + MAC_RXRST) & MAC_RXRST_CMD))
  317. break;
  318. udelay(10);
  319. }
  320. if (limit == 5000) {
  321. netdev_err(dev, "RX MAC will not reset, resetting whole chip\n");
  322. return 1;
  323. }
  324. writel(gp->mac_rx_cfg & ~MAC_RXCFG_ENAB,
  325. gp->regs + MAC_RXCFG);
  326. for (limit = 0; limit < 5000; limit++) {
  327. if (!(readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB))
  328. break;
  329. udelay(10);
  330. }
  331. if (limit == 5000) {
  332. netdev_err(dev, "RX MAC will not disable, resetting whole chip\n");
  333. return 1;
  334. }
  335. /* Second, disable RX DMA. */
  336. writel(0, gp->regs + RXDMA_CFG);
  337. for (limit = 0; limit < 5000; limit++) {
  338. if (!(readl(gp->regs + RXDMA_CFG) & RXDMA_CFG_ENABLE))
  339. break;
  340. udelay(10);
  341. }
  342. if (limit == 5000) {
  343. netdev_err(dev, "RX DMA will not disable, resetting whole chip\n");
  344. return 1;
  345. }
  346. udelay(5000);
  347. /* Execute RX reset command. */
  348. writel(gp->swrst_base | GREG_SWRST_RXRST,
  349. gp->regs + GREG_SWRST);
  350. for (limit = 0; limit < 5000; limit++) {
  351. if (!(readl(gp->regs + GREG_SWRST) & GREG_SWRST_RXRST))
  352. break;
  353. udelay(10);
  354. }
  355. if (limit == 5000) {
  356. netdev_err(dev, "RX reset command will not execute, resetting whole chip\n");
  357. return 1;
  358. }
  359. /* Refresh the RX ring. */
  360. for (i = 0; i < RX_RING_SIZE; i++) {
  361. struct gem_rxd *rxd = &gp->init_block->rxd[i];
  362. if (gp->rx_skbs[i] == NULL) {
  363. netdev_err(dev, "Parts of RX ring empty, resetting whole chip\n");
  364. return 1;
  365. }
  366. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  367. }
  368. gp->rx_new = gp->rx_old = 0;
  369. /* Now we must reprogram the rest of RX unit. */
  370. desc_dma = (u64) gp->gblock_dvma;
  371. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  372. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  373. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  374. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  375. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  376. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  377. writel(val, gp->regs + RXDMA_CFG);
  378. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  379. writel(((5 & RXDMA_BLANK_IPKTS) |
  380. ((8 << 12) & RXDMA_BLANK_ITIME)),
  381. gp->regs + RXDMA_BLANK);
  382. else
  383. writel(((5 & RXDMA_BLANK_IPKTS) |
  384. ((4 << 12) & RXDMA_BLANK_ITIME)),
  385. gp->regs + RXDMA_BLANK);
  386. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  387. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  388. writel(val, gp->regs + RXDMA_PTHRESH);
  389. val = readl(gp->regs + RXDMA_CFG);
  390. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  391. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  392. val = readl(gp->regs + MAC_RXCFG);
  393. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  394. return 0;
  395. }
  396. static int gem_rxmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  397. {
  398. u32 rxmac_stat = readl(gp->regs + MAC_RXSTAT);
  399. int ret = 0;
  400. if (netif_msg_intr(gp))
  401. printk(KERN_DEBUG "%s: rxmac interrupt, rxmac_stat: 0x%x\n",
  402. gp->dev->name, rxmac_stat);
  403. if (rxmac_stat & MAC_RXSTAT_OFLW) {
  404. u32 smac = readl(gp->regs + MAC_SMACHINE);
  405. netdev_err(dev, "RX MAC fifo overflow smac[%08x]\n", smac);
  406. dev->stats.rx_over_errors++;
  407. dev->stats.rx_fifo_errors++;
  408. ret = gem_rxmac_reset(gp);
  409. }
  410. if (rxmac_stat & MAC_RXSTAT_ACE)
  411. dev->stats.rx_frame_errors += 0x10000;
  412. if (rxmac_stat & MAC_RXSTAT_CCE)
  413. dev->stats.rx_crc_errors += 0x10000;
  414. if (rxmac_stat & MAC_RXSTAT_LCE)
  415. dev->stats.rx_length_errors += 0x10000;
  416. /* We do not track MAC_RXSTAT_FCE and MAC_RXSTAT_VCE
  417. * events.
  418. */
  419. return ret;
  420. }
  421. static int gem_mac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  422. {
  423. u32 mac_cstat = readl(gp->regs + MAC_CSTAT);
  424. if (netif_msg_intr(gp))
  425. printk(KERN_DEBUG "%s: mac interrupt, mac_cstat: 0x%x\n",
  426. gp->dev->name, mac_cstat);
  427. /* This interrupt is just for pause frame and pause
  428. * tracking. It is useful for diagnostics and debug
  429. * but probably by default we will mask these events.
  430. */
  431. if (mac_cstat & MAC_CSTAT_PS)
  432. gp->pause_entered++;
  433. if (mac_cstat & MAC_CSTAT_PRCV)
  434. gp->pause_last_time_recvd = (mac_cstat >> 16);
  435. return 0;
  436. }
  437. static int gem_mif_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  438. {
  439. u32 mif_status = readl(gp->regs + MIF_STATUS);
  440. u32 reg_val, changed_bits;
  441. reg_val = (mif_status & MIF_STATUS_DATA) >> 16;
  442. changed_bits = (mif_status & MIF_STATUS_STAT);
  443. gem_handle_mif_event(gp, reg_val, changed_bits);
  444. return 0;
  445. }
  446. static int gem_pci_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  447. {
  448. u32 pci_estat = readl(gp->regs + GREG_PCIESTAT);
  449. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  450. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  451. netdev_err(dev, "PCI error [%04x]", pci_estat);
  452. if (pci_estat & GREG_PCIESTAT_BADACK)
  453. pr_cont(" <No ACK64# during ABS64 cycle>");
  454. if (pci_estat & GREG_PCIESTAT_DTRTO)
  455. pr_cont(" <Delayed transaction timeout>");
  456. if (pci_estat & GREG_PCIESTAT_OTHER)
  457. pr_cont(" <other>");
  458. pr_cont("\n");
  459. } else {
  460. pci_estat |= GREG_PCIESTAT_OTHER;
  461. netdev_err(dev, "PCI error\n");
  462. }
  463. if (pci_estat & GREG_PCIESTAT_OTHER) {
  464. u16 pci_cfg_stat;
  465. /* Interrogate PCI config space for the
  466. * true cause.
  467. */
  468. pci_read_config_word(gp->pdev, PCI_STATUS,
  469. &pci_cfg_stat);
  470. netdev_err(dev, "Read PCI cfg space status [%04x]\n",
  471. pci_cfg_stat);
  472. if (pci_cfg_stat & PCI_STATUS_PARITY)
  473. netdev_err(dev, "PCI parity error detected\n");
  474. if (pci_cfg_stat & PCI_STATUS_SIG_TARGET_ABORT)
  475. netdev_err(dev, "PCI target abort\n");
  476. if (pci_cfg_stat & PCI_STATUS_REC_TARGET_ABORT)
  477. netdev_err(dev, "PCI master acks target abort\n");
  478. if (pci_cfg_stat & PCI_STATUS_REC_MASTER_ABORT)
  479. netdev_err(dev, "PCI master abort\n");
  480. if (pci_cfg_stat & PCI_STATUS_SIG_SYSTEM_ERROR)
  481. netdev_err(dev, "PCI system error SERR#\n");
  482. if (pci_cfg_stat & PCI_STATUS_DETECTED_PARITY)
  483. netdev_err(dev, "PCI parity error\n");
  484. /* Write the error bits back to clear them. */
  485. pci_cfg_stat &= (PCI_STATUS_PARITY |
  486. PCI_STATUS_SIG_TARGET_ABORT |
  487. PCI_STATUS_REC_TARGET_ABORT |
  488. PCI_STATUS_REC_MASTER_ABORT |
  489. PCI_STATUS_SIG_SYSTEM_ERROR |
  490. PCI_STATUS_DETECTED_PARITY);
  491. pci_write_config_word(gp->pdev,
  492. PCI_STATUS, pci_cfg_stat);
  493. }
  494. /* For all PCI errors, we should reset the chip. */
  495. return 1;
  496. }
  497. /* All non-normal interrupt conditions get serviced here.
  498. * Returns non-zero if we should just exit the interrupt
  499. * handler right now (ie. if we reset the card which invalidates
  500. * all of the other original irq status bits).
  501. */
  502. static int gem_abnormal_irq(struct net_device *dev, struct gem *gp, u32 gem_status)
  503. {
  504. if (gem_status & GREG_STAT_RXNOBUF) {
  505. /* Frame arrived, no free RX buffers available. */
  506. if (netif_msg_rx_err(gp))
  507. printk(KERN_DEBUG "%s: no buffer for rx frame\n",
  508. gp->dev->name);
  509. dev->stats.rx_dropped++;
  510. }
  511. if (gem_status & GREG_STAT_RXTAGERR) {
  512. /* corrupt RX tag framing */
  513. if (netif_msg_rx_err(gp))
  514. printk(KERN_DEBUG "%s: corrupt rx tag framing\n",
  515. gp->dev->name);
  516. dev->stats.rx_errors++;
  517. return 1;
  518. }
  519. if (gem_status & GREG_STAT_PCS) {
  520. if (gem_pcs_interrupt(dev, gp, gem_status))
  521. return 1;
  522. }
  523. if (gem_status & GREG_STAT_TXMAC) {
  524. if (gem_txmac_interrupt(dev, gp, gem_status))
  525. return 1;
  526. }
  527. if (gem_status & GREG_STAT_RXMAC) {
  528. if (gem_rxmac_interrupt(dev, gp, gem_status))
  529. return 1;
  530. }
  531. if (gem_status & GREG_STAT_MAC) {
  532. if (gem_mac_interrupt(dev, gp, gem_status))
  533. return 1;
  534. }
  535. if (gem_status & GREG_STAT_MIF) {
  536. if (gem_mif_interrupt(dev, gp, gem_status))
  537. return 1;
  538. }
  539. if (gem_status & GREG_STAT_PCIERR) {
  540. if (gem_pci_interrupt(dev, gp, gem_status))
  541. return 1;
  542. }
  543. return 0;
  544. }
  545. static __inline__ void gem_tx(struct net_device *dev, struct gem *gp, u32 gem_status)
  546. {
  547. int entry, limit;
  548. entry = gp->tx_old;
  549. limit = ((gem_status & GREG_STAT_TXNR) >> GREG_STAT_TXNR_SHIFT);
  550. while (entry != limit) {
  551. struct sk_buff *skb;
  552. struct gem_txd *txd;
  553. dma_addr_t dma_addr;
  554. u32 dma_len;
  555. int frag;
  556. if (netif_msg_tx_done(gp))
  557. printk(KERN_DEBUG "%s: tx done, slot %d\n",
  558. gp->dev->name, entry);
  559. skb = gp->tx_skbs[entry];
  560. if (skb_shinfo(skb)->nr_frags) {
  561. int last = entry + skb_shinfo(skb)->nr_frags;
  562. int walk = entry;
  563. int incomplete = 0;
  564. last &= (TX_RING_SIZE - 1);
  565. for (;;) {
  566. walk = NEXT_TX(walk);
  567. if (walk == limit)
  568. incomplete = 1;
  569. if (walk == last)
  570. break;
  571. }
  572. if (incomplete)
  573. break;
  574. }
  575. gp->tx_skbs[entry] = NULL;
  576. dev->stats.tx_bytes += skb->len;
  577. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  578. txd = &gp->init_block->txd[entry];
  579. dma_addr = le64_to_cpu(txd->buffer);
  580. dma_len = le64_to_cpu(txd->control_word) & TXDCTRL_BUFSZ;
  581. pci_unmap_page(gp->pdev, dma_addr, dma_len, PCI_DMA_TODEVICE);
  582. entry = NEXT_TX(entry);
  583. }
  584. dev->stats.tx_packets++;
  585. dev_kfree_skb(skb);
  586. }
  587. gp->tx_old = entry;
  588. /* Need to make the tx_old update visible to gem_start_xmit()
  589. * before checking for netif_queue_stopped(). Without the
  590. * memory barrier, there is a small possibility that gem_start_xmit()
  591. * will miss it and cause the queue to be stopped forever.
  592. */
  593. smp_mb();
  594. if (unlikely(netif_queue_stopped(dev) &&
  595. TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))) {
  596. struct netdev_queue *txq = netdev_get_tx_queue(dev, 0);
  597. __netif_tx_lock(txq, smp_processor_id());
  598. if (netif_queue_stopped(dev) &&
  599. TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))
  600. netif_wake_queue(dev);
  601. __netif_tx_unlock(txq);
  602. }
  603. }
  604. static __inline__ void gem_post_rxds(struct gem *gp, int limit)
  605. {
  606. int cluster_start, curr, count, kick;
  607. cluster_start = curr = (gp->rx_new & ~(4 - 1));
  608. count = 0;
  609. kick = -1;
  610. wmb();
  611. while (curr != limit) {
  612. curr = NEXT_RX(curr);
  613. if (++count == 4) {
  614. struct gem_rxd *rxd =
  615. &gp->init_block->rxd[cluster_start];
  616. for (;;) {
  617. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  618. rxd++;
  619. cluster_start = NEXT_RX(cluster_start);
  620. if (cluster_start == curr)
  621. break;
  622. }
  623. kick = curr;
  624. count = 0;
  625. }
  626. }
  627. if (kick >= 0) {
  628. mb();
  629. writel(kick, gp->regs + RXDMA_KICK);
  630. }
  631. }
  632. #define ALIGNED_RX_SKB_ADDR(addr) \
  633. ((((unsigned long)(addr) + (64UL - 1UL)) & ~(64UL - 1UL)) - (unsigned long)(addr))
  634. static __inline__ struct sk_buff *gem_alloc_skb(struct net_device *dev, int size,
  635. gfp_t gfp_flags)
  636. {
  637. struct sk_buff *skb = alloc_skb(size + 64, gfp_flags);
  638. if (likely(skb)) {
  639. unsigned long offset = ALIGNED_RX_SKB_ADDR(skb->data);
  640. skb_reserve(skb, offset);
  641. skb->dev = dev;
  642. }
  643. return skb;
  644. }
  645. static int gem_rx(struct gem *gp, int work_to_do)
  646. {
  647. struct net_device *dev = gp->dev;
  648. int entry, drops, work_done = 0;
  649. u32 done;
  650. __sum16 csum;
  651. if (netif_msg_rx_status(gp))
  652. printk(KERN_DEBUG "%s: rx interrupt, done: %d, rx_new: %d\n",
  653. gp->dev->name, readl(gp->regs + RXDMA_DONE), gp->rx_new);
  654. entry = gp->rx_new;
  655. drops = 0;
  656. done = readl(gp->regs + RXDMA_DONE);
  657. for (;;) {
  658. struct gem_rxd *rxd = &gp->init_block->rxd[entry];
  659. struct sk_buff *skb;
  660. u64 status = le64_to_cpu(rxd->status_word);
  661. dma_addr_t dma_addr;
  662. int len;
  663. if ((status & RXDCTRL_OWN) != 0)
  664. break;
  665. if (work_done >= RX_RING_SIZE || work_done >= work_to_do)
  666. break;
  667. /* When writing back RX descriptor, GEM writes status
  668. * then buffer address, possibly in separate transactions.
  669. * If we don't wait for the chip to write both, we could
  670. * post a new buffer to this descriptor then have GEM spam
  671. * on the buffer address. We sync on the RX completion
  672. * register to prevent this from happening.
  673. */
  674. if (entry == done) {
  675. done = readl(gp->regs + RXDMA_DONE);
  676. if (entry == done)
  677. break;
  678. }
  679. /* We can now account for the work we're about to do */
  680. work_done++;
  681. skb = gp->rx_skbs[entry];
  682. len = (status & RXDCTRL_BUFSZ) >> 16;
  683. if ((len < ETH_ZLEN) || (status & RXDCTRL_BAD)) {
  684. dev->stats.rx_errors++;
  685. if (len < ETH_ZLEN)
  686. dev->stats.rx_length_errors++;
  687. if (len & RXDCTRL_BAD)
  688. dev->stats.rx_crc_errors++;
  689. /* We'll just return it to GEM. */
  690. drop_it:
  691. dev->stats.rx_dropped++;
  692. goto next;
  693. }
  694. dma_addr = le64_to_cpu(rxd->buffer);
  695. if (len > RX_COPY_THRESHOLD) {
  696. struct sk_buff *new_skb;
  697. new_skb = gem_alloc_skb(dev, RX_BUF_ALLOC_SIZE(gp), GFP_ATOMIC);
  698. if (new_skb == NULL) {
  699. drops++;
  700. goto drop_it;
  701. }
  702. pci_unmap_page(gp->pdev, dma_addr,
  703. RX_BUF_ALLOC_SIZE(gp),
  704. PCI_DMA_FROMDEVICE);
  705. gp->rx_skbs[entry] = new_skb;
  706. skb_put(new_skb, (gp->rx_buf_sz + RX_OFFSET));
  707. rxd->buffer = cpu_to_le64(pci_map_page(gp->pdev,
  708. virt_to_page(new_skb->data),
  709. offset_in_page(new_skb->data),
  710. RX_BUF_ALLOC_SIZE(gp),
  711. PCI_DMA_FROMDEVICE));
  712. skb_reserve(new_skb, RX_OFFSET);
  713. /* Trim the original skb for the netif. */
  714. skb_trim(skb, len);
  715. } else {
  716. struct sk_buff *copy_skb = netdev_alloc_skb(dev, len + 2);
  717. if (copy_skb == NULL) {
  718. drops++;
  719. goto drop_it;
  720. }
  721. skb_reserve(copy_skb, 2);
  722. skb_put(copy_skb, len);
  723. pci_dma_sync_single_for_cpu(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  724. skb_copy_from_linear_data(skb, copy_skb->data, len);
  725. pci_dma_sync_single_for_device(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  726. /* We'll reuse the original ring buffer. */
  727. skb = copy_skb;
  728. }
  729. csum = (__force __sum16)htons((status & RXDCTRL_TCPCSUM) ^ 0xffff);
  730. skb->csum = csum_unfold(csum);
  731. skb->ip_summed = CHECKSUM_COMPLETE;
  732. skb->protocol = eth_type_trans(skb, gp->dev);
  733. napi_gro_receive(&gp->napi, skb);
  734. dev->stats.rx_packets++;
  735. dev->stats.rx_bytes += len;
  736. next:
  737. entry = NEXT_RX(entry);
  738. }
  739. gem_post_rxds(gp, entry);
  740. gp->rx_new = entry;
  741. if (drops)
  742. netdev_info(gp->dev, "Memory squeeze, deferring packet\n");
  743. return work_done;
  744. }
  745. static int gem_poll(struct napi_struct *napi, int budget)
  746. {
  747. struct gem *gp = container_of(napi, struct gem, napi);
  748. struct net_device *dev = gp->dev;
  749. int work_done;
  750. work_done = 0;
  751. do {
  752. /* Handle anomalies */
  753. if (unlikely(gp->status & GREG_STAT_ABNORMAL)) {
  754. struct netdev_queue *txq = netdev_get_tx_queue(dev, 0);
  755. int reset;
  756. /* We run the abnormal interrupt handling code with
  757. * the Tx lock. It only resets the Rx portion of the
  758. * chip, but we need to guard it against DMA being
  759. * restarted by the link poll timer
  760. */
  761. __netif_tx_lock(txq, smp_processor_id());
  762. reset = gem_abnormal_irq(dev, gp, gp->status);
  763. __netif_tx_unlock(txq);
  764. if (reset) {
  765. gem_schedule_reset(gp);
  766. napi_complete(napi);
  767. return work_done;
  768. }
  769. }
  770. /* Run TX completion thread */
  771. gem_tx(dev, gp, gp->status);
  772. /* Run RX thread. We don't use any locking here,
  773. * code willing to do bad things - like cleaning the
  774. * rx ring - must call napi_disable(), which
  775. * schedule_timeout()'s if polling is already disabled.
  776. */
  777. work_done += gem_rx(gp, budget - work_done);
  778. if (work_done >= budget)
  779. return work_done;
  780. gp->status = readl(gp->regs + GREG_STAT);
  781. } while (gp->status & GREG_STAT_NAPI);
  782. napi_complete(napi);
  783. gem_enable_ints(gp);
  784. return work_done;
  785. }
  786. static irqreturn_t gem_interrupt(int irq, void *dev_id)
  787. {
  788. struct net_device *dev = dev_id;
  789. struct gem *gp = netdev_priv(dev);
  790. if (napi_schedule_prep(&gp->napi)) {
  791. u32 gem_status = readl(gp->regs + GREG_STAT);
  792. if (unlikely(gem_status == 0)) {
  793. napi_enable(&gp->napi);
  794. return IRQ_NONE;
  795. }
  796. if (netif_msg_intr(gp))
  797. printk(KERN_DEBUG "%s: gem_interrupt() gem_status: 0x%x\n",
  798. gp->dev->name, gem_status);
  799. gp->status = gem_status;
  800. gem_disable_ints(gp);
  801. __napi_schedule(&gp->napi);
  802. }
  803. /* If polling was disabled at the time we received that
  804. * interrupt, we may return IRQ_HANDLED here while we
  805. * should return IRQ_NONE. No big deal...
  806. */
  807. return IRQ_HANDLED;
  808. }
  809. #ifdef CONFIG_NET_POLL_CONTROLLER
  810. static void gem_poll_controller(struct net_device *dev)
  811. {
  812. struct gem *gp = netdev_priv(dev);
  813. disable_irq(gp->pdev->irq);
  814. gem_interrupt(gp->pdev->irq, dev);
  815. enable_irq(gp->pdev->irq);
  816. }
  817. #endif
  818. static void gem_tx_timeout(struct net_device *dev)
  819. {
  820. struct gem *gp = netdev_priv(dev);
  821. netdev_err(dev, "transmit timed out, resetting\n");
  822. netdev_err(dev, "TX_STATE[%08x:%08x:%08x]\n",
  823. readl(gp->regs + TXDMA_CFG),
  824. readl(gp->regs + MAC_TXSTAT),
  825. readl(gp->regs + MAC_TXCFG));
  826. netdev_err(dev, "RX_STATE[%08x:%08x:%08x]\n",
  827. readl(gp->regs + RXDMA_CFG),
  828. readl(gp->regs + MAC_RXSTAT),
  829. readl(gp->regs + MAC_RXCFG));
  830. gem_schedule_reset(gp);
  831. }
  832. static __inline__ int gem_intme(int entry)
  833. {
  834. /* Algorithm: IRQ every 1/2 of descriptors. */
  835. if (!(entry & ((TX_RING_SIZE>>1)-1)))
  836. return 1;
  837. return 0;
  838. }
  839. static netdev_tx_t gem_start_xmit(struct sk_buff *skb,
  840. struct net_device *dev)
  841. {
  842. struct gem *gp = netdev_priv(dev);
  843. int entry;
  844. u64 ctrl;
  845. ctrl = 0;
  846. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  847. const u64 csum_start_off = skb_checksum_start_offset(skb);
  848. const u64 csum_stuff_off = csum_start_off + skb->csum_offset;
  849. ctrl = (TXDCTRL_CENAB |
  850. (csum_start_off << 15) |
  851. (csum_stuff_off << 21));
  852. }
  853. if (unlikely(TX_BUFFS_AVAIL(gp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  854. /* This is a hard error, log it. */
  855. if (!netif_queue_stopped(dev)) {
  856. netif_stop_queue(dev);
  857. netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
  858. }
  859. return NETDEV_TX_BUSY;
  860. }
  861. entry = gp->tx_new;
  862. gp->tx_skbs[entry] = skb;
  863. if (skb_shinfo(skb)->nr_frags == 0) {
  864. struct gem_txd *txd = &gp->init_block->txd[entry];
  865. dma_addr_t mapping;
  866. u32 len;
  867. len = skb->len;
  868. mapping = pci_map_page(gp->pdev,
  869. virt_to_page(skb->data),
  870. offset_in_page(skb->data),
  871. len, PCI_DMA_TODEVICE);
  872. ctrl |= TXDCTRL_SOF | TXDCTRL_EOF | len;
  873. if (gem_intme(entry))
  874. ctrl |= TXDCTRL_INTME;
  875. txd->buffer = cpu_to_le64(mapping);
  876. wmb();
  877. txd->control_word = cpu_to_le64(ctrl);
  878. entry = NEXT_TX(entry);
  879. } else {
  880. struct gem_txd *txd;
  881. u32 first_len;
  882. u64 intme;
  883. dma_addr_t first_mapping;
  884. int frag, first_entry = entry;
  885. intme = 0;
  886. if (gem_intme(entry))
  887. intme |= TXDCTRL_INTME;
  888. /* We must give this initial chunk to the device last.
  889. * Otherwise we could race with the device.
  890. */
  891. first_len = skb_headlen(skb);
  892. first_mapping = pci_map_page(gp->pdev, virt_to_page(skb->data),
  893. offset_in_page(skb->data),
  894. first_len, PCI_DMA_TODEVICE);
  895. entry = NEXT_TX(entry);
  896. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  897. const skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  898. u32 len;
  899. dma_addr_t mapping;
  900. u64 this_ctrl;
  901. len = skb_frag_size(this_frag);
  902. mapping = skb_frag_dma_map(&gp->pdev->dev, this_frag,
  903. 0, len, DMA_TO_DEVICE);
  904. this_ctrl = ctrl;
  905. if (frag == skb_shinfo(skb)->nr_frags - 1)
  906. this_ctrl |= TXDCTRL_EOF;
  907. txd = &gp->init_block->txd[entry];
  908. txd->buffer = cpu_to_le64(mapping);
  909. wmb();
  910. txd->control_word = cpu_to_le64(this_ctrl | len);
  911. if (gem_intme(entry))
  912. intme |= TXDCTRL_INTME;
  913. entry = NEXT_TX(entry);
  914. }
  915. txd = &gp->init_block->txd[first_entry];
  916. txd->buffer = cpu_to_le64(first_mapping);
  917. wmb();
  918. txd->control_word =
  919. cpu_to_le64(ctrl | TXDCTRL_SOF | intme | first_len);
  920. }
  921. gp->tx_new = entry;
  922. if (unlikely(TX_BUFFS_AVAIL(gp) <= (MAX_SKB_FRAGS + 1))) {
  923. netif_stop_queue(dev);
  924. /* netif_stop_queue() must be done before checking
  925. * checking tx index in TX_BUFFS_AVAIL() below, because
  926. * in gem_tx(), we update tx_old before checking for
  927. * netif_queue_stopped().
  928. */
  929. smp_mb();
  930. if (TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))
  931. netif_wake_queue(dev);
  932. }
  933. if (netif_msg_tx_queued(gp))
  934. printk(KERN_DEBUG "%s: tx queued, slot %d, skblen %d\n",
  935. dev->name, entry, skb->len);
  936. mb();
  937. writel(gp->tx_new, gp->regs + TXDMA_KICK);
  938. return NETDEV_TX_OK;
  939. }
  940. static void gem_pcs_reset(struct gem *gp)
  941. {
  942. int limit;
  943. u32 val;
  944. /* Reset PCS unit. */
  945. val = readl(gp->regs + PCS_MIICTRL);
  946. val |= PCS_MIICTRL_RST;
  947. writel(val, gp->regs + PCS_MIICTRL);
  948. limit = 32;
  949. while (readl(gp->regs + PCS_MIICTRL) & PCS_MIICTRL_RST) {
  950. udelay(100);
  951. if (limit-- <= 0)
  952. break;
  953. }
  954. if (limit < 0)
  955. netdev_warn(gp->dev, "PCS reset bit would not clear\n");
  956. }
  957. static void gem_pcs_reinit_adv(struct gem *gp)
  958. {
  959. u32 val;
  960. /* Make sure PCS is disabled while changing advertisement
  961. * configuration.
  962. */
  963. val = readl(gp->regs + PCS_CFG);
  964. val &= ~(PCS_CFG_ENABLE | PCS_CFG_TO);
  965. writel(val, gp->regs + PCS_CFG);
  966. /* Advertise all capabilities except asymmetric
  967. * pause.
  968. */
  969. val = readl(gp->regs + PCS_MIIADV);
  970. val |= (PCS_MIIADV_FD | PCS_MIIADV_HD |
  971. PCS_MIIADV_SP | PCS_MIIADV_AP);
  972. writel(val, gp->regs + PCS_MIIADV);
  973. /* Enable and restart auto-negotiation, disable wrapback/loopback,
  974. * and re-enable PCS.
  975. */
  976. val = readl(gp->regs + PCS_MIICTRL);
  977. val |= (PCS_MIICTRL_RAN | PCS_MIICTRL_ANE);
  978. val &= ~PCS_MIICTRL_WB;
  979. writel(val, gp->regs + PCS_MIICTRL);
  980. val = readl(gp->regs + PCS_CFG);
  981. val |= PCS_CFG_ENABLE;
  982. writel(val, gp->regs + PCS_CFG);
  983. /* Make sure serialink loopback is off. The meaning
  984. * of this bit is logically inverted based upon whether
  985. * you are in Serialink or SERDES mode.
  986. */
  987. val = readl(gp->regs + PCS_SCTRL);
  988. if (gp->phy_type == phy_serialink)
  989. val &= ~PCS_SCTRL_LOOP;
  990. else
  991. val |= PCS_SCTRL_LOOP;
  992. writel(val, gp->regs + PCS_SCTRL);
  993. }
  994. #define STOP_TRIES 32
  995. static void gem_reset(struct gem *gp)
  996. {
  997. int limit;
  998. u32 val;
  999. /* Make sure we won't get any more interrupts */
  1000. writel(0xffffffff, gp->regs + GREG_IMASK);
  1001. /* Reset the chip */
  1002. writel(gp->swrst_base | GREG_SWRST_TXRST | GREG_SWRST_RXRST,
  1003. gp->regs + GREG_SWRST);
  1004. limit = STOP_TRIES;
  1005. do {
  1006. udelay(20);
  1007. val = readl(gp->regs + GREG_SWRST);
  1008. if (limit-- <= 0)
  1009. break;
  1010. } while (val & (GREG_SWRST_TXRST | GREG_SWRST_RXRST));
  1011. if (limit < 0)
  1012. netdev_err(gp->dev, "SW reset is ghetto\n");
  1013. if (gp->phy_type == phy_serialink || gp->phy_type == phy_serdes)
  1014. gem_pcs_reinit_adv(gp);
  1015. }
  1016. static void gem_start_dma(struct gem *gp)
  1017. {
  1018. u32 val;
  1019. /* We are ready to rock, turn everything on. */
  1020. val = readl(gp->regs + TXDMA_CFG);
  1021. writel(val | TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1022. val = readl(gp->regs + RXDMA_CFG);
  1023. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1024. val = readl(gp->regs + MAC_TXCFG);
  1025. writel(val | MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1026. val = readl(gp->regs + MAC_RXCFG);
  1027. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1028. (void) readl(gp->regs + MAC_RXCFG);
  1029. udelay(100);
  1030. gem_enable_ints(gp);
  1031. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1032. }
  1033. /* DMA won't be actually stopped before about 4ms tho ...
  1034. */
  1035. static void gem_stop_dma(struct gem *gp)
  1036. {
  1037. u32 val;
  1038. /* We are done rocking, turn everything off. */
  1039. val = readl(gp->regs + TXDMA_CFG);
  1040. writel(val & ~TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1041. val = readl(gp->regs + RXDMA_CFG);
  1042. writel(val & ~RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1043. val = readl(gp->regs + MAC_TXCFG);
  1044. writel(val & ~MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1045. val = readl(gp->regs + MAC_RXCFG);
  1046. writel(val & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1047. (void) readl(gp->regs + MAC_RXCFG);
  1048. /* Need to wait a bit ... done by the caller */
  1049. }
  1050. // XXX dbl check what that function should do when called on PCS PHY
  1051. static void gem_begin_auto_negotiation(struct gem *gp, struct ethtool_cmd *ep)
  1052. {
  1053. u32 advertise, features;
  1054. int autoneg;
  1055. int speed;
  1056. int duplex;
  1057. if (gp->phy_type != phy_mii_mdio0 &&
  1058. gp->phy_type != phy_mii_mdio1)
  1059. goto non_mii;
  1060. /* Setup advertise */
  1061. if (found_mii_phy(gp))
  1062. features = gp->phy_mii.def->features;
  1063. else
  1064. features = 0;
  1065. advertise = features & ADVERTISE_MASK;
  1066. if (gp->phy_mii.advertising != 0)
  1067. advertise &= gp->phy_mii.advertising;
  1068. autoneg = gp->want_autoneg;
  1069. speed = gp->phy_mii.speed;
  1070. duplex = gp->phy_mii.duplex;
  1071. /* Setup link parameters */
  1072. if (!ep)
  1073. goto start_aneg;
  1074. if (ep->autoneg == AUTONEG_ENABLE) {
  1075. advertise = ep->advertising;
  1076. autoneg = 1;
  1077. } else {
  1078. autoneg = 0;
  1079. speed = ethtool_cmd_speed(ep);
  1080. duplex = ep->duplex;
  1081. }
  1082. start_aneg:
  1083. /* Sanitize settings based on PHY capabilities */
  1084. if ((features & SUPPORTED_Autoneg) == 0)
  1085. autoneg = 0;
  1086. if (speed == SPEED_1000 &&
  1087. !(features & (SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)))
  1088. speed = SPEED_100;
  1089. if (speed == SPEED_100 &&
  1090. !(features & (SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full)))
  1091. speed = SPEED_10;
  1092. if (duplex == DUPLEX_FULL &&
  1093. !(features & (SUPPORTED_1000baseT_Full |
  1094. SUPPORTED_100baseT_Full |
  1095. SUPPORTED_10baseT_Full)))
  1096. duplex = DUPLEX_HALF;
  1097. if (speed == 0)
  1098. speed = SPEED_10;
  1099. /* If we are asleep, we don't try to actually setup the PHY, we
  1100. * just store the settings
  1101. */
  1102. if (!netif_device_present(gp->dev)) {
  1103. gp->phy_mii.autoneg = gp->want_autoneg = autoneg;
  1104. gp->phy_mii.speed = speed;
  1105. gp->phy_mii.duplex = duplex;
  1106. return;
  1107. }
  1108. /* Configure PHY & start aneg */
  1109. gp->want_autoneg = autoneg;
  1110. if (autoneg) {
  1111. if (found_mii_phy(gp))
  1112. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, advertise);
  1113. gp->lstate = link_aneg;
  1114. } else {
  1115. if (found_mii_phy(gp))
  1116. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, speed, duplex);
  1117. gp->lstate = link_force_ok;
  1118. }
  1119. non_mii:
  1120. gp->timer_ticks = 0;
  1121. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1122. }
  1123. /* A link-up condition has occurred, initialize and enable the
  1124. * rest of the chip.
  1125. */
  1126. static int gem_set_link_modes(struct gem *gp)
  1127. {
  1128. struct netdev_queue *txq = netdev_get_tx_queue(gp->dev, 0);
  1129. int full_duplex, speed, pause;
  1130. u32 val;
  1131. full_duplex = 0;
  1132. speed = SPEED_10;
  1133. pause = 0;
  1134. if (found_mii_phy(gp)) {
  1135. if (gp->phy_mii.def->ops->read_link(&gp->phy_mii))
  1136. return 1;
  1137. full_duplex = (gp->phy_mii.duplex == DUPLEX_FULL);
  1138. speed = gp->phy_mii.speed;
  1139. pause = gp->phy_mii.pause;
  1140. } else if (gp->phy_type == phy_serialink ||
  1141. gp->phy_type == phy_serdes) {
  1142. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1143. if ((pcs_lpa & PCS_MIIADV_FD) || gp->phy_type == phy_serdes)
  1144. full_duplex = 1;
  1145. speed = SPEED_1000;
  1146. }
  1147. netif_info(gp, link, gp->dev, "Link is up at %d Mbps, %s-duplex\n",
  1148. speed, (full_duplex ? "full" : "half"));
  1149. /* We take the tx queue lock to avoid collisions between
  1150. * this code, the tx path and the NAPI-driven error path
  1151. */
  1152. __netif_tx_lock(txq, smp_processor_id());
  1153. val = (MAC_TXCFG_EIPG0 | MAC_TXCFG_NGU);
  1154. if (full_duplex) {
  1155. val |= (MAC_TXCFG_ICS | MAC_TXCFG_ICOLL);
  1156. } else {
  1157. /* MAC_TXCFG_NBO must be zero. */
  1158. }
  1159. writel(val, gp->regs + MAC_TXCFG);
  1160. val = (MAC_XIFCFG_OE | MAC_XIFCFG_LLED);
  1161. if (!full_duplex &&
  1162. (gp->phy_type == phy_mii_mdio0 ||
  1163. gp->phy_type == phy_mii_mdio1)) {
  1164. val |= MAC_XIFCFG_DISE;
  1165. } else if (full_duplex) {
  1166. val |= MAC_XIFCFG_FLED;
  1167. }
  1168. if (speed == SPEED_1000)
  1169. val |= (MAC_XIFCFG_GMII);
  1170. writel(val, gp->regs + MAC_XIFCFG);
  1171. /* If gigabit and half-duplex, enable carrier extension
  1172. * mode. Else, disable it.
  1173. */
  1174. if (speed == SPEED_1000 && !full_duplex) {
  1175. val = readl(gp->regs + MAC_TXCFG);
  1176. writel(val | MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1177. val = readl(gp->regs + MAC_RXCFG);
  1178. writel(val | MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1179. } else {
  1180. val = readl(gp->regs + MAC_TXCFG);
  1181. writel(val & ~MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1182. val = readl(gp->regs + MAC_RXCFG);
  1183. writel(val & ~MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1184. }
  1185. if (gp->phy_type == phy_serialink ||
  1186. gp->phy_type == phy_serdes) {
  1187. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1188. if (pcs_lpa & (PCS_MIIADV_SP | PCS_MIIADV_AP))
  1189. pause = 1;
  1190. }
  1191. if (!full_duplex)
  1192. writel(512, gp->regs + MAC_STIME);
  1193. else
  1194. writel(64, gp->regs + MAC_STIME);
  1195. val = readl(gp->regs + MAC_MCCFG);
  1196. if (pause)
  1197. val |= (MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1198. else
  1199. val &= ~(MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1200. writel(val, gp->regs + MAC_MCCFG);
  1201. gem_start_dma(gp);
  1202. __netif_tx_unlock(txq);
  1203. if (netif_msg_link(gp)) {
  1204. if (pause) {
  1205. netdev_info(gp->dev,
  1206. "Pause is enabled (rxfifo: %d off: %d on: %d)\n",
  1207. gp->rx_fifo_sz,
  1208. gp->rx_pause_off,
  1209. gp->rx_pause_on);
  1210. } else {
  1211. netdev_info(gp->dev, "Pause is disabled\n");
  1212. }
  1213. }
  1214. return 0;
  1215. }
  1216. static int gem_mdio_link_not_up(struct gem *gp)
  1217. {
  1218. switch (gp->lstate) {
  1219. case link_force_ret:
  1220. netif_info(gp, link, gp->dev,
  1221. "Autoneg failed again, keeping forced mode\n");
  1222. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii,
  1223. gp->last_forced_speed, DUPLEX_HALF);
  1224. gp->timer_ticks = 5;
  1225. gp->lstate = link_force_ok;
  1226. return 0;
  1227. case link_aneg:
  1228. /* We try forced modes after a failed aneg only on PHYs that don't
  1229. * have "magic_aneg" bit set, which means they internally do the
  1230. * while forced-mode thingy. On these, we just restart aneg
  1231. */
  1232. if (gp->phy_mii.def->magic_aneg)
  1233. return 1;
  1234. netif_info(gp, link, gp->dev, "switching to forced 100bt\n");
  1235. /* Try forced modes. */
  1236. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_100,
  1237. DUPLEX_HALF);
  1238. gp->timer_ticks = 5;
  1239. gp->lstate = link_force_try;
  1240. return 0;
  1241. case link_force_try:
  1242. /* Downgrade from 100 to 10 Mbps if necessary.
  1243. * If already at 10Mbps, warn user about the
  1244. * situation every 10 ticks.
  1245. */
  1246. if (gp->phy_mii.speed == SPEED_100) {
  1247. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_10,
  1248. DUPLEX_HALF);
  1249. gp->timer_ticks = 5;
  1250. netif_info(gp, link, gp->dev,
  1251. "switching to forced 10bt\n");
  1252. return 0;
  1253. } else
  1254. return 1;
  1255. default:
  1256. return 0;
  1257. }
  1258. }
  1259. static void gem_link_timer(unsigned long data)
  1260. {
  1261. struct gem *gp = (struct gem *) data;
  1262. struct net_device *dev = gp->dev;
  1263. int restart_aneg = 0;
  1264. /* There's no point doing anything if we're going to be reset */
  1265. if (gp->reset_task_pending)
  1266. return;
  1267. if (gp->phy_type == phy_serialink ||
  1268. gp->phy_type == phy_serdes) {
  1269. u32 val = readl(gp->regs + PCS_MIISTAT);
  1270. if (!(val & PCS_MIISTAT_LS))
  1271. val = readl(gp->regs + PCS_MIISTAT);
  1272. if ((val & PCS_MIISTAT_LS) != 0) {
  1273. if (gp->lstate == link_up)
  1274. goto restart;
  1275. gp->lstate = link_up;
  1276. netif_carrier_on(dev);
  1277. (void)gem_set_link_modes(gp);
  1278. }
  1279. goto restart;
  1280. }
  1281. if (found_mii_phy(gp) && gp->phy_mii.def->ops->poll_link(&gp->phy_mii)) {
  1282. /* Ok, here we got a link. If we had it due to a forced
  1283. * fallback, and we were configured for autoneg, we do
  1284. * retry a short autoneg pass. If you know your hub is
  1285. * broken, use ethtool ;)
  1286. */
  1287. if (gp->lstate == link_force_try && gp->want_autoneg) {
  1288. gp->lstate = link_force_ret;
  1289. gp->last_forced_speed = gp->phy_mii.speed;
  1290. gp->timer_ticks = 5;
  1291. if (netif_msg_link(gp))
  1292. netdev_info(dev,
  1293. "Got link after fallback, retrying autoneg once...\n");
  1294. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, gp->phy_mii.advertising);
  1295. } else if (gp->lstate != link_up) {
  1296. gp->lstate = link_up;
  1297. netif_carrier_on(dev);
  1298. if (gem_set_link_modes(gp))
  1299. restart_aneg = 1;
  1300. }
  1301. } else {
  1302. /* If the link was previously up, we restart the
  1303. * whole process
  1304. */
  1305. if (gp->lstate == link_up) {
  1306. gp->lstate = link_down;
  1307. netif_info(gp, link, dev, "Link down\n");
  1308. netif_carrier_off(dev);
  1309. gem_schedule_reset(gp);
  1310. /* The reset task will restart the timer */
  1311. return;
  1312. } else if (++gp->timer_ticks > 10) {
  1313. if (found_mii_phy(gp))
  1314. restart_aneg = gem_mdio_link_not_up(gp);
  1315. else
  1316. restart_aneg = 1;
  1317. }
  1318. }
  1319. if (restart_aneg) {
  1320. gem_begin_auto_negotiation(gp, NULL);
  1321. return;
  1322. }
  1323. restart:
  1324. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1325. }
  1326. static void gem_clean_rings(struct gem *gp)
  1327. {
  1328. struct gem_init_block *gb = gp->init_block;
  1329. struct sk_buff *skb;
  1330. int i;
  1331. dma_addr_t dma_addr;
  1332. for (i = 0; i < RX_RING_SIZE; i++) {
  1333. struct gem_rxd *rxd;
  1334. rxd = &gb->rxd[i];
  1335. if (gp->rx_skbs[i] != NULL) {
  1336. skb = gp->rx_skbs[i];
  1337. dma_addr = le64_to_cpu(rxd->buffer);
  1338. pci_unmap_page(gp->pdev, dma_addr,
  1339. RX_BUF_ALLOC_SIZE(gp),
  1340. PCI_DMA_FROMDEVICE);
  1341. dev_kfree_skb_any(skb);
  1342. gp->rx_skbs[i] = NULL;
  1343. }
  1344. rxd->status_word = 0;
  1345. wmb();
  1346. rxd->buffer = 0;
  1347. }
  1348. for (i = 0; i < TX_RING_SIZE; i++) {
  1349. if (gp->tx_skbs[i] != NULL) {
  1350. struct gem_txd *txd;
  1351. int frag;
  1352. skb = gp->tx_skbs[i];
  1353. gp->tx_skbs[i] = NULL;
  1354. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  1355. int ent = i & (TX_RING_SIZE - 1);
  1356. txd = &gb->txd[ent];
  1357. dma_addr = le64_to_cpu(txd->buffer);
  1358. pci_unmap_page(gp->pdev, dma_addr,
  1359. le64_to_cpu(txd->control_word) &
  1360. TXDCTRL_BUFSZ, PCI_DMA_TODEVICE);
  1361. if (frag != skb_shinfo(skb)->nr_frags)
  1362. i++;
  1363. }
  1364. dev_kfree_skb_any(skb);
  1365. }
  1366. }
  1367. }
  1368. static void gem_init_rings(struct gem *gp)
  1369. {
  1370. struct gem_init_block *gb = gp->init_block;
  1371. struct net_device *dev = gp->dev;
  1372. int i;
  1373. dma_addr_t dma_addr;
  1374. gp->rx_new = gp->rx_old = gp->tx_new = gp->tx_old = 0;
  1375. gem_clean_rings(gp);
  1376. gp->rx_buf_sz = max(dev->mtu + ETH_HLEN + VLAN_HLEN,
  1377. (unsigned)VLAN_ETH_FRAME_LEN);
  1378. for (i = 0; i < RX_RING_SIZE; i++) {
  1379. struct sk_buff *skb;
  1380. struct gem_rxd *rxd = &gb->rxd[i];
  1381. skb = gem_alloc_skb(dev, RX_BUF_ALLOC_SIZE(gp), GFP_KERNEL);
  1382. if (!skb) {
  1383. rxd->buffer = 0;
  1384. rxd->status_word = 0;
  1385. continue;
  1386. }
  1387. gp->rx_skbs[i] = skb;
  1388. skb_put(skb, (gp->rx_buf_sz + RX_OFFSET));
  1389. dma_addr = pci_map_page(gp->pdev,
  1390. virt_to_page(skb->data),
  1391. offset_in_page(skb->data),
  1392. RX_BUF_ALLOC_SIZE(gp),
  1393. PCI_DMA_FROMDEVICE);
  1394. rxd->buffer = cpu_to_le64(dma_addr);
  1395. wmb();
  1396. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  1397. skb_reserve(skb, RX_OFFSET);
  1398. }
  1399. for (i = 0; i < TX_RING_SIZE; i++) {
  1400. struct gem_txd *txd = &gb->txd[i];
  1401. txd->control_word = 0;
  1402. wmb();
  1403. txd->buffer = 0;
  1404. }
  1405. wmb();
  1406. }
  1407. /* Init PHY interface and start link poll state machine */
  1408. static void gem_init_phy(struct gem *gp)
  1409. {
  1410. u32 mifcfg;
  1411. /* Revert MIF CFG setting done on stop_phy */
  1412. mifcfg = readl(gp->regs + MIF_CFG);
  1413. mifcfg &= ~MIF_CFG_BBMODE;
  1414. writel(mifcfg, gp->regs + MIF_CFG);
  1415. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1416. int i;
  1417. /* Those delay sucks, the HW seem to love them though, I'll
  1418. * serisouly consider breaking some locks here to be able
  1419. * to schedule instead
  1420. */
  1421. for (i = 0; i < 3; i++) {
  1422. #ifdef CONFIG_PPC_PMAC
  1423. pmac_call_feature(PMAC_FTR_GMAC_PHY_RESET, gp->of_node, 0, 0);
  1424. msleep(20);
  1425. #endif
  1426. /* Some PHYs used by apple have problem getting back to us,
  1427. * we do an additional reset here
  1428. */
  1429. phy_write(gp, MII_BMCR, BMCR_RESET);
  1430. msleep(20);
  1431. if (phy_read(gp, MII_BMCR) != 0xffff)
  1432. break;
  1433. if (i == 2)
  1434. netdev_warn(gp->dev, "GMAC PHY not responding !\n");
  1435. }
  1436. }
  1437. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  1438. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1439. u32 val;
  1440. /* Init datapath mode register. */
  1441. if (gp->phy_type == phy_mii_mdio0 ||
  1442. gp->phy_type == phy_mii_mdio1) {
  1443. val = PCS_DMODE_MGM;
  1444. } else if (gp->phy_type == phy_serialink) {
  1445. val = PCS_DMODE_SM | PCS_DMODE_GMOE;
  1446. } else {
  1447. val = PCS_DMODE_ESM;
  1448. }
  1449. writel(val, gp->regs + PCS_DMODE);
  1450. }
  1451. if (gp->phy_type == phy_mii_mdio0 ||
  1452. gp->phy_type == phy_mii_mdio1) {
  1453. /* Reset and detect MII PHY */
  1454. sungem_phy_probe(&gp->phy_mii, gp->mii_phy_addr);
  1455. /* Init PHY */
  1456. if (gp->phy_mii.def && gp->phy_mii.def->ops->init)
  1457. gp->phy_mii.def->ops->init(&gp->phy_mii);
  1458. } else {
  1459. gem_pcs_reset(gp);
  1460. gem_pcs_reinit_adv(gp);
  1461. }
  1462. /* Default aneg parameters */
  1463. gp->timer_ticks = 0;
  1464. gp->lstate = link_down;
  1465. netif_carrier_off(gp->dev);
  1466. /* Print things out */
  1467. if (gp->phy_type == phy_mii_mdio0 ||
  1468. gp->phy_type == phy_mii_mdio1)
  1469. netdev_info(gp->dev, "Found %s PHY\n",
  1470. gp->phy_mii.def ? gp->phy_mii.def->name : "no");
  1471. gem_begin_auto_negotiation(gp, NULL);
  1472. }
  1473. static void gem_init_dma(struct gem *gp)
  1474. {
  1475. u64 desc_dma = (u64) gp->gblock_dvma;
  1476. u32 val;
  1477. val = (TXDMA_CFG_BASE | (0x7ff << 10) | TXDMA_CFG_PMODE);
  1478. writel(val, gp->regs + TXDMA_CFG);
  1479. writel(desc_dma >> 32, gp->regs + TXDMA_DBHI);
  1480. writel(desc_dma & 0xffffffff, gp->regs + TXDMA_DBLOW);
  1481. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  1482. writel(0, gp->regs + TXDMA_KICK);
  1483. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  1484. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  1485. writel(val, gp->regs + RXDMA_CFG);
  1486. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  1487. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  1488. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1489. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  1490. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  1491. writel(val, gp->regs + RXDMA_PTHRESH);
  1492. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  1493. writel(((5 & RXDMA_BLANK_IPKTS) |
  1494. ((8 << 12) & RXDMA_BLANK_ITIME)),
  1495. gp->regs + RXDMA_BLANK);
  1496. else
  1497. writel(((5 & RXDMA_BLANK_IPKTS) |
  1498. ((4 << 12) & RXDMA_BLANK_ITIME)),
  1499. gp->regs + RXDMA_BLANK);
  1500. }
  1501. static u32 gem_setup_multicast(struct gem *gp)
  1502. {
  1503. u32 rxcfg = 0;
  1504. int i;
  1505. if ((gp->dev->flags & IFF_ALLMULTI) ||
  1506. (netdev_mc_count(gp->dev) > 256)) {
  1507. for (i=0; i<16; i++)
  1508. writel(0xffff, gp->regs + MAC_HASH0 + (i << 2));
  1509. rxcfg |= MAC_RXCFG_HFE;
  1510. } else if (gp->dev->flags & IFF_PROMISC) {
  1511. rxcfg |= MAC_RXCFG_PROM;
  1512. } else {
  1513. u16 hash_table[16];
  1514. u32 crc;
  1515. struct netdev_hw_addr *ha;
  1516. int i;
  1517. memset(hash_table, 0, sizeof(hash_table));
  1518. netdev_for_each_mc_addr(ha, gp->dev) {
  1519. crc = ether_crc_le(6, ha->addr);
  1520. crc >>= 24;
  1521. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  1522. }
  1523. for (i=0; i<16; i++)
  1524. writel(hash_table[i], gp->regs + MAC_HASH0 + (i << 2));
  1525. rxcfg |= MAC_RXCFG_HFE;
  1526. }
  1527. return rxcfg;
  1528. }
  1529. static void gem_init_mac(struct gem *gp)
  1530. {
  1531. unsigned char *e = &gp->dev->dev_addr[0];
  1532. writel(0x1bf0, gp->regs + MAC_SNDPAUSE);
  1533. writel(0x00, gp->regs + MAC_IPG0);
  1534. writel(0x08, gp->regs + MAC_IPG1);
  1535. writel(0x04, gp->regs + MAC_IPG2);
  1536. writel(0x40, gp->regs + MAC_STIME);
  1537. writel(0x40, gp->regs + MAC_MINFSZ);
  1538. /* Ethernet payload + header + FCS + optional VLAN tag. */
  1539. writel(0x20000000 | (gp->rx_buf_sz + 4), gp->regs + MAC_MAXFSZ);
  1540. writel(0x07, gp->regs + MAC_PASIZE);
  1541. writel(0x04, gp->regs + MAC_JAMSIZE);
  1542. writel(0x10, gp->regs + MAC_ATTLIM);
  1543. writel(0x8808, gp->regs + MAC_MCTYPE);
  1544. writel((e[5] | (e[4] << 8)) & 0x3ff, gp->regs + MAC_RANDSEED);
  1545. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  1546. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  1547. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  1548. writel(0, gp->regs + MAC_ADDR3);
  1549. writel(0, gp->regs + MAC_ADDR4);
  1550. writel(0, gp->regs + MAC_ADDR5);
  1551. writel(0x0001, gp->regs + MAC_ADDR6);
  1552. writel(0xc200, gp->regs + MAC_ADDR7);
  1553. writel(0x0180, gp->regs + MAC_ADDR8);
  1554. writel(0, gp->regs + MAC_AFILT0);
  1555. writel(0, gp->regs + MAC_AFILT1);
  1556. writel(0, gp->regs + MAC_AFILT2);
  1557. writel(0, gp->regs + MAC_AF21MSK);
  1558. writel(0, gp->regs + MAC_AF0MSK);
  1559. gp->mac_rx_cfg = gem_setup_multicast(gp);
  1560. #ifdef STRIP_FCS
  1561. gp->mac_rx_cfg |= MAC_RXCFG_SFCS;
  1562. #endif
  1563. writel(0, gp->regs + MAC_NCOLL);
  1564. writel(0, gp->regs + MAC_FASUCC);
  1565. writel(0, gp->regs + MAC_ECOLL);
  1566. writel(0, gp->regs + MAC_LCOLL);
  1567. writel(0, gp->regs + MAC_DTIMER);
  1568. writel(0, gp->regs + MAC_PATMPS);
  1569. writel(0, gp->regs + MAC_RFCTR);
  1570. writel(0, gp->regs + MAC_LERR);
  1571. writel(0, gp->regs + MAC_AERR);
  1572. writel(0, gp->regs + MAC_FCSERR);
  1573. writel(0, gp->regs + MAC_RXCVERR);
  1574. /* Clear RX/TX/MAC/XIF config, we will set these up and enable
  1575. * them once a link is established.
  1576. */
  1577. writel(0, gp->regs + MAC_TXCFG);
  1578. writel(gp->mac_rx_cfg, gp->regs + MAC_RXCFG);
  1579. writel(0, gp->regs + MAC_MCCFG);
  1580. writel(0, gp->regs + MAC_XIFCFG);
  1581. /* Setup MAC interrupts. We want to get all of the interesting
  1582. * counter expiration events, but we do not want to hear about
  1583. * normal rx/tx as the DMA engine tells us that.
  1584. */
  1585. writel(MAC_TXSTAT_XMIT, gp->regs + MAC_TXMASK);
  1586. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  1587. /* Don't enable even the PAUSE interrupts for now, we
  1588. * make no use of those events other than to record them.
  1589. */
  1590. writel(0xffffffff, gp->regs + MAC_MCMASK);
  1591. /* Don't enable GEM's WOL in normal operations
  1592. */
  1593. if (gp->has_wol)
  1594. writel(0, gp->regs + WOL_WAKECSR);
  1595. }
  1596. static void gem_init_pause_thresholds(struct gem *gp)
  1597. {
  1598. u32 cfg;
  1599. /* Calculate pause thresholds. Setting the OFF threshold to the
  1600. * full RX fifo size effectively disables PAUSE generation which
  1601. * is what we do for 10/100 only GEMs which have FIFOs too small
  1602. * to make real gains from PAUSE.
  1603. */
  1604. if (gp->rx_fifo_sz <= (2 * 1024)) {
  1605. gp->rx_pause_off = gp->rx_pause_on = gp->rx_fifo_sz;
  1606. } else {
  1607. int max_frame = (gp->rx_buf_sz + 4 + 64) & ~63;
  1608. int off = (gp->rx_fifo_sz - (max_frame * 2));
  1609. int on = off - max_frame;
  1610. gp->rx_pause_off = off;
  1611. gp->rx_pause_on = on;
  1612. }
  1613. /* Configure the chip "burst" DMA mode & enable some
  1614. * HW bug fixes on Apple version
  1615. */
  1616. cfg = 0;
  1617. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE)
  1618. cfg |= GREG_CFG_RONPAULBIT | GREG_CFG_ENBUG2FIX;
  1619. #if !defined(CONFIG_SPARC64) && !defined(CONFIG_ALPHA)
  1620. cfg |= GREG_CFG_IBURST;
  1621. #endif
  1622. cfg |= ((31 << 1) & GREG_CFG_TXDMALIM);
  1623. cfg |= ((31 << 6) & GREG_CFG_RXDMALIM);
  1624. writel(cfg, gp->regs + GREG_CFG);
  1625. /* If Infinite Burst didn't stick, then use different
  1626. * thresholds (and Apple bug fixes don't exist)
  1627. */
  1628. if (!(readl(gp->regs + GREG_CFG) & GREG_CFG_IBURST)) {
  1629. cfg = ((2 << 1) & GREG_CFG_TXDMALIM);
  1630. cfg |= ((8 << 6) & GREG_CFG_RXDMALIM);
  1631. writel(cfg, gp->regs + GREG_CFG);
  1632. }
  1633. }
  1634. static int gem_check_invariants(struct gem *gp)
  1635. {
  1636. struct pci_dev *pdev = gp->pdev;
  1637. u32 mif_cfg;
  1638. /* On Apple's sungem, we can't rely on registers as the chip
  1639. * was been powered down by the firmware. The PHY is looked
  1640. * up later on.
  1641. */
  1642. if (pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1643. gp->phy_type = phy_mii_mdio0;
  1644. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1645. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1646. gp->swrst_base = 0;
  1647. mif_cfg = readl(gp->regs + MIF_CFG);
  1648. mif_cfg &= ~(MIF_CFG_PSELECT|MIF_CFG_POLL|MIF_CFG_BBMODE|MIF_CFG_MDI1);
  1649. mif_cfg |= MIF_CFG_MDI0;
  1650. writel(mif_cfg, gp->regs + MIF_CFG);
  1651. writel(PCS_DMODE_MGM, gp->regs + PCS_DMODE);
  1652. writel(MAC_XIFCFG_OE, gp->regs + MAC_XIFCFG);
  1653. /* We hard-code the PHY address so we can properly bring it out of
  1654. * reset later on, we can't really probe it at this point, though
  1655. * that isn't an issue.
  1656. */
  1657. if (gp->pdev->device == PCI_DEVICE_ID_APPLE_K2_GMAC)
  1658. gp->mii_phy_addr = 1;
  1659. else
  1660. gp->mii_phy_addr = 0;
  1661. return 0;
  1662. }
  1663. mif_cfg = readl(gp->regs + MIF_CFG);
  1664. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  1665. pdev->device == PCI_DEVICE_ID_SUN_RIO_GEM) {
  1666. /* One of the MII PHYs _must_ be present
  1667. * as this chip has no gigabit PHY.
  1668. */
  1669. if ((mif_cfg & (MIF_CFG_MDI0 | MIF_CFG_MDI1)) == 0) {
  1670. pr_err("RIO GEM lacks MII phy, mif_cfg[%08x]\n",
  1671. mif_cfg);
  1672. return -1;
  1673. }
  1674. }
  1675. /* Determine initial PHY interface type guess. MDIO1 is the
  1676. * external PHY and thus takes precedence over MDIO0.
  1677. */
  1678. if (mif_cfg & MIF_CFG_MDI1) {
  1679. gp->phy_type = phy_mii_mdio1;
  1680. mif_cfg |= MIF_CFG_PSELECT;
  1681. writel(mif_cfg, gp->regs + MIF_CFG);
  1682. } else if (mif_cfg & MIF_CFG_MDI0) {
  1683. gp->phy_type = phy_mii_mdio0;
  1684. mif_cfg &= ~MIF_CFG_PSELECT;
  1685. writel(mif_cfg, gp->regs + MIF_CFG);
  1686. } else {
  1687. #ifdef CONFIG_SPARC
  1688. const char *p;
  1689. p = of_get_property(gp->of_node, "shared-pins", NULL);
  1690. if (p && !strcmp(p, "serdes"))
  1691. gp->phy_type = phy_serdes;
  1692. else
  1693. #endif
  1694. gp->phy_type = phy_serialink;
  1695. }
  1696. if (gp->phy_type == phy_mii_mdio1 ||
  1697. gp->phy_type == phy_mii_mdio0) {
  1698. int i;
  1699. for (i = 0; i < 32; i++) {
  1700. gp->mii_phy_addr = i;
  1701. if (phy_read(gp, MII_BMCR) != 0xffff)
  1702. break;
  1703. }
  1704. if (i == 32) {
  1705. if (pdev->device != PCI_DEVICE_ID_SUN_GEM) {
  1706. pr_err("RIO MII phy will not respond\n");
  1707. return -1;
  1708. }
  1709. gp->phy_type = phy_serdes;
  1710. }
  1711. }
  1712. /* Fetch the FIFO configurations now too. */
  1713. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1714. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1715. if (pdev->vendor == PCI_VENDOR_ID_SUN) {
  1716. if (pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1717. if (gp->tx_fifo_sz != (9 * 1024) ||
  1718. gp->rx_fifo_sz != (20 * 1024)) {
  1719. pr_err("GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1720. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1721. return -1;
  1722. }
  1723. gp->swrst_base = 0;
  1724. } else {
  1725. if (gp->tx_fifo_sz != (2 * 1024) ||
  1726. gp->rx_fifo_sz != (2 * 1024)) {
  1727. pr_err("RIO GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1728. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1729. return -1;
  1730. }
  1731. gp->swrst_base = (64 / 4) << GREG_SWRST_CACHE_SHIFT;
  1732. }
  1733. }
  1734. return 0;
  1735. }
  1736. static void gem_reinit_chip(struct gem *gp)
  1737. {
  1738. /* Reset the chip */
  1739. gem_reset(gp);
  1740. /* Make sure ints are disabled */
  1741. gem_disable_ints(gp);
  1742. /* Allocate & setup ring buffers */
  1743. gem_init_rings(gp);
  1744. /* Configure pause thresholds */
  1745. gem_init_pause_thresholds(gp);
  1746. /* Init DMA & MAC engines */
  1747. gem_init_dma(gp);
  1748. gem_init_mac(gp);
  1749. }
  1750. static void gem_stop_phy(struct gem *gp, int wol)
  1751. {
  1752. u32 mifcfg;
  1753. /* Let the chip settle down a bit, it seems that helps
  1754. * for sleep mode on some models
  1755. */
  1756. msleep(10);
  1757. /* Make sure we aren't polling PHY status change. We
  1758. * don't currently use that feature though
  1759. */
  1760. mifcfg = readl(gp->regs + MIF_CFG);
  1761. mifcfg &= ~MIF_CFG_POLL;
  1762. writel(mifcfg, gp->regs + MIF_CFG);
  1763. if (wol && gp->has_wol) {
  1764. unsigned char *e = &gp->dev->dev_addr[0];
  1765. u32 csr;
  1766. /* Setup wake-on-lan for MAGIC packet */
  1767. writel(MAC_RXCFG_HFE | MAC_RXCFG_SFCS | MAC_RXCFG_ENAB,
  1768. gp->regs + MAC_RXCFG);
  1769. writel((e[4] << 8) | e[5], gp->regs + WOL_MATCH0);
  1770. writel((e[2] << 8) | e[3], gp->regs + WOL_MATCH1);
  1771. writel((e[0] << 8) | e[1], gp->regs + WOL_MATCH2);
  1772. writel(WOL_MCOUNT_N | WOL_MCOUNT_M, gp->regs + WOL_MCOUNT);
  1773. csr = WOL_WAKECSR_ENABLE;
  1774. if ((readl(gp->regs + MAC_XIFCFG) & MAC_XIFCFG_GMII) == 0)
  1775. csr |= WOL_WAKECSR_MII;
  1776. writel(csr, gp->regs + WOL_WAKECSR);
  1777. } else {
  1778. writel(0, gp->regs + MAC_RXCFG);
  1779. (void)readl(gp->regs + MAC_RXCFG);
  1780. /* Machine sleep will die in strange ways if we
  1781. * dont wait a bit here, looks like the chip takes
  1782. * some time to really shut down
  1783. */
  1784. msleep(10);
  1785. }
  1786. writel(0, gp->regs + MAC_TXCFG);
  1787. writel(0, gp->regs + MAC_XIFCFG);
  1788. writel(0, gp->regs + TXDMA_CFG);
  1789. writel(0, gp->regs + RXDMA_CFG);
  1790. if (!wol) {
  1791. gem_reset(gp);
  1792. writel(MAC_TXRST_CMD, gp->regs + MAC_TXRST);
  1793. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  1794. if (found_mii_phy(gp) && gp->phy_mii.def->ops->suspend)
  1795. gp->phy_mii.def->ops->suspend(&gp->phy_mii);
  1796. /* According to Apple, we must set the MDIO pins to this begnign
  1797. * state or we may 1) eat more current, 2) damage some PHYs
  1798. */
  1799. writel(mifcfg | MIF_CFG_BBMODE, gp->regs + MIF_CFG);
  1800. writel(0, gp->regs + MIF_BBCLK);
  1801. writel(0, gp->regs + MIF_BBDATA);
  1802. writel(0, gp->regs + MIF_BBOENAB);
  1803. writel(MAC_XIFCFG_GMII | MAC_XIFCFG_LBCK, gp->regs + MAC_XIFCFG);
  1804. (void) readl(gp->regs + MAC_XIFCFG);
  1805. }
  1806. }
  1807. static int gem_do_start(struct net_device *dev)
  1808. {
  1809. struct gem *gp = netdev_priv(dev);
  1810. int rc;
  1811. /* Enable the cell */
  1812. gem_get_cell(gp);
  1813. /* Make sure PCI access and bus master are enabled */
  1814. rc = pci_enable_device(gp->pdev);
  1815. if (rc) {
  1816. netdev_err(dev, "Failed to enable chip on PCI bus !\n");
  1817. /* Put cell and forget it for now, it will be considered as
  1818. * still asleep, a new sleep cycle may bring it back
  1819. */
  1820. gem_put_cell(gp);
  1821. return -ENXIO;
  1822. }
  1823. pci_set_master(gp->pdev);
  1824. /* Init & setup chip hardware */
  1825. gem_reinit_chip(gp);
  1826. /* An interrupt might come in handy */
  1827. rc = request_irq(gp->pdev->irq, gem_interrupt,
  1828. IRQF_SHARED, dev->name, (void *)dev);
  1829. if (rc) {
  1830. netdev_err(dev, "failed to request irq !\n");
  1831. gem_reset(gp);
  1832. gem_clean_rings(gp);
  1833. gem_put_cell(gp);
  1834. return rc;
  1835. }
  1836. /* Mark us as attached again if we come from resume(), this has
  1837. * no effect if we weren't detatched and needs to be done now.
  1838. */
  1839. netif_device_attach(dev);
  1840. /* Restart NAPI & queues */
  1841. gem_netif_start(gp);
  1842. /* Detect & init PHY, start autoneg etc... this will
  1843. * eventually result in starting DMA operations when
  1844. * the link is up
  1845. */
  1846. gem_init_phy(gp);
  1847. return 0;
  1848. }
  1849. static void gem_do_stop(struct net_device *dev, int wol)
  1850. {
  1851. struct gem *gp = netdev_priv(dev);
  1852. /* Stop NAPI and stop tx queue */
  1853. gem_netif_stop(gp);
  1854. /* Make sure ints are disabled. We don't care about
  1855. * synchronizing as NAPI is disabled, thus a stray
  1856. * interrupt will do nothing bad (our irq handler
  1857. * just schedules NAPI)
  1858. */
  1859. gem_disable_ints(gp);
  1860. /* Stop the link timer */
  1861. del_timer_sync(&gp->link_timer);
  1862. /* We cannot cancel the reset task while holding the
  1863. * rtnl lock, we'd get an A->B / B->A deadlock stituation
  1864. * if we did. This is not an issue however as the reset
  1865. * task is synchronized vs. us (rtnl_lock) and will do
  1866. * nothing if the device is down or suspended. We do
  1867. * still clear reset_task_pending to avoid a spurrious
  1868. * reset later on in case we do resume before it gets
  1869. * scheduled.
  1870. */
  1871. gp->reset_task_pending = 0;
  1872. /* If we are going to sleep with WOL */
  1873. gem_stop_dma(gp);
  1874. msleep(10);
  1875. if (!wol)
  1876. gem_reset(gp);
  1877. msleep(10);
  1878. /* Get rid of rings */
  1879. gem_clean_rings(gp);
  1880. /* No irq needed anymore */
  1881. free_irq(gp->pdev->irq, (void *) dev);
  1882. /* Shut the PHY down eventually and setup WOL */
  1883. gem_stop_phy(gp, wol);
  1884. /* Make sure bus master is disabled */
  1885. pci_disable_device(gp->pdev);
  1886. /* Cell not needed neither if no WOL */
  1887. if (!wol)
  1888. gem_put_cell(gp);
  1889. }
  1890. static void gem_reset_task(struct work_struct *work)
  1891. {
  1892. struct gem *gp = container_of(work, struct gem, reset_task);
  1893. /* Lock out the network stack (essentially shield ourselves
  1894. * against a racing open, close, control call, or suspend
  1895. */
  1896. rtnl_lock();
  1897. /* Skip the reset task if suspended or closed, or if it's
  1898. * been cancelled by gem_do_stop (see comment there)
  1899. */
  1900. if (!netif_device_present(gp->dev) ||
  1901. !netif_running(gp->dev) ||
  1902. !gp->reset_task_pending) {
  1903. rtnl_unlock();
  1904. return;
  1905. }
  1906. /* Stop the link timer */
  1907. del_timer_sync(&gp->link_timer);
  1908. /* Stop NAPI and tx */
  1909. gem_netif_stop(gp);
  1910. /* Reset the chip & rings */
  1911. gem_reinit_chip(gp);
  1912. if (gp->lstate == link_up)
  1913. gem_set_link_modes(gp);
  1914. /* Restart NAPI and Tx */
  1915. gem_netif_start(gp);
  1916. /* We are back ! */
  1917. gp->reset_task_pending = 0;
  1918. /* If the link is not up, restart autoneg, else restart the
  1919. * polling timer
  1920. */
  1921. if (gp->lstate != link_up)
  1922. gem_begin_auto_negotiation(gp, NULL);
  1923. else
  1924. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1925. rtnl_unlock();
  1926. }
  1927. static int gem_open(struct net_device *dev)
  1928. {
  1929. /* We allow open while suspended, we just do nothing,
  1930. * the chip will be initialized in resume()
  1931. */
  1932. if (netif_device_present(dev))
  1933. return gem_do_start(dev);
  1934. return 0;
  1935. }
  1936. static int gem_close(struct net_device *dev)
  1937. {
  1938. if (netif_device_present(dev))
  1939. gem_do_stop(dev, 0);
  1940. return 0;
  1941. }
  1942. #ifdef CONFIG_PM
  1943. static int gem_suspend(struct pci_dev *pdev, pm_message_t state)
  1944. {
  1945. struct net_device *dev = pci_get_drvdata(pdev);
  1946. struct gem *gp = netdev_priv(dev);
  1947. /* Lock the network stack first to avoid racing with open/close,
  1948. * reset task and setting calls
  1949. */
  1950. rtnl_lock();
  1951. /* Not running, mark ourselves non-present, no need for
  1952. * a lock here
  1953. */
  1954. if (!netif_running(dev)) {
  1955. netif_device_detach(dev);
  1956. rtnl_unlock();
  1957. return 0;
  1958. }
  1959. netdev_info(dev, "suspending, WakeOnLan %s\n",
  1960. (gp->wake_on_lan && netif_running(dev)) ?
  1961. "enabled" : "disabled");
  1962. /* Tell the network stack we're gone. gem_do_stop() below will
  1963. * synchronize with TX, stop NAPI etc...
  1964. */
  1965. netif_device_detach(dev);
  1966. /* Switch off chip, remember WOL setting */
  1967. gp->asleep_wol = gp->wake_on_lan;
  1968. gem_do_stop(dev, gp->asleep_wol);
  1969. /* Unlock the network stack */
  1970. rtnl_unlock();
  1971. return 0;
  1972. }
  1973. static int gem_resume(struct pci_dev *pdev)
  1974. {
  1975. struct net_device *dev = pci_get_drvdata(pdev);
  1976. struct gem *gp = netdev_priv(dev);
  1977. /* See locking comment in gem_suspend */
  1978. rtnl_lock();
  1979. /* Not running, mark ourselves present, no need for
  1980. * a lock here
  1981. */
  1982. if (!netif_running(dev)) {
  1983. netif_device_attach(dev);
  1984. rtnl_unlock();
  1985. return 0;
  1986. }
  1987. /* Restart chip. If that fails there isn't much we can do, we
  1988. * leave things stopped.
  1989. */
  1990. gem_do_start(dev);
  1991. /* If we had WOL enabled, the cell clock was never turned off during
  1992. * sleep, so we end up beeing unbalanced. Fix that here
  1993. */
  1994. if (gp->asleep_wol)
  1995. gem_put_cell(gp);
  1996. /* Unlock the network stack */
  1997. rtnl_unlock();
  1998. return 0;
  1999. }
  2000. #endif /* CONFIG_PM */
  2001. static struct net_device_stats *gem_get_stats(struct net_device *dev)
  2002. {
  2003. struct gem *gp = netdev_priv(dev);
  2004. /* I have seen this being called while the PM was in progress,
  2005. * so we shield against this. Let's also not poke at registers
  2006. * while the reset task is going on.
  2007. *
  2008. * TODO: Move stats collection elsewhere (link timer ?) and
  2009. * make this a nop to avoid all those synchro issues
  2010. */
  2011. if (!netif_device_present(dev) || !netif_running(dev))
  2012. goto bail;
  2013. /* Better safe than sorry... */
  2014. if (WARN_ON(!gp->cell_enabled))
  2015. goto bail;
  2016. dev->stats.rx_crc_errors += readl(gp->regs + MAC_FCSERR);
  2017. writel(0, gp->regs + MAC_FCSERR);
  2018. dev->stats.rx_frame_errors += readl(gp->regs + MAC_AERR);
  2019. writel(0, gp->regs + MAC_AERR);
  2020. dev->stats.rx_length_errors += readl(gp->regs + MAC_LERR);
  2021. writel(0, gp->regs + MAC_LERR);
  2022. dev->stats.tx_aborted_errors += readl(gp->regs + MAC_ECOLL);
  2023. dev->stats.collisions +=
  2024. (readl(gp->regs + MAC_ECOLL) + readl(gp->regs + MAC_LCOLL));
  2025. writel(0, gp->regs + MAC_ECOLL);
  2026. writel(0, gp->regs + MAC_LCOLL);
  2027. bail:
  2028. return &dev->stats;
  2029. }
  2030. static int gem_set_mac_address(struct net_device *dev, void *addr)
  2031. {
  2032. struct sockaddr *macaddr = (struct sockaddr *) addr;
  2033. struct gem *gp = netdev_priv(dev);
  2034. unsigned char *e = &dev->dev_addr[0];
  2035. if (!is_valid_ether_addr(macaddr->sa_data))
  2036. return -EADDRNOTAVAIL;
  2037. memcpy(dev->dev_addr, macaddr->sa_data, dev->addr_len);
  2038. /* We'll just catch it later when the device is up'd or resumed */
  2039. if (!netif_running(dev) || !netif_device_present(dev))
  2040. return 0;
  2041. /* Better safe than sorry... */
  2042. if (WARN_ON(!gp->cell_enabled))
  2043. return 0;
  2044. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  2045. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  2046. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  2047. return 0;
  2048. }
  2049. static void gem_set_multicast(struct net_device *dev)
  2050. {
  2051. struct gem *gp = netdev_priv(dev);
  2052. u32 rxcfg, rxcfg_new;
  2053. int limit = 10000;
  2054. if (!netif_running(dev) || !netif_device_present(dev))
  2055. return;
  2056. /* Better safe than sorry... */
  2057. if (gp->reset_task_pending || WARN_ON(!gp->cell_enabled))
  2058. return;
  2059. rxcfg = readl(gp->regs + MAC_RXCFG);
  2060. rxcfg_new = gem_setup_multicast(gp);
  2061. #ifdef STRIP_FCS
  2062. rxcfg_new |= MAC_RXCFG_SFCS;
  2063. #endif
  2064. gp->mac_rx_cfg = rxcfg_new;
  2065. writel(rxcfg & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  2066. while (readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB) {
  2067. if (!limit--)
  2068. break;
  2069. udelay(10);
  2070. }
  2071. rxcfg &= ~(MAC_RXCFG_PROM | MAC_RXCFG_HFE);
  2072. rxcfg |= rxcfg_new;
  2073. writel(rxcfg, gp->regs + MAC_RXCFG);
  2074. }
  2075. /* Jumbo-grams don't seem to work :-( */
  2076. #define GEM_MIN_MTU 68
  2077. #if 1
  2078. #define GEM_MAX_MTU 1500
  2079. #else
  2080. #define GEM_MAX_MTU 9000
  2081. #endif
  2082. static int gem_change_mtu(struct net_device *dev, int new_mtu)
  2083. {
  2084. struct gem *gp = netdev_priv(dev);
  2085. if (new_mtu < GEM_MIN_MTU || new_mtu > GEM_MAX_MTU)
  2086. return -EINVAL;
  2087. dev->mtu = new_mtu;
  2088. /* We'll just catch it later when the device is up'd or resumed */
  2089. if (!netif_running(dev) || !netif_device_present(dev))
  2090. return 0;
  2091. /* Better safe than sorry... */
  2092. if (WARN_ON(!gp->cell_enabled))
  2093. return 0;
  2094. gem_netif_stop(gp);
  2095. gem_reinit_chip(gp);
  2096. if (gp->lstate == link_up)
  2097. gem_set_link_modes(gp);
  2098. gem_netif_start(gp);
  2099. return 0;
  2100. }
  2101. static void gem_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2102. {
  2103. struct gem *gp = netdev_priv(dev);
  2104. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  2105. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  2106. strlcpy(info->bus_info, pci_name(gp->pdev), sizeof(info->bus_info));
  2107. }
  2108. static int gem_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2109. {
  2110. struct gem *gp = netdev_priv(dev);
  2111. if (gp->phy_type == phy_mii_mdio0 ||
  2112. gp->phy_type == phy_mii_mdio1) {
  2113. if (gp->phy_mii.def)
  2114. cmd->supported = gp->phy_mii.def->features;
  2115. else
  2116. cmd->supported = (SUPPORTED_10baseT_Half |
  2117. SUPPORTED_10baseT_Full);
  2118. /* XXX hardcoded stuff for now */
  2119. cmd->port = PORT_MII;
  2120. cmd->transceiver = XCVR_EXTERNAL;
  2121. cmd->phy_address = 0; /* XXX fixed PHYAD */
  2122. /* Return current PHY settings */
  2123. cmd->autoneg = gp->want_autoneg;
  2124. ethtool_cmd_speed_set(cmd, gp->phy_mii.speed);
  2125. cmd->duplex = gp->phy_mii.duplex;
  2126. cmd->advertising = gp->phy_mii.advertising;
  2127. /* If we started with a forced mode, we don't have a default
  2128. * advertise set, we need to return something sensible so
  2129. * userland can re-enable autoneg properly.
  2130. */
  2131. if (cmd->advertising == 0)
  2132. cmd->advertising = cmd->supported;
  2133. } else { // XXX PCS ?
  2134. cmd->supported =
  2135. (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  2136. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  2137. SUPPORTED_Autoneg);
  2138. cmd->advertising = cmd->supported;
  2139. ethtool_cmd_speed_set(cmd, 0);
  2140. cmd->duplex = cmd->port = cmd->phy_address =
  2141. cmd->transceiver = cmd->autoneg = 0;
  2142. /* serdes means usually a Fibre connector, with most fixed */
  2143. if (gp->phy_type == phy_serdes) {
  2144. cmd->port = PORT_FIBRE;
  2145. cmd->supported = (SUPPORTED_1000baseT_Half |
  2146. SUPPORTED_1000baseT_Full |
  2147. SUPPORTED_FIBRE | SUPPORTED_Autoneg |
  2148. SUPPORTED_Pause | SUPPORTED_Asym_Pause);
  2149. cmd->advertising = cmd->supported;
  2150. cmd->transceiver = XCVR_INTERNAL;
  2151. if (gp->lstate == link_up)
  2152. ethtool_cmd_speed_set(cmd, SPEED_1000);
  2153. cmd->duplex = DUPLEX_FULL;
  2154. cmd->autoneg = 1;
  2155. }
  2156. }
  2157. cmd->maxtxpkt = cmd->maxrxpkt = 0;
  2158. return 0;
  2159. }
  2160. static int gem_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2161. {
  2162. struct gem *gp = netdev_priv(dev);
  2163. u32 speed = ethtool_cmd_speed(cmd);
  2164. /* Verify the settings we care about. */
  2165. if (cmd->autoneg != AUTONEG_ENABLE &&
  2166. cmd->autoneg != AUTONEG_DISABLE)
  2167. return -EINVAL;
  2168. if (cmd->autoneg == AUTONEG_ENABLE &&
  2169. cmd->advertising == 0)
  2170. return -EINVAL;
  2171. if (cmd->autoneg == AUTONEG_DISABLE &&
  2172. ((speed != SPEED_1000 &&
  2173. speed != SPEED_100 &&
  2174. speed != SPEED_10) ||
  2175. (cmd->duplex != DUPLEX_HALF &&
  2176. cmd->duplex != DUPLEX_FULL)))
  2177. return -EINVAL;
  2178. /* Apply settings and restart link process. */
  2179. if (netif_device_present(gp->dev)) {
  2180. del_timer_sync(&gp->link_timer);
  2181. gem_begin_auto_negotiation(gp, cmd);
  2182. }
  2183. return 0;
  2184. }
  2185. static int gem_nway_reset(struct net_device *dev)
  2186. {
  2187. struct gem *gp = netdev_priv(dev);
  2188. if (!gp->want_autoneg)
  2189. return -EINVAL;
  2190. /* Restart link process */
  2191. if (netif_device_present(gp->dev)) {
  2192. del_timer_sync(&gp->link_timer);
  2193. gem_begin_auto_negotiation(gp, NULL);
  2194. }
  2195. return 0;
  2196. }
  2197. static u32 gem_get_msglevel(struct net_device *dev)
  2198. {
  2199. struct gem *gp = netdev_priv(dev);
  2200. return gp->msg_enable;
  2201. }
  2202. static void gem_set_msglevel(struct net_device *dev, u32 value)
  2203. {
  2204. struct gem *gp = netdev_priv(dev);
  2205. gp->msg_enable = value;
  2206. }
  2207. /* Add more when I understand how to program the chip */
  2208. /* like WAKE_UCAST | WAKE_MCAST | WAKE_BCAST */
  2209. #define WOL_SUPPORTED_MASK (WAKE_MAGIC)
  2210. static void gem_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2211. {
  2212. struct gem *gp = netdev_priv(dev);
  2213. /* Add more when I understand how to program the chip */
  2214. if (gp->has_wol) {
  2215. wol->supported = WOL_SUPPORTED_MASK;
  2216. wol->wolopts = gp->wake_on_lan;
  2217. } else {
  2218. wol->supported = 0;
  2219. wol->wolopts = 0;
  2220. }
  2221. }
  2222. static int gem_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2223. {
  2224. struct gem *gp = netdev_priv(dev);
  2225. if (!gp->has_wol)
  2226. return -EOPNOTSUPP;
  2227. gp->wake_on_lan = wol->wolopts & WOL_SUPPORTED_MASK;
  2228. return 0;
  2229. }
  2230. static const struct ethtool_ops gem_ethtool_ops = {
  2231. .get_drvinfo = gem_get_drvinfo,
  2232. .get_link = ethtool_op_get_link,
  2233. .get_settings = gem_get_settings,
  2234. .set_settings = gem_set_settings,
  2235. .nway_reset = gem_nway_reset,
  2236. .get_msglevel = gem_get_msglevel,
  2237. .set_msglevel = gem_set_msglevel,
  2238. .get_wol = gem_get_wol,
  2239. .set_wol = gem_set_wol,
  2240. };
  2241. static int gem_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2242. {
  2243. struct gem *gp = netdev_priv(dev);
  2244. struct mii_ioctl_data *data = if_mii(ifr);
  2245. int rc = -EOPNOTSUPP;
  2246. /* For SIOCGMIIREG and SIOCSMIIREG the core checks for us that
  2247. * netif_device_present() is true and holds rtnl_lock for us
  2248. * so we have nothing to worry about
  2249. */
  2250. switch (cmd) {
  2251. case SIOCGMIIPHY: /* Get address of MII PHY in use. */
  2252. data->phy_id = gp->mii_phy_addr;
  2253. /* Fallthrough... */
  2254. case SIOCGMIIREG: /* Read MII PHY register. */
  2255. data->val_out = __phy_read(gp, data->phy_id & 0x1f,
  2256. data->reg_num & 0x1f);
  2257. rc = 0;
  2258. break;
  2259. case SIOCSMIIREG: /* Write MII PHY register. */
  2260. __phy_write(gp, data->phy_id & 0x1f, data->reg_num & 0x1f,
  2261. data->val_in);
  2262. rc = 0;
  2263. break;
  2264. }
  2265. return rc;
  2266. }
  2267. #if (!defined(CONFIG_SPARC) && !defined(CONFIG_PPC_PMAC))
  2268. /* Fetch MAC address from vital product data of PCI ROM. */
  2269. static int find_eth_addr_in_vpd(void __iomem *rom_base, int len, unsigned char *dev_addr)
  2270. {
  2271. int this_offset;
  2272. for (this_offset = 0x20; this_offset < len; this_offset++) {
  2273. void __iomem *p = rom_base + this_offset;
  2274. int i;
  2275. if (readb(p + 0) != 0x90 ||
  2276. readb(p + 1) != 0x00 ||
  2277. readb(p + 2) != 0x09 ||
  2278. readb(p + 3) != 0x4e ||
  2279. readb(p + 4) != 0x41 ||
  2280. readb(p + 5) != 0x06)
  2281. continue;
  2282. this_offset += 6;
  2283. p += 6;
  2284. for (i = 0; i < 6; i++)
  2285. dev_addr[i] = readb(p + i);
  2286. return 1;
  2287. }
  2288. return 0;
  2289. }
  2290. static void get_gem_mac_nonobp(struct pci_dev *pdev, unsigned char *dev_addr)
  2291. {
  2292. size_t size;
  2293. void __iomem *p = pci_map_rom(pdev, &size);
  2294. if (p) {
  2295. int found;
  2296. found = readb(p) == 0x55 &&
  2297. readb(p + 1) == 0xaa &&
  2298. find_eth_addr_in_vpd(p, (64 * 1024), dev_addr);
  2299. pci_unmap_rom(pdev, p);
  2300. if (found)
  2301. return;
  2302. }
  2303. /* Sun MAC prefix then 3 random bytes. */
  2304. dev_addr[0] = 0x08;
  2305. dev_addr[1] = 0x00;
  2306. dev_addr[2] = 0x20;
  2307. get_random_bytes(dev_addr + 3, 3);
  2308. }
  2309. #endif /* not Sparc and not PPC */
  2310. static int __devinit gem_get_device_address(struct gem *gp)
  2311. {
  2312. #if defined(CONFIG_SPARC) || defined(CONFIG_PPC_PMAC)
  2313. struct net_device *dev = gp->dev;
  2314. const unsigned char *addr;
  2315. addr = of_get_property(gp->of_node, "local-mac-address", NULL);
  2316. if (addr == NULL) {
  2317. #ifdef CONFIG_SPARC
  2318. addr = idprom->id_ethaddr;
  2319. #else
  2320. printk("\n");
  2321. pr_err("%s: can't get mac-address\n", dev->name);
  2322. return -1;
  2323. #endif
  2324. }
  2325. memcpy(dev->dev_addr, addr, 6);
  2326. #else
  2327. get_gem_mac_nonobp(gp->pdev, gp->dev->dev_addr);
  2328. #endif
  2329. return 0;
  2330. }
  2331. static void gem_remove_one(struct pci_dev *pdev)
  2332. {
  2333. struct net_device *dev = pci_get_drvdata(pdev);
  2334. if (dev) {
  2335. struct gem *gp = netdev_priv(dev);
  2336. unregister_netdev(dev);
  2337. /* Ensure reset task is truely gone */
  2338. cancel_work_sync(&gp->reset_task);
  2339. /* Free resources */
  2340. pci_free_consistent(pdev,
  2341. sizeof(struct gem_init_block),
  2342. gp->init_block,
  2343. gp->gblock_dvma);
  2344. iounmap(gp->regs);
  2345. pci_release_regions(pdev);
  2346. free_netdev(dev);
  2347. pci_set_drvdata(pdev, NULL);
  2348. }
  2349. }
  2350. static const struct net_device_ops gem_netdev_ops = {
  2351. .ndo_open = gem_open,
  2352. .ndo_stop = gem_close,
  2353. .ndo_start_xmit = gem_start_xmit,
  2354. .ndo_get_stats = gem_get_stats,
  2355. .ndo_set_rx_mode = gem_set_multicast,
  2356. .ndo_do_ioctl = gem_ioctl,
  2357. .ndo_tx_timeout = gem_tx_timeout,
  2358. .ndo_change_mtu = gem_change_mtu,
  2359. .ndo_validate_addr = eth_validate_addr,
  2360. .ndo_set_mac_address = gem_set_mac_address,
  2361. #ifdef CONFIG_NET_POLL_CONTROLLER
  2362. .ndo_poll_controller = gem_poll_controller,
  2363. #endif
  2364. };
  2365. static int __devinit gem_init_one(struct pci_dev *pdev,
  2366. const struct pci_device_id *ent)
  2367. {
  2368. unsigned long gemreg_base, gemreg_len;
  2369. struct net_device *dev;
  2370. struct gem *gp;
  2371. int err, pci_using_dac;
  2372. printk_once(KERN_INFO "%s", version);
  2373. /* Apple gmac note: during probe, the chip is powered up by
  2374. * the arch code to allow the code below to work (and to let
  2375. * the chip be probed on the config space. It won't stay powered
  2376. * up until the interface is brought up however, so we can't rely
  2377. * on register configuration done at this point.
  2378. */
  2379. err = pci_enable_device(pdev);
  2380. if (err) {
  2381. pr_err("Cannot enable MMIO operation, aborting\n");
  2382. return err;
  2383. }
  2384. pci_set_master(pdev);
  2385. /* Configure DMA attributes. */
  2386. /* All of the GEM documentation states that 64-bit DMA addressing
  2387. * is fully supported and should work just fine. However the
  2388. * front end for RIO based GEMs is different and only supports
  2389. * 32-bit addressing.
  2390. *
  2391. * For now we assume the various PPC GEMs are 32-bit only as well.
  2392. */
  2393. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  2394. pdev->device == PCI_DEVICE_ID_SUN_GEM &&
  2395. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2396. pci_using_dac = 1;
  2397. } else {
  2398. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2399. if (err) {
  2400. pr_err("No usable DMA configuration, aborting\n");
  2401. goto err_disable_device;
  2402. }
  2403. pci_using_dac = 0;
  2404. }
  2405. gemreg_base = pci_resource_start(pdev, 0);
  2406. gemreg_len = pci_resource_len(pdev, 0);
  2407. if ((pci_resource_flags(pdev, 0) & IORESOURCE_IO) != 0) {
  2408. pr_err("Cannot find proper PCI device base address, aborting\n");
  2409. err = -ENODEV;
  2410. goto err_disable_device;
  2411. }
  2412. dev = alloc_etherdev(sizeof(*gp));
  2413. if (!dev) {
  2414. pr_err("Etherdev alloc failed, aborting\n");
  2415. err = -ENOMEM;
  2416. goto err_disable_device;
  2417. }
  2418. SET_NETDEV_DEV(dev, &pdev->dev);
  2419. gp = netdev_priv(dev);
  2420. err = pci_request_regions(pdev, DRV_NAME);
  2421. if (err) {
  2422. pr_err("Cannot obtain PCI resources, aborting\n");
  2423. goto err_out_free_netdev;
  2424. }
  2425. gp->pdev = pdev;
  2426. dev->base_addr = (long) pdev;
  2427. gp->dev = dev;
  2428. gp->msg_enable = DEFAULT_MSG;
  2429. init_timer(&gp->link_timer);
  2430. gp->link_timer.function = gem_link_timer;
  2431. gp->link_timer.data = (unsigned long) gp;
  2432. INIT_WORK(&gp->reset_task, gem_reset_task);
  2433. gp->lstate = link_down;
  2434. gp->timer_ticks = 0;
  2435. netif_carrier_off(dev);
  2436. gp->regs = ioremap(gemreg_base, gemreg_len);
  2437. if (!gp->regs) {
  2438. pr_err("Cannot map device registers, aborting\n");
  2439. err = -EIO;
  2440. goto err_out_free_res;
  2441. }
  2442. /* On Apple, we want a reference to the Open Firmware device-tree
  2443. * node. We use it for clock control.
  2444. */
  2445. #if defined(CONFIG_PPC_PMAC) || defined(CONFIG_SPARC)
  2446. gp->of_node = pci_device_to_OF_node(pdev);
  2447. #endif
  2448. /* Only Apple version supports WOL afaik */
  2449. if (pdev->vendor == PCI_VENDOR_ID_APPLE)
  2450. gp->has_wol = 1;
  2451. /* Make sure cell is enabled */
  2452. gem_get_cell(gp);
  2453. /* Make sure everything is stopped and in init state */
  2454. gem_reset(gp);
  2455. /* Fill up the mii_phy structure (even if we won't use it) */
  2456. gp->phy_mii.dev = dev;
  2457. gp->phy_mii.mdio_read = _phy_read;
  2458. gp->phy_mii.mdio_write = _phy_write;
  2459. #ifdef CONFIG_PPC_PMAC
  2460. gp->phy_mii.platform_data = gp->of_node;
  2461. #endif
  2462. /* By default, we start with autoneg */
  2463. gp->want_autoneg = 1;
  2464. /* Check fifo sizes, PHY type, etc... */
  2465. if (gem_check_invariants(gp)) {
  2466. err = -ENODEV;
  2467. goto err_out_iounmap;
  2468. }
  2469. /* It is guaranteed that the returned buffer will be at least
  2470. * PAGE_SIZE aligned.
  2471. */
  2472. gp->init_block = (struct gem_init_block *)
  2473. pci_alloc_consistent(pdev, sizeof(struct gem_init_block),
  2474. &gp->gblock_dvma);
  2475. if (!gp->init_block) {
  2476. pr_err("Cannot allocate init block, aborting\n");
  2477. err = -ENOMEM;
  2478. goto err_out_iounmap;
  2479. }
  2480. if (gem_get_device_address(gp))
  2481. goto err_out_free_consistent;
  2482. dev->netdev_ops = &gem_netdev_ops;
  2483. netif_napi_add(dev, &gp->napi, gem_poll, 64);
  2484. dev->ethtool_ops = &gem_ethtool_ops;
  2485. dev->watchdog_timeo = 5 * HZ;
  2486. dev->irq = pdev->irq;
  2487. dev->dma = 0;
  2488. /* Set that now, in case PM kicks in now */
  2489. pci_set_drvdata(pdev, dev);
  2490. /* We can do scatter/gather and HW checksum */
  2491. dev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM;
  2492. dev->features |= dev->hw_features | NETIF_F_RXCSUM;
  2493. if (pci_using_dac)
  2494. dev->features |= NETIF_F_HIGHDMA;
  2495. /* Register with kernel */
  2496. if (register_netdev(dev)) {
  2497. pr_err("Cannot register net device, aborting\n");
  2498. err = -ENOMEM;
  2499. goto err_out_free_consistent;
  2500. }
  2501. /* Undo the get_cell with appropriate locking (we could use
  2502. * ndo_init/uninit but that would be even more clumsy imho)
  2503. */
  2504. rtnl_lock();
  2505. gem_put_cell(gp);
  2506. rtnl_unlock();
  2507. netdev_info(dev, "Sun GEM (PCI) 10/100/1000BaseT Ethernet %pM\n",
  2508. dev->dev_addr);
  2509. return 0;
  2510. err_out_free_consistent:
  2511. gem_remove_one(pdev);
  2512. err_out_iounmap:
  2513. gem_put_cell(gp);
  2514. iounmap(gp->regs);
  2515. err_out_free_res:
  2516. pci_release_regions(pdev);
  2517. err_out_free_netdev:
  2518. free_netdev(dev);
  2519. err_disable_device:
  2520. pci_disable_device(pdev);
  2521. return err;
  2522. }
  2523. static struct pci_driver gem_driver = {
  2524. .name = GEM_MODULE_NAME,
  2525. .id_table = gem_pci_tbl,
  2526. .probe = gem_init_one,
  2527. .remove = gem_remove_one,
  2528. #ifdef CONFIG_PM
  2529. .suspend = gem_suspend,
  2530. .resume = gem_resume,
  2531. #endif /* CONFIG_PM */
  2532. };
  2533. static int __init gem_init(void)
  2534. {
  2535. return pci_register_driver(&gem_driver);
  2536. }
  2537. static void __exit gem_cleanup(void)
  2538. {
  2539. pci_unregister_driver(&gem_driver);
  2540. }
  2541. module_init(gem_init);
  2542. module_exit(gem_cleanup);