niu.c 230 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263
  1. /* niu.c: Neptune ethernet driver.
  2. *
  3. * Copyright (C) 2007, 2008 David S. Miller (davem@davemloft.net)
  4. */
  5. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  6. #include <linux/module.h>
  7. #include <linux/init.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/pci.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/netdevice.h>
  12. #include <linux/ethtool.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/delay.h>
  16. #include <linux/bitops.h>
  17. #include <linux/mii.h>
  18. #include <linux/if.h>
  19. #include <linux/if_ether.h>
  20. #include <linux/if_vlan.h>
  21. #include <linux/ip.h>
  22. #include <linux/in.h>
  23. #include <linux/ipv6.h>
  24. #include <linux/log2.h>
  25. #include <linux/jiffies.h>
  26. #include <linux/crc32.h>
  27. #include <linux/list.h>
  28. #include <linux/slab.h>
  29. #include <linux/io.h>
  30. #include <linux/of_device.h>
  31. #include "niu.h"
  32. #define DRV_MODULE_NAME "niu"
  33. #define DRV_MODULE_VERSION "1.1"
  34. #define DRV_MODULE_RELDATE "Apr 22, 2010"
  35. static char version[] __devinitdata =
  36. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  37. MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
  38. MODULE_DESCRIPTION("NIU ethernet driver");
  39. MODULE_LICENSE("GPL");
  40. MODULE_VERSION(DRV_MODULE_VERSION);
  41. #ifndef readq
  42. static u64 readq(void __iomem *reg)
  43. {
  44. return ((u64) readl(reg)) | (((u64) readl(reg + 4UL)) << 32);
  45. }
  46. static void writeq(u64 val, void __iomem *reg)
  47. {
  48. writel(val & 0xffffffff, reg);
  49. writel(val >> 32, reg + 0x4UL);
  50. }
  51. #endif
  52. static DEFINE_PCI_DEVICE_TABLE(niu_pci_tbl) = {
  53. {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
  54. {}
  55. };
  56. MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
  57. #define NIU_TX_TIMEOUT (5 * HZ)
  58. #define nr64(reg) readq(np->regs + (reg))
  59. #define nw64(reg, val) writeq((val), np->regs + (reg))
  60. #define nr64_mac(reg) readq(np->mac_regs + (reg))
  61. #define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
  62. #define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
  63. #define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
  64. #define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
  65. #define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
  66. #define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
  67. #define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
  68. #define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  69. static int niu_debug;
  70. static int debug = -1;
  71. module_param(debug, int, 0);
  72. MODULE_PARM_DESC(debug, "NIU debug level");
  73. #define niu_lock_parent(np, flags) \
  74. spin_lock_irqsave(&np->parent->lock, flags)
  75. #define niu_unlock_parent(np, flags) \
  76. spin_unlock_irqrestore(&np->parent->lock, flags)
  77. static int serdes_init_10g_serdes(struct niu *np);
  78. static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
  79. u64 bits, int limit, int delay)
  80. {
  81. while (--limit >= 0) {
  82. u64 val = nr64_mac(reg);
  83. if (!(val & bits))
  84. break;
  85. udelay(delay);
  86. }
  87. if (limit < 0)
  88. return -ENODEV;
  89. return 0;
  90. }
  91. static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
  92. u64 bits, int limit, int delay,
  93. const char *reg_name)
  94. {
  95. int err;
  96. nw64_mac(reg, bits);
  97. err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
  98. if (err)
  99. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  100. (unsigned long long)bits, reg_name,
  101. (unsigned long long)nr64_mac(reg));
  102. return err;
  103. }
  104. #define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  105. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  106. __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  107. })
  108. static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
  109. u64 bits, int limit, int delay)
  110. {
  111. while (--limit >= 0) {
  112. u64 val = nr64_ipp(reg);
  113. if (!(val & bits))
  114. break;
  115. udelay(delay);
  116. }
  117. if (limit < 0)
  118. return -ENODEV;
  119. return 0;
  120. }
  121. static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
  122. u64 bits, int limit, int delay,
  123. const char *reg_name)
  124. {
  125. int err;
  126. u64 val;
  127. val = nr64_ipp(reg);
  128. val |= bits;
  129. nw64_ipp(reg, val);
  130. err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
  131. if (err)
  132. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  133. (unsigned long long)bits, reg_name,
  134. (unsigned long long)nr64_ipp(reg));
  135. return err;
  136. }
  137. #define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  138. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  139. __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  140. })
  141. static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
  142. u64 bits, int limit, int delay)
  143. {
  144. while (--limit >= 0) {
  145. u64 val = nr64(reg);
  146. if (!(val & bits))
  147. break;
  148. udelay(delay);
  149. }
  150. if (limit < 0)
  151. return -ENODEV;
  152. return 0;
  153. }
  154. #define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
  155. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  156. __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
  157. })
  158. static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
  159. u64 bits, int limit, int delay,
  160. const char *reg_name)
  161. {
  162. int err;
  163. nw64(reg, bits);
  164. err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
  165. if (err)
  166. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  167. (unsigned long long)bits, reg_name,
  168. (unsigned long long)nr64(reg));
  169. return err;
  170. }
  171. #define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  172. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  173. __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  174. })
  175. static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
  176. {
  177. u64 val = (u64) lp->timer;
  178. if (on)
  179. val |= LDG_IMGMT_ARM;
  180. nw64(LDG_IMGMT(lp->ldg_num), val);
  181. }
  182. static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
  183. {
  184. unsigned long mask_reg, bits;
  185. u64 val;
  186. if (ldn < 0 || ldn > LDN_MAX)
  187. return -EINVAL;
  188. if (ldn < 64) {
  189. mask_reg = LD_IM0(ldn);
  190. bits = LD_IM0_MASK;
  191. } else {
  192. mask_reg = LD_IM1(ldn - 64);
  193. bits = LD_IM1_MASK;
  194. }
  195. val = nr64(mask_reg);
  196. if (on)
  197. val &= ~bits;
  198. else
  199. val |= bits;
  200. nw64(mask_reg, val);
  201. return 0;
  202. }
  203. static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
  204. {
  205. struct niu_parent *parent = np->parent;
  206. int i;
  207. for (i = 0; i <= LDN_MAX; i++) {
  208. int err;
  209. if (parent->ldg_map[i] != lp->ldg_num)
  210. continue;
  211. err = niu_ldn_irq_enable(np, i, on);
  212. if (err)
  213. return err;
  214. }
  215. return 0;
  216. }
  217. static int niu_enable_interrupts(struct niu *np, int on)
  218. {
  219. int i;
  220. for (i = 0; i < np->num_ldg; i++) {
  221. struct niu_ldg *lp = &np->ldg[i];
  222. int err;
  223. err = niu_enable_ldn_in_ldg(np, lp, on);
  224. if (err)
  225. return err;
  226. }
  227. for (i = 0; i < np->num_ldg; i++)
  228. niu_ldg_rearm(np, &np->ldg[i], on);
  229. return 0;
  230. }
  231. static u32 phy_encode(u32 type, int port)
  232. {
  233. return type << (port * 2);
  234. }
  235. static u32 phy_decode(u32 val, int port)
  236. {
  237. return (val >> (port * 2)) & PORT_TYPE_MASK;
  238. }
  239. static int mdio_wait(struct niu *np)
  240. {
  241. int limit = 1000;
  242. u64 val;
  243. while (--limit > 0) {
  244. val = nr64(MIF_FRAME_OUTPUT);
  245. if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
  246. return val & MIF_FRAME_OUTPUT_DATA;
  247. udelay(10);
  248. }
  249. return -ENODEV;
  250. }
  251. static int mdio_read(struct niu *np, int port, int dev, int reg)
  252. {
  253. int err;
  254. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  255. err = mdio_wait(np);
  256. if (err < 0)
  257. return err;
  258. nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
  259. return mdio_wait(np);
  260. }
  261. static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
  262. {
  263. int err;
  264. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  265. err = mdio_wait(np);
  266. if (err < 0)
  267. return err;
  268. nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
  269. err = mdio_wait(np);
  270. if (err < 0)
  271. return err;
  272. return 0;
  273. }
  274. static int mii_read(struct niu *np, int port, int reg)
  275. {
  276. nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
  277. return mdio_wait(np);
  278. }
  279. static int mii_write(struct niu *np, int port, int reg, int data)
  280. {
  281. int err;
  282. nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
  283. err = mdio_wait(np);
  284. if (err < 0)
  285. return err;
  286. return 0;
  287. }
  288. static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
  289. {
  290. int err;
  291. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  292. ESR2_TI_PLL_TX_CFG_L(channel),
  293. val & 0xffff);
  294. if (!err)
  295. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  296. ESR2_TI_PLL_TX_CFG_H(channel),
  297. val >> 16);
  298. return err;
  299. }
  300. static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
  301. {
  302. int err;
  303. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  304. ESR2_TI_PLL_RX_CFG_L(channel),
  305. val & 0xffff);
  306. if (!err)
  307. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  308. ESR2_TI_PLL_RX_CFG_H(channel),
  309. val >> 16);
  310. return err;
  311. }
  312. /* Mode is always 10G fiber. */
  313. static int serdes_init_niu_10g_fiber(struct niu *np)
  314. {
  315. struct niu_link_config *lp = &np->link_config;
  316. u32 tx_cfg, rx_cfg;
  317. unsigned long i;
  318. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  319. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  320. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  321. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  322. if (lp->loopback_mode == LOOPBACK_PHY) {
  323. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  324. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  325. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  326. tx_cfg |= PLL_TX_CFG_ENTEST;
  327. rx_cfg |= PLL_RX_CFG_ENTEST;
  328. }
  329. /* Initialize all 4 lanes of the SERDES. */
  330. for (i = 0; i < 4; i++) {
  331. int err = esr2_set_tx_cfg(np, i, tx_cfg);
  332. if (err)
  333. return err;
  334. }
  335. for (i = 0; i < 4; i++) {
  336. int err = esr2_set_rx_cfg(np, i, rx_cfg);
  337. if (err)
  338. return err;
  339. }
  340. return 0;
  341. }
  342. static int serdes_init_niu_1g_serdes(struct niu *np)
  343. {
  344. struct niu_link_config *lp = &np->link_config;
  345. u16 pll_cfg, pll_sts;
  346. int max_retry = 100;
  347. u64 uninitialized_var(sig), mask, val;
  348. u32 tx_cfg, rx_cfg;
  349. unsigned long i;
  350. int err;
  351. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV |
  352. PLL_TX_CFG_RATE_HALF);
  353. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  354. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  355. PLL_RX_CFG_RATE_HALF);
  356. if (np->port == 0)
  357. rx_cfg |= PLL_RX_CFG_EQ_LP_ADAPTIVE;
  358. if (lp->loopback_mode == LOOPBACK_PHY) {
  359. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  360. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  361. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  362. tx_cfg |= PLL_TX_CFG_ENTEST;
  363. rx_cfg |= PLL_RX_CFG_ENTEST;
  364. }
  365. /* Initialize PLL for 1G */
  366. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_8X);
  367. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  368. ESR2_TI_PLL_CFG_L, pll_cfg);
  369. if (err) {
  370. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
  371. np->port, __func__);
  372. return err;
  373. }
  374. pll_sts = PLL_CFG_ENPLL;
  375. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  376. ESR2_TI_PLL_STS_L, pll_sts);
  377. if (err) {
  378. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
  379. np->port, __func__);
  380. return err;
  381. }
  382. udelay(200);
  383. /* Initialize all 4 lanes of the SERDES. */
  384. for (i = 0; i < 4; i++) {
  385. err = esr2_set_tx_cfg(np, i, tx_cfg);
  386. if (err)
  387. return err;
  388. }
  389. for (i = 0; i < 4; i++) {
  390. err = esr2_set_rx_cfg(np, i, rx_cfg);
  391. if (err)
  392. return err;
  393. }
  394. switch (np->port) {
  395. case 0:
  396. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  397. mask = val;
  398. break;
  399. case 1:
  400. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  401. mask = val;
  402. break;
  403. default:
  404. return -EINVAL;
  405. }
  406. while (max_retry--) {
  407. sig = nr64(ESR_INT_SIGNALS);
  408. if ((sig & mask) == val)
  409. break;
  410. mdelay(500);
  411. }
  412. if ((sig & mask) != val) {
  413. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  414. np->port, (int)(sig & mask), (int)val);
  415. return -ENODEV;
  416. }
  417. return 0;
  418. }
  419. static int serdes_init_niu_10g_serdes(struct niu *np)
  420. {
  421. struct niu_link_config *lp = &np->link_config;
  422. u32 tx_cfg, rx_cfg, pll_cfg, pll_sts;
  423. int max_retry = 100;
  424. u64 uninitialized_var(sig), mask, val;
  425. unsigned long i;
  426. int err;
  427. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  428. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  429. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  430. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  431. if (lp->loopback_mode == LOOPBACK_PHY) {
  432. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  433. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  434. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  435. tx_cfg |= PLL_TX_CFG_ENTEST;
  436. rx_cfg |= PLL_RX_CFG_ENTEST;
  437. }
  438. /* Initialize PLL for 10G */
  439. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_10X);
  440. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  441. ESR2_TI_PLL_CFG_L, pll_cfg & 0xffff);
  442. if (err) {
  443. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
  444. np->port, __func__);
  445. return err;
  446. }
  447. pll_sts = PLL_CFG_ENPLL;
  448. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  449. ESR2_TI_PLL_STS_L, pll_sts & 0xffff);
  450. if (err) {
  451. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
  452. np->port, __func__);
  453. return err;
  454. }
  455. udelay(200);
  456. /* Initialize all 4 lanes of the SERDES. */
  457. for (i = 0; i < 4; i++) {
  458. err = esr2_set_tx_cfg(np, i, tx_cfg);
  459. if (err)
  460. return err;
  461. }
  462. for (i = 0; i < 4; i++) {
  463. err = esr2_set_rx_cfg(np, i, rx_cfg);
  464. if (err)
  465. return err;
  466. }
  467. /* check if serdes is ready */
  468. switch (np->port) {
  469. case 0:
  470. mask = ESR_INT_SIGNALS_P0_BITS;
  471. val = (ESR_INT_SRDY0_P0 |
  472. ESR_INT_DET0_P0 |
  473. ESR_INT_XSRDY_P0 |
  474. ESR_INT_XDP_P0_CH3 |
  475. ESR_INT_XDP_P0_CH2 |
  476. ESR_INT_XDP_P0_CH1 |
  477. ESR_INT_XDP_P0_CH0);
  478. break;
  479. case 1:
  480. mask = ESR_INT_SIGNALS_P1_BITS;
  481. val = (ESR_INT_SRDY0_P1 |
  482. ESR_INT_DET0_P1 |
  483. ESR_INT_XSRDY_P1 |
  484. ESR_INT_XDP_P1_CH3 |
  485. ESR_INT_XDP_P1_CH2 |
  486. ESR_INT_XDP_P1_CH1 |
  487. ESR_INT_XDP_P1_CH0);
  488. break;
  489. default:
  490. return -EINVAL;
  491. }
  492. while (max_retry--) {
  493. sig = nr64(ESR_INT_SIGNALS);
  494. if ((sig & mask) == val)
  495. break;
  496. mdelay(500);
  497. }
  498. if ((sig & mask) != val) {
  499. pr_info("NIU Port %u signal bits [%08x] are not [%08x] for 10G...trying 1G\n",
  500. np->port, (int)(sig & mask), (int)val);
  501. /* 10G failed, try initializing at 1G */
  502. err = serdes_init_niu_1g_serdes(np);
  503. if (!err) {
  504. np->flags &= ~NIU_FLAGS_10G;
  505. np->mac_xcvr = MAC_XCVR_PCS;
  506. } else {
  507. netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
  508. np->port);
  509. return -ENODEV;
  510. }
  511. }
  512. return 0;
  513. }
  514. static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
  515. {
  516. int err;
  517. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
  518. if (err >= 0) {
  519. *val = (err & 0xffff);
  520. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  521. ESR_RXTX_CTRL_H(chan));
  522. if (err >= 0)
  523. *val |= ((err & 0xffff) << 16);
  524. err = 0;
  525. }
  526. return err;
  527. }
  528. static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
  529. {
  530. int err;
  531. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  532. ESR_GLUE_CTRL0_L(chan));
  533. if (err >= 0) {
  534. *val = (err & 0xffff);
  535. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  536. ESR_GLUE_CTRL0_H(chan));
  537. if (err >= 0) {
  538. *val |= ((err & 0xffff) << 16);
  539. err = 0;
  540. }
  541. }
  542. return err;
  543. }
  544. static int esr_read_reset(struct niu *np, u32 *val)
  545. {
  546. int err;
  547. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  548. ESR_RXTX_RESET_CTRL_L);
  549. if (err >= 0) {
  550. *val = (err & 0xffff);
  551. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  552. ESR_RXTX_RESET_CTRL_H);
  553. if (err >= 0) {
  554. *val |= ((err & 0xffff) << 16);
  555. err = 0;
  556. }
  557. }
  558. return err;
  559. }
  560. static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
  561. {
  562. int err;
  563. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  564. ESR_RXTX_CTRL_L(chan), val & 0xffff);
  565. if (!err)
  566. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  567. ESR_RXTX_CTRL_H(chan), (val >> 16));
  568. return err;
  569. }
  570. static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
  571. {
  572. int err;
  573. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  574. ESR_GLUE_CTRL0_L(chan), val & 0xffff);
  575. if (!err)
  576. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  577. ESR_GLUE_CTRL0_H(chan), (val >> 16));
  578. return err;
  579. }
  580. static int esr_reset(struct niu *np)
  581. {
  582. u32 uninitialized_var(reset);
  583. int err;
  584. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  585. ESR_RXTX_RESET_CTRL_L, 0x0000);
  586. if (err)
  587. return err;
  588. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  589. ESR_RXTX_RESET_CTRL_H, 0xffff);
  590. if (err)
  591. return err;
  592. udelay(200);
  593. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  594. ESR_RXTX_RESET_CTRL_L, 0xffff);
  595. if (err)
  596. return err;
  597. udelay(200);
  598. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  599. ESR_RXTX_RESET_CTRL_H, 0x0000);
  600. if (err)
  601. return err;
  602. udelay(200);
  603. err = esr_read_reset(np, &reset);
  604. if (err)
  605. return err;
  606. if (reset != 0) {
  607. netdev_err(np->dev, "Port %u ESR_RESET did not clear [%08x]\n",
  608. np->port, reset);
  609. return -ENODEV;
  610. }
  611. return 0;
  612. }
  613. static int serdes_init_10g(struct niu *np)
  614. {
  615. struct niu_link_config *lp = &np->link_config;
  616. unsigned long ctrl_reg, test_cfg_reg, i;
  617. u64 ctrl_val, test_cfg_val, sig, mask, val;
  618. int err;
  619. switch (np->port) {
  620. case 0:
  621. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  622. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  623. break;
  624. case 1:
  625. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  626. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  627. break;
  628. default:
  629. return -EINVAL;
  630. }
  631. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  632. ENET_SERDES_CTRL_SDET_1 |
  633. ENET_SERDES_CTRL_SDET_2 |
  634. ENET_SERDES_CTRL_SDET_3 |
  635. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  636. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  637. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  638. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  639. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  640. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  641. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  642. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  643. test_cfg_val = 0;
  644. if (lp->loopback_mode == LOOPBACK_PHY) {
  645. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  646. ENET_SERDES_TEST_MD_0_SHIFT) |
  647. (ENET_TEST_MD_PAD_LOOPBACK <<
  648. ENET_SERDES_TEST_MD_1_SHIFT) |
  649. (ENET_TEST_MD_PAD_LOOPBACK <<
  650. ENET_SERDES_TEST_MD_2_SHIFT) |
  651. (ENET_TEST_MD_PAD_LOOPBACK <<
  652. ENET_SERDES_TEST_MD_3_SHIFT));
  653. }
  654. nw64(ctrl_reg, ctrl_val);
  655. nw64(test_cfg_reg, test_cfg_val);
  656. /* Initialize all 4 lanes of the SERDES. */
  657. for (i = 0; i < 4; i++) {
  658. u32 rxtx_ctrl, glue0;
  659. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  660. if (err)
  661. return err;
  662. err = esr_read_glue0(np, i, &glue0);
  663. if (err)
  664. return err;
  665. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  666. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  667. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  668. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  669. ESR_GLUE_CTRL0_THCNT |
  670. ESR_GLUE_CTRL0_BLTIME);
  671. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  672. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  673. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  674. (BLTIME_300_CYCLES <<
  675. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  676. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  677. if (err)
  678. return err;
  679. err = esr_write_glue0(np, i, glue0);
  680. if (err)
  681. return err;
  682. }
  683. err = esr_reset(np);
  684. if (err)
  685. return err;
  686. sig = nr64(ESR_INT_SIGNALS);
  687. switch (np->port) {
  688. case 0:
  689. mask = ESR_INT_SIGNALS_P0_BITS;
  690. val = (ESR_INT_SRDY0_P0 |
  691. ESR_INT_DET0_P0 |
  692. ESR_INT_XSRDY_P0 |
  693. ESR_INT_XDP_P0_CH3 |
  694. ESR_INT_XDP_P0_CH2 |
  695. ESR_INT_XDP_P0_CH1 |
  696. ESR_INT_XDP_P0_CH0);
  697. break;
  698. case 1:
  699. mask = ESR_INT_SIGNALS_P1_BITS;
  700. val = (ESR_INT_SRDY0_P1 |
  701. ESR_INT_DET0_P1 |
  702. ESR_INT_XSRDY_P1 |
  703. ESR_INT_XDP_P1_CH3 |
  704. ESR_INT_XDP_P1_CH2 |
  705. ESR_INT_XDP_P1_CH1 |
  706. ESR_INT_XDP_P1_CH0);
  707. break;
  708. default:
  709. return -EINVAL;
  710. }
  711. if ((sig & mask) != val) {
  712. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  713. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  714. return 0;
  715. }
  716. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  717. np->port, (int)(sig & mask), (int)val);
  718. return -ENODEV;
  719. }
  720. if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
  721. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  722. return 0;
  723. }
  724. static int serdes_init_1g(struct niu *np)
  725. {
  726. u64 val;
  727. val = nr64(ENET_SERDES_1_PLL_CFG);
  728. val &= ~ENET_SERDES_PLL_FBDIV2;
  729. switch (np->port) {
  730. case 0:
  731. val |= ENET_SERDES_PLL_HRATE0;
  732. break;
  733. case 1:
  734. val |= ENET_SERDES_PLL_HRATE1;
  735. break;
  736. case 2:
  737. val |= ENET_SERDES_PLL_HRATE2;
  738. break;
  739. case 3:
  740. val |= ENET_SERDES_PLL_HRATE3;
  741. break;
  742. default:
  743. return -EINVAL;
  744. }
  745. nw64(ENET_SERDES_1_PLL_CFG, val);
  746. return 0;
  747. }
  748. static int serdes_init_1g_serdes(struct niu *np)
  749. {
  750. struct niu_link_config *lp = &np->link_config;
  751. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  752. u64 ctrl_val, test_cfg_val, sig, mask, val;
  753. int err;
  754. u64 reset_val, val_rd;
  755. val = ENET_SERDES_PLL_HRATE0 | ENET_SERDES_PLL_HRATE1 |
  756. ENET_SERDES_PLL_HRATE2 | ENET_SERDES_PLL_HRATE3 |
  757. ENET_SERDES_PLL_FBDIV0;
  758. switch (np->port) {
  759. case 0:
  760. reset_val = ENET_SERDES_RESET_0;
  761. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  762. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  763. pll_cfg = ENET_SERDES_0_PLL_CFG;
  764. break;
  765. case 1:
  766. reset_val = ENET_SERDES_RESET_1;
  767. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  768. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  769. pll_cfg = ENET_SERDES_1_PLL_CFG;
  770. break;
  771. default:
  772. return -EINVAL;
  773. }
  774. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  775. ENET_SERDES_CTRL_SDET_1 |
  776. ENET_SERDES_CTRL_SDET_2 |
  777. ENET_SERDES_CTRL_SDET_3 |
  778. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  779. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  780. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  781. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  782. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  783. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  784. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  785. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  786. test_cfg_val = 0;
  787. if (lp->loopback_mode == LOOPBACK_PHY) {
  788. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  789. ENET_SERDES_TEST_MD_0_SHIFT) |
  790. (ENET_TEST_MD_PAD_LOOPBACK <<
  791. ENET_SERDES_TEST_MD_1_SHIFT) |
  792. (ENET_TEST_MD_PAD_LOOPBACK <<
  793. ENET_SERDES_TEST_MD_2_SHIFT) |
  794. (ENET_TEST_MD_PAD_LOOPBACK <<
  795. ENET_SERDES_TEST_MD_3_SHIFT));
  796. }
  797. nw64(ENET_SERDES_RESET, reset_val);
  798. mdelay(20);
  799. val_rd = nr64(ENET_SERDES_RESET);
  800. val_rd &= ~reset_val;
  801. nw64(pll_cfg, val);
  802. nw64(ctrl_reg, ctrl_val);
  803. nw64(test_cfg_reg, test_cfg_val);
  804. nw64(ENET_SERDES_RESET, val_rd);
  805. mdelay(2000);
  806. /* Initialize all 4 lanes of the SERDES. */
  807. for (i = 0; i < 4; i++) {
  808. u32 rxtx_ctrl, glue0;
  809. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  810. if (err)
  811. return err;
  812. err = esr_read_glue0(np, i, &glue0);
  813. if (err)
  814. return err;
  815. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  816. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  817. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  818. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  819. ESR_GLUE_CTRL0_THCNT |
  820. ESR_GLUE_CTRL0_BLTIME);
  821. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  822. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  823. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  824. (BLTIME_300_CYCLES <<
  825. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  826. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  827. if (err)
  828. return err;
  829. err = esr_write_glue0(np, i, glue0);
  830. if (err)
  831. return err;
  832. }
  833. sig = nr64(ESR_INT_SIGNALS);
  834. switch (np->port) {
  835. case 0:
  836. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  837. mask = val;
  838. break;
  839. case 1:
  840. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  841. mask = val;
  842. break;
  843. default:
  844. return -EINVAL;
  845. }
  846. if ((sig & mask) != val) {
  847. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  848. np->port, (int)(sig & mask), (int)val);
  849. return -ENODEV;
  850. }
  851. return 0;
  852. }
  853. static int link_status_1g_serdes(struct niu *np, int *link_up_p)
  854. {
  855. struct niu_link_config *lp = &np->link_config;
  856. int link_up;
  857. u64 val;
  858. u16 current_speed;
  859. unsigned long flags;
  860. u8 current_duplex;
  861. link_up = 0;
  862. current_speed = SPEED_INVALID;
  863. current_duplex = DUPLEX_INVALID;
  864. spin_lock_irqsave(&np->lock, flags);
  865. val = nr64_pcs(PCS_MII_STAT);
  866. if (val & PCS_MII_STAT_LINK_STATUS) {
  867. link_up = 1;
  868. current_speed = SPEED_1000;
  869. current_duplex = DUPLEX_FULL;
  870. }
  871. lp->active_speed = current_speed;
  872. lp->active_duplex = current_duplex;
  873. spin_unlock_irqrestore(&np->lock, flags);
  874. *link_up_p = link_up;
  875. return 0;
  876. }
  877. static int link_status_10g_serdes(struct niu *np, int *link_up_p)
  878. {
  879. unsigned long flags;
  880. struct niu_link_config *lp = &np->link_config;
  881. int link_up = 0;
  882. int link_ok = 1;
  883. u64 val, val2;
  884. u16 current_speed;
  885. u8 current_duplex;
  886. if (!(np->flags & NIU_FLAGS_10G))
  887. return link_status_1g_serdes(np, link_up_p);
  888. current_speed = SPEED_INVALID;
  889. current_duplex = DUPLEX_INVALID;
  890. spin_lock_irqsave(&np->lock, flags);
  891. val = nr64_xpcs(XPCS_STATUS(0));
  892. val2 = nr64_mac(XMAC_INTER2);
  893. if (val2 & 0x01000000)
  894. link_ok = 0;
  895. if ((val & 0x1000ULL) && link_ok) {
  896. link_up = 1;
  897. current_speed = SPEED_10000;
  898. current_duplex = DUPLEX_FULL;
  899. }
  900. lp->active_speed = current_speed;
  901. lp->active_duplex = current_duplex;
  902. spin_unlock_irqrestore(&np->lock, flags);
  903. *link_up_p = link_up;
  904. return 0;
  905. }
  906. static int link_status_mii(struct niu *np, int *link_up_p)
  907. {
  908. struct niu_link_config *lp = &np->link_config;
  909. int err;
  910. int bmsr, advert, ctrl1000, stat1000, lpa, bmcr, estatus;
  911. int supported, advertising, active_speed, active_duplex;
  912. err = mii_read(np, np->phy_addr, MII_BMCR);
  913. if (unlikely(err < 0))
  914. return err;
  915. bmcr = err;
  916. err = mii_read(np, np->phy_addr, MII_BMSR);
  917. if (unlikely(err < 0))
  918. return err;
  919. bmsr = err;
  920. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  921. if (unlikely(err < 0))
  922. return err;
  923. advert = err;
  924. err = mii_read(np, np->phy_addr, MII_LPA);
  925. if (unlikely(err < 0))
  926. return err;
  927. lpa = err;
  928. if (likely(bmsr & BMSR_ESTATEN)) {
  929. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  930. if (unlikely(err < 0))
  931. return err;
  932. estatus = err;
  933. err = mii_read(np, np->phy_addr, MII_CTRL1000);
  934. if (unlikely(err < 0))
  935. return err;
  936. ctrl1000 = err;
  937. err = mii_read(np, np->phy_addr, MII_STAT1000);
  938. if (unlikely(err < 0))
  939. return err;
  940. stat1000 = err;
  941. } else
  942. estatus = ctrl1000 = stat1000 = 0;
  943. supported = 0;
  944. if (bmsr & BMSR_ANEGCAPABLE)
  945. supported |= SUPPORTED_Autoneg;
  946. if (bmsr & BMSR_10HALF)
  947. supported |= SUPPORTED_10baseT_Half;
  948. if (bmsr & BMSR_10FULL)
  949. supported |= SUPPORTED_10baseT_Full;
  950. if (bmsr & BMSR_100HALF)
  951. supported |= SUPPORTED_100baseT_Half;
  952. if (bmsr & BMSR_100FULL)
  953. supported |= SUPPORTED_100baseT_Full;
  954. if (estatus & ESTATUS_1000_THALF)
  955. supported |= SUPPORTED_1000baseT_Half;
  956. if (estatus & ESTATUS_1000_TFULL)
  957. supported |= SUPPORTED_1000baseT_Full;
  958. lp->supported = supported;
  959. advertising = mii_adv_to_ethtool_adv_t(advert);
  960. advertising |= mii_ctrl1000_to_ethtool_adv_t(ctrl1000);
  961. if (bmcr & BMCR_ANENABLE) {
  962. int neg, neg1000;
  963. lp->active_autoneg = 1;
  964. advertising |= ADVERTISED_Autoneg;
  965. neg = advert & lpa;
  966. neg1000 = (ctrl1000 << 2) & stat1000;
  967. if (neg1000 & (LPA_1000FULL | LPA_1000HALF))
  968. active_speed = SPEED_1000;
  969. else if (neg & LPA_100)
  970. active_speed = SPEED_100;
  971. else if (neg & (LPA_10HALF | LPA_10FULL))
  972. active_speed = SPEED_10;
  973. else
  974. active_speed = SPEED_INVALID;
  975. if ((neg1000 & LPA_1000FULL) || (neg & LPA_DUPLEX))
  976. active_duplex = DUPLEX_FULL;
  977. else if (active_speed != SPEED_INVALID)
  978. active_duplex = DUPLEX_HALF;
  979. else
  980. active_duplex = DUPLEX_INVALID;
  981. } else {
  982. lp->active_autoneg = 0;
  983. if ((bmcr & BMCR_SPEED1000) && !(bmcr & BMCR_SPEED100))
  984. active_speed = SPEED_1000;
  985. else if (bmcr & BMCR_SPEED100)
  986. active_speed = SPEED_100;
  987. else
  988. active_speed = SPEED_10;
  989. if (bmcr & BMCR_FULLDPLX)
  990. active_duplex = DUPLEX_FULL;
  991. else
  992. active_duplex = DUPLEX_HALF;
  993. }
  994. lp->active_advertising = advertising;
  995. lp->active_speed = active_speed;
  996. lp->active_duplex = active_duplex;
  997. *link_up_p = !!(bmsr & BMSR_LSTATUS);
  998. return 0;
  999. }
  1000. static int link_status_1g_rgmii(struct niu *np, int *link_up_p)
  1001. {
  1002. struct niu_link_config *lp = &np->link_config;
  1003. u16 current_speed, bmsr;
  1004. unsigned long flags;
  1005. u8 current_duplex;
  1006. int err, link_up;
  1007. link_up = 0;
  1008. current_speed = SPEED_INVALID;
  1009. current_duplex = DUPLEX_INVALID;
  1010. spin_lock_irqsave(&np->lock, flags);
  1011. err = -EINVAL;
  1012. err = mii_read(np, np->phy_addr, MII_BMSR);
  1013. if (err < 0)
  1014. goto out;
  1015. bmsr = err;
  1016. if (bmsr & BMSR_LSTATUS) {
  1017. u16 adv, lpa;
  1018. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  1019. if (err < 0)
  1020. goto out;
  1021. adv = err;
  1022. err = mii_read(np, np->phy_addr, MII_LPA);
  1023. if (err < 0)
  1024. goto out;
  1025. lpa = err;
  1026. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1027. if (err < 0)
  1028. goto out;
  1029. link_up = 1;
  1030. current_speed = SPEED_1000;
  1031. current_duplex = DUPLEX_FULL;
  1032. }
  1033. lp->active_speed = current_speed;
  1034. lp->active_duplex = current_duplex;
  1035. err = 0;
  1036. out:
  1037. spin_unlock_irqrestore(&np->lock, flags);
  1038. *link_up_p = link_up;
  1039. return err;
  1040. }
  1041. static int link_status_1g(struct niu *np, int *link_up_p)
  1042. {
  1043. struct niu_link_config *lp = &np->link_config;
  1044. unsigned long flags;
  1045. int err;
  1046. spin_lock_irqsave(&np->lock, flags);
  1047. err = link_status_mii(np, link_up_p);
  1048. lp->supported |= SUPPORTED_TP;
  1049. lp->active_advertising |= ADVERTISED_TP;
  1050. spin_unlock_irqrestore(&np->lock, flags);
  1051. return err;
  1052. }
  1053. static int bcm8704_reset(struct niu *np)
  1054. {
  1055. int err, limit;
  1056. err = mdio_read(np, np->phy_addr,
  1057. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1058. if (err < 0 || err == 0xffff)
  1059. return err;
  1060. err |= BMCR_RESET;
  1061. err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1062. MII_BMCR, err);
  1063. if (err)
  1064. return err;
  1065. limit = 1000;
  1066. while (--limit >= 0) {
  1067. err = mdio_read(np, np->phy_addr,
  1068. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1069. if (err < 0)
  1070. return err;
  1071. if (!(err & BMCR_RESET))
  1072. break;
  1073. }
  1074. if (limit < 0) {
  1075. netdev_err(np->dev, "Port %u PHY will not reset (bmcr=%04x)\n",
  1076. np->port, (err & 0xffff));
  1077. return -ENODEV;
  1078. }
  1079. return 0;
  1080. }
  1081. /* When written, certain PHY registers need to be read back twice
  1082. * in order for the bits to settle properly.
  1083. */
  1084. static int bcm8704_user_dev3_readback(struct niu *np, int reg)
  1085. {
  1086. int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1087. if (err < 0)
  1088. return err;
  1089. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1090. if (err < 0)
  1091. return err;
  1092. return 0;
  1093. }
  1094. static int bcm8706_init_user_dev3(struct niu *np)
  1095. {
  1096. int err;
  1097. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1098. BCM8704_USER_OPT_DIGITAL_CTRL);
  1099. if (err < 0)
  1100. return err;
  1101. err &= ~USER_ODIG_CTRL_GPIOS;
  1102. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1103. err |= USER_ODIG_CTRL_RESV2;
  1104. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1105. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1106. if (err)
  1107. return err;
  1108. mdelay(1000);
  1109. return 0;
  1110. }
  1111. static int bcm8704_init_user_dev3(struct niu *np)
  1112. {
  1113. int err;
  1114. err = mdio_write(np, np->phy_addr,
  1115. BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
  1116. (USER_CONTROL_OPTXRST_LVL |
  1117. USER_CONTROL_OPBIASFLT_LVL |
  1118. USER_CONTROL_OBTMPFLT_LVL |
  1119. USER_CONTROL_OPPRFLT_LVL |
  1120. USER_CONTROL_OPTXFLT_LVL |
  1121. USER_CONTROL_OPRXLOS_LVL |
  1122. USER_CONTROL_OPRXFLT_LVL |
  1123. USER_CONTROL_OPTXON_LVL |
  1124. (0x3f << USER_CONTROL_RES1_SHIFT)));
  1125. if (err)
  1126. return err;
  1127. err = mdio_write(np, np->phy_addr,
  1128. BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
  1129. (USER_PMD_TX_CTL_XFP_CLKEN |
  1130. (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
  1131. (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
  1132. USER_PMD_TX_CTL_TSCK_LPWREN));
  1133. if (err)
  1134. return err;
  1135. err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
  1136. if (err)
  1137. return err;
  1138. err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
  1139. if (err)
  1140. return err;
  1141. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1142. BCM8704_USER_OPT_DIGITAL_CTRL);
  1143. if (err < 0)
  1144. return err;
  1145. err &= ~USER_ODIG_CTRL_GPIOS;
  1146. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1147. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1148. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1149. if (err)
  1150. return err;
  1151. mdelay(1000);
  1152. return 0;
  1153. }
  1154. static int mrvl88x2011_act_led(struct niu *np, int val)
  1155. {
  1156. int err;
  1157. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1158. MRVL88X2011_LED_8_TO_11_CTL);
  1159. if (err < 0)
  1160. return err;
  1161. err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK);
  1162. err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val);
  1163. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1164. MRVL88X2011_LED_8_TO_11_CTL, err);
  1165. }
  1166. static int mrvl88x2011_led_blink_rate(struct niu *np, int rate)
  1167. {
  1168. int err;
  1169. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1170. MRVL88X2011_LED_BLINK_CTL);
  1171. if (err >= 0) {
  1172. err &= ~MRVL88X2011_LED_BLKRATE_MASK;
  1173. err |= (rate << 4);
  1174. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1175. MRVL88X2011_LED_BLINK_CTL, err);
  1176. }
  1177. return err;
  1178. }
  1179. static int xcvr_init_10g_mrvl88x2011(struct niu *np)
  1180. {
  1181. int err;
  1182. /* Set LED functions */
  1183. err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS);
  1184. if (err)
  1185. return err;
  1186. /* led activity */
  1187. err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF);
  1188. if (err)
  1189. return err;
  1190. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1191. MRVL88X2011_GENERAL_CTL);
  1192. if (err < 0)
  1193. return err;
  1194. err |= MRVL88X2011_ENA_XFPREFCLK;
  1195. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1196. MRVL88X2011_GENERAL_CTL, err);
  1197. if (err < 0)
  1198. return err;
  1199. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1200. MRVL88X2011_PMA_PMD_CTL_1);
  1201. if (err < 0)
  1202. return err;
  1203. if (np->link_config.loopback_mode == LOOPBACK_MAC)
  1204. err |= MRVL88X2011_LOOPBACK;
  1205. else
  1206. err &= ~MRVL88X2011_LOOPBACK;
  1207. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1208. MRVL88X2011_PMA_PMD_CTL_1, err);
  1209. if (err < 0)
  1210. return err;
  1211. /* Enable PMD */
  1212. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1213. MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX);
  1214. }
  1215. static int xcvr_diag_bcm870x(struct niu *np)
  1216. {
  1217. u16 analog_stat0, tx_alarm_status;
  1218. int err = 0;
  1219. #if 1
  1220. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1221. MII_STAT1000);
  1222. if (err < 0)
  1223. return err;
  1224. pr_info("Port %u PMA_PMD(MII_STAT1000) [%04x]\n", np->port, err);
  1225. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
  1226. if (err < 0)
  1227. return err;
  1228. pr_info("Port %u USER_DEV3(0x20) [%04x]\n", np->port, err);
  1229. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1230. MII_NWAYTEST);
  1231. if (err < 0)
  1232. return err;
  1233. pr_info("Port %u PHYXS(MII_NWAYTEST) [%04x]\n", np->port, err);
  1234. #endif
  1235. /* XXX dig this out it might not be so useful XXX */
  1236. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1237. BCM8704_USER_ANALOG_STATUS0);
  1238. if (err < 0)
  1239. return err;
  1240. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1241. BCM8704_USER_ANALOG_STATUS0);
  1242. if (err < 0)
  1243. return err;
  1244. analog_stat0 = err;
  1245. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1246. BCM8704_USER_TX_ALARM_STATUS);
  1247. if (err < 0)
  1248. return err;
  1249. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1250. BCM8704_USER_TX_ALARM_STATUS);
  1251. if (err < 0)
  1252. return err;
  1253. tx_alarm_status = err;
  1254. if (analog_stat0 != 0x03fc) {
  1255. if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
  1256. pr_info("Port %u cable not connected or bad cable\n",
  1257. np->port);
  1258. } else if (analog_stat0 == 0x639c) {
  1259. pr_info("Port %u optical module is bad or missing\n",
  1260. np->port);
  1261. }
  1262. }
  1263. return 0;
  1264. }
  1265. static int xcvr_10g_set_lb_bcm870x(struct niu *np)
  1266. {
  1267. struct niu_link_config *lp = &np->link_config;
  1268. int err;
  1269. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1270. MII_BMCR);
  1271. if (err < 0)
  1272. return err;
  1273. err &= ~BMCR_LOOPBACK;
  1274. if (lp->loopback_mode == LOOPBACK_MAC)
  1275. err |= BMCR_LOOPBACK;
  1276. err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1277. MII_BMCR, err);
  1278. if (err)
  1279. return err;
  1280. return 0;
  1281. }
  1282. static int xcvr_init_10g_bcm8706(struct niu *np)
  1283. {
  1284. int err = 0;
  1285. u64 val;
  1286. if ((np->flags & NIU_FLAGS_HOTPLUG_PHY) &&
  1287. (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) == 0)
  1288. return err;
  1289. val = nr64_mac(XMAC_CONFIG);
  1290. val &= ~XMAC_CONFIG_LED_POLARITY;
  1291. val |= XMAC_CONFIG_FORCE_LED_ON;
  1292. nw64_mac(XMAC_CONFIG, val);
  1293. val = nr64(MIF_CONFIG);
  1294. val |= MIF_CONFIG_INDIRECT_MODE;
  1295. nw64(MIF_CONFIG, val);
  1296. err = bcm8704_reset(np);
  1297. if (err)
  1298. return err;
  1299. err = xcvr_10g_set_lb_bcm870x(np);
  1300. if (err)
  1301. return err;
  1302. err = bcm8706_init_user_dev3(np);
  1303. if (err)
  1304. return err;
  1305. err = xcvr_diag_bcm870x(np);
  1306. if (err)
  1307. return err;
  1308. return 0;
  1309. }
  1310. static int xcvr_init_10g_bcm8704(struct niu *np)
  1311. {
  1312. int err;
  1313. err = bcm8704_reset(np);
  1314. if (err)
  1315. return err;
  1316. err = bcm8704_init_user_dev3(np);
  1317. if (err)
  1318. return err;
  1319. err = xcvr_10g_set_lb_bcm870x(np);
  1320. if (err)
  1321. return err;
  1322. err = xcvr_diag_bcm870x(np);
  1323. if (err)
  1324. return err;
  1325. return 0;
  1326. }
  1327. static int xcvr_init_10g(struct niu *np)
  1328. {
  1329. int phy_id, err;
  1330. u64 val;
  1331. val = nr64_mac(XMAC_CONFIG);
  1332. val &= ~XMAC_CONFIG_LED_POLARITY;
  1333. val |= XMAC_CONFIG_FORCE_LED_ON;
  1334. nw64_mac(XMAC_CONFIG, val);
  1335. /* XXX shared resource, lock parent XXX */
  1336. val = nr64(MIF_CONFIG);
  1337. val |= MIF_CONFIG_INDIRECT_MODE;
  1338. nw64(MIF_CONFIG, val);
  1339. phy_id = phy_decode(np->parent->port_phy, np->port);
  1340. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1341. /* handle different phy types */
  1342. switch (phy_id & NIU_PHY_ID_MASK) {
  1343. case NIU_PHY_ID_MRVL88X2011:
  1344. err = xcvr_init_10g_mrvl88x2011(np);
  1345. break;
  1346. default: /* bcom 8704 */
  1347. err = xcvr_init_10g_bcm8704(np);
  1348. break;
  1349. }
  1350. return err;
  1351. }
  1352. static int mii_reset(struct niu *np)
  1353. {
  1354. int limit, err;
  1355. err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
  1356. if (err)
  1357. return err;
  1358. limit = 1000;
  1359. while (--limit >= 0) {
  1360. udelay(500);
  1361. err = mii_read(np, np->phy_addr, MII_BMCR);
  1362. if (err < 0)
  1363. return err;
  1364. if (!(err & BMCR_RESET))
  1365. break;
  1366. }
  1367. if (limit < 0) {
  1368. netdev_err(np->dev, "Port %u MII would not reset, bmcr[%04x]\n",
  1369. np->port, err);
  1370. return -ENODEV;
  1371. }
  1372. return 0;
  1373. }
  1374. static int xcvr_init_1g_rgmii(struct niu *np)
  1375. {
  1376. int err;
  1377. u64 val;
  1378. u16 bmcr, bmsr, estat;
  1379. val = nr64(MIF_CONFIG);
  1380. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1381. nw64(MIF_CONFIG, val);
  1382. err = mii_reset(np);
  1383. if (err)
  1384. return err;
  1385. err = mii_read(np, np->phy_addr, MII_BMSR);
  1386. if (err < 0)
  1387. return err;
  1388. bmsr = err;
  1389. estat = 0;
  1390. if (bmsr & BMSR_ESTATEN) {
  1391. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1392. if (err < 0)
  1393. return err;
  1394. estat = err;
  1395. }
  1396. bmcr = 0;
  1397. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1398. if (err)
  1399. return err;
  1400. if (bmsr & BMSR_ESTATEN) {
  1401. u16 ctrl1000 = 0;
  1402. if (estat & ESTATUS_1000_TFULL)
  1403. ctrl1000 |= ADVERTISE_1000FULL;
  1404. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  1405. if (err)
  1406. return err;
  1407. }
  1408. bmcr = (BMCR_SPEED1000 | BMCR_FULLDPLX);
  1409. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1410. if (err)
  1411. return err;
  1412. err = mii_read(np, np->phy_addr, MII_BMCR);
  1413. if (err < 0)
  1414. return err;
  1415. bmcr = mii_read(np, np->phy_addr, MII_BMCR);
  1416. err = mii_read(np, np->phy_addr, MII_BMSR);
  1417. if (err < 0)
  1418. return err;
  1419. return 0;
  1420. }
  1421. static int mii_init_common(struct niu *np)
  1422. {
  1423. struct niu_link_config *lp = &np->link_config;
  1424. u16 bmcr, bmsr, adv, estat;
  1425. int err;
  1426. err = mii_reset(np);
  1427. if (err)
  1428. return err;
  1429. err = mii_read(np, np->phy_addr, MII_BMSR);
  1430. if (err < 0)
  1431. return err;
  1432. bmsr = err;
  1433. estat = 0;
  1434. if (bmsr & BMSR_ESTATEN) {
  1435. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1436. if (err < 0)
  1437. return err;
  1438. estat = err;
  1439. }
  1440. bmcr = 0;
  1441. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1442. if (err)
  1443. return err;
  1444. if (lp->loopback_mode == LOOPBACK_MAC) {
  1445. bmcr |= BMCR_LOOPBACK;
  1446. if (lp->active_speed == SPEED_1000)
  1447. bmcr |= BMCR_SPEED1000;
  1448. if (lp->active_duplex == DUPLEX_FULL)
  1449. bmcr |= BMCR_FULLDPLX;
  1450. }
  1451. if (lp->loopback_mode == LOOPBACK_PHY) {
  1452. u16 aux;
  1453. aux = (BCM5464R_AUX_CTL_EXT_LB |
  1454. BCM5464R_AUX_CTL_WRITE_1);
  1455. err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
  1456. if (err)
  1457. return err;
  1458. }
  1459. if (lp->autoneg) {
  1460. u16 ctrl1000;
  1461. adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1462. if ((bmsr & BMSR_10HALF) &&
  1463. (lp->advertising & ADVERTISED_10baseT_Half))
  1464. adv |= ADVERTISE_10HALF;
  1465. if ((bmsr & BMSR_10FULL) &&
  1466. (lp->advertising & ADVERTISED_10baseT_Full))
  1467. adv |= ADVERTISE_10FULL;
  1468. if ((bmsr & BMSR_100HALF) &&
  1469. (lp->advertising & ADVERTISED_100baseT_Half))
  1470. adv |= ADVERTISE_100HALF;
  1471. if ((bmsr & BMSR_100FULL) &&
  1472. (lp->advertising & ADVERTISED_100baseT_Full))
  1473. adv |= ADVERTISE_100FULL;
  1474. err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
  1475. if (err)
  1476. return err;
  1477. if (likely(bmsr & BMSR_ESTATEN)) {
  1478. ctrl1000 = 0;
  1479. if ((estat & ESTATUS_1000_THALF) &&
  1480. (lp->advertising & ADVERTISED_1000baseT_Half))
  1481. ctrl1000 |= ADVERTISE_1000HALF;
  1482. if ((estat & ESTATUS_1000_TFULL) &&
  1483. (lp->advertising & ADVERTISED_1000baseT_Full))
  1484. ctrl1000 |= ADVERTISE_1000FULL;
  1485. err = mii_write(np, np->phy_addr,
  1486. MII_CTRL1000, ctrl1000);
  1487. if (err)
  1488. return err;
  1489. }
  1490. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1491. } else {
  1492. /* !lp->autoneg */
  1493. int fulldpx;
  1494. if (lp->duplex == DUPLEX_FULL) {
  1495. bmcr |= BMCR_FULLDPLX;
  1496. fulldpx = 1;
  1497. } else if (lp->duplex == DUPLEX_HALF)
  1498. fulldpx = 0;
  1499. else
  1500. return -EINVAL;
  1501. if (lp->speed == SPEED_1000) {
  1502. /* if X-full requested while not supported, or
  1503. X-half requested while not supported... */
  1504. if ((fulldpx && !(estat & ESTATUS_1000_TFULL)) ||
  1505. (!fulldpx && !(estat & ESTATUS_1000_THALF)))
  1506. return -EINVAL;
  1507. bmcr |= BMCR_SPEED1000;
  1508. } else if (lp->speed == SPEED_100) {
  1509. if ((fulldpx && !(bmsr & BMSR_100FULL)) ||
  1510. (!fulldpx && !(bmsr & BMSR_100HALF)))
  1511. return -EINVAL;
  1512. bmcr |= BMCR_SPEED100;
  1513. } else if (lp->speed == SPEED_10) {
  1514. if ((fulldpx && !(bmsr & BMSR_10FULL)) ||
  1515. (!fulldpx && !(bmsr & BMSR_10HALF)))
  1516. return -EINVAL;
  1517. } else
  1518. return -EINVAL;
  1519. }
  1520. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1521. if (err)
  1522. return err;
  1523. #if 0
  1524. err = mii_read(np, np->phy_addr, MII_BMCR);
  1525. if (err < 0)
  1526. return err;
  1527. bmcr = err;
  1528. err = mii_read(np, np->phy_addr, MII_BMSR);
  1529. if (err < 0)
  1530. return err;
  1531. bmsr = err;
  1532. pr_info("Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
  1533. np->port, bmcr, bmsr);
  1534. #endif
  1535. return 0;
  1536. }
  1537. static int xcvr_init_1g(struct niu *np)
  1538. {
  1539. u64 val;
  1540. /* XXX shared resource, lock parent XXX */
  1541. val = nr64(MIF_CONFIG);
  1542. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1543. nw64(MIF_CONFIG, val);
  1544. return mii_init_common(np);
  1545. }
  1546. static int niu_xcvr_init(struct niu *np)
  1547. {
  1548. const struct niu_phy_ops *ops = np->phy_ops;
  1549. int err;
  1550. err = 0;
  1551. if (ops->xcvr_init)
  1552. err = ops->xcvr_init(np);
  1553. return err;
  1554. }
  1555. static int niu_serdes_init(struct niu *np)
  1556. {
  1557. const struct niu_phy_ops *ops = np->phy_ops;
  1558. int err;
  1559. err = 0;
  1560. if (ops->serdes_init)
  1561. err = ops->serdes_init(np);
  1562. return err;
  1563. }
  1564. static void niu_init_xif(struct niu *);
  1565. static void niu_handle_led(struct niu *, int status);
  1566. static int niu_link_status_common(struct niu *np, int link_up)
  1567. {
  1568. struct niu_link_config *lp = &np->link_config;
  1569. struct net_device *dev = np->dev;
  1570. unsigned long flags;
  1571. if (!netif_carrier_ok(dev) && link_up) {
  1572. netif_info(np, link, dev, "Link is up at %s, %s duplex\n",
  1573. lp->active_speed == SPEED_10000 ? "10Gb/sec" :
  1574. lp->active_speed == SPEED_1000 ? "1Gb/sec" :
  1575. lp->active_speed == SPEED_100 ? "100Mbit/sec" :
  1576. "10Mbit/sec",
  1577. lp->active_duplex == DUPLEX_FULL ? "full" : "half");
  1578. spin_lock_irqsave(&np->lock, flags);
  1579. niu_init_xif(np);
  1580. niu_handle_led(np, 1);
  1581. spin_unlock_irqrestore(&np->lock, flags);
  1582. netif_carrier_on(dev);
  1583. } else if (netif_carrier_ok(dev) && !link_up) {
  1584. netif_warn(np, link, dev, "Link is down\n");
  1585. spin_lock_irqsave(&np->lock, flags);
  1586. niu_handle_led(np, 0);
  1587. spin_unlock_irqrestore(&np->lock, flags);
  1588. netif_carrier_off(dev);
  1589. }
  1590. return 0;
  1591. }
  1592. static int link_status_10g_mrvl(struct niu *np, int *link_up_p)
  1593. {
  1594. int err, link_up, pma_status, pcs_status;
  1595. link_up = 0;
  1596. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1597. MRVL88X2011_10G_PMD_STATUS_2);
  1598. if (err < 0)
  1599. goto out;
  1600. /* Check PMA/PMD Register: 1.0001.2 == 1 */
  1601. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1602. MRVL88X2011_PMA_PMD_STATUS_1);
  1603. if (err < 0)
  1604. goto out;
  1605. pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1606. /* Check PMC Register : 3.0001.2 == 1: read twice */
  1607. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1608. MRVL88X2011_PMA_PMD_STATUS_1);
  1609. if (err < 0)
  1610. goto out;
  1611. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1612. MRVL88X2011_PMA_PMD_STATUS_1);
  1613. if (err < 0)
  1614. goto out;
  1615. pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1616. /* Check XGXS Register : 4.0018.[0-3,12] */
  1617. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR,
  1618. MRVL88X2011_10G_XGXS_LANE_STAT);
  1619. if (err < 0)
  1620. goto out;
  1621. if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 |
  1622. PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 |
  1623. PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC |
  1624. 0x800))
  1625. link_up = (pma_status && pcs_status) ? 1 : 0;
  1626. np->link_config.active_speed = SPEED_10000;
  1627. np->link_config.active_duplex = DUPLEX_FULL;
  1628. err = 0;
  1629. out:
  1630. mrvl88x2011_act_led(np, (link_up ?
  1631. MRVL88X2011_LED_CTL_PCS_ACT :
  1632. MRVL88X2011_LED_CTL_OFF));
  1633. *link_up_p = link_up;
  1634. return err;
  1635. }
  1636. static int link_status_10g_bcm8706(struct niu *np, int *link_up_p)
  1637. {
  1638. int err, link_up;
  1639. link_up = 0;
  1640. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1641. BCM8704_PMD_RCV_SIGDET);
  1642. if (err < 0 || err == 0xffff)
  1643. goto out;
  1644. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1645. err = 0;
  1646. goto out;
  1647. }
  1648. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1649. BCM8704_PCS_10G_R_STATUS);
  1650. if (err < 0)
  1651. goto out;
  1652. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1653. err = 0;
  1654. goto out;
  1655. }
  1656. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1657. BCM8704_PHYXS_XGXS_LANE_STAT);
  1658. if (err < 0)
  1659. goto out;
  1660. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1661. PHYXS_XGXS_LANE_STAT_MAGIC |
  1662. PHYXS_XGXS_LANE_STAT_PATTEST |
  1663. PHYXS_XGXS_LANE_STAT_LANE3 |
  1664. PHYXS_XGXS_LANE_STAT_LANE2 |
  1665. PHYXS_XGXS_LANE_STAT_LANE1 |
  1666. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1667. err = 0;
  1668. np->link_config.active_speed = SPEED_INVALID;
  1669. np->link_config.active_duplex = DUPLEX_INVALID;
  1670. goto out;
  1671. }
  1672. link_up = 1;
  1673. np->link_config.active_speed = SPEED_10000;
  1674. np->link_config.active_duplex = DUPLEX_FULL;
  1675. err = 0;
  1676. out:
  1677. *link_up_p = link_up;
  1678. return err;
  1679. }
  1680. static int link_status_10g_bcom(struct niu *np, int *link_up_p)
  1681. {
  1682. int err, link_up;
  1683. link_up = 0;
  1684. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1685. BCM8704_PMD_RCV_SIGDET);
  1686. if (err < 0)
  1687. goto out;
  1688. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1689. err = 0;
  1690. goto out;
  1691. }
  1692. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1693. BCM8704_PCS_10G_R_STATUS);
  1694. if (err < 0)
  1695. goto out;
  1696. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1697. err = 0;
  1698. goto out;
  1699. }
  1700. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1701. BCM8704_PHYXS_XGXS_LANE_STAT);
  1702. if (err < 0)
  1703. goto out;
  1704. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1705. PHYXS_XGXS_LANE_STAT_MAGIC |
  1706. PHYXS_XGXS_LANE_STAT_LANE3 |
  1707. PHYXS_XGXS_LANE_STAT_LANE2 |
  1708. PHYXS_XGXS_LANE_STAT_LANE1 |
  1709. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1710. err = 0;
  1711. goto out;
  1712. }
  1713. link_up = 1;
  1714. np->link_config.active_speed = SPEED_10000;
  1715. np->link_config.active_duplex = DUPLEX_FULL;
  1716. err = 0;
  1717. out:
  1718. *link_up_p = link_up;
  1719. return err;
  1720. }
  1721. static int link_status_10g(struct niu *np, int *link_up_p)
  1722. {
  1723. unsigned long flags;
  1724. int err = -EINVAL;
  1725. spin_lock_irqsave(&np->lock, flags);
  1726. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1727. int phy_id;
  1728. phy_id = phy_decode(np->parent->port_phy, np->port);
  1729. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1730. /* handle different phy types */
  1731. switch (phy_id & NIU_PHY_ID_MASK) {
  1732. case NIU_PHY_ID_MRVL88X2011:
  1733. err = link_status_10g_mrvl(np, link_up_p);
  1734. break;
  1735. default: /* bcom 8704 */
  1736. err = link_status_10g_bcom(np, link_up_p);
  1737. break;
  1738. }
  1739. }
  1740. spin_unlock_irqrestore(&np->lock, flags);
  1741. return err;
  1742. }
  1743. static int niu_10g_phy_present(struct niu *np)
  1744. {
  1745. u64 sig, mask, val;
  1746. sig = nr64(ESR_INT_SIGNALS);
  1747. switch (np->port) {
  1748. case 0:
  1749. mask = ESR_INT_SIGNALS_P0_BITS;
  1750. val = (ESR_INT_SRDY0_P0 |
  1751. ESR_INT_DET0_P0 |
  1752. ESR_INT_XSRDY_P0 |
  1753. ESR_INT_XDP_P0_CH3 |
  1754. ESR_INT_XDP_P0_CH2 |
  1755. ESR_INT_XDP_P0_CH1 |
  1756. ESR_INT_XDP_P0_CH0);
  1757. break;
  1758. case 1:
  1759. mask = ESR_INT_SIGNALS_P1_BITS;
  1760. val = (ESR_INT_SRDY0_P1 |
  1761. ESR_INT_DET0_P1 |
  1762. ESR_INT_XSRDY_P1 |
  1763. ESR_INT_XDP_P1_CH3 |
  1764. ESR_INT_XDP_P1_CH2 |
  1765. ESR_INT_XDP_P1_CH1 |
  1766. ESR_INT_XDP_P1_CH0);
  1767. break;
  1768. default:
  1769. return 0;
  1770. }
  1771. if ((sig & mask) != val)
  1772. return 0;
  1773. return 1;
  1774. }
  1775. static int link_status_10g_hotplug(struct niu *np, int *link_up_p)
  1776. {
  1777. unsigned long flags;
  1778. int err = 0;
  1779. int phy_present;
  1780. int phy_present_prev;
  1781. spin_lock_irqsave(&np->lock, flags);
  1782. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1783. phy_present_prev = (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) ?
  1784. 1 : 0;
  1785. phy_present = niu_10g_phy_present(np);
  1786. if (phy_present != phy_present_prev) {
  1787. /* state change */
  1788. if (phy_present) {
  1789. /* A NEM was just plugged in */
  1790. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1791. if (np->phy_ops->xcvr_init)
  1792. err = np->phy_ops->xcvr_init(np);
  1793. if (err) {
  1794. err = mdio_read(np, np->phy_addr,
  1795. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1796. if (err == 0xffff) {
  1797. /* No mdio, back-to-back XAUI */
  1798. goto out;
  1799. }
  1800. /* debounce */
  1801. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1802. }
  1803. } else {
  1804. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1805. *link_up_p = 0;
  1806. netif_warn(np, link, np->dev,
  1807. "Hotplug PHY Removed\n");
  1808. }
  1809. }
  1810. out:
  1811. if (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) {
  1812. err = link_status_10g_bcm8706(np, link_up_p);
  1813. if (err == 0xffff) {
  1814. /* No mdio, back-to-back XAUI: it is C10NEM */
  1815. *link_up_p = 1;
  1816. np->link_config.active_speed = SPEED_10000;
  1817. np->link_config.active_duplex = DUPLEX_FULL;
  1818. }
  1819. }
  1820. }
  1821. spin_unlock_irqrestore(&np->lock, flags);
  1822. return 0;
  1823. }
  1824. static int niu_link_status(struct niu *np, int *link_up_p)
  1825. {
  1826. const struct niu_phy_ops *ops = np->phy_ops;
  1827. int err;
  1828. err = 0;
  1829. if (ops->link_status)
  1830. err = ops->link_status(np, link_up_p);
  1831. return err;
  1832. }
  1833. static void niu_timer(unsigned long __opaque)
  1834. {
  1835. struct niu *np = (struct niu *) __opaque;
  1836. unsigned long off;
  1837. int err, link_up;
  1838. err = niu_link_status(np, &link_up);
  1839. if (!err)
  1840. niu_link_status_common(np, link_up);
  1841. if (netif_carrier_ok(np->dev))
  1842. off = 5 * HZ;
  1843. else
  1844. off = 1 * HZ;
  1845. np->timer.expires = jiffies + off;
  1846. add_timer(&np->timer);
  1847. }
  1848. static const struct niu_phy_ops phy_ops_10g_serdes = {
  1849. .serdes_init = serdes_init_10g_serdes,
  1850. .link_status = link_status_10g_serdes,
  1851. };
  1852. static const struct niu_phy_ops phy_ops_10g_serdes_niu = {
  1853. .serdes_init = serdes_init_niu_10g_serdes,
  1854. .link_status = link_status_10g_serdes,
  1855. };
  1856. static const struct niu_phy_ops phy_ops_1g_serdes_niu = {
  1857. .serdes_init = serdes_init_niu_1g_serdes,
  1858. .link_status = link_status_1g_serdes,
  1859. };
  1860. static const struct niu_phy_ops phy_ops_1g_rgmii = {
  1861. .xcvr_init = xcvr_init_1g_rgmii,
  1862. .link_status = link_status_1g_rgmii,
  1863. };
  1864. static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
  1865. .serdes_init = serdes_init_niu_10g_fiber,
  1866. .xcvr_init = xcvr_init_10g,
  1867. .link_status = link_status_10g,
  1868. };
  1869. static const struct niu_phy_ops phy_ops_10g_fiber = {
  1870. .serdes_init = serdes_init_10g,
  1871. .xcvr_init = xcvr_init_10g,
  1872. .link_status = link_status_10g,
  1873. };
  1874. static const struct niu_phy_ops phy_ops_10g_fiber_hotplug = {
  1875. .serdes_init = serdes_init_10g,
  1876. .xcvr_init = xcvr_init_10g_bcm8706,
  1877. .link_status = link_status_10g_hotplug,
  1878. };
  1879. static const struct niu_phy_ops phy_ops_niu_10g_hotplug = {
  1880. .serdes_init = serdes_init_niu_10g_fiber,
  1881. .xcvr_init = xcvr_init_10g_bcm8706,
  1882. .link_status = link_status_10g_hotplug,
  1883. };
  1884. static const struct niu_phy_ops phy_ops_10g_copper = {
  1885. .serdes_init = serdes_init_10g,
  1886. .link_status = link_status_10g, /* XXX */
  1887. };
  1888. static const struct niu_phy_ops phy_ops_1g_fiber = {
  1889. .serdes_init = serdes_init_1g,
  1890. .xcvr_init = xcvr_init_1g,
  1891. .link_status = link_status_1g,
  1892. };
  1893. static const struct niu_phy_ops phy_ops_1g_copper = {
  1894. .xcvr_init = xcvr_init_1g,
  1895. .link_status = link_status_1g,
  1896. };
  1897. struct niu_phy_template {
  1898. const struct niu_phy_ops *ops;
  1899. u32 phy_addr_base;
  1900. };
  1901. static const struct niu_phy_template phy_template_niu_10g_fiber = {
  1902. .ops = &phy_ops_10g_fiber_niu,
  1903. .phy_addr_base = 16,
  1904. };
  1905. static const struct niu_phy_template phy_template_niu_10g_serdes = {
  1906. .ops = &phy_ops_10g_serdes_niu,
  1907. .phy_addr_base = 0,
  1908. };
  1909. static const struct niu_phy_template phy_template_niu_1g_serdes = {
  1910. .ops = &phy_ops_1g_serdes_niu,
  1911. .phy_addr_base = 0,
  1912. };
  1913. static const struct niu_phy_template phy_template_10g_fiber = {
  1914. .ops = &phy_ops_10g_fiber,
  1915. .phy_addr_base = 8,
  1916. };
  1917. static const struct niu_phy_template phy_template_10g_fiber_hotplug = {
  1918. .ops = &phy_ops_10g_fiber_hotplug,
  1919. .phy_addr_base = 8,
  1920. };
  1921. static const struct niu_phy_template phy_template_niu_10g_hotplug = {
  1922. .ops = &phy_ops_niu_10g_hotplug,
  1923. .phy_addr_base = 8,
  1924. };
  1925. static const struct niu_phy_template phy_template_10g_copper = {
  1926. .ops = &phy_ops_10g_copper,
  1927. .phy_addr_base = 10,
  1928. };
  1929. static const struct niu_phy_template phy_template_1g_fiber = {
  1930. .ops = &phy_ops_1g_fiber,
  1931. .phy_addr_base = 0,
  1932. };
  1933. static const struct niu_phy_template phy_template_1g_copper = {
  1934. .ops = &phy_ops_1g_copper,
  1935. .phy_addr_base = 0,
  1936. };
  1937. static const struct niu_phy_template phy_template_1g_rgmii = {
  1938. .ops = &phy_ops_1g_rgmii,
  1939. .phy_addr_base = 0,
  1940. };
  1941. static const struct niu_phy_template phy_template_10g_serdes = {
  1942. .ops = &phy_ops_10g_serdes,
  1943. .phy_addr_base = 0,
  1944. };
  1945. static int niu_atca_port_num[4] = {
  1946. 0, 0, 11, 10
  1947. };
  1948. static int serdes_init_10g_serdes(struct niu *np)
  1949. {
  1950. struct niu_link_config *lp = &np->link_config;
  1951. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  1952. u64 ctrl_val, test_cfg_val, sig, mask, val;
  1953. switch (np->port) {
  1954. case 0:
  1955. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  1956. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  1957. pll_cfg = ENET_SERDES_0_PLL_CFG;
  1958. break;
  1959. case 1:
  1960. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  1961. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  1962. pll_cfg = ENET_SERDES_1_PLL_CFG;
  1963. break;
  1964. default:
  1965. return -EINVAL;
  1966. }
  1967. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  1968. ENET_SERDES_CTRL_SDET_1 |
  1969. ENET_SERDES_CTRL_SDET_2 |
  1970. ENET_SERDES_CTRL_SDET_3 |
  1971. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  1972. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  1973. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  1974. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  1975. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  1976. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  1977. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  1978. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  1979. test_cfg_val = 0;
  1980. if (lp->loopback_mode == LOOPBACK_PHY) {
  1981. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  1982. ENET_SERDES_TEST_MD_0_SHIFT) |
  1983. (ENET_TEST_MD_PAD_LOOPBACK <<
  1984. ENET_SERDES_TEST_MD_1_SHIFT) |
  1985. (ENET_TEST_MD_PAD_LOOPBACK <<
  1986. ENET_SERDES_TEST_MD_2_SHIFT) |
  1987. (ENET_TEST_MD_PAD_LOOPBACK <<
  1988. ENET_SERDES_TEST_MD_3_SHIFT));
  1989. }
  1990. esr_reset(np);
  1991. nw64(pll_cfg, ENET_SERDES_PLL_FBDIV2);
  1992. nw64(ctrl_reg, ctrl_val);
  1993. nw64(test_cfg_reg, test_cfg_val);
  1994. /* Initialize all 4 lanes of the SERDES. */
  1995. for (i = 0; i < 4; i++) {
  1996. u32 rxtx_ctrl, glue0;
  1997. int err;
  1998. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  1999. if (err)
  2000. return err;
  2001. err = esr_read_glue0(np, i, &glue0);
  2002. if (err)
  2003. return err;
  2004. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  2005. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  2006. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  2007. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  2008. ESR_GLUE_CTRL0_THCNT |
  2009. ESR_GLUE_CTRL0_BLTIME);
  2010. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  2011. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  2012. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  2013. (BLTIME_300_CYCLES <<
  2014. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  2015. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  2016. if (err)
  2017. return err;
  2018. err = esr_write_glue0(np, i, glue0);
  2019. if (err)
  2020. return err;
  2021. }
  2022. sig = nr64(ESR_INT_SIGNALS);
  2023. switch (np->port) {
  2024. case 0:
  2025. mask = ESR_INT_SIGNALS_P0_BITS;
  2026. val = (ESR_INT_SRDY0_P0 |
  2027. ESR_INT_DET0_P0 |
  2028. ESR_INT_XSRDY_P0 |
  2029. ESR_INT_XDP_P0_CH3 |
  2030. ESR_INT_XDP_P0_CH2 |
  2031. ESR_INT_XDP_P0_CH1 |
  2032. ESR_INT_XDP_P0_CH0);
  2033. break;
  2034. case 1:
  2035. mask = ESR_INT_SIGNALS_P1_BITS;
  2036. val = (ESR_INT_SRDY0_P1 |
  2037. ESR_INT_DET0_P1 |
  2038. ESR_INT_XSRDY_P1 |
  2039. ESR_INT_XDP_P1_CH3 |
  2040. ESR_INT_XDP_P1_CH2 |
  2041. ESR_INT_XDP_P1_CH1 |
  2042. ESR_INT_XDP_P1_CH0);
  2043. break;
  2044. default:
  2045. return -EINVAL;
  2046. }
  2047. if ((sig & mask) != val) {
  2048. int err;
  2049. err = serdes_init_1g_serdes(np);
  2050. if (!err) {
  2051. np->flags &= ~NIU_FLAGS_10G;
  2052. np->mac_xcvr = MAC_XCVR_PCS;
  2053. } else {
  2054. netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
  2055. np->port);
  2056. return -ENODEV;
  2057. }
  2058. }
  2059. return 0;
  2060. }
  2061. static int niu_determine_phy_disposition(struct niu *np)
  2062. {
  2063. struct niu_parent *parent = np->parent;
  2064. u8 plat_type = parent->plat_type;
  2065. const struct niu_phy_template *tp;
  2066. u32 phy_addr_off = 0;
  2067. if (plat_type == PLAT_TYPE_NIU) {
  2068. switch (np->flags &
  2069. (NIU_FLAGS_10G |
  2070. NIU_FLAGS_FIBER |
  2071. NIU_FLAGS_XCVR_SERDES)) {
  2072. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2073. /* 10G Serdes */
  2074. tp = &phy_template_niu_10g_serdes;
  2075. break;
  2076. case NIU_FLAGS_XCVR_SERDES:
  2077. /* 1G Serdes */
  2078. tp = &phy_template_niu_1g_serdes;
  2079. break;
  2080. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2081. /* 10G Fiber */
  2082. default:
  2083. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  2084. tp = &phy_template_niu_10g_hotplug;
  2085. if (np->port == 0)
  2086. phy_addr_off = 8;
  2087. if (np->port == 1)
  2088. phy_addr_off = 12;
  2089. } else {
  2090. tp = &phy_template_niu_10g_fiber;
  2091. phy_addr_off += np->port;
  2092. }
  2093. break;
  2094. }
  2095. } else {
  2096. switch (np->flags &
  2097. (NIU_FLAGS_10G |
  2098. NIU_FLAGS_FIBER |
  2099. NIU_FLAGS_XCVR_SERDES)) {
  2100. case 0:
  2101. /* 1G copper */
  2102. tp = &phy_template_1g_copper;
  2103. if (plat_type == PLAT_TYPE_VF_P0)
  2104. phy_addr_off = 10;
  2105. else if (plat_type == PLAT_TYPE_VF_P1)
  2106. phy_addr_off = 26;
  2107. phy_addr_off += (np->port ^ 0x3);
  2108. break;
  2109. case NIU_FLAGS_10G:
  2110. /* 10G copper */
  2111. tp = &phy_template_10g_copper;
  2112. break;
  2113. case NIU_FLAGS_FIBER:
  2114. /* 1G fiber */
  2115. tp = &phy_template_1g_fiber;
  2116. break;
  2117. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2118. /* 10G fiber */
  2119. tp = &phy_template_10g_fiber;
  2120. if (plat_type == PLAT_TYPE_VF_P0 ||
  2121. plat_type == PLAT_TYPE_VF_P1)
  2122. phy_addr_off = 8;
  2123. phy_addr_off += np->port;
  2124. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  2125. tp = &phy_template_10g_fiber_hotplug;
  2126. if (np->port == 0)
  2127. phy_addr_off = 8;
  2128. if (np->port == 1)
  2129. phy_addr_off = 12;
  2130. }
  2131. break;
  2132. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2133. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  2134. case NIU_FLAGS_XCVR_SERDES:
  2135. switch(np->port) {
  2136. case 0:
  2137. case 1:
  2138. tp = &phy_template_10g_serdes;
  2139. break;
  2140. case 2:
  2141. case 3:
  2142. tp = &phy_template_1g_rgmii;
  2143. break;
  2144. default:
  2145. return -EINVAL;
  2146. break;
  2147. }
  2148. phy_addr_off = niu_atca_port_num[np->port];
  2149. break;
  2150. default:
  2151. return -EINVAL;
  2152. }
  2153. }
  2154. np->phy_ops = tp->ops;
  2155. np->phy_addr = tp->phy_addr_base + phy_addr_off;
  2156. return 0;
  2157. }
  2158. static int niu_init_link(struct niu *np)
  2159. {
  2160. struct niu_parent *parent = np->parent;
  2161. int err, ignore;
  2162. if (parent->plat_type == PLAT_TYPE_NIU) {
  2163. err = niu_xcvr_init(np);
  2164. if (err)
  2165. return err;
  2166. msleep(200);
  2167. }
  2168. err = niu_serdes_init(np);
  2169. if (err && !(np->flags & NIU_FLAGS_HOTPLUG_PHY))
  2170. return err;
  2171. msleep(200);
  2172. err = niu_xcvr_init(np);
  2173. if (!err || (np->flags & NIU_FLAGS_HOTPLUG_PHY))
  2174. niu_link_status(np, &ignore);
  2175. return 0;
  2176. }
  2177. static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
  2178. {
  2179. u16 reg0 = addr[4] << 8 | addr[5];
  2180. u16 reg1 = addr[2] << 8 | addr[3];
  2181. u16 reg2 = addr[0] << 8 | addr[1];
  2182. if (np->flags & NIU_FLAGS_XMAC) {
  2183. nw64_mac(XMAC_ADDR0, reg0);
  2184. nw64_mac(XMAC_ADDR1, reg1);
  2185. nw64_mac(XMAC_ADDR2, reg2);
  2186. } else {
  2187. nw64_mac(BMAC_ADDR0, reg0);
  2188. nw64_mac(BMAC_ADDR1, reg1);
  2189. nw64_mac(BMAC_ADDR2, reg2);
  2190. }
  2191. }
  2192. static int niu_num_alt_addr(struct niu *np)
  2193. {
  2194. if (np->flags & NIU_FLAGS_XMAC)
  2195. return XMAC_NUM_ALT_ADDR;
  2196. else
  2197. return BMAC_NUM_ALT_ADDR;
  2198. }
  2199. static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
  2200. {
  2201. u16 reg0 = addr[4] << 8 | addr[5];
  2202. u16 reg1 = addr[2] << 8 | addr[3];
  2203. u16 reg2 = addr[0] << 8 | addr[1];
  2204. if (index >= niu_num_alt_addr(np))
  2205. return -EINVAL;
  2206. if (np->flags & NIU_FLAGS_XMAC) {
  2207. nw64_mac(XMAC_ALT_ADDR0(index), reg0);
  2208. nw64_mac(XMAC_ALT_ADDR1(index), reg1);
  2209. nw64_mac(XMAC_ALT_ADDR2(index), reg2);
  2210. } else {
  2211. nw64_mac(BMAC_ALT_ADDR0(index), reg0);
  2212. nw64_mac(BMAC_ALT_ADDR1(index), reg1);
  2213. nw64_mac(BMAC_ALT_ADDR2(index), reg2);
  2214. }
  2215. return 0;
  2216. }
  2217. static int niu_enable_alt_mac(struct niu *np, int index, int on)
  2218. {
  2219. unsigned long reg;
  2220. u64 val, mask;
  2221. if (index >= niu_num_alt_addr(np))
  2222. return -EINVAL;
  2223. if (np->flags & NIU_FLAGS_XMAC) {
  2224. reg = XMAC_ADDR_CMPEN;
  2225. mask = 1 << index;
  2226. } else {
  2227. reg = BMAC_ADDR_CMPEN;
  2228. mask = 1 << (index + 1);
  2229. }
  2230. val = nr64_mac(reg);
  2231. if (on)
  2232. val |= mask;
  2233. else
  2234. val &= ~mask;
  2235. nw64_mac(reg, val);
  2236. return 0;
  2237. }
  2238. static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
  2239. int num, int mac_pref)
  2240. {
  2241. u64 val = nr64_mac(reg);
  2242. val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
  2243. val |= num;
  2244. if (mac_pref)
  2245. val |= HOST_INFO_MPR;
  2246. nw64_mac(reg, val);
  2247. }
  2248. static int __set_rdc_table_num(struct niu *np,
  2249. int xmac_index, int bmac_index,
  2250. int rdc_table_num, int mac_pref)
  2251. {
  2252. unsigned long reg;
  2253. if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
  2254. return -EINVAL;
  2255. if (np->flags & NIU_FLAGS_XMAC)
  2256. reg = XMAC_HOST_INFO(xmac_index);
  2257. else
  2258. reg = BMAC_HOST_INFO(bmac_index);
  2259. __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
  2260. return 0;
  2261. }
  2262. static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
  2263. int mac_pref)
  2264. {
  2265. return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
  2266. }
  2267. static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
  2268. int mac_pref)
  2269. {
  2270. return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
  2271. }
  2272. static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
  2273. int table_num, int mac_pref)
  2274. {
  2275. if (idx >= niu_num_alt_addr(np))
  2276. return -EINVAL;
  2277. return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
  2278. }
  2279. static u64 vlan_entry_set_parity(u64 reg_val)
  2280. {
  2281. u64 port01_mask;
  2282. u64 port23_mask;
  2283. port01_mask = 0x00ff;
  2284. port23_mask = 0xff00;
  2285. if (hweight64(reg_val & port01_mask) & 1)
  2286. reg_val |= ENET_VLAN_TBL_PARITY0;
  2287. else
  2288. reg_val &= ~ENET_VLAN_TBL_PARITY0;
  2289. if (hweight64(reg_val & port23_mask) & 1)
  2290. reg_val |= ENET_VLAN_TBL_PARITY1;
  2291. else
  2292. reg_val &= ~ENET_VLAN_TBL_PARITY1;
  2293. return reg_val;
  2294. }
  2295. static void vlan_tbl_write(struct niu *np, unsigned long index,
  2296. int port, int vpr, int rdc_table)
  2297. {
  2298. u64 reg_val = nr64(ENET_VLAN_TBL(index));
  2299. reg_val &= ~((ENET_VLAN_TBL_VPR |
  2300. ENET_VLAN_TBL_VLANRDCTBLN) <<
  2301. ENET_VLAN_TBL_SHIFT(port));
  2302. if (vpr)
  2303. reg_val |= (ENET_VLAN_TBL_VPR <<
  2304. ENET_VLAN_TBL_SHIFT(port));
  2305. reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
  2306. reg_val = vlan_entry_set_parity(reg_val);
  2307. nw64(ENET_VLAN_TBL(index), reg_val);
  2308. }
  2309. static void vlan_tbl_clear(struct niu *np)
  2310. {
  2311. int i;
  2312. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
  2313. nw64(ENET_VLAN_TBL(i), 0);
  2314. }
  2315. static int tcam_wait_bit(struct niu *np, u64 bit)
  2316. {
  2317. int limit = 1000;
  2318. while (--limit > 0) {
  2319. if (nr64(TCAM_CTL) & bit)
  2320. break;
  2321. udelay(1);
  2322. }
  2323. if (limit <= 0)
  2324. return -ENODEV;
  2325. return 0;
  2326. }
  2327. static int tcam_flush(struct niu *np, int index)
  2328. {
  2329. nw64(TCAM_KEY_0, 0x00);
  2330. nw64(TCAM_KEY_MASK_0, 0xff);
  2331. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2332. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2333. }
  2334. #if 0
  2335. static int tcam_read(struct niu *np, int index,
  2336. u64 *key, u64 *mask)
  2337. {
  2338. int err;
  2339. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
  2340. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2341. if (!err) {
  2342. key[0] = nr64(TCAM_KEY_0);
  2343. key[1] = nr64(TCAM_KEY_1);
  2344. key[2] = nr64(TCAM_KEY_2);
  2345. key[3] = nr64(TCAM_KEY_3);
  2346. mask[0] = nr64(TCAM_KEY_MASK_0);
  2347. mask[1] = nr64(TCAM_KEY_MASK_1);
  2348. mask[2] = nr64(TCAM_KEY_MASK_2);
  2349. mask[3] = nr64(TCAM_KEY_MASK_3);
  2350. }
  2351. return err;
  2352. }
  2353. #endif
  2354. static int tcam_write(struct niu *np, int index,
  2355. u64 *key, u64 *mask)
  2356. {
  2357. nw64(TCAM_KEY_0, key[0]);
  2358. nw64(TCAM_KEY_1, key[1]);
  2359. nw64(TCAM_KEY_2, key[2]);
  2360. nw64(TCAM_KEY_3, key[3]);
  2361. nw64(TCAM_KEY_MASK_0, mask[0]);
  2362. nw64(TCAM_KEY_MASK_1, mask[1]);
  2363. nw64(TCAM_KEY_MASK_2, mask[2]);
  2364. nw64(TCAM_KEY_MASK_3, mask[3]);
  2365. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2366. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2367. }
  2368. #if 0
  2369. static int tcam_assoc_read(struct niu *np, int index, u64 *data)
  2370. {
  2371. int err;
  2372. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
  2373. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2374. if (!err)
  2375. *data = nr64(TCAM_KEY_1);
  2376. return err;
  2377. }
  2378. #endif
  2379. static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
  2380. {
  2381. nw64(TCAM_KEY_1, assoc_data);
  2382. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
  2383. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2384. }
  2385. static void tcam_enable(struct niu *np, int on)
  2386. {
  2387. u64 val = nr64(FFLP_CFG_1);
  2388. if (on)
  2389. val &= ~FFLP_CFG_1_TCAM_DIS;
  2390. else
  2391. val |= FFLP_CFG_1_TCAM_DIS;
  2392. nw64(FFLP_CFG_1, val);
  2393. }
  2394. static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
  2395. {
  2396. u64 val = nr64(FFLP_CFG_1);
  2397. val &= ~(FFLP_CFG_1_FFLPINITDONE |
  2398. FFLP_CFG_1_CAMLAT |
  2399. FFLP_CFG_1_CAMRATIO);
  2400. val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
  2401. val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
  2402. nw64(FFLP_CFG_1, val);
  2403. val = nr64(FFLP_CFG_1);
  2404. val |= FFLP_CFG_1_FFLPINITDONE;
  2405. nw64(FFLP_CFG_1, val);
  2406. }
  2407. static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
  2408. int on)
  2409. {
  2410. unsigned long reg;
  2411. u64 val;
  2412. if (class < CLASS_CODE_ETHERTYPE1 ||
  2413. class > CLASS_CODE_ETHERTYPE2)
  2414. return -EINVAL;
  2415. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2416. val = nr64(reg);
  2417. if (on)
  2418. val |= L2_CLS_VLD;
  2419. else
  2420. val &= ~L2_CLS_VLD;
  2421. nw64(reg, val);
  2422. return 0;
  2423. }
  2424. #if 0
  2425. static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
  2426. u64 ether_type)
  2427. {
  2428. unsigned long reg;
  2429. u64 val;
  2430. if (class < CLASS_CODE_ETHERTYPE1 ||
  2431. class > CLASS_CODE_ETHERTYPE2 ||
  2432. (ether_type & ~(u64)0xffff) != 0)
  2433. return -EINVAL;
  2434. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2435. val = nr64(reg);
  2436. val &= ~L2_CLS_ETYPE;
  2437. val |= (ether_type << L2_CLS_ETYPE_SHIFT);
  2438. nw64(reg, val);
  2439. return 0;
  2440. }
  2441. #endif
  2442. static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
  2443. int on)
  2444. {
  2445. unsigned long reg;
  2446. u64 val;
  2447. if (class < CLASS_CODE_USER_PROG1 ||
  2448. class > CLASS_CODE_USER_PROG4)
  2449. return -EINVAL;
  2450. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2451. val = nr64(reg);
  2452. if (on)
  2453. val |= L3_CLS_VALID;
  2454. else
  2455. val &= ~L3_CLS_VALID;
  2456. nw64(reg, val);
  2457. return 0;
  2458. }
  2459. static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
  2460. int ipv6, u64 protocol_id,
  2461. u64 tos_mask, u64 tos_val)
  2462. {
  2463. unsigned long reg;
  2464. u64 val;
  2465. if (class < CLASS_CODE_USER_PROG1 ||
  2466. class > CLASS_CODE_USER_PROG4 ||
  2467. (protocol_id & ~(u64)0xff) != 0 ||
  2468. (tos_mask & ~(u64)0xff) != 0 ||
  2469. (tos_val & ~(u64)0xff) != 0)
  2470. return -EINVAL;
  2471. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2472. val = nr64(reg);
  2473. val &= ~(L3_CLS_IPVER | L3_CLS_PID |
  2474. L3_CLS_TOSMASK | L3_CLS_TOS);
  2475. if (ipv6)
  2476. val |= L3_CLS_IPVER;
  2477. val |= (protocol_id << L3_CLS_PID_SHIFT);
  2478. val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
  2479. val |= (tos_val << L3_CLS_TOS_SHIFT);
  2480. nw64(reg, val);
  2481. return 0;
  2482. }
  2483. static int tcam_early_init(struct niu *np)
  2484. {
  2485. unsigned long i;
  2486. int err;
  2487. tcam_enable(np, 0);
  2488. tcam_set_lat_and_ratio(np,
  2489. DEFAULT_TCAM_LATENCY,
  2490. DEFAULT_TCAM_ACCESS_RATIO);
  2491. for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
  2492. err = tcam_user_eth_class_enable(np, i, 0);
  2493. if (err)
  2494. return err;
  2495. }
  2496. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
  2497. err = tcam_user_ip_class_enable(np, i, 0);
  2498. if (err)
  2499. return err;
  2500. }
  2501. return 0;
  2502. }
  2503. static int tcam_flush_all(struct niu *np)
  2504. {
  2505. unsigned long i;
  2506. for (i = 0; i < np->parent->tcam_num_entries; i++) {
  2507. int err = tcam_flush(np, i);
  2508. if (err)
  2509. return err;
  2510. }
  2511. return 0;
  2512. }
  2513. static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
  2514. {
  2515. return (u64)index | (num_entries == 1 ? HASH_TBL_ADDR_AUTOINC : 0);
  2516. }
  2517. #if 0
  2518. static int hash_read(struct niu *np, unsigned long partition,
  2519. unsigned long index, unsigned long num_entries,
  2520. u64 *data)
  2521. {
  2522. u64 val = hash_addr_regval(index, num_entries);
  2523. unsigned long i;
  2524. if (partition >= FCRAM_NUM_PARTITIONS ||
  2525. index + num_entries > FCRAM_SIZE)
  2526. return -EINVAL;
  2527. nw64(HASH_TBL_ADDR(partition), val);
  2528. for (i = 0; i < num_entries; i++)
  2529. data[i] = nr64(HASH_TBL_DATA(partition));
  2530. return 0;
  2531. }
  2532. #endif
  2533. static int hash_write(struct niu *np, unsigned long partition,
  2534. unsigned long index, unsigned long num_entries,
  2535. u64 *data)
  2536. {
  2537. u64 val = hash_addr_regval(index, num_entries);
  2538. unsigned long i;
  2539. if (partition >= FCRAM_NUM_PARTITIONS ||
  2540. index + (num_entries * 8) > FCRAM_SIZE)
  2541. return -EINVAL;
  2542. nw64(HASH_TBL_ADDR(partition), val);
  2543. for (i = 0; i < num_entries; i++)
  2544. nw64(HASH_TBL_DATA(partition), data[i]);
  2545. return 0;
  2546. }
  2547. static void fflp_reset(struct niu *np)
  2548. {
  2549. u64 val;
  2550. nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
  2551. udelay(10);
  2552. nw64(FFLP_CFG_1, 0);
  2553. val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
  2554. nw64(FFLP_CFG_1, val);
  2555. }
  2556. static void fflp_set_timings(struct niu *np)
  2557. {
  2558. u64 val = nr64(FFLP_CFG_1);
  2559. val &= ~FFLP_CFG_1_FFLPINITDONE;
  2560. val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
  2561. nw64(FFLP_CFG_1, val);
  2562. val = nr64(FFLP_CFG_1);
  2563. val |= FFLP_CFG_1_FFLPINITDONE;
  2564. nw64(FFLP_CFG_1, val);
  2565. val = nr64(FCRAM_REF_TMR);
  2566. val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
  2567. val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
  2568. val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
  2569. nw64(FCRAM_REF_TMR, val);
  2570. }
  2571. static int fflp_set_partition(struct niu *np, u64 partition,
  2572. u64 mask, u64 base, int enable)
  2573. {
  2574. unsigned long reg;
  2575. u64 val;
  2576. if (partition >= FCRAM_NUM_PARTITIONS ||
  2577. (mask & ~(u64)0x1f) != 0 ||
  2578. (base & ~(u64)0x1f) != 0)
  2579. return -EINVAL;
  2580. reg = FLW_PRT_SEL(partition);
  2581. val = nr64(reg);
  2582. val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
  2583. val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
  2584. val |= (base << FLW_PRT_SEL_BASE_SHIFT);
  2585. if (enable)
  2586. val |= FLW_PRT_SEL_EXT;
  2587. nw64(reg, val);
  2588. return 0;
  2589. }
  2590. static int fflp_disable_all_partitions(struct niu *np)
  2591. {
  2592. unsigned long i;
  2593. for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
  2594. int err = fflp_set_partition(np, 0, 0, 0, 0);
  2595. if (err)
  2596. return err;
  2597. }
  2598. return 0;
  2599. }
  2600. static void fflp_llcsnap_enable(struct niu *np, int on)
  2601. {
  2602. u64 val = nr64(FFLP_CFG_1);
  2603. if (on)
  2604. val |= FFLP_CFG_1_LLCSNAP;
  2605. else
  2606. val &= ~FFLP_CFG_1_LLCSNAP;
  2607. nw64(FFLP_CFG_1, val);
  2608. }
  2609. static void fflp_errors_enable(struct niu *np, int on)
  2610. {
  2611. u64 val = nr64(FFLP_CFG_1);
  2612. if (on)
  2613. val &= ~FFLP_CFG_1_ERRORDIS;
  2614. else
  2615. val |= FFLP_CFG_1_ERRORDIS;
  2616. nw64(FFLP_CFG_1, val);
  2617. }
  2618. static int fflp_hash_clear(struct niu *np)
  2619. {
  2620. struct fcram_hash_ipv4 ent;
  2621. unsigned long i;
  2622. /* IPV4 hash entry with valid bit clear, rest is don't care. */
  2623. memset(&ent, 0, sizeof(ent));
  2624. ent.header = HASH_HEADER_EXT;
  2625. for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
  2626. int err = hash_write(np, 0, i, 1, (u64 *) &ent);
  2627. if (err)
  2628. return err;
  2629. }
  2630. return 0;
  2631. }
  2632. static int fflp_early_init(struct niu *np)
  2633. {
  2634. struct niu_parent *parent;
  2635. unsigned long flags;
  2636. int err;
  2637. niu_lock_parent(np, flags);
  2638. parent = np->parent;
  2639. err = 0;
  2640. if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
  2641. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2642. fflp_reset(np);
  2643. fflp_set_timings(np);
  2644. err = fflp_disable_all_partitions(np);
  2645. if (err) {
  2646. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2647. "fflp_disable_all_partitions failed, err=%d\n",
  2648. err);
  2649. goto out;
  2650. }
  2651. }
  2652. err = tcam_early_init(np);
  2653. if (err) {
  2654. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2655. "tcam_early_init failed, err=%d\n", err);
  2656. goto out;
  2657. }
  2658. fflp_llcsnap_enable(np, 1);
  2659. fflp_errors_enable(np, 0);
  2660. nw64(H1POLY, 0);
  2661. nw64(H2POLY, 0);
  2662. err = tcam_flush_all(np);
  2663. if (err) {
  2664. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2665. "tcam_flush_all failed, err=%d\n", err);
  2666. goto out;
  2667. }
  2668. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2669. err = fflp_hash_clear(np);
  2670. if (err) {
  2671. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2672. "fflp_hash_clear failed, err=%d\n",
  2673. err);
  2674. goto out;
  2675. }
  2676. }
  2677. vlan_tbl_clear(np);
  2678. parent->flags |= PARENT_FLGS_CLS_HWINIT;
  2679. }
  2680. out:
  2681. niu_unlock_parent(np, flags);
  2682. return err;
  2683. }
  2684. static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
  2685. {
  2686. if (class_code < CLASS_CODE_USER_PROG1 ||
  2687. class_code > CLASS_CODE_SCTP_IPV6)
  2688. return -EINVAL;
  2689. nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2690. return 0;
  2691. }
  2692. static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
  2693. {
  2694. if (class_code < CLASS_CODE_USER_PROG1 ||
  2695. class_code > CLASS_CODE_SCTP_IPV6)
  2696. return -EINVAL;
  2697. nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2698. return 0;
  2699. }
  2700. /* Entries for the ports are interleaved in the TCAM */
  2701. static u16 tcam_get_index(struct niu *np, u16 idx)
  2702. {
  2703. /* One entry reserved for IP fragment rule */
  2704. if (idx >= (np->clas.tcam_sz - 1))
  2705. idx = 0;
  2706. return np->clas.tcam_top + ((idx+1) * np->parent->num_ports);
  2707. }
  2708. static u16 tcam_get_size(struct niu *np)
  2709. {
  2710. /* One entry reserved for IP fragment rule */
  2711. return np->clas.tcam_sz - 1;
  2712. }
  2713. static u16 tcam_get_valid_entry_cnt(struct niu *np)
  2714. {
  2715. /* One entry reserved for IP fragment rule */
  2716. return np->clas.tcam_valid_entries - 1;
  2717. }
  2718. static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
  2719. u32 offset, u32 size, u32 truesize)
  2720. {
  2721. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags, page, offset, size);
  2722. skb->len += size;
  2723. skb->data_len += size;
  2724. skb->truesize += truesize;
  2725. }
  2726. static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
  2727. {
  2728. a >>= PAGE_SHIFT;
  2729. a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
  2730. return a & (MAX_RBR_RING_SIZE - 1);
  2731. }
  2732. static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
  2733. struct page ***link)
  2734. {
  2735. unsigned int h = niu_hash_rxaddr(rp, addr);
  2736. struct page *p, **pp;
  2737. addr &= PAGE_MASK;
  2738. pp = &rp->rxhash[h];
  2739. for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
  2740. if (p->index == addr) {
  2741. *link = pp;
  2742. goto found;
  2743. }
  2744. }
  2745. BUG();
  2746. found:
  2747. return p;
  2748. }
  2749. static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
  2750. {
  2751. unsigned int h = niu_hash_rxaddr(rp, base);
  2752. page->index = base;
  2753. page->mapping = (struct address_space *) rp->rxhash[h];
  2754. rp->rxhash[h] = page;
  2755. }
  2756. static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
  2757. gfp_t mask, int start_index)
  2758. {
  2759. struct page *page;
  2760. u64 addr;
  2761. int i;
  2762. page = alloc_page(mask);
  2763. if (!page)
  2764. return -ENOMEM;
  2765. addr = np->ops->map_page(np->device, page, 0,
  2766. PAGE_SIZE, DMA_FROM_DEVICE);
  2767. niu_hash_page(rp, page, addr);
  2768. if (rp->rbr_blocks_per_page > 1)
  2769. atomic_add(rp->rbr_blocks_per_page - 1,
  2770. &compound_head(page)->_count);
  2771. for (i = 0; i < rp->rbr_blocks_per_page; i++) {
  2772. __le32 *rbr = &rp->rbr[start_index + i];
  2773. *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
  2774. addr += rp->rbr_block_size;
  2775. }
  2776. return 0;
  2777. }
  2778. static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2779. {
  2780. int index = rp->rbr_index;
  2781. rp->rbr_pending++;
  2782. if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
  2783. int err = niu_rbr_add_page(np, rp, mask, index);
  2784. if (unlikely(err)) {
  2785. rp->rbr_pending--;
  2786. return;
  2787. }
  2788. rp->rbr_index += rp->rbr_blocks_per_page;
  2789. BUG_ON(rp->rbr_index > rp->rbr_table_size);
  2790. if (rp->rbr_index == rp->rbr_table_size)
  2791. rp->rbr_index = 0;
  2792. if (rp->rbr_pending >= rp->rbr_kick_thresh) {
  2793. nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
  2794. rp->rbr_pending = 0;
  2795. }
  2796. }
  2797. }
  2798. static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
  2799. {
  2800. unsigned int index = rp->rcr_index;
  2801. int num_rcr = 0;
  2802. rp->rx_dropped++;
  2803. while (1) {
  2804. struct page *page, **link;
  2805. u64 addr, val;
  2806. u32 rcr_size;
  2807. num_rcr++;
  2808. val = le64_to_cpup(&rp->rcr[index]);
  2809. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2810. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2811. page = niu_find_rxpage(rp, addr, &link);
  2812. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2813. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2814. if ((page->index + PAGE_SIZE) - rcr_size == addr) {
  2815. *link = (struct page *) page->mapping;
  2816. np->ops->unmap_page(np->device, page->index,
  2817. PAGE_SIZE, DMA_FROM_DEVICE);
  2818. page->index = 0;
  2819. page->mapping = NULL;
  2820. __free_page(page);
  2821. rp->rbr_refill_pending++;
  2822. }
  2823. index = NEXT_RCR(rp, index);
  2824. if (!(val & RCR_ENTRY_MULTI))
  2825. break;
  2826. }
  2827. rp->rcr_index = index;
  2828. return num_rcr;
  2829. }
  2830. static int niu_process_rx_pkt(struct napi_struct *napi, struct niu *np,
  2831. struct rx_ring_info *rp)
  2832. {
  2833. unsigned int index = rp->rcr_index;
  2834. struct rx_pkt_hdr1 *rh;
  2835. struct sk_buff *skb;
  2836. int len, num_rcr;
  2837. skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
  2838. if (unlikely(!skb))
  2839. return niu_rx_pkt_ignore(np, rp);
  2840. num_rcr = 0;
  2841. while (1) {
  2842. struct page *page, **link;
  2843. u32 rcr_size, append_size;
  2844. u64 addr, val, off;
  2845. num_rcr++;
  2846. val = le64_to_cpup(&rp->rcr[index]);
  2847. len = (val & RCR_ENTRY_L2_LEN) >>
  2848. RCR_ENTRY_L2_LEN_SHIFT;
  2849. len -= ETH_FCS_LEN;
  2850. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2851. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2852. page = niu_find_rxpage(rp, addr, &link);
  2853. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2854. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2855. off = addr & ~PAGE_MASK;
  2856. append_size = rcr_size;
  2857. if (num_rcr == 1) {
  2858. int ptype;
  2859. ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
  2860. if ((ptype == RCR_PKT_TYPE_TCP ||
  2861. ptype == RCR_PKT_TYPE_UDP) &&
  2862. !(val & (RCR_ENTRY_NOPORT |
  2863. RCR_ENTRY_ERROR)))
  2864. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2865. else
  2866. skb_checksum_none_assert(skb);
  2867. } else if (!(val & RCR_ENTRY_MULTI))
  2868. append_size = len - skb->len;
  2869. niu_rx_skb_append(skb, page, off, append_size, rcr_size);
  2870. if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
  2871. *link = (struct page *) page->mapping;
  2872. np->ops->unmap_page(np->device, page->index,
  2873. PAGE_SIZE, DMA_FROM_DEVICE);
  2874. page->index = 0;
  2875. page->mapping = NULL;
  2876. rp->rbr_refill_pending++;
  2877. } else
  2878. get_page(page);
  2879. index = NEXT_RCR(rp, index);
  2880. if (!(val & RCR_ENTRY_MULTI))
  2881. break;
  2882. }
  2883. rp->rcr_index = index;
  2884. len += sizeof(*rh);
  2885. len = min_t(int, len, sizeof(*rh) + VLAN_ETH_HLEN);
  2886. __pskb_pull_tail(skb, len);
  2887. rh = (struct rx_pkt_hdr1 *) skb->data;
  2888. if (np->dev->features & NETIF_F_RXHASH)
  2889. skb->rxhash = ((u32)rh->hashval2_0 << 24 |
  2890. (u32)rh->hashval2_1 << 16 |
  2891. (u32)rh->hashval1_1 << 8 |
  2892. (u32)rh->hashval1_2 << 0);
  2893. skb_pull(skb, sizeof(*rh));
  2894. rp->rx_packets++;
  2895. rp->rx_bytes += skb->len;
  2896. skb->protocol = eth_type_trans(skb, np->dev);
  2897. skb_record_rx_queue(skb, rp->rx_channel);
  2898. napi_gro_receive(napi, skb);
  2899. return num_rcr;
  2900. }
  2901. static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2902. {
  2903. int blocks_per_page = rp->rbr_blocks_per_page;
  2904. int err, index = rp->rbr_index;
  2905. err = 0;
  2906. while (index < (rp->rbr_table_size - blocks_per_page)) {
  2907. err = niu_rbr_add_page(np, rp, mask, index);
  2908. if (err)
  2909. break;
  2910. index += blocks_per_page;
  2911. }
  2912. rp->rbr_index = index;
  2913. return err;
  2914. }
  2915. static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
  2916. {
  2917. int i;
  2918. for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
  2919. struct page *page;
  2920. page = rp->rxhash[i];
  2921. while (page) {
  2922. struct page *next = (struct page *) page->mapping;
  2923. u64 base = page->index;
  2924. np->ops->unmap_page(np->device, base, PAGE_SIZE,
  2925. DMA_FROM_DEVICE);
  2926. page->index = 0;
  2927. page->mapping = NULL;
  2928. __free_page(page);
  2929. page = next;
  2930. }
  2931. }
  2932. for (i = 0; i < rp->rbr_table_size; i++)
  2933. rp->rbr[i] = cpu_to_le32(0);
  2934. rp->rbr_index = 0;
  2935. }
  2936. static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
  2937. {
  2938. struct tx_buff_info *tb = &rp->tx_buffs[idx];
  2939. struct sk_buff *skb = tb->skb;
  2940. struct tx_pkt_hdr *tp;
  2941. u64 tx_flags;
  2942. int i, len;
  2943. tp = (struct tx_pkt_hdr *) skb->data;
  2944. tx_flags = le64_to_cpup(&tp->flags);
  2945. rp->tx_packets++;
  2946. rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
  2947. ((tx_flags & TXHDR_PAD) / 2));
  2948. len = skb_headlen(skb);
  2949. np->ops->unmap_single(np->device, tb->mapping,
  2950. len, DMA_TO_DEVICE);
  2951. if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
  2952. rp->mark_pending--;
  2953. tb->skb = NULL;
  2954. do {
  2955. idx = NEXT_TX(rp, idx);
  2956. len -= MAX_TX_DESC_LEN;
  2957. } while (len > 0);
  2958. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2959. tb = &rp->tx_buffs[idx];
  2960. BUG_ON(tb->skb != NULL);
  2961. np->ops->unmap_page(np->device, tb->mapping,
  2962. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  2963. DMA_TO_DEVICE);
  2964. idx = NEXT_TX(rp, idx);
  2965. }
  2966. dev_kfree_skb(skb);
  2967. return idx;
  2968. }
  2969. #define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
  2970. static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
  2971. {
  2972. struct netdev_queue *txq;
  2973. unsigned int tx_bytes;
  2974. u16 pkt_cnt, tmp;
  2975. int cons, index;
  2976. u64 cs;
  2977. index = (rp - np->tx_rings);
  2978. txq = netdev_get_tx_queue(np->dev, index);
  2979. cs = rp->tx_cs;
  2980. if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
  2981. goto out;
  2982. tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
  2983. pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
  2984. (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
  2985. rp->last_pkt_cnt = tmp;
  2986. cons = rp->cons;
  2987. netif_printk(np, tx_done, KERN_DEBUG, np->dev,
  2988. "%s() pkt_cnt[%u] cons[%d]\n", __func__, pkt_cnt, cons);
  2989. tx_bytes = 0;
  2990. tmp = pkt_cnt;
  2991. while (tmp--) {
  2992. tx_bytes += rp->tx_buffs[cons].skb->len;
  2993. cons = release_tx_packet(np, rp, cons);
  2994. }
  2995. rp->cons = cons;
  2996. smp_mb();
  2997. netdev_tx_completed_queue(txq, pkt_cnt, tx_bytes);
  2998. out:
  2999. if (unlikely(netif_tx_queue_stopped(txq) &&
  3000. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
  3001. __netif_tx_lock(txq, smp_processor_id());
  3002. if (netif_tx_queue_stopped(txq) &&
  3003. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
  3004. netif_tx_wake_queue(txq);
  3005. __netif_tx_unlock(txq);
  3006. }
  3007. }
  3008. static inline void niu_sync_rx_discard_stats(struct niu *np,
  3009. struct rx_ring_info *rp,
  3010. const int limit)
  3011. {
  3012. /* This elaborate scheme is needed for reading the RX discard
  3013. * counters, as they are only 16-bit and can overflow quickly,
  3014. * and because the overflow indication bit is not usable as
  3015. * the counter value does not wrap, but remains at max value
  3016. * 0xFFFF.
  3017. *
  3018. * In theory and in practice counters can be lost in between
  3019. * reading nr64() and clearing the counter nw64(). For this
  3020. * reason, the number of counter clearings nw64() is
  3021. * limited/reduced though the limit parameter.
  3022. */
  3023. int rx_channel = rp->rx_channel;
  3024. u32 misc, wred;
  3025. /* RXMISC (Receive Miscellaneous Discard Count), covers the
  3026. * following discard events: IPP (Input Port Process),
  3027. * FFLP/TCAM, Full RCR (Receive Completion Ring) RBR (Receive
  3028. * Block Ring) prefetch buffer is empty.
  3029. */
  3030. misc = nr64(RXMISC(rx_channel));
  3031. if (unlikely((misc & RXMISC_COUNT) > limit)) {
  3032. nw64(RXMISC(rx_channel), 0);
  3033. rp->rx_errors += misc & RXMISC_COUNT;
  3034. if (unlikely(misc & RXMISC_OFLOW))
  3035. dev_err(np->device, "rx-%d: Counter overflow RXMISC discard\n",
  3036. rx_channel);
  3037. netif_printk(np, rx_err, KERN_DEBUG, np->dev,
  3038. "rx-%d: MISC drop=%u over=%u\n",
  3039. rx_channel, misc, misc-limit);
  3040. }
  3041. /* WRED (Weighted Random Early Discard) by hardware */
  3042. wred = nr64(RED_DIS_CNT(rx_channel));
  3043. if (unlikely((wred & RED_DIS_CNT_COUNT) > limit)) {
  3044. nw64(RED_DIS_CNT(rx_channel), 0);
  3045. rp->rx_dropped += wred & RED_DIS_CNT_COUNT;
  3046. if (unlikely(wred & RED_DIS_CNT_OFLOW))
  3047. dev_err(np->device, "rx-%d: Counter overflow WRED discard\n", rx_channel);
  3048. netif_printk(np, rx_err, KERN_DEBUG, np->dev,
  3049. "rx-%d: WRED drop=%u over=%u\n",
  3050. rx_channel, wred, wred-limit);
  3051. }
  3052. }
  3053. static int niu_rx_work(struct napi_struct *napi, struct niu *np,
  3054. struct rx_ring_info *rp, int budget)
  3055. {
  3056. int qlen, rcr_done = 0, work_done = 0;
  3057. struct rxdma_mailbox *mbox = rp->mbox;
  3058. u64 stat;
  3059. #if 1
  3060. stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  3061. qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
  3062. #else
  3063. stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  3064. qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
  3065. #endif
  3066. mbox->rx_dma_ctl_stat = 0;
  3067. mbox->rcrstat_a = 0;
  3068. netif_printk(np, rx_status, KERN_DEBUG, np->dev,
  3069. "%s(chan[%d]), stat[%llx] qlen=%d\n",
  3070. __func__, rp->rx_channel, (unsigned long long)stat, qlen);
  3071. rcr_done = work_done = 0;
  3072. qlen = min(qlen, budget);
  3073. while (work_done < qlen) {
  3074. rcr_done += niu_process_rx_pkt(napi, np, rp);
  3075. work_done++;
  3076. }
  3077. if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
  3078. unsigned int i;
  3079. for (i = 0; i < rp->rbr_refill_pending; i++)
  3080. niu_rbr_refill(np, rp, GFP_ATOMIC);
  3081. rp->rbr_refill_pending = 0;
  3082. }
  3083. stat = (RX_DMA_CTL_STAT_MEX |
  3084. ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
  3085. ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
  3086. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
  3087. /* Only sync discards stats when qlen indicate potential for drops */
  3088. if (qlen > 10)
  3089. niu_sync_rx_discard_stats(np, rp, 0x7FFF);
  3090. return work_done;
  3091. }
  3092. static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
  3093. {
  3094. u64 v0 = lp->v0;
  3095. u32 tx_vec = (v0 >> 32);
  3096. u32 rx_vec = (v0 & 0xffffffff);
  3097. int i, work_done = 0;
  3098. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3099. "%s() v0[%016llx]\n", __func__, (unsigned long long)v0);
  3100. for (i = 0; i < np->num_tx_rings; i++) {
  3101. struct tx_ring_info *rp = &np->tx_rings[i];
  3102. if (tx_vec & (1 << rp->tx_channel))
  3103. niu_tx_work(np, rp);
  3104. nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
  3105. }
  3106. for (i = 0; i < np->num_rx_rings; i++) {
  3107. struct rx_ring_info *rp = &np->rx_rings[i];
  3108. if (rx_vec & (1 << rp->rx_channel)) {
  3109. int this_work_done;
  3110. this_work_done = niu_rx_work(&lp->napi, np, rp,
  3111. budget);
  3112. budget -= this_work_done;
  3113. work_done += this_work_done;
  3114. }
  3115. nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
  3116. }
  3117. return work_done;
  3118. }
  3119. static int niu_poll(struct napi_struct *napi, int budget)
  3120. {
  3121. struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
  3122. struct niu *np = lp->np;
  3123. int work_done;
  3124. work_done = niu_poll_core(np, lp, budget);
  3125. if (work_done < budget) {
  3126. napi_complete(napi);
  3127. niu_ldg_rearm(np, lp, 1);
  3128. }
  3129. return work_done;
  3130. }
  3131. static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
  3132. u64 stat)
  3133. {
  3134. netdev_err(np->dev, "RX channel %u errors ( ", rp->rx_channel);
  3135. if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
  3136. pr_cont("RBR_TMOUT ");
  3137. if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
  3138. pr_cont("RSP_CNT ");
  3139. if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
  3140. pr_cont("BYTE_EN_BUS ");
  3141. if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
  3142. pr_cont("RSP_DAT ");
  3143. if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
  3144. pr_cont("RCR_ACK ");
  3145. if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
  3146. pr_cont("RCR_SHA_PAR ");
  3147. if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
  3148. pr_cont("RBR_PRE_PAR ");
  3149. if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
  3150. pr_cont("CONFIG ");
  3151. if (stat & RX_DMA_CTL_STAT_RCRINCON)
  3152. pr_cont("RCRINCON ");
  3153. if (stat & RX_DMA_CTL_STAT_RCRFULL)
  3154. pr_cont("RCRFULL ");
  3155. if (stat & RX_DMA_CTL_STAT_RBRFULL)
  3156. pr_cont("RBRFULL ");
  3157. if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
  3158. pr_cont("RBRLOGPAGE ");
  3159. if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
  3160. pr_cont("CFIGLOGPAGE ");
  3161. if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
  3162. pr_cont("DC_FIDO ");
  3163. pr_cont(")\n");
  3164. }
  3165. static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
  3166. {
  3167. u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  3168. int err = 0;
  3169. if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
  3170. RX_DMA_CTL_STAT_PORT_FATAL))
  3171. err = -EINVAL;
  3172. if (err) {
  3173. netdev_err(np->dev, "RX channel %u error, stat[%llx]\n",
  3174. rp->rx_channel,
  3175. (unsigned long long) stat);
  3176. niu_log_rxchan_errors(np, rp, stat);
  3177. }
  3178. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3179. stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
  3180. return err;
  3181. }
  3182. static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
  3183. u64 cs)
  3184. {
  3185. netdev_err(np->dev, "TX channel %u errors ( ", rp->tx_channel);
  3186. if (cs & TX_CS_MBOX_ERR)
  3187. pr_cont("MBOX ");
  3188. if (cs & TX_CS_PKT_SIZE_ERR)
  3189. pr_cont("PKT_SIZE ");
  3190. if (cs & TX_CS_TX_RING_OFLOW)
  3191. pr_cont("TX_RING_OFLOW ");
  3192. if (cs & TX_CS_PREF_BUF_PAR_ERR)
  3193. pr_cont("PREF_BUF_PAR ");
  3194. if (cs & TX_CS_NACK_PREF)
  3195. pr_cont("NACK_PREF ");
  3196. if (cs & TX_CS_NACK_PKT_RD)
  3197. pr_cont("NACK_PKT_RD ");
  3198. if (cs & TX_CS_CONF_PART_ERR)
  3199. pr_cont("CONF_PART ");
  3200. if (cs & TX_CS_PKT_PRT_ERR)
  3201. pr_cont("PKT_PTR ");
  3202. pr_cont(")\n");
  3203. }
  3204. static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
  3205. {
  3206. u64 cs, logh, logl;
  3207. cs = nr64(TX_CS(rp->tx_channel));
  3208. logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
  3209. logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
  3210. netdev_err(np->dev, "TX channel %u error, cs[%llx] logh[%llx] logl[%llx]\n",
  3211. rp->tx_channel,
  3212. (unsigned long long)cs,
  3213. (unsigned long long)logh,
  3214. (unsigned long long)logl);
  3215. niu_log_txchan_errors(np, rp, cs);
  3216. return -ENODEV;
  3217. }
  3218. static int niu_mif_interrupt(struct niu *np)
  3219. {
  3220. u64 mif_status = nr64(MIF_STATUS);
  3221. int phy_mdint = 0;
  3222. if (np->flags & NIU_FLAGS_XMAC) {
  3223. u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
  3224. if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
  3225. phy_mdint = 1;
  3226. }
  3227. netdev_err(np->dev, "MIF interrupt, stat[%llx] phy_mdint(%d)\n",
  3228. (unsigned long long)mif_status, phy_mdint);
  3229. return -ENODEV;
  3230. }
  3231. static void niu_xmac_interrupt(struct niu *np)
  3232. {
  3233. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  3234. u64 val;
  3235. val = nr64_mac(XTXMAC_STATUS);
  3236. if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
  3237. mp->tx_frames += TXMAC_FRM_CNT_COUNT;
  3238. if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
  3239. mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
  3240. if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
  3241. mp->tx_fifo_errors++;
  3242. if (val & XTXMAC_STATUS_TXMAC_OFLOW)
  3243. mp->tx_overflow_errors++;
  3244. if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
  3245. mp->tx_max_pkt_size_errors++;
  3246. if (val & XTXMAC_STATUS_TXMAC_UFLOW)
  3247. mp->tx_underflow_errors++;
  3248. val = nr64_mac(XRXMAC_STATUS);
  3249. if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
  3250. mp->rx_local_faults++;
  3251. if (val & XRXMAC_STATUS_RFLT_DET)
  3252. mp->rx_remote_faults++;
  3253. if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
  3254. mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
  3255. if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
  3256. mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
  3257. if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
  3258. mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
  3259. if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
  3260. mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
  3261. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3262. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3263. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3264. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3265. if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
  3266. mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
  3267. if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
  3268. mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
  3269. if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
  3270. mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
  3271. if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
  3272. mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
  3273. if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
  3274. mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
  3275. if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
  3276. mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
  3277. if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
  3278. mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
  3279. if (val & XRXMAC_STATUS_RXOCTET_CNT_EXP)
  3280. mp->rx_octets += RXMAC_BT_CNT_COUNT;
  3281. if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
  3282. mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
  3283. if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
  3284. mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
  3285. if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
  3286. mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
  3287. if (val & XRXMAC_STATUS_RXUFLOW)
  3288. mp->rx_underflows++;
  3289. if (val & XRXMAC_STATUS_RXOFLOW)
  3290. mp->rx_overflows++;
  3291. val = nr64_mac(XMAC_FC_STAT);
  3292. if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
  3293. mp->pause_off_state++;
  3294. if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
  3295. mp->pause_on_state++;
  3296. if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
  3297. mp->pause_received++;
  3298. }
  3299. static void niu_bmac_interrupt(struct niu *np)
  3300. {
  3301. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  3302. u64 val;
  3303. val = nr64_mac(BTXMAC_STATUS);
  3304. if (val & BTXMAC_STATUS_UNDERRUN)
  3305. mp->tx_underflow_errors++;
  3306. if (val & BTXMAC_STATUS_MAX_PKT_ERR)
  3307. mp->tx_max_pkt_size_errors++;
  3308. if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
  3309. mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
  3310. if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
  3311. mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
  3312. val = nr64_mac(BRXMAC_STATUS);
  3313. if (val & BRXMAC_STATUS_OVERFLOW)
  3314. mp->rx_overflows++;
  3315. if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
  3316. mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
  3317. if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
  3318. mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3319. if (val & BRXMAC_STATUS_CRC_ERR_EXP)
  3320. mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3321. if (val & BRXMAC_STATUS_LEN_ERR_EXP)
  3322. mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
  3323. val = nr64_mac(BMAC_CTRL_STATUS);
  3324. if (val & BMAC_CTRL_STATUS_NOPAUSE)
  3325. mp->pause_off_state++;
  3326. if (val & BMAC_CTRL_STATUS_PAUSE)
  3327. mp->pause_on_state++;
  3328. if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
  3329. mp->pause_received++;
  3330. }
  3331. static int niu_mac_interrupt(struct niu *np)
  3332. {
  3333. if (np->flags & NIU_FLAGS_XMAC)
  3334. niu_xmac_interrupt(np);
  3335. else
  3336. niu_bmac_interrupt(np);
  3337. return 0;
  3338. }
  3339. static void niu_log_device_error(struct niu *np, u64 stat)
  3340. {
  3341. netdev_err(np->dev, "Core device errors ( ");
  3342. if (stat & SYS_ERR_MASK_META2)
  3343. pr_cont("META2 ");
  3344. if (stat & SYS_ERR_MASK_META1)
  3345. pr_cont("META1 ");
  3346. if (stat & SYS_ERR_MASK_PEU)
  3347. pr_cont("PEU ");
  3348. if (stat & SYS_ERR_MASK_TXC)
  3349. pr_cont("TXC ");
  3350. if (stat & SYS_ERR_MASK_RDMC)
  3351. pr_cont("RDMC ");
  3352. if (stat & SYS_ERR_MASK_TDMC)
  3353. pr_cont("TDMC ");
  3354. if (stat & SYS_ERR_MASK_ZCP)
  3355. pr_cont("ZCP ");
  3356. if (stat & SYS_ERR_MASK_FFLP)
  3357. pr_cont("FFLP ");
  3358. if (stat & SYS_ERR_MASK_IPP)
  3359. pr_cont("IPP ");
  3360. if (stat & SYS_ERR_MASK_MAC)
  3361. pr_cont("MAC ");
  3362. if (stat & SYS_ERR_MASK_SMX)
  3363. pr_cont("SMX ");
  3364. pr_cont(")\n");
  3365. }
  3366. static int niu_device_error(struct niu *np)
  3367. {
  3368. u64 stat = nr64(SYS_ERR_STAT);
  3369. netdev_err(np->dev, "Core device error, stat[%llx]\n",
  3370. (unsigned long long)stat);
  3371. niu_log_device_error(np, stat);
  3372. return -ENODEV;
  3373. }
  3374. static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
  3375. u64 v0, u64 v1, u64 v2)
  3376. {
  3377. int i, err = 0;
  3378. lp->v0 = v0;
  3379. lp->v1 = v1;
  3380. lp->v2 = v2;
  3381. if (v1 & 0x00000000ffffffffULL) {
  3382. u32 rx_vec = (v1 & 0xffffffff);
  3383. for (i = 0; i < np->num_rx_rings; i++) {
  3384. struct rx_ring_info *rp = &np->rx_rings[i];
  3385. if (rx_vec & (1 << rp->rx_channel)) {
  3386. int r = niu_rx_error(np, rp);
  3387. if (r) {
  3388. err = r;
  3389. } else {
  3390. if (!v0)
  3391. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3392. RX_DMA_CTL_STAT_MEX);
  3393. }
  3394. }
  3395. }
  3396. }
  3397. if (v1 & 0x7fffffff00000000ULL) {
  3398. u32 tx_vec = (v1 >> 32) & 0x7fffffff;
  3399. for (i = 0; i < np->num_tx_rings; i++) {
  3400. struct tx_ring_info *rp = &np->tx_rings[i];
  3401. if (tx_vec & (1 << rp->tx_channel)) {
  3402. int r = niu_tx_error(np, rp);
  3403. if (r)
  3404. err = r;
  3405. }
  3406. }
  3407. }
  3408. if ((v0 | v1) & 0x8000000000000000ULL) {
  3409. int r = niu_mif_interrupt(np);
  3410. if (r)
  3411. err = r;
  3412. }
  3413. if (v2) {
  3414. if (v2 & 0x01ef) {
  3415. int r = niu_mac_interrupt(np);
  3416. if (r)
  3417. err = r;
  3418. }
  3419. if (v2 & 0x0210) {
  3420. int r = niu_device_error(np);
  3421. if (r)
  3422. err = r;
  3423. }
  3424. }
  3425. if (err)
  3426. niu_enable_interrupts(np, 0);
  3427. return err;
  3428. }
  3429. static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
  3430. int ldn)
  3431. {
  3432. struct rxdma_mailbox *mbox = rp->mbox;
  3433. u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  3434. stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
  3435. RX_DMA_CTL_STAT_RCRTO);
  3436. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
  3437. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3438. "%s() stat[%llx]\n", __func__, (unsigned long long)stat);
  3439. }
  3440. static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
  3441. int ldn)
  3442. {
  3443. rp->tx_cs = nr64(TX_CS(rp->tx_channel));
  3444. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3445. "%s() cs[%llx]\n", __func__, (unsigned long long)rp->tx_cs);
  3446. }
  3447. static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
  3448. {
  3449. struct niu_parent *parent = np->parent;
  3450. u32 rx_vec, tx_vec;
  3451. int i;
  3452. tx_vec = (v0 >> 32);
  3453. rx_vec = (v0 & 0xffffffff);
  3454. for (i = 0; i < np->num_rx_rings; i++) {
  3455. struct rx_ring_info *rp = &np->rx_rings[i];
  3456. int ldn = LDN_RXDMA(rp->rx_channel);
  3457. if (parent->ldg_map[ldn] != ldg)
  3458. continue;
  3459. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3460. if (rx_vec & (1 << rp->rx_channel))
  3461. niu_rxchan_intr(np, rp, ldn);
  3462. }
  3463. for (i = 0; i < np->num_tx_rings; i++) {
  3464. struct tx_ring_info *rp = &np->tx_rings[i];
  3465. int ldn = LDN_TXDMA(rp->tx_channel);
  3466. if (parent->ldg_map[ldn] != ldg)
  3467. continue;
  3468. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3469. if (tx_vec & (1 << rp->tx_channel))
  3470. niu_txchan_intr(np, rp, ldn);
  3471. }
  3472. }
  3473. static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
  3474. u64 v0, u64 v1, u64 v2)
  3475. {
  3476. if (likely(napi_schedule_prep(&lp->napi))) {
  3477. lp->v0 = v0;
  3478. lp->v1 = v1;
  3479. lp->v2 = v2;
  3480. __niu_fastpath_interrupt(np, lp->ldg_num, v0);
  3481. __napi_schedule(&lp->napi);
  3482. }
  3483. }
  3484. static irqreturn_t niu_interrupt(int irq, void *dev_id)
  3485. {
  3486. struct niu_ldg *lp = dev_id;
  3487. struct niu *np = lp->np;
  3488. int ldg = lp->ldg_num;
  3489. unsigned long flags;
  3490. u64 v0, v1, v2;
  3491. if (netif_msg_intr(np))
  3492. printk(KERN_DEBUG KBUILD_MODNAME ": " "%s() ldg[%p](%d)",
  3493. __func__, lp, ldg);
  3494. spin_lock_irqsave(&np->lock, flags);
  3495. v0 = nr64(LDSV0(ldg));
  3496. v1 = nr64(LDSV1(ldg));
  3497. v2 = nr64(LDSV2(ldg));
  3498. if (netif_msg_intr(np))
  3499. pr_cont(" v0[%llx] v1[%llx] v2[%llx]\n",
  3500. (unsigned long long) v0,
  3501. (unsigned long long) v1,
  3502. (unsigned long long) v2);
  3503. if (unlikely(!v0 && !v1 && !v2)) {
  3504. spin_unlock_irqrestore(&np->lock, flags);
  3505. return IRQ_NONE;
  3506. }
  3507. if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
  3508. int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
  3509. if (err)
  3510. goto out;
  3511. }
  3512. if (likely(v0 & ~((u64)1 << LDN_MIF)))
  3513. niu_schedule_napi(np, lp, v0, v1, v2);
  3514. else
  3515. niu_ldg_rearm(np, lp, 1);
  3516. out:
  3517. spin_unlock_irqrestore(&np->lock, flags);
  3518. return IRQ_HANDLED;
  3519. }
  3520. static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
  3521. {
  3522. if (rp->mbox) {
  3523. np->ops->free_coherent(np->device,
  3524. sizeof(struct rxdma_mailbox),
  3525. rp->mbox, rp->mbox_dma);
  3526. rp->mbox = NULL;
  3527. }
  3528. if (rp->rcr) {
  3529. np->ops->free_coherent(np->device,
  3530. MAX_RCR_RING_SIZE * sizeof(__le64),
  3531. rp->rcr, rp->rcr_dma);
  3532. rp->rcr = NULL;
  3533. rp->rcr_table_size = 0;
  3534. rp->rcr_index = 0;
  3535. }
  3536. if (rp->rbr) {
  3537. niu_rbr_free(np, rp);
  3538. np->ops->free_coherent(np->device,
  3539. MAX_RBR_RING_SIZE * sizeof(__le32),
  3540. rp->rbr, rp->rbr_dma);
  3541. rp->rbr = NULL;
  3542. rp->rbr_table_size = 0;
  3543. rp->rbr_index = 0;
  3544. }
  3545. kfree(rp->rxhash);
  3546. rp->rxhash = NULL;
  3547. }
  3548. static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
  3549. {
  3550. if (rp->mbox) {
  3551. np->ops->free_coherent(np->device,
  3552. sizeof(struct txdma_mailbox),
  3553. rp->mbox, rp->mbox_dma);
  3554. rp->mbox = NULL;
  3555. }
  3556. if (rp->descr) {
  3557. int i;
  3558. for (i = 0; i < MAX_TX_RING_SIZE; i++) {
  3559. if (rp->tx_buffs[i].skb)
  3560. (void) release_tx_packet(np, rp, i);
  3561. }
  3562. np->ops->free_coherent(np->device,
  3563. MAX_TX_RING_SIZE * sizeof(__le64),
  3564. rp->descr, rp->descr_dma);
  3565. rp->descr = NULL;
  3566. rp->pending = 0;
  3567. rp->prod = 0;
  3568. rp->cons = 0;
  3569. rp->wrap_bit = 0;
  3570. }
  3571. }
  3572. static void niu_free_channels(struct niu *np)
  3573. {
  3574. int i;
  3575. if (np->rx_rings) {
  3576. for (i = 0; i < np->num_rx_rings; i++) {
  3577. struct rx_ring_info *rp = &np->rx_rings[i];
  3578. niu_free_rx_ring_info(np, rp);
  3579. }
  3580. kfree(np->rx_rings);
  3581. np->rx_rings = NULL;
  3582. np->num_rx_rings = 0;
  3583. }
  3584. if (np->tx_rings) {
  3585. for (i = 0; i < np->num_tx_rings; i++) {
  3586. struct tx_ring_info *rp = &np->tx_rings[i];
  3587. niu_free_tx_ring_info(np, rp);
  3588. netdev_tx_reset_queue(netdev_get_tx_queue(np->dev, i));
  3589. }
  3590. kfree(np->tx_rings);
  3591. np->tx_rings = NULL;
  3592. np->num_tx_rings = 0;
  3593. }
  3594. }
  3595. static int niu_alloc_rx_ring_info(struct niu *np,
  3596. struct rx_ring_info *rp)
  3597. {
  3598. BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
  3599. rp->rxhash = kzalloc(MAX_RBR_RING_SIZE * sizeof(struct page *),
  3600. GFP_KERNEL);
  3601. if (!rp->rxhash)
  3602. return -ENOMEM;
  3603. rp->mbox = np->ops->alloc_coherent(np->device,
  3604. sizeof(struct rxdma_mailbox),
  3605. &rp->mbox_dma, GFP_KERNEL);
  3606. if (!rp->mbox)
  3607. return -ENOMEM;
  3608. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3609. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA mailbox %p\n",
  3610. rp->mbox);
  3611. return -EINVAL;
  3612. }
  3613. rp->rcr = np->ops->alloc_coherent(np->device,
  3614. MAX_RCR_RING_SIZE * sizeof(__le64),
  3615. &rp->rcr_dma, GFP_KERNEL);
  3616. if (!rp->rcr)
  3617. return -ENOMEM;
  3618. if ((unsigned long)rp->rcr & (64UL - 1)) {
  3619. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RCR table %p\n",
  3620. rp->rcr);
  3621. return -EINVAL;
  3622. }
  3623. rp->rcr_table_size = MAX_RCR_RING_SIZE;
  3624. rp->rcr_index = 0;
  3625. rp->rbr = np->ops->alloc_coherent(np->device,
  3626. MAX_RBR_RING_SIZE * sizeof(__le32),
  3627. &rp->rbr_dma, GFP_KERNEL);
  3628. if (!rp->rbr)
  3629. return -ENOMEM;
  3630. if ((unsigned long)rp->rbr & (64UL - 1)) {
  3631. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RBR table %p\n",
  3632. rp->rbr);
  3633. return -EINVAL;
  3634. }
  3635. rp->rbr_table_size = MAX_RBR_RING_SIZE;
  3636. rp->rbr_index = 0;
  3637. rp->rbr_pending = 0;
  3638. return 0;
  3639. }
  3640. static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
  3641. {
  3642. int mtu = np->dev->mtu;
  3643. /* These values are recommended by the HW designers for fair
  3644. * utilization of DRR amongst the rings.
  3645. */
  3646. rp->max_burst = mtu + 32;
  3647. if (rp->max_burst > 4096)
  3648. rp->max_burst = 4096;
  3649. }
  3650. static int niu_alloc_tx_ring_info(struct niu *np,
  3651. struct tx_ring_info *rp)
  3652. {
  3653. BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
  3654. rp->mbox = np->ops->alloc_coherent(np->device,
  3655. sizeof(struct txdma_mailbox),
  3656. &rp->mbox_dma, GFP_KERNEL);
  3657. if (!rp->mbox)
  3658. return -ENOMEM;
  3659. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3660. netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA mailbox %p\n",
  3661. rp->mbox);
  3662. return -EINVAL;
  3663. }
  3664. rp->descr = np->ops->alloc_coherent(np->device,
  3665. MAX_TX_RING_SIZE * sizeof(__le64),
  3666. &rp->descr_dma, GFP_KERNEL);
  3667. if (!rp->descr)
  3668. return -ENOMEM;
  3669. if ((unsigned long)rp->descr & (64UL - 1)) {
  3670. netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA descr table %p\n",
  3671. rp->descr);
  3672. return -EINVAL;
  3673. }
  3674. rp->pending = MAX_TX_RING_SIZE;
  3675. rp->prod = 0;
  3676. rp->cons = 0;
  3677. rp->wrap_bit = 0;
  3678. /* XXX make these configurable... XXX */
  3679. rp->mark_freq = rp->pending / 4;
  3680. niu_set_max_burst(np, rp);
  3681. return 0;
  3682. }
  3683. static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
  3684. {
  3685. u16 bss;
  3686. bss = min(PAGE_SHIFT, 15);
  3687. rp->rbr_block_size = 1 << bss;
  3688. rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
  3689. rp->rbr_sizes[0] = 256;
  3690. rp->rbr_sizes[1] = 1024;
  3691. if (np->dev->mtu > ETH_DATA_LEN) {
  3692. switch (PAGE_SIZE) {
  3693. case 4 * 1024:
  3694. rp->rbr_sizes[2] = 4096;
  3695. break;
  3696. default:
  3697. rp->rbr_sizes[2] = 8192;
  3698. break;
  3699. }
  3700. } else {
  3701. rp->rbr_sizes[2] = 2048;
  3702. }
  3703. rp->rbr_sizes[3] = rp->rbr_block_size;
  3704. }
  3705. static int niu_alloc_channels(struct niu *np)
  3706. {
  3707. struct niu_parent *parent = np->parent;
  3708. int first_rx_channel, first_tx_channel;
  3709. int num_rx_rings, num_tx_rings;
  3710. struct rx_ring_info *rx_rings;
  3711. struct tx_ring_info *tx_rings;
  3712. int i, port, err;
  3713. port = np->port;
  3714. first_rx_channel = first_tx_channel = 0;
  3715. for (i = 0; i < port; i++) {
  3716. first_rx_channel += parent->rxchan_per_port[i];
  3717. first_tx_channel += parent->txchan_per_port[i];
  3718. }
  3719. num_rx_rings = parent->rxchan_per_port[port];
  3720. num_tx_rings = parent->txchan_per_port[port];
  3721. rx_rings = kcalloc(num_rx_rings, sizeof(struct rx_ring_info),
  3722. GFP_KERNEL);
  3723. err = -ENOMEM;
  3724. if (!rx_rings)
  3725. goto out_err;
  3726. np->num_rx_rings = num_rx_rings;
  3727. smp_wmb();
  3728. np->rx_rings = rx_rings;
  3729. netif_set_real_num_rx_queues(np->dev, num_rx_rings);
  3730. for (i = 0; i < np->num_rx_rings; i++) {
  3731. struct rx_ring_info *rp = &np->rx_rings[i];
  3732. rp->np = np;
  3733. rp->rx_channel = first_rx_channel + i;
  3734. err = niu_alloc_rx_ring_info(np, rp);
  3735. if (err)
  3736. goto out_err;
  3737. niu_size_rbr(np, rp);
  3738. /* XXX better defaults, configurable, etc... XXX */
  3739. rp->nonsyn_window = 64;
  3740. rp->nonsyn_threshold = rp->rcr_table_size - 64;
  3741. rp->syn_window = 64;
  3742. rp->syn_threshold = rp->rcr_table_size - 64;
  3743. rp->rcr_pkt_threshold = 16;
  3744. rp->rcr_timeout = 8;
  3745. rp->rbr_kick_thresh = RBR_REFILL_MIN;
  3746. if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
  3747. rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
  3748. err = niu_rbr_fill(np, rp, GFP_KERNEL);
  3749. if (err)
  3750. return err;
  3751. }
  3752. tx_rings = kcalloc(num_tx_rings, sizeof(struct tx_ring_info),
  3753. GFP_KERNEL);
  3754. err = -ENOMEM;
  3755. if (!tx_rings)
  3756. goto out_err;
  3757. np->num_tx_rings = num_tx_rings;
  3758. smp_wmb();
  3759. np->tx_rings = tx_rings;
  3760. netif_set_real_num_tx_queues(np->dev, num_tx_rings);
  3761. for (i = 0; i < np->num_tx_rings; i++) {
  3762. struct tx_ring_info *rp = &np->tx_rings[i];
  3763. rp->np = np;
  3764. rp->tx_channel = first_tx_channel + i;
  3765. err = niu_alloc_tx_ring_info(np, rp);
  3766. if (err)
  3767. goto out_err;
  3768. }
  3769. return 0;
  3770. out_err:
  3771. niu_free_channels(np);
  3772. return err;
  3773. }
  3774. static int niu_tx_cs_sng_poll(struct niu *np, int channel)
  3775. {
  3776. int limit = 1000;
  3777. while (--limit > 0) {
  3778. u64 val = nr64(TX_CS(channel));
  3779. if (val & TX_CS_SNG_STATE)
  3780. return 0;
  3781. }
  3782. return -ENODEV;
  3783. }
  3784. static int niu_tx_channel_stop(struct niu *np, int channel)
  3785. {
  3786. u64 val = nr64(TX_CS(channel));
  3787. val |= TX_CS_STOP_N_GO;
  3788. nw64(TX_CS(channel), val);
  3789. return niu_tx_cs_sng_poll(np, channel);
  3790. }
  3791. static int niu_tx_cs_reset_poll(struct niu *np, int channel)
  3792. {
  3793. int limit = 1000;
  3794. while (--limit > 0) {
  3795. u64 val = nr64(TX_CS(channel));
  3796. if (!(val & TX_CS_RST))
  3797. return 0;
  3798. }
  3799. return -ENODEV;
  3800. }
  3801. static int niu_tx_channel_reset(struct niu *np, int channel)
  3802. {
  3803. u64 val = nr64(TX_CS(channel));
  3804. int err;
  3805. val |= TX_CS_RST;
  3806. nw64(TX_CS(channel), val);
  3807. err = niu_tx_cs_reset_poll(np, channel);
  3808. if (!err)
  3809. nw64(TX_RING_KICK(channel), 0);
  3810. return err;
  3811. }
  3812. static int niu_tx_channel_lpage_init(struct niu *np, int channel)
  3813. {
  3814. u64 val;
  3815. nw64(TX_LOG_MASK1(channel), 0);
  3816. nw64(TX_LOG_VAL1(channel), 0);
  3817. nw64(TX_LOG_MASK2(channel), 0);
  3818. nw64(TX_LOG_VAL2(channel), 0);
  3819. nw64(TX_LOG_PAGE_RELO1(channel), 0);
  3820. nw64(TX_LOG_PAGE_RELO2(channel), 0);
  3821. nw64(TX_LOG_PAGE_HDL(channel), 0);
  3822. val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
  3823. val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
  3824. nw64(TX_LOG_PAGE_VLD(channel), val);
  3825. /* XXX TXDMA 32bit mode? XXX */
  3826. return 0;
  3827. }
  3828. static void niu_txc_enable_port(struct niu *np, int on)
  3829. {
  3830. unsigned long flags;
  3831. u64 val, mask;
  3832. niu_lock_parent(np, flags);
  3833. val = nr64(TXC_CONTROL);
  3834. mask = (u64)1 << np->port;
  3835. if (on) {
  3836. val |= TXC_CONTROL_ENABLE | mask;
  3837. } else {
  3838. val &= ~mask;
  3839. if ((val & ~TXC_CONTROL_ENABLE) == 0)
  3840. val &= ~TXC_CONTROL_ENABLE;
  3841. }
  3842. nw64(TXC_CONTROL, val);
  3843. niu_unlock_parent(np, flags);
  3844. }
  3845. static void niu_txc_set_imask(struct niu *np, u64 imask)
  3846. {
  3847. unsigned long flags;
  3848. u64 val;
  3849. niu_lock_parent(np, flags);
  3850. val = nr64(TXC_INT_MASK);
  3851. val &= ~TXC_INT_MASK_VAL(np->port);
  3852. val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
  3853. niu_unlock_parent(np, flags);
  3854. }
  3855. static void niu_txc_port_dma_enable(struct niu *np, int on)
  3856. {
  3857. u64 val = 0;
  3858. if (on) {
  3859. int i;
  3860. for (i = 0; i < np->num_tx_rings; i++)
  3861. val |= (1 << np->tx_rings[i].tx_channel);
  3862. }
  3863. nw64(TXC_PORT_DMA(np->port), val);
  3864. }
  3865. static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  3866. {
  3867. int err, channel = rp->tx_channel;
  3868. u64 val, ring_len;
  3869. err = niu_tx_channel_stop(np, channel);
  3870. if (err)
  3871. return err;
  3872. err = niu_tx_channel_reset(np, channel);
  3873. if (err)
  3874. return err;
  3875. err = niu_tx_channel_lpage_init(np, channel);
  3876. if (err)
  3877. return err;
  3878. nw64(TXC_DMA_MAX(channel), rp->max_burst);
  3879. nw64(TX_ENT_MSK(channel), 0);
  3880. if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
  3881. TX_RNG_CFIG_STADDR)) {
  3882. netdev_err(np->dev, "TX ring channel %d DMA addr (%llx) is not aligned\n",
  3883. channel, (unsigned long long)rp->descr_dma);
  3884. return -EINVAL;
  3885. }
  3886. /* The length field in TX_RNG_CFIG is measured in 64-byte
  3887. * blocks. rp->pending is the number of TX descriptors in
  3888. * our ring, 8 bytes each, thus we divide by 8 bytes more
  3889. * to get the proper value the chip wants.
  3890. */
  3891. ring_len = (rp->pending / 8);
  3892. val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
  3893. rp->descr_dma);
  3894. nw64(TX_RNG_CFIG(channel), val);
  3895. if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
  3896. ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
  3897. netdev_err(np->dev, "TX ring channel %d MBOX addr (%llx) has invalid bits\n",
  3898. channel, (unsigned long long)rp->mbox_dma);
  3899. return -EINVAL;
  3900. }
  3901. nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
  3902. nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
  3903. nw64(TX_CS(channel), 0);
  3904. rp->last_pkt_cnt = 0;
  3905. return 0;
  3906. }
  3907. static void niu_init_rdc_groups(struct niu *np)
  3908. {
  3909. struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
  3910. int i, first_table_num = tp->first_table_num;
  3911. for (i = 0; i < tp->num_tables; i++) {
  3912. struct rdc_table *tbl = &tp->tables[i];
  3913. int this_table = first_table_num + i;
  3914. int slot;
  3915. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
  3916. nw64(RDC_TBL(this_table, slot),
  3917. tbl->rxdma_channel[slot]);
  3918. }
  3919. nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
  3920. }
  3921. static void niu_init_drr_weight(struct niu *np)
  3922. {
  3923. int type = phy_decode(np->parent->port_phy, np->port);
  3924. u64 val;
  3925. switch (type) {
  3926. case PORT_TYPE_10G:
  3927. val = PT_DRR_WEIGHT_DEFAULT_10G;
  3928. break;
  3929. case PORT_TYPE_1G:
  3930. default:
  3931. val = PT_DRR_WEIGHT_DEFAULT_1G;
  3932. break;
  3933. }
  3934. nw64(PT_DRR_WT(np->port), val);
  3935. }
  3936. static int niu_init_hostinfo(struct niu *np)
  3937. {
  3938. struct niu_parent *parent = np->parent;
  3939. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  3940. int i, err, num_alt = niu_num_alt_addr(np);
  3941. int first_rdc_table = tp->first_table_num;
  3942. err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  3943. if (err)
  3944. return err;
  3945. err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  3946. if (err)
  3947. return err;
  3948. for (i = 0; i < num_alt; i++) {
  3949. err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
  3950. if (err)
  3951. return err;
  3952. }
  3953. return 0;
  3954. }
  3955. static int niu_rx_channel_reset(struct niu *np, int channel)
  3956. {
  3957. return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
  3958. RXDMA_CFIG1_RST, 1000, 10,
  3959. "RXDMA_CFIG1");
  3960. }
  3961. static int niu_rx_channel_lpage_init(struct niu *np, int channel)
  3962. {
  3963. u64 val;
  3964. nw64(RX_LOG_MASK1(channel), 0);
  3965. nw64(RX_LOG_VAL1(channel), 0);
  3966. nw64(RX_LOG_MASK2(channel), 0);
  3967. nw64(RX_LOG_VAL2(channel), 0);
  3968. nw64(RX_LOG_PAGE_RELO1(channel), 0);
  3969. nw64(RX_LOG_PAGE_RELO2(channel), 0);
  3970. nw64(RX_LOG_PAGE_HDL(channel), 0);
  3971. val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
  3972. val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
  3973. nw64(RX_LOG_PAGE_VLD(channel), val);
  3974. return 0;
  3975. }
  3976. static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
  3977. {
  3978. u64 val;
  3979. val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
  3980. ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
  3981. ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
  3982. ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
  3983. nw64(RDC_RED_PARA(rp->rx_channel), val);
  3984. }
  3985. static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
  3986. {
  3987. u64 val = 0;
  3988. *ret = 0;
  3989. switch (rp->rbr_block_size) {
  3990. case 4 * 1024:
  3991. val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3992. break;
  3993. case 8 * 1024:
  3994. val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3995. break;
  3996. case 16 * 1024:
  3997. val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3998. break;
  3999. case 32 * 1024:
  4000. val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
  4001. break;
  4002. default:
  4003. return -EINVAL;
  4004. }
  4005. val |= RBR_CFIG_B_VLD2;
  4006. switch (rp->rbr_sizes[2]) {
  4007. case 2 * 1024:
  4008. val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4009. break;
  4010. case 4 * 1024:
  4011. val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4012. break;
  4013. case 8 * 1024:
  4014. val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4015. break;
  4016. case 16 * 1024:
  4017. val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4018. break;
  4019. default:
  4020. return -EINVAL;
  4021. }
  4022. val |= RBR_CFIG_B_VLD1;
  4023. switch (rp->rbr_sizes[1]) {
  4024. case 1 * 1024:
  4025. val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4026. break;
  4027. case 2 * 1024:
  4028. val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4029. break;
  4030. case 4 * 1024:
  4031. val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4032. break;
  4033. case 8 * 1024:
  4034. val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4035. break;
  4036. default:
  4037. return -EINVAL;
  4038. }
  4039. val |= RBR_CFIG_B_VLD0;
  4040. switch (rp->rbr_sizes[0]) {
  4041. case 256:
  4042. val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
  4043. break;
  4044. case 512:
  4045. val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
  4046. break;
  4047. case 1 * 1024:
  4048. val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
  4049. break;
  4050. case 2 * 1024:
  4051. val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
  4052. break;
  4053. default:
  4054. return -EINVAL;
  4055. }
  4056. *ret = val;
  4057. return 0;
  4058. }
  4059. static int niu_enable_rx_channel(struct niu *np, int channel, int on)
  4060. {
  4061. u64 val = nr64(RXDMA_CFIG1(channel));
  4062. int limit;
  4063. if (on)
  4064. val |= RXDMA_CFIG1_EN;
  4065. else
  4066. val &= ~RXDMA_CFIG1_EN;
  4067. nw64(RXDMA_CFIG1(channel), val);
  4068. limit = 1000;
  4069. while (--limit > 0) {
  4070. if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
  4071. break;
  4072. udelay(10);
  4073. }
  4074. if (limit <= 0)
  4075. return -ENODEV;
  4076. return 0;
  4077. }
  4078. static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4079. {
  4080. int err, channel = rp->rx_channel;
  4081. u64 val;
  4082. err = niu_rx_channel_reset(np, channel);
  4083. if (err)
  4084. return err;
  4085. err = niu_rx_channel_lpage_init(np, channel);
  4086. if (err)
  4087. return err;
  4088. niu_rx_channel_wred_init(np, rp);
  4089. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
  4090. nw64(RX_DMA_CTL_STAT(channel),
  4091. (RX_DMA_CTL_STAT_MEX |
  4092. RX_DMA_CTL_STAT_RCRTHRES |
  4093. RX_DMA_CTL_STAT_RCRTO |
  4094. RX_DMA_CTL_STAT_RBR_EMPTY));
  4095. nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
  4096. nw64(RXDMA_CFIG2(channel),
  4097. ((rp->mbox_dma & RXDMA_CFIG2_MBADDR_L) |
  4098. RXDMA_CFIG2_FULL_HDR));
  4099. nw64(RBR_CFIG_A(channel),
  4100. ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
  4101. (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
  4102. err = niu_compute_rbr_cfig_b(rp, &val);
  4103. if (err)
  4104. return err;
  4105. nw64(RBR_CFIG_B(channel), val);
  4106. nw64(RCRCFIG_A(channel),
  4107. ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
  4108. (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
  4109. nw64(RCRCFIG_B(channel),
  4110. ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
  4111. RCRCFIG_B_ENTOUT |
  4112. ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
  4113. err = niu_enable_rx_channel(np, channel, 1);
  4114. if (err)
  4115. return err;
  4116. nw64(RBR_KICK(channel), rp->rbr_index);
  4117. val = nr64(RX_DMA_CTL_STAT(channel));
  4118. val |= RX_DMA_CTL_STAT_RBR_EMPTY;
  4119. nw64(RX_DMA_CTL_STAT(channel), val);
  4120. return 0;
  4121. }
  4122. static int niu_init_rx_channels(struct niu *np)
  4123. {
  4124. unsigned long flags;
  4125. u64 seed = jiffies_64;
  4126. int err, i;
  4127. niu_lock_parent(np, flags);
  4128. nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
  4129. nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
  4130. niu_unlock_parent(np, flags);
  4131. /* XXX RXDMA 32bit mode? XXX */
  4132. niu_init_rdc_groups(np);
  4133. niu_init_drr_weight(np);
  4134. err = niu_init_hostinfo(np);
  4135. if (err)
  4136. return err;
  4137. for (i = 0; i < np->num_rx_rings; i++) {
  4138. struct rx_ring_info *rp = &np->rx_rings[i];
  4139. err = niu_init_one_rx_channel(np, rp);
  4140. if (err)
  4141. return err;
  4142. }
  4143. return 0;
  4144. }
  4145. static int niu_set_ip_frag_rule(struct niu *np)
  4146. {
  4147. struct niu_parent *parent = np->parent;
  4148. struct niu_classifier *cp = &np->clas;
  4149. struct niu_tcam_entry *tp;
  4150. int index, err;
  4151. index = cp->tcam_top;
  4152. tp = &parent->tcam[index];
  4153. /* Note that the noport bit is the same in both ipv4 and
  4154. * ipv6 format TCAM entries.
  4155. */
  4156. memset(tp, 0, sizeof(*tp));
  4157. tp->key[1] = TCAM_V4KEY1_NOPORT;
  4158. tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
  4159. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  4160. ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
  4161. err = tcam_write(np, index, tp->key, tp->key_mask);
  4162. if (err)
  4163. return err;
  4164. err = tcam_assoc_write(np, index, tp->assoc_data);
  4165. if (err)
  4166. return err;
  4167. tp->valid = 1;
  4168. cp->tcam_valid_entries++;
  4169. return 0;
  4170. }
  4171. static int niu_init_classifier_hw(struct niu *np)
  4172. {
  4173. struct niu_parent *parent = np->parent;
  4174. struct niu_classifier *cp = &np->clas;
  4175. int i, err;
  4176. nw64(H1POLY, cp->h1_init);
  4177. nw64(H2POLY, cp->h2_init);
  4178. err = niu_init_hostinfo(np);
  4179. if (err)
  4180. return err;
  4181. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
  4182. struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
  4183. vlan_tbl_write(np, i, np->port,
  4184. vp->vlan_pref, vp->rdc_num);
  4185. }
  4186. for (i = 0; i < cp->num_alt_mac_mappings; i++) {
  4187. struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
  4188. err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
  4189. ap->rdc_num, ap->mac_pref);
  4190. if (err)
  4191. return err;
  4192. }
  4193. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  4194. int index = i - CLASS_CODE_USER_PROG1;
  4195. err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
  4196. if (err)
  4197. return err;
  4198. err = niu_set_flow_key(np, i, parent->flow_key[index]);
  4199. if (err)
  4200. return err;
  4201. }
  4202. err = niu_set_ip_frag_rule(np);
  4203. if (err)
  4204. return err;
  4205. tcam_enable(np, 1);
  4206. return 0;
  4207. }
  4208. static int niu_zcp_write(struct niu *np, int index, u64 *data)
  4209. {
  4210. nw64(ZCP_RAM_DATA0, data[0]);
  4211. nw64(ZCP_RAM_DATA1, data[1]);
  4212. nw64(ZCP_RAM_DATA2, data[2]);
  4213. nw64(ZCP_RAM_DATA3, data[3]);
  4214. nw64(ZCP_RAM_DATA4, data[4]);
  4215. nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
  4216. nw64(ZCP_RAM_ACC,
  4217. (ZCP_RAM_ACC_WRITE |
  4218. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4219. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4220. return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4221. 1000, 100);
  4222. }
  4223. static int niu_zcp_read(struct niu *np, int index, u64 *data)
  4224. {
  4225. int err;
  4226. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4227. 1000, 100);
  4228. if (err) {
  4229. netdev_err(np->dev, "ZCP read busy won't clear, ZCP_RAM_ACC[%llx]\n",
  4230. (unsigned long long)nr64(ZCP_RAM_ACC));
  4231. return err;
  4232. }
  4233. nw64(ZCP_RAM_ACC,
  4234. (ZCP_RAM_ACC_READ |
  4235. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4236. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4237. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4238. 1000, 100);
  4239. if (err) {
  4240. netdev_err(np->dev, "ZCP read busy2 won't clear, ZCP_RAM_ACC[%llx]\n",
  4241. (unsigned long long)nr64(ZCP_RAM_ACC));
  4242. return err;
  4243. }
  4244. data[0] = nr64(ZCP_RAM_DATA0);
  4245. data[1] = nr64(ZCP_RAM_DATA1);
  4246. data[2] = nr64(ZCP_RAM_DATA2);
  4247. data[3] = nr64(ZCP_RAM_DATA3);
  4248. data[4] = nr64(ZCP_RAM_DATA4);
  4249. return 0;
  4250. }
  4251. static void niu_zcp_cfifo_reset(struct niu *np)
  4252. {
  4253. u64 val = nr64(RESET_CFIFO);
  4254. val |= RESET_CFIFO_RST(np->port);
  4255. nw64(RESET_CFIFO, val);
  4256. udelay(10);
  4257. val &= ~RESET_CFIFO_RST(np->port);
  4258. nw64(RESET_CFIFO, val);
  4259. }
  4260. static int niu_init_zcp(struct niu *np)
  4261. {
  4262. u64 data[5], rbuf[5];
  4263. int i, max, err;
  4264. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4265. if (np->port == 0 || np->port == 1)
  4266. max = ATLAS_P0_P1_CFIFO_ENTRIES;
  4267. else
  4268. max = ATLAS_P2_P3_CFIFO_ENTRIES;
  4269. } else
  4270. max = NIU_CFIFO_ENTRIES;
  4271. data[0] = 0;
  4272. data[1] = 0;
  4273. data[2] = 0;
  4274. data[3] = 0;
  4275. data[4] = 0;
  4276. for (i = 0; i < max; i++) {
  4277. err = niu_zcp_write(np, i, data);
  4278. if (err)
  4279. return err;
  4280. err = niu_zcp_read(np, i, rbuf);
  4281. if (err)
  4282. return err;
  4283. }
  4284. niu_zcp_cfifo_reset(np);
  4285. nw64(CFIFO_ECC(np->port), 0);
  4286. nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
  4287. (void) nr64(ZCP_INT_STAT);
  4288. nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
  4289. return 0;
  4290. }
  4291. static void niu_ipp_write(struct niu *np, int index, u64 *data)
  4292. {
  4293. u64 val = nr64_ipp(IPP_CFIG);
  4294. nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
  4295. nw64_ipp(IPP_DFIFO_WR_PTR, index);
  4296. nw64_ipp(IPP_DFIFO_WR0, data[0]);
  4297. nw64_ipp(IPP_DFIFO_WR1, data[1]);
  4298. nw64_ipp(IPP_DFIFO_WR2, data[2]);
  4299. nw64_ipp(IPP_DFIFO_WR3, data[3]);
  4300. nw64_ipp(IPP_DFIFO_WR4, data[4]);
  4301. nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
  4302. }
  4303. static void niu_ipp_read(struct niu *np, int index, u64 *data)
  4304. {
  4305. nw64_ipp(IPP_DFIFO_RD_PTR, index);
  4306. data[0] = nr64_ipp(IPP_DFIFO_RD0);
  4307. data[1] = nr64_ipp(IPP_DFIFO_RD1);
  4308. data[2] = nr64_ipp(IPP_DFIFO_RD2);
  4309. data[3] = nr64_ipp(IPP_DFIFO_RD3);
  4310. data[4] = nr64_ipp(IPP_DFIFO_RD4);
  4311. }
  4312. static int niu_ipp_reset(struct niu *np)
  4313. {
  4314. return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
  4315. 1000, 100, "IPP_CFIG");
  4316. }
  4317. static int niu_init_ipp(struct niu *np)
  4318. {
  4319. u64 data[5], rbuf[5], val;
  4320. int i, max, err;
  4321. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4322. if (np->port == 0 || np->port == 1)
  4323. max = ATLAS_P0_P1_DFIFO_ENTRIES;
  4324. else
  4325. max = ATLAS_P2_P3_DFIFO_ENTRIES;
  4326. } else
  4327. max = NIU_DFIFO_ENTRIES;
  4328. data[0] = 0;
  4329. data[1] = 0;
  4330. data[2] = 0;
  4331. data[3] = 0;
  4332. data[4] = 0;
  4333. for (i = 0; i < max; i++) {
  4334. niu_ipp_write(np, i, data);
  4335. niu_ipp_read(np, i, rbuf);
  4336. }
  4337. (void) nr64_ipp(IPP_INT_STAT);
  4338. (void) nr64_ipp(IPP_INT_STAT);
  4339. err = niu_ipp_reset(np);
  4340. if (err)
  4341. return err;
  4342. (void) nr64_ipp(IPP_PKT_DIS);
  4343. (void) nr64_ipp(IPP_BAD_CS_CNT);
  4344. (void) nr64_ipp(IPP_ECC);
  4345. (void) nr64_ipp(IPP_INT_STAT);
  4346. nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
  4347. val = nr64_ipp(IPP_CFIG);
  4348. val &= ~IPP_CFIG_IP_MAX_PKT;
  4349. val |= (IPP_CFIG_IPP_ENABLE |
  4350. IPP_CFIG_DFIFO_ECC_EN |
  4351. IPP_CFIG_DROP_BAD_CRC |
  4352. IPP_CFIG_CKSUM_EN |
  4353. (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
  4354. nw64_ipp(IPP_CFIG, val);
  4355. return 0;
  4356. }
  4357. static void niu_handle_led(struct niu *np, int status)
  4358. {
  4359. u64 val;
  4360. val = nr64_mac(XMAC_CONFIG);
  4361. if ((np->flags & NIU_FLAGS_10G) != 0 &&
  4362. (np->flags & NIU_FLAGS_FIBER) != 0) {
  4363. if (status) {
  4364. val |= XMAC_CONFIG_LED_POLARITY;
  4365. val &= ~XMAC_CONFIG_FORCE_LED_ON;
  4366. } else {
  4367. val |= XMAC_CONFIG_FORCE_LED_ON;
  4368. val &= ~XMAC_CONFIG_LED_POLARITY;
  4369. }
  4370. }
  4371. nw64_mac(XMAC_CONFIG, val);
  4372. }
  4373. static void niu_init_xif_xmac(struct niu *np)
  4374. {
  4375. struct niu_link_config *lp = &np->link_config;
  4376. u64 val;
  4377. if (np->flags & NIU_FLAGS_XCVR_SERDES) {
  4378. val = nr64(MIF_CONFIG);
  4379. val |= MIF_CONFIG_ATCA_GE;
  4380. nw64(MIF_CONFIG, val);
  4381. }
  4382. val = nr64_mac(XMAC_CONFIG);
  4383. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4384. val |= XMAC_CONFIG_TX_OUTPUT_EN;
  4385. if (lp->loopback_mode == LOOPBACK_MAC) {
  4386. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4387. val |= XMAC_CONFIG_LOOPBACK;
  4388. } else {
  4389. val &= ~XMAC_CONFIG_LOOPBACK;
  4390. }
  4391. if (np->flags & NIU_FLAGS_10G) {
  4392. val &= ~XMAC_CONFIG_LFS_DISABLE;
  4393. } else {
  4394. val |= XMAC_CONFIG_LFS_DISABLE;
  4395. if (!(np->flags & NIU_FLAGS_FIBER) &&
  4396. !(np->flags & NIU_FLAGS_XCVR_SERDES))
  4397. val |= XMAC_CONFIG_1G_PCS_BYPASS;
  4398. else
  4399. val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
  4400. }
  4401. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4402. if (lp->active_speed == SPEED_100)
  4403. val |= XMAC_CONFIG_SEL_CLK_25MHZ;
  4404. else
  4405. val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
  4406. nw64_mac(XMAC_CONFIG, val);
  4407. val = nr64_mac(XMAC_CONFIG);
  4408. val &= ~XMAC_CONFIG_MODE_MASK;
  4409. if (np->flags & NIU_FLAGS_10G) {
  4410. val |= XMAC_CONFIG_MODE_XGMII;
  4411. } else {
  4412. if (lp->active_speed == SPEED_1000)
  4413. val |= XMAC_CONFIG_MODE_GMII;
  4414. else
  4415. val |= XMAC_CONFIG_MODE_MII;
  4416. }
  4417. nw64_mac(XMAC_CONFIG, val);
  4418. }
  4419. static void niu_init_xif_bmac(struct niu *np)
  4420. {
  4421. struct niu_link_config *lp = &np->link_config;
  4422. u64 val;
  4423. val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
  4424. if (lp->loopback_mode == LOOPBACK_MAC)
  4425. val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
  4426. else
  4427. val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
  4428. if (lp->active_speed == SPEED_1000)
  4429. val |= BMAC_XIF_CONFIG_GMII_MODE;
  4430. else
  4431. val &= ~BMAC_XIF_CONFIG_GMII_MODE;
  4432. val &= ~(BMAC_XIF_CONFIG_LINK_LED |
  4433. BMAC_XIF_CONFIG_LED_POLARITY);
  4434. if (!(np->flags & NIU_FLAGS_10G) &&
  4435. !(np->flags & NIU_FLAGS_FIBER) &&
  4436. lp->active_speed == SPEED_100)
  4437. val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4438. else
  4439. val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4440. nw64_mac(BMAC_XIF_CONFIG, val);
  4441. }
  4442. static void niu_init_xif(struct niu *np)
  4443. {
  4444. if (np->flags & NIU_FLAGS_XMAC)
  4445. niu_init_xif_xmac(np);
  4446. else
  4447. niu_init_xif_bmac(np);
  4448. }
  4449. static void niu_pcs_mii_reset(struct niu *np)
  4450. {
  4451. int limit = 1000;
  4452. u64 val = nr64_pcs(PCS_MII_CTL);
  4453. val |= PCS_MII_CTL_RST;
  4454. nw64_pcs(PCS_MII_CTL, val);
  4455. while ((--limit >= 0) && (val & PCS_MII_CTL_RST)) {
  4456. udelay(100);
  4457. val = nr64_pcs(PCS_MII_CTL);
  4458. }
  4459. }
  4460. static void niu_xpcs_reset(struct niu *np)
  4461. {
  4462. int limit = 1000;
  4463. u64 val = nr64_xpcs(XPCS_CONTROL1);
  4464. val |= XPCS_CONTROL1_RESET;
  4465. nw64_xpcs(XPCS_CONTROL1, val);
  4466. while ((--limit >= 0) && (val & XPCS_CONTROL1_RESET)) {
  4467. udelay(100);
  4468. val = nr64_xpcs(XPCS_CONTROL1);
  4469. }
  4470. }
  4471. static int niu_init_pcs(struct niu *np)
  4472. {
  4473. struct niu_link_config *lp = &np->link_config;
  4474. u64 val;
  4475. switch (np->flags & (NIU_FLAGS_10G |
  4476. NIU_FLAGS_FIBER |
  4477. NIU_FLAGS_XCVR_SERDES)) {
  4478. case NIU_FLAGS_FIBER:
  4479. /* 1G fiber */
  4480. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4481. nw64_pcs(PCS_DPATH_MODE, 0);
  4482. niu_pcs_mii_reset(np);
  4483. break;
  4484. case NIU_FLAGS_10G:
  4485. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  4486. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  4487. /* 10G SERDES */
  4488. if (!(np->flags & NIU_FLAGS_XMAC))
  4489. return -EINVAL;
  4490. /* 10G copper or fiber */
  4491. val = nr64_mac(XMAC_CONFIG);
  4492. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4493. nw64_mac(XMAC_CONFIG, val);
  4494. niu_xpcs_reset(np);
  4495. val = nr64_xpcs(XPCS_CONTROL1);
  4496. if (lp->loopback_mode == LOOPBACK_PHY)
  4497. val |= XPCS_CONTROL1_LOOPBACK;
  4498. else
  4499. val &= ~XPCS_CONTROL1_LOOPBACK;
  4500. nw64_xpcs(XPCS_CONTROL1, val);
  4501. nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
  4502. (void) nr64_xpcs(XPCS_SYMERR_CNT01);
  4503. (void) nr64_xpcs(XPCS_SYMERR_CNT23);
  4504. break;
  4505. case NIU_FLAGS_XCVR_SERDES:
  4506. /* 1G SERDES */
  4507. niu_pcs_mii_reset(np);
  4508. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4509. nw64_pcs(PCS_DPATH_MODE, 0);
  4510. break;
  4511. case 0:
  4512. /* 1G copper */
  4513. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  4514. /* 1G RGMII FIBER */
  4515. nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
  4516. niu_pcs_mii_reset(np);
  4517. break;
  4518. default:
  4519. return -EINVAL;
  4520. }
  4521. return 0;
  4522. }
  4523. static int niu_reset_tx_xmac(struct niu *np)
  4524. {
  4525. return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
  4526. (XTXMAC_SW_RST_REG_RS |
  4527. XTXMAC_SW_RST_SOFT_RST),
  4528. 1000, 100, "XTXMAC_SW_RST");
  4529. }
  4530. static int niu_reset_tx_bmac(struct niu *np)
  4531. {
  4532. int limit;
  4533. nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
  4534. limit = 1000;
  4535. while (--limit >= 0) {
  4536. if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
  4537. break;
  4538. udelay(100);
  4539. }
  4540. if (limit < 0) {
  4541. dev_err(np->device, "Port %u TX BMAC would not reset, BTXMAC_SW_RST[%llx]\n",
  4542. np->port,
  4543. (unsigned long long) nr64_mac(BTXMAC_SW_RST));
  4544. return -ENODEV;
  4545. }
  4546. return 0;
  4547. }
  4548. static int niu_reset_tx_mac(struct niu *np)
  4549. {
  4550. if (np->flags & NIU_FLAGS_XMAC)
  4551. return niu_reset_tx_xmac(np);
  4552. else
  4553. return niu_reset_tx_bmac(np);
  4554. }
  4555. static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
  4556. {
  4557. u64 val;
  4558. val = nr64_mac(XMAC_MIN);
  4559. val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
  4560. XMAC_MIN_RX_MIN_PKT_SIZE);
  4561. val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
  4562. val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
  4563. nw64_mac(XMAC_MIN, val);
  4564. nw64_mac(XMAC_MAX, max);
  4565. nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
  4566. val = nr64_mac(XMAC_IPG);
  4567. if (np->flags & NIU_FLAGS_10G) {
  4568. val &= ~XMAC_IPG_IPG_XGMII;
  4569. val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
  4570. } else {
  4571. val &= ~XMAC_IPG_IPG_MII_GMII;
  4572. val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
  4573. }
  4574. nw64_mac(XMAC_IPG, val);
  4575. val = nr64_mac(XMAC_CONFIG);
  4576. val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
  4577. XMAC_CONFIG_STRETCH_MODE |
  4578. XMAC_CONFIG_VAR_MIN_IPG_EN |
  4579. XMAC_CONFIG_TX_ENABLE);
  4580. nw64_mac(XMAC_CONFIG, val);
  4581. nw64_mac(TXMAC_FRM_CNT, 0);
  4582. nw64_mac(TXMAC_BYTE_CNT, 0);
  4583. }
  4584. static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
  4585. {
  4586. u64 val;
  4587. nw64_mac(BMAC_MIN_FRAME, min);
  4588. nw64_mac(BMAC_MAX_FRAME, max);
  4589. nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
  4590. nw64_mac(BMAC_CTRL_TYPE, 0x8808);
  4591. nw64_mac(BMAC_PREAMBLE_SIZE, 7);
  4592. val = nr64_mac(BTXMAC_CONFIG);
  4593. val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
  4594. BTXMAC_CONFIG_ENABLE);
  4595. nw64_mac(BTXMAC_CONFIG, val);
  4596. }
  4597. static void niu_init_tx_mac(struct niu *np)
  4598. {
  4599. u64 min, max;
  4600. min = 64;
  4601. if (np->dev->mtu > ETH_DATA_LEN)
  4602. max = 9216;
  4603. else
  4604. max = 1522;
  4605. /* The XMAC_MIN register only accepts values for TX min which
  4606. * have the low 3 bits cleared.
  4607. */
  4608. BUG_ON(min & 0x7);
  4609. if (np->flags & NIU_FLAGS_XMAC)
  4610. niu_init_tx_xmac(np, min, max);
  4611. else
  4612. niu_init_tx_bmac(np, min, max);
  4613. }
  4614. static int niu_reset_rx_xmac(struct niu *np)
  4615. {
  4616. int limit;
  4617. nw64_mac(XRXMAC_SW_RST,
  4618. XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
  4619. limit = 1000;
  4620. while (--limit >= 0) {
  4621. if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
  4622. XRXMAC_SW_RST_SOFT_RST)))
  4623. break;
  4624. udelay(100);
  4625. }
  4626. if (limit < 0) {
  4627. dev_err(np->device, "Port %u RX XMAC would not reset, XRXMAC_SW_RST[%llx]\n",
  4628. np->port,
  4629. (unsigned long long) nr64_mac(XRXMAC_SW_RST));
  4630. return -ENODEV;
  4631. }
  4632. return 0;
  4633. }
  4634. static int niu_reset_rx_bmac(struct niu *np)
  4635. {
  4636. int limit;
  4637. nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
  4638. limit = 1000;
  4639. while (--limit >= 0) {
  4640. if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
  4641. break;
  4642. udelay(100);
  4643. }
  4644. if (limit < 0) {
  4645. dev_err(np->device, "Port %u RX BMAC would not reset, BRXMAC_SW_RST[%llx]\n",
  4646. np->port,
  4647. (unsigned long long) nr64_mac(BRXMAC_SW_RST));
  4648. return -ENODEV;
  4649. }
  4650. return 0;
  4651. }
  4652. static int niu_reset_rx_mac(struct niu *np)
  4653. {
  4654. if (np->flags & NIU_FLAGS_XMAC)
  4655. return niu_reset_rx_xmac(np);
  4656. else
  4657. return niu_reset_rx_bmac(np);
  4658. }
  4659. static void niu_init_rx_xmac(struct niu *np)
  4660. {
  4661. struct niu_parent *parent = np->parent;
  4662. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4663. int first_rdc_table = tp->first_table_num;
  4664. unsigned long i;
  4665. u64 val;
  4666. nw64_mac(XMAC_ADD_FILT0, 0);
  4667. nw64_mac(XMAC_ADD_FILT1, 0);
  4668. nw64_mac(XMAC_ADD_FILT2, 0);
  4669. nw64_mac(XMAC_ADD_FILT12_MASK, 0);
  4670. nw64_mac(XMAC_ADD_FILT00_MASK, 0);
  4671. for (i = 0; i < MAC_NUM_HASH; i++)
  4672. nw64_mac(XMAC_HASH_TBL(i), 0);
  4673. nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
  4674. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4675. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4676. val = nr64_mac(XMAC_CONFIG);
  4677. val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
  4678. XMAC_CONFIG_PROMISCUOUS |
  4679. XMAC_CONFIG_PROMISC_GROUP |
  4680. XMAC_CONFIG_ERR_CHK_DIS |
  4681. XMAC_CONFIG_RX_CRC_CHK_DIS |
  4682. XMAC_CONFIG_RESERVED_MULTICAST |
  4683. XMAC_CONFIG_RX_CODEV_CHK_DIS |
  4684. XMAC_CONFIG_ADDR_FILTER_EN |
  4685. XMAC_CONFIG_RCV_PAUSE_ENABLE |
  4686. XMAC_CONFIG_STRIP_CRC |
  4687. XMAC_CONFIG_PASS_FLOW_CTRL |
  4688. XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
  4689. val |= (XMAC_CONFIG_HASH_FILTER_EN);
  4690. nw64_mac(XMAC_CONFIG, val);
  4691. nw64_mac(RXMAC_BT_CNT, 0);
  4692. nw64_mac(RXMAC_BC_FRM_CNT, 0);
  4693. nw64_mac(RXMAC_MC_FRM_CNT, 0);
  4694. nw64_mac(RXMAC_FRAG_CNT, 0);
  4695. nw64_mac(RXMAC_HIST_CNT1, 0);
  4696. nw64_mac(RXMAC_HIST_CNT2, 0);
  4697. nw64_mac(RXMAC_HIST_CNT3, 0);
  4698. nw64_mac(RXMAC_HIST_CNT4, 0);
  4699. nw64_mac(RXMAC_HIST_CNT5, 0);
  4700. nw64_mac(RXMAC_HIST_CNT6, 0);
  4701. nw64_mac(RXMAC_HIST_CNT7, 0);
  4702. nw64_mac(RXMAC_MPSZER_CNT, 0);
  4703. nw64_mac(RXMAC_CRC_ER_CNT, 0);
  4704. nw64_mac(RXMAC_CD_VIO_CNT, 0);
  4705. nw64_mac(LINK_FAULT_CNT, 0);
  4706. }
  4707. static void niu_init_rx_bmac(struct niu *np)
  4708. {
  4709. struct niu_parent *parent = np->parent;
  4710. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4711. int first_rdc_table = tp->first_table_num;
  4712. unsigned long i;
  4713. u64 val;
  4714. nw64_mac(BMAC_ADD_FILT0, 0);
  4715. nw64_mac(BMAC_ADD_FILT1, 0);
  4716. nw64_mac(BMAC_ADD_FILT2, 0);
  4717. nw64_mac(BMAC_ADD_FILT12_MASK, 0);
  4718. nw64_mac(BMAC_ADD_FILT00_MASK, 0);
  4719. for (i = 0; i < MAC_NUM_HASH; i++)
  4720. nw64_mac(BMAC_HASH_TBL(i), 0);
  4721. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4722. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4723. nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
  4724. val = nr64_mac(BRXMAC_CONFIG);
  4725. val &= ~(BRXMAC_CONFIG_ENABLE |
  4726. BRXMAC_CONFIG_STRIP_PAD |
  4727. BRXMAC_CONFIG_STRIP_FCS |
  4728. BRXMAC_CONFIG_PROMISC |
  4729. BRXMAC_CONFIG_PROMISC_GRP |
  4730. BRXMAC_CONFIG_ADDR_FILT_EN |
  4731. BRXMAC_CONFIG_DISCARD_DIS);
  4732. val |= (BRXMAC_CONFIG_HASH_FILT_EN);
  4733. nw64_mac(BRXMAC_CONFIG, val);
  4734. val = nr64_mac(BMAC_ADDR_CMPEN);
  4735. val |= BMAC_ADDR_CMPEN_EN0;
  4736. nw64_mac(BMAC_ADDR_CMPEN, val);
  4737. }
  4738. static void niu_init_rx_mac(struct niu *np)
  4739. {
  4740. niu_set_primary_mac(np, np->dev->dev_addr);
  4741. if (np->flags & NIU_FLAGS_XMAC)
  4742. niu_init_rx_xmac(np);
  4743. else
  4744. niu_init_rx_bmac(np);
  4745. }
  4746. static void niu_enable_tx_xmac(struct niu *np, int on)
  4747. {
  4748. u64 val = nr64_mac(XMAC_CONFIG);
  4749. if (on)
  4750. val |= XMAC_CONFIG_TX_ENABLE;
  4751. else
  4752. val &= ~XMAC_CONFIG_TX_ENABLE;
  4753. nw64_mac(XMAC_CONFIG, val);
  4754. }
  4755. static void niu_enable_tx_bmac(struct niu *np, int on)
  4756. {
  4757. u64 val = nr64_mac(BTXMAC_CONFIG);
  4758. if (on)
  4759. val |= BTXMAC_CONFIG_ENABLE;
  4760. else
  4761. val &= ~BTXMAC_CONFIG_ENABLE;
  4762. nw64_mac(BTXMAC_CONFIG, val);
  4763. }
  4764. static void niu_enable_tx_mac(struct niu *np, int on)
  4765. {
  4766. if (np->flags & NIU_FLAGS_XMAC)
  4767. niu_enable_tx_xmac(np, on);
  4768. else
  4769. niu_enable_tx_bmac(np, on);
  4770. }
  4771. static void niu_enable_rx_xmac(struct niu *np, int on)
  4772. {
  4773. u64 val = nr64_mac(XMAC_CONFIG);
  4774. val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
  4775. XMAC_CONFIG_PROMISCUOUS);
  4776. if (np->flags & NIU_FLAGS_MCAST)
  4777. val |= XMAC_CONFIG_HASH_FILTER_EN;
  4778. if (np->flags & NIU_FLAGS_PROMISC)
  4779. val |= XMAC_CONFIG_PROMISCUOUS;
  4780. if (on)
  4781. val |= XMAC_CONFIG_RX_MAC_ENABLE;
  4782. else
  4783. val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
  4784. nw64_mac(XMAC_CONFIG, val);
  4785. }
  4786. static void niu_enable_rx_bmac(struct niu *np, int on)
  4787. {
  4788. u64 val = nr64_mac(BRXMAC_CONFIG);
  4789. val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
  4790. BRXMAC_CONFIG_PROMISC);
  4791. if (np->flags & NIU_FLAGS_MCAST)
  4792. val |= BRXMAC_CONFIG_HASH_FILT_EN;
  4793. if (np->flags & NIU_FLAGS_PROMISC)
  4794. val |= BRXMAC_CONFIG_PROMISC;
  4795. if (on)
  4796. val |= BRXMAC_CONFIG_ENABLE;
  4797. else
  4798. val &= ~BRXMAC_CONFIG_ENABLE;
  4799. nw64_mac(BRXMAC_CONFIG, val);
  4800. }
  4801. static void niu_enable_rx_mac(struct niu *np, int on)
  4802. {
  4803. if (np->flags & NIU_FLAGS_XMAC)
  4804. niu_enable_rx_xmac(np, on);
  4805. else
  4806. niu_enable_rx_bmac(np, on);
  4807. }
  4808. static int niu_init_mac(struct niu *np)
  4809. {
  4810. int err;
  4811. niu_init_xif(np);
  4812. err = niu_init_pcs(np);
  4813. if (err)
  4814. return err;
  4815. err = niu_reset_tx_mac(np);
  4816. if (err)
  4817. return err;
  4818. niu_init_tx_mac(np);
  4819. err = niu_reset_rx_mac(np);
  4820. if (err)
  4821. return err;
  4822. niu_init_rx_mac(np);
  4823. /* This looks hookey but the RX MAC reset we just did will
  4824. * undo some of the state we setup in niu_init_tx_mac() so we
  4825. * have to call it again. In particular, the RX MAC reset will
  4826. * set the XMAC_MAX register back to it's default value.
  4827. */
  4828. niu_init_tx_mac(np);
  4829. niu_enable_tx_mac(np, 1);
  4830. niu_enable_rx_mac(np, 1);
  4831. return 0;
  4832. }
  4833. static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4834. {
  4835. (void) niu_tx_channel_stop(np, rp->tx_channel);
  4836. }
  4837. static void niu_stop_tx_channels(struct niu *np)
  4838. {
  4839. int i;
  4840. for (i = 0; i < np->num_tx_rings; i++) {
  4841. struct tx_ring_info *rp = &np->tx_rings[i];
  4842. niu_stop_one_tx_channel(np, rp);
  4843. }
  4844. }
  4845. static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4846. {
  4847. (void) niu_tx_channel_reset(np, rp->tx_channel);
  4848. }
  4849. static void niu_reset_tx_channels(struct niu *np)
  4850. {
  4851. int i;
  4852. for (i = 0; i < np->num_tx_rings; i++) {
  4853. struct tx_ring_info *rp = &np->tx_rings[i];
  4854. niu_reset_one_tx_channel(np, rp);
  4855. }
  4856. }
  4857. static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4858. {
  4859. (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
  4860. }
  4861. static void niu_stop_rx_channels(struct niu *np)
  4862. {
  4863. int i;
  4864. for (i = 0; i < np->num_rx_rings; i++) {
  4865. struct rx_ring_info *rp = &np->rx_rings[i];
  4866. niu_stop_one_rx_channel(np, rp);
  4867. }
  4868. }
  4869. static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4870. {
  4871. int channel = rp->rx_channel;
  4872. (void) niu_rx_channel_reset(np, channel);
  4873. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
  4874. nw64(RX_DMA_CTL_STAT(channel), 0);
  4875. (void) niu_enable_rx_channel(np, channel, 0);
  4876. }
  4877. static void niu_reset_rx_channels(struct niu *np)
  4878. {
  4879. int i;
  4880. for (i = 0; i < np->num_rx_rings; i++) {
  4881. struct rx_ring_info *rp = &np->rx_rings[i];
  4882. niu_reset_one_rx_channel(np, rp);
  4883. }
  4884. }
  4885. static void niu_disable_ipp(struct niu *np)
  4886. {
  4887. u64 rd, wr, val;
  4888. int limit;
  4889. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4890. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4891. limit = 100;
  4892. while (--limit >= 0 && (rd != wr)) {
  4893. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4894. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4895. }
  4896. if (limit < 0 &&
  4897. (rd != 0 && wr != 1)) {
  4898. netdev_err(np->dev, "IPP would not quiesce, rd_ptr[%llx] wr_ptr[%llx]\n",
  4899. (unsigned long long)nr64_ipp(IPP_DFIFO_RD_PTR),
  4900. (unsigned long long)nr64_ipp(IPP_DFIFO_WR_PTR));
  4901. }
  4902. val = nr64_ipp(IPP_CFIG);
  4903. val &= ~(IPP_CFIG_IPP_ENABLE |
  4904. IPP_CFIG_DFIFO_ECC_EN |
  4905. IPP_CFIG_DROP_BAD_CRC |
  4906. IPP_CFIG_CKSUM_EN);
  4907. nw64_ipp(IPP_CFIG, val);
  4908. (void) niu_ipp_reset(np);
  4909. }
  4910. static int niu_init_hw(struct niu *np)
  4911. {
  4912. int i, err;
  4913. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TXC\n");
  4914. niu_txc_enable_port(np, 1);
  4915. niu_txc_port_dma_enable(np, 1);
  4916. niu_txc_set_imask(np, 0);
  4917. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TX channels\n");
  4918. for (i = 0; i < np->num_tx_rings; i++) {
  4919. struct tx_ring_info *rp = &np->tx_rings[i];
  4920. err = niu_init_one_tx_channel(np, rp);
  4921. if (err)
  4922. return err;
  4923. }
  4924. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize RX channels\n");
  4925. err = niu_init_rx_channels(np);
  4926. if (err)
  4927. goto out_uninit_tx_channels;
  4928. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize classifier\n");
  4929. err = niu_init_classifier_hw(np);
  4930. if (err)
  4931. goto out_uninit_rx_channels;
  4932. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize ZCP\n");
  4933. err = niu_init_zcp(np);
  4934. if (err)
  4935. goto out_uninit_rx_channels;
  4936. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize IPP\n");
  4937. err = niu_init_ipp(np);
  4938. if (err)
  4939. goto out_uninit_rx_channels;
  4940. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize MAC\n");
  4941. err = niu_init_mac(np);
  4942. if (err)
  4943. goto out_uninit_ipp;
  4944. return 0;
  4945. out_uninit_ipp:
  4946. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit IPP\n");
  4947. niu_disable_ipp(np);
  4948. out_uninit_rx_channels:
  4949. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit RX channels\n");
  4950. niu_stop_rx_channels(np);
  4951. niu_reset_rx_channels(np);
  4952. out_uninit_tx_channels:
  4953. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit TX channels\n");
  4954. niu_stop_tx_channels(np);
  4955. niu_reset_tx_channels(np);
  4956. return err;
  4957. }
  4958. static void niu_stop_hw(struct niu *np)
  4959. {
  4960. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable interrupts\n");
  4961. niu_enable_interrupts(np, 0);
  4962. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable RX MAC\n");
  4963. niu_enable_rx_mac(np, 0);
  4964. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable IPP\n");
  4965. niu_disable_ipp(np);
  4966. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop TX channels\n");
  4967. niu_stop_tx_channels(np);
  4968. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop RX channels\n");
  4969. niu_stop_rx_channels(np);
  4970. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset TX channels\n");
  4971. niu_reset_tx_channels(np);
  4972. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset RX channels\n");
  4973. niu_reset_rx_channels(np);
  4974. }
  4975. static void niu_set_irq_name(struct niu *np)
  4976. {
  4977. int port = np->port;
  4978. int i, j = 1;
  4979. sprintf(np->irq_name[0], "%s:MAC", np->dev->name);
  4980. if (port == 0) {
  4981. sprintf(np->irq_name[1], "%s:MIF", np->dev->name);
  4982. sprintf(np->irq_name[2], "%s:SYSERR", np->dev->name);
  4983. j = 3;
  4984. }
  4985. for (i = 0; i < np->num_ldg - j; i++) {
  4986. if (i < np->num_rx_rings)
  4987. sprintf(np->irq_name[i+j], "%s-rx-%d",
  4988. np->dev->name, i);
  4989. else if (i < np->num_tx_rings + np->num_rx_rings)
  4990. sprintf(np->irq_name[i+j], "%s-tx-%d", np->dev->name,
  4991. i - np->num_rx_rings);
  4992. }
  4993. }
  4994. static int niu_request_irq(struct niu *np)
  4995. {
  4996. int i, j, err;
  4997. niu_set_irq_name(np);
  4998. err = 0;
  4999. for (i = 0; i < np->num_ldg; i++) {
  5000. struct niu_ldg *lp = &np->ldg[i];
  5001. err = request_irq(lp->irq, niu_interrupt, IRQF_SHARED,
  5002. np->irq_name[i], lp);
  5003. if (err)
  5004. goto out_free_irqs;
  5005. }
  5006. return 0;
  5007. out_free_irqs:
  5008. for (j = 0; j < i; j++) {
  5009. struct niu_ldg *lp = &np->ldg[j];
  5010. free_irq(lp->irq, lp);
  5011. }
  5012. return err;
  5013. }
  5014. static void niu_free_irq(struct niu *np)
  5015. {
  5016. int i;
  5017. for (i = 0; i < np->num_ldg; i++) {
  5018. struct niu_ldg *lp = &np->ldg[i];
  5019. free_irq(lp->irq, lp);
  5020. }
  5021. }
  5022. static void niu_enable_napi(struct niu *np)
  5023. {
  5024. int i;
  5025. for (i = 0; i < np->num_ldg; i++)
  5026. napi_enable(&np->ldg[i].napi);
  5027. }
  5028. static void niu_disable_napi(struct niu *np)
  5029. {
  5030. int i;
  5031. for (i = 0; i < np->num_ldg; i++)
  5032. napi_disable(&np->ldg[i].napi);
  5033. }
  5034. static int niu_open(struct net_device *dev)
  5035. {
  5036. struct niu *np = netdev_priv(dev);
  5037. int err;
  5038. netif_carrier_off(dev);
  5039. err = niu_alloc_channels(np);
  5040. if (err)
  5041. goto out_err;
  5042. err = niu_enable_interrupts(np, 0);
  5043. if (err)
  5044. goto out_free_channels;
  5045. err = niu_request_irq(np);
  5046. if (err)
  5047. goto out_free_channels;
  5048. niu_enable_napi(np);
  5049. spin_lock_irq(&np->lock);
  5050. err = niu_init_hw(np);
  5051. if (!err) {
  5052. init_timer(&np->timer);
  5053. np->timer.expires = jiffies + HZ;
  5054. np->timer.data = (unsigned long) np;
  5055. np->timer.function = niu_timer;
  5056. err = niu_enable_interrupts(np, 1);
  5057. if (err)
  5058. niu_stop_hw(np);
  5059. }
  5060. spin_unlock_irq(&np->lock);
  5061. if (err) {
  5062. niu_disable_napi(np);
  5063. goto out_free_irq;
  5064. }
  5065. netif_tx_start_all_queues(dev);
  5066. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  5067. netif_carrier_on(dev);
  5068. add_timer(&np->timer);
  5069. return 0;
  5070. out_free_irq:
  5071. niu_free_irq(np);
  5072. out_free_channels:
  5073. niu_free_channels(np);
  5074. out_err:
  5075. return err;
  5076. }
  5077. static void niu_full_shutdown(struct niu *np, struct net_device *dev)
  5078. {
  5079. cancel_work_sync(&np->reset_task);
  5080. niu_disable_napi(np);
  5081. netif_tx_stop_all_queues(dev);
  5082. del_timer_sync(&np->timer);
  5083. spin_lock_irq(&np->lock);
  5084. niu_stop_hw(np);
  5085. spin_unlock_irq(&np->lock);
  5086. }
  5087. static int niu_close(struct net_device *dev)
  5088. {
  5089. struct niu *np = netdev_priv(dev);
  5090. niu_full_shutdown(np, dev);
  5091. niu_free_irq(np);
  5092. niu_free_channels(np);
  5093. niu_handle_led(np, 0);
  5094. return 0;
  5095. }
  5096. static void niu_sync_xmac_stats(struct niu *np)
  5097. {
  5098. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  5099. mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
  5100. mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
  5101. mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
  5102. mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
  5103. mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
  5104. mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
  5105. mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
  5106. mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
  5107. mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
  5108. mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
  5109. mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
  5110. mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
  5111. mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
  5112. mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
  5113. mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
  5114. mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
  5115. mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
  5116. mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
  5117. }
  5118. static void niu_sync_bmac_stats(struct niu *np)
  5119. {
  5120. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  5121. mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
  5122. mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
  5123. mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
  5124. mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  5125. mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  5126. mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
  5127. }
  5128. static void niu_sync_mac_stats(struct niu *np)
  5129. {
  5130. if (np->flags & NIU_FLAGS_XMAC)
  5131. niu_sync_xmac_stats(np);
  5132. else
  5133. niu_sync_bmac_stats(np);
  5134. }
  5135. static void niu_get_rx_stats(struct niu *np,
  5136. struct rtnl_link_stats64 *stats)
  5137. {
  5138. u64 pkts, dropped, errors, bytes;
  5139. struct rx_ring_info *rx_rings;
  5140. int i;
  5141. pkts = dropped = errors = bytes = 0;
  5142. rx_rings = ACCESS_ONCE(np->rx_rings);
  5143. if (!rx_rings)
  5144. goto no_rings;
  5145. for (i = 0; i < np->num_rx_rings; i++) {
  5146. struct rx_ring_info *rp = &rx_rings[i];
  5147. niu_sync_rx_discard_stats(np, rp, 0);
  5148. pkts += rp->rx_packets;
  5149. bytes += rp->rx_bytes;
  5150. dropped += rp->rx_dropped;
  5151. errors += rp->rx_errors;
  5152. }
  5153. no_rings:
  5154. stats->rx_packets = pkts;
  5155. stats->rx_bytes = bytes;
  5156. stats->rx_dropped = dropped;
  5157. stats->rx_errors = errors;
  5158. }
  5159. static void niu_get_tx_stats(struct niu *np,
  5160. struct rtnl_link_stats64 *stats)
  5161. {
  5162. u64 pkts, errors, bytes;
  5163. struct tx_ring_info *tx_rings;
  5164. int i;
  5165. pkts = errors = bytes = 0;
  5166. tx_rings = ACCESS_ONCE(np->tx_rings);
  5167. if (!tx_rings)
  5168. goto no_rings;
  5169. for (i = 0; i < np->num_tx_rings; i++) {
  5170. struct tx_ring_info *rp = &tx_rings[i];
  5171. pkts += rp->tx_packets;
  5172. bytes += rp->tx_bytes;
  5173. errors += rp->tx_errors;
  5174. }
  5175. no_rings:
  5176. stats->tx_packets = pkts;
  5177. stats->tx_bytes = bytes;
  5178. stats->tx_errors = errors;
  5179. }
  5180. static struct rtnl_link_stats64 *niu_get_stats(struct net_device *dev,
  5181. struct rtnl_link_stats64 *stats)
  5182. {
  5183. struct niu *np = netdev_priv(dev);
  5184. if (netif_running(dev)) {
  5185. niu_get_rx_stats(np, stats);
  5186. niu_get_tx_stats(np, stats);
  5187. }
  5188. return stats;
  5189. }
  5190. static void niu_load_hash_xmac(struct niu *np, u16 *hash)
  5191. {
  5192. int i;
  5193. for (i = 0; i < 16; i++)
  5194. nw64_mac(XMAC_HASH_TBL(i), hash[i]);
  5195. }
  5196. static void niu_load_hash_bmac(struct niu *np, u16 *hash)
  5197. {
  5198. int i;
  5199. for (i = 0; i < 16; i++)
  5200. nw64_mac(BMAC_HASH_TBL(i), hash[i]);
  5201. }
  5202. static void niu_load_hash(struct niu *np, u16 *hash)
  5203. {
  5204. if (np->flags & NIU_FLAGS_XMAC)
  5205. niu_load_hash_xmac(np, hash);
  5206. else
  5207. niu_load_hash_bmac(np, hash);
  5208. }
  5209. static void niu_set_rx_mode(struct net_device *dev)
  5210. {
  5211. struct niu *np = netdev_priv(dev);
  5212. int i, alt_cnt, err;
  5213. struct netdev_hw_addr *ha;
  5214. unsigned long flags;
  5215. u16 hash[16] = { 0, };
  5216. spin_lock_irqsave(&np->lock, flags);
  5217. niu_enable_rx_mac(np, 0);
  5218. np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
  5219. if (dev->flags & IFF_PROMISC)
  5220. np->flags |= NIU_FLAGS_PROMISC;
  5221. if ((dev->flags & IFF_ALLMULTI) || (!netdev_mc_empty(dev)))
  5222. np->flags |= NIU_FLAGS_MCAST;
  5223. alt_cnt = netdev_uc_count(dev);
  5224. if (alt_cnt > niu_num_alt_addr(np)) {
  5225. alt_cnt = 0;
  5226. np->flags |= NIU_FLAGS_PROMISC;
  5227. }
  5228. if (alt_cnt) {
  5229. int index = 0;
  5230. netdev_for_each_uc_addr(ha, dev) {
  5231. err = niu_set_alt_mac(np, index, ha->addr);
  5232. if (err)
  5233. netdev_warn(dev, "Error %d adding alt mac %d\n",
  5234. err, index);
  5235. err = niu_enable_alt_mac(np, index, 1);
  5236. if (err)
  5237. netdev_warn(dev, "Error %d enabling alt mac %d\n",
  5238. err, index);
  5239. index++;
  5240. }
  5241. } else {
  5242. int alt_start;
  5243. if (np->flags & NIU_FLAGS_XMAC)
  5244. alt_start = 0;
  5245. else
  5246. alt_start = 1;
  5247. for (i = alt_start; i < niu_num_alt_addr(np); i++) {
  5248. err = niu_enable_alt_mac(np, i, 0);
  5249. if (err)
  5250. netdev_warn(dev, "Error %d disabling alt mac %d\n",
  5251. err, i);
  5252. }
  5253. }
  5254. if (dev->flags & IFF_ALLMULTI) {
  5255. for (i = 0; i < 16; i++)
  5256. hash[i] = 0xffff;
  5257. } else if (!netdev_mc_empty(dev)) {
  5258. netdev_for_each_mc_addr(ha, dev) {
  5259. u32 crc = ether_crc_le(ETH_ALEN, ha->addr);
  5260. crc >>= 24;
  5261. hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
  5262. }
  5263. }
  5264. if (np->flags & NIU_FLAGS_MCAST)
  5265. niu_load_hash(np, hash);
  5266. niu_enable_rx_mac(np, 1);
  5267. spin_unlock_irqrestore(&np->lock, flags);
  5268. }
  5269. static int niu_set_mac_addr(struct net_device *dev, void *p)
  5270. {
  5271. struct niu *np = netdev_priv(dev);
  5272. struct sockaddr *addr = p;
  5273. unsigned long flags;
  5274. if (!is_valid_ether_addr(addr->sa_data))
  5275. return -EINVAL;
  5276. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  5277. if (!netif_running(dev))
  5278. return 0;
  5279. spin_lock_irqsave(&np->lock, flags);
  5280. niu_enable_rx_mac(np, 0);
  5281. niu_set_primary_mac(np, dev->dev_addr);
  5282. niu_enable_rx_mac(np, 1);
  5283. spin_unlock_irqrestore(&np->lock, flags);
  5284. return 0;
  5285. }
  5286. static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  5287. {
  5288. return -EOPNOTSUPP;
  5289. }
  5290. static void niu_netif_stop(struct niu *np)
  5291. {
  5292. np->dev->trans_start = jiffies; /* prevent tx timeout */
  5293. niu_disable_napi(np);
  5294. netif_tx_disable(np->dev);
  5295. }
  5296. static void niu_netif_start(struct niu *np)
  5297. {
  5298. /* NOTE: unconditional netif_wake_queue is only appropriate
  5299. * so long as all callers are assured to have free tx slots
  5300. * (such as after niu_init_hw).
  5301. */
  5302. netif_tx_wake_all_queues(np->dev);
  5303. niu_enable_napi(np);
  5304. niu_enable_interrupts(np, 1);
  5305. }
  5306. static void niu_reset_buffers(struct niu *np)
  5307. {
  5308. int i, j, k, err;
  5309. if (np->rx_rings) {
  5310. for (i = 0; i < np->num_rx_rings; i++) {
  5311. struct rx_ring_info *rp = &np->rx_rings[i];
  5312. for (j = 0, k = 0; j < MAX_RBR_RING_SIZE; j++) {
  5313. struct page *page;
  5314. page = rp->rxhash[j];
  5315. while (page) {
  5316. struct page *next =
  5317. (struct page *) page->mapping;
  5318. u64 base = page->index;
  5319. base = base >> RBR_DESCR_ADDR_SHIFT;
  5320. rp->rbr[k++] = cpu_to_le32(base);
  5321. page = next;
  5322. }
  5323. }
  5324. for (; k < MAX_RBR_RING_SIZE; k++) {
  5325. err = niu_rbr_add_page(np, rp, GFP_ATOMIC, k);
  5326. if (unlikely(err))
  5327. break;
  5328. }
  5329. rp->rbr_index = rp->rbr_table_size - 1;
  5330. rp->rcr_index = 0;
  5331. rp->rbr_pending = 0;
  5332. rp->rbr_refill_pending = 0;
  5333. }
  5334. }
  5335. if (np->tx_rings) {
  5336. for (i = 0; i < np->num_tx_rings; i++) {
  5337. struct tx_ring_info *rp = &np->tx_rings[i];
  5338. for (j = 0; j < MAX_TX_RING_SIZE; j++) {
  5339. if (rp->tx_buffs[j].skb)
  5340. (void) release_tx_packet(np, rp, j);
  5341. }
  5342. rp->pending = MAX_TX_RING_SIZE;
  5343. rp->prod = 0;
  5344. rp->cons = 0;
  5345. rp->wrap_bit = 0;
  5346. }
  5347. }
  5348. }
  5349. static void niu_reset_task(struct work_struct *work)
  5350. {
  5351. struct niu *np = container_of(work, struct niu, reset_task);
  5352. unsigned long flags;
  5353. int err;
  5354. spin_lock_irqsave(&np->lock, flags);
  5355. if (!netif_running(np->dev)) {
  5356. spin_unlock_irqrestore(&np->lock, flags);
  5357. return;
  5358. }
  5359. spin_unlock_irqrestore(&np->lock, flags);
  5360. del_timer_sync(&np->timer);
  5361. niu_netif_stop(np);
  5362. spin_lock_irqsave(&np->lock, flags);
  5363. niu_stop_hw(np);
  5364. spin_unlock_irqrestore(&np->lock, flags);
  5365. niu_reset_buffers(np);
  5366. spin_lock_irqsave(&np->lock, flags);
  5367. err = niu_init_hw(np);
  5368. if (!err) {
  5369. np->timer.expires = jiffies + HZ;
  5370. add_timer(&np->timer);
  5371. niu_netif_start(np);
  5372. }
  5373. spin_unlock_irqrestore(&np->lock, flags);
  5374. }
  5375. static void niu_tx_timeout(struct net_device *dev)
  5376. {
  5377. struct niu *np = netdev_priv(dev);
  5378. dev_err(np->device, "%s: Transmit timed out, resetting\n",
  5379. dev->name);
  5380. schedule_work(&np->reset_task);
  5381. }
  5382. static void niu_set_txd(struct tx_ring_info *rp, int index,
  5383. u64 mapping, u64 len, u64 mark,
  5384. u64 n_frags)
  5385. {
  5386. __le64 *desc = &rp->descr[index];
  5387. *desc = cpu_to_le64(mark |
  5388. (n_frags << TX_DESC_NUM_PTR_SHIFT) |
  5389. (len << TX_DESC_TR_LEN_SHIFT) |
  5390. (mapping & TX_DESC_SAD));
  5391. }
  5392. static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
  5393. u64 pad_bytes, u64 len)
  5394. {
  5395. u16 eth_proto, eth_proto_inner;
  5396. u64 csum_bits, l3off, ihl, ret;
  5397. u8 ip_proto;
  5398. int ipv6;
  5399. eth_proto = be16_to_cpu(ehdr->h_proto);
  5400. eth_proto_inner = eth_proto;
  5401. if (eth_proto == ETH_P_8021Q) {
  5402. struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
  5403. __be16 val = vp->h_vlan_encapsulated_proto;
  5404. eth_proto_inner = be16_to_cpu(val);
  5405. }
  5406. ipv6 = ihl = 0;
  5407. switch (skb->protocol) {
  5408. case cpu_to_be16(ETH_P_IP):
  5409. ip_proto = ip_hdr(skb)->protocol;
  5410. ihl = ip_hdr(skb)->ihl;
  5411. break;
  5412. case cpu_to_be16(ETH_P_IPV6):
  5413. ip_proto = ipv6_hdr(skb)->nexthdr;
  5414. ihl = (40 >> 2);
  5415. ipv6 = 1;
  5416. break;
  5417. default:
  5418. ip_proto = ihl = 0;
  5419. break;
  5420. }
  5421. csum_bits = TXHDR_CSUM_NONE;
  5422. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5423. u64 start, stuff;
  5424. csum_bits = (ip_proto == IPPROTO_TCP ?
  5425. TXHDR_CSUM_TCP :
  5426. (ip_proto == IPPROTO_UDP ?
  5427. TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
  5428. start = skb_checksum_start_offset(skb) -
  5429. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5430. stuff = start + skb->csum_offset;
  5431. csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
  5432. csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
  5433. }
  5434. l3off = skb_network_offset(skb) -
  5435. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5436. ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
  5437. (len << TXHDR_LEN_SHIFT) |
  5438. ((l3off / 2) << TXHDR_L3START_SHIFT) |
  5439. (ihl << TXHDR_IHL_SHIFT) |
  5440. ((eth_proto_inner < 1536) ? TXHDR_LLC : 0) |
  5441. ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
  5442. (ipv6 ? TXHDR_IP_VER : 0) |
  5443. csum_bits);
  5444. return ret;
  5445. }
  5446. static netdev_tx_t niu_start_xmit(struct sk_buff *skb,
  5447. struct net_device *dev)
  5448. {
  5449. struct niu *np = netdev_priv(dev);
  5450. unsigned long align, headroom;
  5451. struct netdev_queue *txq;
  5452. struct tx_ring_info *rp;
  5453. struct tx_pkt_hdr *tp;
  5454. unsigned int len, nfg;
  5455. struct ethhdr *ehdr;
  5456. int prod, i, tlen;
  5457. u64 mapping, mrk;
  5458. i = skb_get_queue_mapping(skb);
  5459. rp = &np->tx_rings[i];
  5460. txq = netdev_get_tx_queue(dev, i);
  5461. if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  5462. netif_tx_stop_queue(txq);
  5463. dev_err(np->device, "%s: BUG! Tx ring full when queue awake!\n", dev->name);
  5464. rp->tx_errors++;
  5465. return NETDEV_TX_BUSY;
  5466. }
  5467. if (skb->len < ETH_ZLEN) {
  5468. unsigned int pad_bytes = ETH_ZLEN - skb->len;
  5469. if (skb_pad(skb, pad_bytes))
  5470. goto out;
  5471. skb_put(skb, pad_bytes);
  5472. }
  5473. len = sizeof(struct tx_pkt_hdr) + 15;
  5474. if (skb_headroom(skb) < len) {
  5475. struct sk_buff *skb_new;
  5476. skb_new = skb_realloc_headroom(skb, len);
  5477. if (!skb_new) {
  5478. rp->tx_errors++;
  5479. goto out_drop;
  5480. }
  5481. kfree_skb(skb);
  5482. skb = skb_new;
  5483. } else
  5484. skb_orphan(skb);
  5485. align = ((unsigned long) skb->data & (16 - 1));
  5486. headroom = align + sizeof(struct tx_pkt_hdr);
  5487. ehdr = (struct ethhdr *) skb->data;
  5488. tp = (struct tx_pkt_hdr *) skb_push(skb, headroom);
  5489. len = skb->len - sizeof(struct tx_pkt_hdr);
  5490. tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
  5491. tp->resv = 0;
  5492. len = skb_headlen(skb);
  5493. mapping = np->ops->map_single(np->device, skb->data,
  5494. len, DMA_TO_DEVICE);
  5495. prod = rp->prod;
  5496. rp->tx_buffs[prod].skb = skb;
  5497. rp->tx_buffs[prod].mapping = mapping;
  5498. mrk = TX_DESC_SOP;
  5499. if (++rp->mark_counter == rp->mark_freq) {
  5500. rp->mark_counter = 0;
  5501. mrk |= TX_DESC_MARK;
  5502. rp->mark_pending++;
  5503. }
  5504. tlen = len;
  5505. nfg = skb_shinfo(skb)->nr_frags;
  5506. while (tlen > 0) {
  5507. tlen -= MAX_TX_DESC_LEN;
  5508. nfg++;
  5509. }
  5510. while (len > 0) {
  5511. unsigned int this_len = len;
  5512. if (this_len > MAX_TX_DESC_LEN)
  5513. this_len = MAX_TX_DESC_LEN;
  5514. niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
  5515. mrk = nfg = 0;
  5516. prod = NEXT_TX(rp, prod);
  5517. mapping += this_len;
  5518. len -= this_len;
  5519. }
  5520. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5521. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5522. len = skb_frag_size(frag);
  5523. mapping = np->ops->map_page(np->device, skb_frag_page(frag),
  5524. frag->page_offset, len,
  5525. DMA_TO_DEVICE);
  5526. rp->tx_buffs[prod].skb = NULL;
  5527. rp->tx_buffs[prod].mapping = mapping;
  5528. niu_set_txd(rp, prod, mapping, len, 0, 0);
  5529. prod = NEXT_TX(rp, prod);
  5530. }
  5531. netdev_tx_sent_queue(txq, skb->len);
  5532. if (prod < rp->prod)
  5533. rp->wrap_bit ^= TX_RING_KICK_WRAP;
  5534. rp->prod = prod;
  5535. nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
  5536. if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
  5537. netif_tx_stop_queue(txq);
  5538. if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
  5539. netif_tx_wake_queue(txq);
  5540. }
  5541. out:
  5542. return NETDEV_TX_OK;
  5543. out_drop:
  5544. rp->tx_errors++;
  5545. kfree_skb(skb);
  5546. goto out;
  5547. }
  5548. static int niu_change_mtu(struct net_device *dev, int new_mtu)
  5549. {
  5550. struct niu *np = netdev_priv(dev);
  5551. int err, orig_jumbo, new_jumbo;
  5552. if (new_mtu < 68 || new_mtu > NIU_MAX_MTU)
  5553. return -EINVAL;
  5554. orig_jumbo = (dev->mtu > ETH_DATA_LEN);
  5555. new_jumbo = (new_mtu > ETH_DATA_LEN);
  5556. dev->mtu = new_mtu;
  5557. if (!netif_running(dev) ||
  5558. (orig_jumbo == new_jumbo))
  5559. return 0;
  5560. niu_full_shutdown(np, dev);
  5561. niu_free_channels(np);
  5562. niu_enable_napi(np);
  5563. err = niu_alloc_channels(np);
  5564. if (err)
  5565. return err;
  5566. spin_lock_irq(&np->lock);
  5567. err = niu_init_hw(np);
  5568. if (!err) {
  5569. init_timer(&np->timer);
  5570. np->timer.expires = jiffies + HZ;
  5571. np->timer.data = (unsigned long) np;
  5572. np->timer.function = niu_timer;
  5573. err = niu_enable_interrupts(np, 1);
  5574. if (err)
  5575. niu_stop_hw(np);
  5576. }
  5577. spin_unlock_irq(&np->lock);
  5578. if (!err) {
  5579. netif_tx_start_all_queues(dev);
  5580. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  5581. netif_carrier_on(dev);
  5582. add_timer(&np->timer);
  5583. }
  5584. return err;
  5585. }
  5586. static void niu_get_drvinfo(struct net_device *dev,
  5587. struct ethtool_drvinfo *info)
  5588. {
  5589. struct niu *np = netdev_priv(dev);
  5590. struct niu_vpd *vpd = &np->vpd;
  5591. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  5592. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  5593. snprintf(info->fw_version, sizeof(info->fw_version), "%d.%d",
  5594. vpd->fcode_major, vpd->fcode_minor);
  5595. if (np->parent->plat_type != PLAT_TYPE_NIU)
  5596. strlcpy(info->bus_info, pci_name(np->pdev),
  5597. sizeof(info->bus_info));
  5598. }
  5599. static int niu_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5600. {
  5601. struct niu *np = netdev_priv(dev);
  5602. struct niu_link_config *lp;
  5603. lp = &np->link_config;
  5604. memset(cmd, 0, sizeof(*cmd));
  5605. cmd->phy_address = np->phy_addr;
  5606. cmd->supported = lp->supported;
  5607. cmd->advertising = lp->active_advertising;
  5608. cmd->autoneg = lp->active_autoneg;
  5609. ethtool_cmd_speed_set(cmd, lp->active_speed);
  5610. cmd->duplex = lp->active_duplex;
  5611. cmd->port = (np->flags & NIU_FLAGS_FIBER) ? PORT_FIBRE : PORT_TP;
  5612. cmd->transceiver = (np->flags & NIU_FLAGS_XCVR_SERDES) ?
  5613. XCVR_EXTERNAL : XCVR_INTERNAL;
  5614. return 0;
  5615. }
  5616. static int niu_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5617. {
  5618. struct niu *np = netdev_priv(dev);
  5619. struct niu_link_config *lp = &np->link_config;
  5620. lp->advertising = cmd->advertising;
  5621. lp->speed = ethtool_cmd_speed(cmd);
  5622. lp->duplex = cmd->duplex;
  5623. lp->autoneg = cmd->autoneg;
  5624. return niu_init_link(np);
  5625. }
  5626. static u32 niu_get_msglevel(struct net_device *dev)
  5627. {
  5628. struct niu *np = netdev_priv(dev);
  5629. return np->msg_enable;
  5630. }
  5631. static void niu_set_msglevel(struct net_device *dev, u32 value)
  5632. {
  5633. struct niu *np = netdev_priv(dev);
  5634. np->msg_enable = value;
  5635. }
  5636. static int niu_nway_reset(struct net_device *dev)
  5637. {
  5638. struct niu *np = netdev_priv(dev);
  5639. if (np->link_config.autoneg)
  5640. return niu_init_link(np);
  5641. return 0;
  5642. }
  5643. static int niu_get_eeprom_len(struct net_device *dev)
  5644. {
  5645. struct niu *np = netdev_priv(dev);
  5646. return np->eeprom_len;
  5647. }
  5648. static int niu_get_eeprom(struct net_device *dev,
  5649. struct ethtool_eeprom *eeprom, u8 *data)
  5650. {
  5651. struct niu *np = netdev_priv(dev);
  5652. u32 offset, len, val;
  5653. offset = eeprom->offset;
  5654. len = eeprom->len;
  5655. if (offset + len < offset)
  5656. return -EINVAL;
  5657. if (offset >= np->eeprom_len)
  5658. return -EINVAL;
  5659. if (offset + len > np->eeprom_len)
  5660. len = eeprom->len = np->eeprom_len - offset;
  5661. if (offset & 3) {
  5662. u32 b_offset, b_count;
  5663. b_offset = offset & 3;
  5664. b_count = 4 - b_offset;
  5665. if (b_count > len)
  5666. b_count = len;
  5667. val = nr64(ESPC_NCR((offset - b_offset) / 4));
  5668. memcpy(data, ((char *)&val) + b_offset, b_count);
  5669. data += b_count;
  5670. len -= b_count;
  5671. offset += b_count;
  5672. }
  5673. while (len >= 4) {
  5674. val = nr64(ESPC_NCR(offset / 4));
  5675. memcpy(data, &val, 4);
  5676. data += 4;
  5677. len -= 4;
  5678. offset += 4;
  5679. }
  5680. if (len) {
  5681. val = nr64(ESPC_NCR(offset / 4));
  5682. memcpy(data, &val, len);
  5683. }
  5684. return 0;
  5685. }
  5686. static void niu_ethflow_to_l3proto(int flow_type, u8 *pid)
  5687. {
  5688. switch (flow_type) {
  5689. case TCP_V4_FLOW:
  5690. case TCP_V6_FLOW:
  5691. *pid = IPPROTO_TCP;
  5692. break;
  5693. case UDP_V4_FLOW:
  5694. case UDP_V6_FLOW:
  5695. *pid = IPPROTO_UDP;
  5696. break;
  5697. case SCTP_V4_FLOW:
  5698. case SCTP_V6_FLOW:
  5699. *pid = IPPROTO_SCTP;
  5700. break;
  5701. case AH_V4_FLOW:
  5702. case AH_V6_FLOW:
  5703. *pid = IPPROTO_AH;
  5704. break;
  5705. case ESP_V4_FLOW:
  5706. case ESP_V6_FLOW:
  5707. *pid = IPPROTO_ESP;
  5708. break;
  5709. default:
  5710. *pid = 0;
  5711. break;
  5712. }
  5713. }
  5714. static int niu_class_to_ethflow(u64 class, int *flow_type)
  5715. {
  5716. switch (class) {
  5717. case CLASS_CODE_TCP_IPV4:
  5718. *flow_type = TCP_V4_FLOW;
  5719. break;
  5720. case CLASS_CODE_UDP_IPV4:
  5721. *flow_type = UDP_V4_FLOW;
  5722. break;
  5723. case CLASS_CODE_AH_ESP_IPV4:
  5724. *flow_type = AH_V4_FLOW;
  5725. break;
  5726. case CLASS_CODE_SCTP_IPV4:
  5727. *flow_type = SCTP_V4_FLOW;
  5728. break;
  5729. case CLASS_CODE_TCP_IPV6:
  5730. *flow_type = TCP_V6_FLOW;
  5731. break;
  5732. case CLASS_CODE_UDP_IPV6:
  5733. *flow_type = UDP_V6_FLOW;
  5734. break;
  5735. case CLASS_CODE_AH_ESP_IPV6:
  5736. *flow_type = AH_V6_FLOW;
  5737. break;
  5738. case CLASS_CODE_SCTP_IPV6:
  5739. *flow_type = SCTP_V6_FLOW;
  5740. break;
  5741. case CLASS_CODE_USER_PROG1:
  5742. case CLASS_CODE_USER_PROG2:
  5743. case CLASS_CODE_USER_PROG3:
  5744. case CLASS_CODE_USER_PROG4:
  5745. *flow_type = IP_USER_FLOW;
  5746. break;
  5747. default:
  5748. return 0;
  5749. }
  5750. return 1;
  5751. }
  5752. static int niu_ethflow_to_class(int flow_type, u64 *class)
  5753. {
  5754. switch (flow_type) {
  5755. case TCP_V4_FLOW:
  5756. *class = CLASS_CODE_TCP_IPV4;
  5757. break;
  5758. case UDP_V4_FLOW:
  5759. *class = CLASS_CODE_UDP_IPV4;
  5760. break;
  5761. case AH_ESP_V4_FLOW:
  5762. case AH_V4_FLOW:
  5763. case ESP_V4_FLOW:
  5764. *class = CLASS_CODE_AH_ESP_IPV4;
  5765. break;
  5766. case SCTP_V4_FLOW:
  5767. *class = CLASS_CODE_SCTP_IPV4;
  5768. break;
  5769. case TCP_V6_FLOW:
  5770. *class = CLASS_CODE_TCP_IPV6;
  5771. break;
  5772. case UDP_V6_FLOW:
  5773. *class = CLASS_CODE_UDP_IPV6;
  5774. break;
  5775. case AH_ESP_V6_FLOW:
  5776. case AH_V6_FLOW:
  5777. case ESP_V6_FLOW:
  5778. *class = CLASS_CODE_AH_ESP_IPV6;
  5779. break;
  5780. case SCTP_V6_FLOW:
  5781. *class = CLASS_CODE_SCTP_IPV6;
  5782. break;
  5783. default:
  5784. return 0;
  5785. }
  5786. return 1;
  5787. }
  5788. static u64 niu_flowkey_to_ethflow(u64 flow_key)
  5789. {
  5790. u64 ethflow = 0;
  5791. if (flow_key & FLOW_KEY_L2DA)
  5792. ethflow |= RXH_L2DA;
  5793. if (flow_key & FLOW_KEY_VLAN)
  5794. ethflow |= RXH_VLAN;
  5795. if (flow_key & FLOW_KEY_IPSA)
  5796. ethflow |= RXH_IP_SRC;
  5797. if (flow_key & FLOW_KEY_IPDA)
  5798. ethflow |= RXH_IP_DST;
  5799. if (flow_key & FLOW_KEY_PROTO)
  5800. ethflow |= RXH_L3_PROTO;
  5801. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT))
  5802. ethflow |= RXH_L4_B_0_1;
  5803. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT))
  5804. ethflow |= RXH_L4_B_2_3;
  5805. return ethflow;
  5806. }
  5807. static int niu_ethflow_to_flowkey(u64 ethflow, u64 *flow_key)
  5808. {
  5809. u64 key = 0;
  5810. if (ethflow & RXH_L2DA)
  5811. key |= FLOW_KEY_L2DA;
  5812. if (ethflow & RXH_VLAN)
  5813. key |= FLOW_KEY_VLAN;
  5814. if (ethflow & RXH_IP_SRC)
  5815. key |= FLOW_KEY_IPSA;
  5816. if (ethflow & RXH_IP_DST)
  5817. key |= FLOW_KEY_IPDA;
  5818. if (ethflow & RXH_L3_PROTO)
  5819. key |= FLOW_KEY_PROTO;
  5820. if (ethflow & RXH_L4_B_0_1)
  5821. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT);
  5822. if (ethflow & RXH_L4_B_2_3)
  5823. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT);
  5824. *flow_key = key;
  5825. return 1;
  5826. }
  5827. static int niu_get_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
  5828. {
  5829. u64 class;
  5830. nfc->data = 0;
  5831. if (!niu_ethflow_to_class(nfc->flow_type, &class))
  5832. return -EINVAL;
  5833. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  5834. TCAM_KEY_DISC)
  5835. nfc->data = RXH_DISCARD;
  5836. else
  5837. nfc->data = niu_flowkey_to_ethflow(np->parent->flow_key[class -
  5838. CLASS_CODE_USER_PROG1]);
  5839. return 0;
  5840. }
  5841. static void niu_get_ip4fs_from_tcam_key(struct niu_tcam_entry *tp,
  5842. struct ethtool_rx_flow_spec *fsp)
  5843. {
  5844. u32 tmp;
  5845. u16 prt;
  5846. tmp = (tp->key[3] & TCAM_V4KEY3_SADDR) >> TCAM_V4KEY3_SADDR_SHIFT;
  5847. fsp->h_u.tcp_ip4_spec.ip4src = cpu_to_be32(tmp);
  5848. tmp = (tp->key[3] & TCAM_V4KEY3_DADDR) >> TCAM_V4KEY3_DADDR_SHIFT;
  5849. fsp->h_u.tcp_ip4_spec.ip4dst = cpu_to_be32(tmp);
  5850. tmp = (tp->key_mask[3] & TCAM_V4KEY3_SADDR) >> TCAM_V4KEY3_SADDR_SHIFT;
  5851. fsp->m_u.tcp_ip4_spec.ip4src = cpu_to_be32(tmp);
  5852. tmp = (tp->key_mask[3] & TCAM_V4KEY3_DADDR) >> TCAM_V4KEY3_DADDR_SHIFT;
  5853. fsp->m_u.tcp_ip4_spec.ip4dst = cpu_to_be32(tmp);
  5854. fsp->h_u.tcp_ip4_spec.tos = (tp->key[2] & TCAM_V4KEY2_TOS) >>
  5855. TCAM_V4KEY2_TOS_SHIFT;
  5856. fsp->m_u.tcp_ip4_spec.tos = (tp->key_mask[2] & TCAM_V4KEY2_TOS) >>
  5857. TCAM_V4KEY2_TOS_SHIFT;
  5858. switch (fsp->flow_type) {
  5859. case TCP_V4_FLOW:
  5860. case UDP_V4_FLOW:
  5861. case SCTP_V4_FLOW:
  5862. prt = ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5863. TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
  5864. fsp->h_u.tcp_ip4_spec.psrc = cpu_to_be16(prt);
  5865. prt = ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5866. TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
  5867. fsp->h_u.tcp_ip4_spec.pdst = cpu_to_be16(prt);
  5868. prt = ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5869. TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
  5870. fsp->m_u.tcp_ip4_spec.psrc = cpu_to_be16(prt);
  5871. prt = ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5872. TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
  5873. fsp->m_u.tcp_ip4_spec.pdst = cpu_to_be16(prt);
  5874. break;
  5875. case AH_V4_FLOW:
  5876. case ESP_V4_FLOW:
  5877. tmp = (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5878. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5879. fsp->h_u.ah_ip4_spec.spi = cpu_to_be32(tmp);
  5880. tmp = (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5881. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5882. fsp->m_u.ah_ip4_spec.spi = cpu_to_be32(tmp);
  5883. break;
  5884. case IP_USER_FLOW:
  5885. tmp = (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5886. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5887. fsp->h_u.usr_ip4_spec.l4_4_bytes = cpu_to_be32(tmp);
  5888. tmp = (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5889. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5890. fsp->m_u.usr_ip4_spec.l4_4_bytes = cpu_to_be32(tmp);
  5891. fsp->h_u.usr_ip4_spec.proto =
  5892. (tp->key[2] & TCAM_V4KEY2_PROTO) >>
  5893. TCAM_V4KEY2_PROTO_SHIFT;
  5894. fsp->m_u.usr_ip4_spec.proto =
  5895. (tp->key_mask[2] & TCAM_V4KEY2_PROTO) >>
  5896. TCAM_V4KEY2_PROTO_SHIFT;
  5897. fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
  5898. break;
  5899. default:
  5900. break;
  5901. }
  5902. }
  5903. static int niu_get_ethtool_tcam_entry(struct niu *np,
  5904. struct ethtool_rxnfc *nfc)
  5905. {
  5906. struct niu_parent *parent = np->parent;
  5907. struct niu_tcam_entry *tp;
  5908. struct ethtool_rx_flow_spec *fsp = &nfc->fs;
  5909. u16 idx;
  5910. u64 class;
  5911. int ret = 0;
  5912. idx = tcam_get_index(np, (u16)nfc->fs.location);
  5913. tp = &parent->tcam[idx];
  5914. if (!tp->valid) {
  5915. netdev_info(np->dev, "niu%d: entry [%d] invalid for idx[%d]\n",
  5916. parent->index, (u16)nfc->fs.location, idx);
  5917. return -EINVAL;
  5918. }
  5919. /* fill the flow spec entry */
  5920. class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
  5921. TCAM_V4KEY0_CLASS_CODE_SHIFT;
  5922. ret = niu_class_to_ethflow(class, &fsp->flow_type);
  5923. if (ret < 0) {
  5924. netdev_info(np->dev, "niu%d: niu_class_to_ethflow failed\n",
  5925. parent->index);
  5926. ret = -EINVAL;
  5927. goto out;
  5928. }
  5929. if (fsp->flow_type == AH_V4_FLOW || fsp->flow_type == AH_V6_FLOW) {
  5930. u32 proto = (tp->key[2] & TCAM_V4KEY2_PROTO) >>
  5931. TCAM_V4KEY2_PROTO_SHIFT;
  5932. if (proto == IPPROTO_ESP) {
  5933. if (fsp->flow_type == AH_V4_FLOW)
  5934. fsp->flow_type = ESP_V4_FLOW;
  5935. else
  5936. fsp->flow_type = ESP_V6_FLOW;
  5937. }
  5938. }
  5939. switch (fsp->flow_type) {
  5940. case TCP_V4_FLOW:
  5941. case UDP_V4_FLOW:
  5942. case SCTP_V4_FLOW:
  5943. case AH_V4_FLOW:
  5944. case ESP_V4_FLOW:
  5945. niu_get_ip4fs_from_tcam_key(tp, fsp);
  5946. break;
  5947. case TCP_V6_FLOW:
  5948. case UDP_V6_FLOW:
  5949. case SCTP_V6_FLOW:
  5950. case AH_V6_FLOW:
  5951. case ESP_V6_FLOW:
  5952. /* Not yet implemented */
  5953. ret = -EINVAL;
  5954. break;
  5955. case IP_USER_FLOW:
  5956. niu_get_ip4fs_from_tcam_key(tp, fsp);
  5957. break;
  5958. default:
  5959. ret = -EINVAL;
  5960. break;
  5961. }
  5962. if (ret < 0)
  5963. goto out;
  5964. if (tp->assoc_data & TCAM_ASSOCDATA_DISC)
  5965. fsp->ring_cookie = RX_CLS_FLOW_DISC;
  5966. else
  5967. fsp->ring_cookie = (tp->assoc_data & TCAM_ASSOCDATA_OFFSET) >>
  5968. TCAM_ASSOCDATA_OFFSET_SHIFT;
  5969. /* put the tcam size here */
  5970. nfc->data = tcam_get_size(np);
  5971. out:
  5972. return ret;
  5973. }
  5974. static int niu_get_ethtool_tcam_all(struct niu *np,
  5975. struct ethtool_rxnfc *nfc,
  5976. u32 *rule_locs)
  5977. {
  5978. struct niu_parent *parent = np->parent;
  5979. struct niu_tcam_entry *tp;
  5980. int i, idx, cnt;
  5981. unsigned long flags;
  5982. int ret = 0;
  5983. /* put the tcam size here */
  5984. nfc->data = tcam_get_size(np);
  5985. niu_lock_parent(np, flags);
  5986. for (cnt = 0, i = 0; i < nfc->data; i++) {
  5987. idx = tcam_get_index(np, i);
  5988. tp = &parent->tcam[idx];
  5989. if (!tp->valid)
  5990. continue;
  5991. if (cnt == nfc->rule_cnt) {
  5992. ret = -EMSGSIZE;
  5993. break;
  5994. }
  5995. rule_locs[cnt] = i;
  5996. cnt++;
  5997. }
  5998. niu_unlock_parent(np, flags);
  5999. nfc->rule_cnt = cnt;
  6000. return ret;
  6001. }
  6002. static int niu_get_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
  6003. u32 *rule_locs)
  6004. {
  6005. struct niu *np = netdev_priv(dev);
  6006. int ret = 0;
  6007. switch (cmd->cmd) {
  6008. case ETHTOOL_GRXFH:
  6009. ret = niu_get_hash_opts(np, cmd);
  6010. break;
  6011. case ETHTOOL_GRXRINGS:
  6012. cmd->data = np->num_rx_rings;
  6013. break;
  6014. case ETHTOOL_GRXCLSRLCNT:
  6015. cmd->rule_cnt = tcam_get_valid_entry_cnt(np);
  6016. break;
  6017. case ETHTOOL_GRXCLSRULE:
  6018. ret = niu_get_ethtool_tcam_entry(np, cmd);
  6019. break;
  6020. case ETHTOOL_GRXCLSRLALL:
  6021. ret = niu_get_ethtool_tcam_all(np, cmd, rule_locs);
  6022. break;
  6023. default:
  6024. ret = -EINVAL;
  6025. break;
  6026. }
  6027. return ret;
  6028. }
  6029. static int niu_set_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
  6030. {
  6031. u64 class;
  6032. u64 flow_key = 0;
  6033. unsigned long flags;
  6034. if (!niu_ethflow_to_class(nfc->flow_type, &class))
  6035. return -EINVAL;
  6036. if (class < CLASS_CODE_USER_PROG1 ||
  6037. class > CLASS_CODE_SCTP_IPV6)
  6038. return -EINVAL;
  6039. if (nfc->data & RXH_DISCARD) {
  6040. niu_lock_parent(np, flags);
  6041. flow_key = np->parent->tcam_key[class -
  6042. CLASS_CODE_USER_PROG1];
  6043. flow_key |= TCAM_KEY_DISC;
  6044. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  6045. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  6046. niu_unlock_parent(np, flags);
  6047. return 0;
  6048. } else {
  6049. /* Discard was set before, but is not set now */
  6050. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  6051. TCAM_KEY_DISC) {
  6052. niu_lock_parent(np, flags);
  6053. flow_key = np->parent->tcam_key[class -
  6054. CLASS_CODE_USER_PROG1];
  6055. flow_key &= ~TCAM_KEY_DISC;
  6056. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1),
  6057. flow_key);
  6058. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] =
  6059. flow_key;
  6060. niu_unlock_parent(np, flags);
  6061. }
  6062. }
  6063. if (!niu_ethflow_to_flowkey(nfc->data, &flow_key))
  6064. return -EINVAL;
  6065. niu_lock_parent(np, flags);
  6066. nw64(FLOW_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  6067. np->parent->flow_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  6068. niu_unlock_parent(np, flags);
  6069. return 0;
  6070. }
  6071. static void niu_get_tcamkey_from_ip4fs(struct ethtool_rx_flow_spec *fsp,
  6072. struct niu_tcam_entry *tp,
  6073. int l2_rdc_tab, u64 class)
  6074. {
  6075. u8 pid = 0;
  6076. u32 sip, dip, sipm, dipm, spi, spim;
  6077. u16 sport, dport, spm, dpm;
  6078. sip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4src);
  6079. sipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4src);
  6080. dip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4dst);
  6081. dipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4dst);
  6082. tp->key[0] = class << TCAM_V4KEY0_CLASS_CODE_SHIFT;
  6083. tp->key_mask[0] = TCAM_V4KEY0_CLASS_CODE;
  6084. tp->key[1] = (u64)l2_rdc_tab << TCAM_V4KEY1_L2RDCNUM_SHIFT;
  6085. tp->key_mask[1] = TCAM_V4KEY1_L2RDCNUM;
  6086. tp->key[3] = (u64)sip << TCAM_V4KEY3_SADDR_SHIFT;
  6087. tp->key[3] |= dip;
  6088. tp->key_mask[3] = (u64)sipm << TCAM_V4KEY3_SADDR_SHIFT;
  6089. tp->key_mask[3] |= dipm;
  6090. tp->key[2] |= ((u64)fsp->h_u.tcp_ip4_spec.tos <<
  6091. TCAM_V4KEY2_TOS_SHIFT);
  6092. tp->key_mask[2] |= ((u64)fsp->m_u.tcp_ip4_spec.tos <<
  6093. TCAM_V4KEY2_TOS_SHIFT);
  6094. switch (fsp->flow_type) {
  6095. case TCP_V4_FLOW:
  6096. case UDP_V4_FLOW:
  6097. case SCTP_V4_FLOW:
  6098. sport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.psrc);
  6099. spm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.psrc);
  6100. dport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.pdst);
  6101. dpm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.pdst);
  6102. tp->key[2] |= (((u64)sport << 16) | dport);
  6103. tp->key_mask[2] |= (((u64)spm << 16) | dpm);
  6104. niu_ethflow_to_l3proto(fsp->flow_type, &pid);
  6105. break;
  6106. case AH_V4_FLOW:
  6107. case ESP_V4_FLOW:
  6108. spi = be32_to_cpu(fsp->h_u.ah_ip4_spec.spi);
  6109. spim = be32_to_cpu(fsp->m_u.ah_ip4_spec.spi);
  6110. tp->key[2] |= spi;
  6111. tp->key_mask[2] |= spim;
  6112. niu_ethflow_to_l3proto(fsp->flow_type, &pid);
  6113. break;
  6114. case IP_USER_FLOW:
  6115. spi = be32_to_cpu(fsp->h_u.usr_ip4_spec.l4_4_bytes);
  6116. spim = be32_to_cpu(fsp->m_u.usr_ip4_spec.l4_4_bytes);
  6117. tp->key[2] |= spi;
  6118. tp->key_mask[2] |= spim;
  6119. pid = fsp->h_u.usr_ip4_spec.proto;
  6120. break;
  6121. default:
  6122. break;
  6123. }
  6124. tp->key[2] |= ((u64)pid << TCAM_V4KEY2_PROTO_SHIFT);
  6125. if (pid) {
  6126. tp->key_mask[2] |= TCAM_V4KEY2_PROTO;
  6127. }
  6128. }
  6129. static int niu_add_ethtool_tcam_entry(struct niu *np,
  6130. struct ethtool_rxnfc *nfc)
  6131. {
  6132. struct niu_parent *parent = np->parent;
  6133. struct niu_tcam_entry *tp;
  6134. struct ethtool_rx_flow_spec *fsp = &nfc->fs;
  6135. struct niu_rdc_tables *rdc_table = &parent->rdc_group_cfg[np->port];
  6136. int l2_rdc_table = rdc_table->first_table_num;
  6137. u16 idx;
  6138. u64 class;
  6139. unsigned long flags;
  6140. int err, ret;
  6141. ret = 0;
  6142. idx = nfc->fs.location;
  6143. if (idx >= tcam_get_size(np))
  6144. return -EINVAL;
  6145. if (fsp->flow_type == IP_USER_FLOW) {
  6146. int i;
  6147. int add_usr_cls = 0;
  6148. struct ethtool_usrip4_spec *uspec = &fsp->h_u.usr_ip4_spec;
  6149. struct ethtool_usrip4_spec *umask = &fsp->m_u.usr_ip4_spec;
  6150. if (uspec->ip_ver != ETH_RX_NFC_IP4)
  6151. return -EINVAL;
  6152. niu_lock_parent(np, flags);
  6153. for (i = 0; i < NIU_L3_PROG_CLS; i++) {
  6154. if (parent->l3_cls[i]) {
  6155. if (uspec->proto == parent->l3_cls_pid[i]) {
  6156. class = parent->l3_cls[i];
  6157. parent->l3_cls_refcnt[i]++;
  6158. add_usr_cls = 1;
  6159. break;
  6160. }
  6161. } else {
  6162. /* Program new user IP class */
  6163. switch (i) {
  6164. case 0:
  6165. class = CLASS_CODE_USER_PROG1;
  6166. break;
  6167. case 1:
  6168. class = CLASS_CODE_USER_PROG2;
  6169. break;
  6170. case 2:
  6171. class = CLASS_CODE_USER_PROG3;
  6172. break;
  6173. case 3:
  6174. class = CLASS_CODE_USER_PROG4;
  6175. break;
  6176. default:
  6177. break;
  6178. }
  6179. ret = tcam_user_ip_class_set(np, class, 0,
  6180. uspec->proto,
  6181. uspec->tos,
  6182. umask->tos);
  6183. if (ret)
  6184. goto out;
  6185. ret = tcam_user_ip_class_enable(np, class, 1);
  6186. if (ret)
  6187. goto out;
  6188. parent->l3_cls[i] = class;
  6189. parent->l3_cls_pid[i] = uspec->proto;
  6190. parent->l3_cls_refcnt[i]++;
  6191. add_usr_cls = 1;
  6192. break;
  6193. }
  6194. }
  6195. if (!add_usr_cls) {
  6196. netdev_info(np->dev, "niu%d: %s(): Could not find/insert class for pid %d\n",
  6197. parent->index, __func__, uspec->proto);
  6198. ret = -EINVAL;
  6199. goto out;
  6200. }
  6201. niu_unlock_parent(np, flags);
  6202. } else {
  6203. if (!niu_ethflow_to_class(fsp->flow_type, &class)) {
  6204. return -EINVAL;
  6205. }
  6206. }
  6207. niu_lock_parent(np, flags);
  6208. idx = tcam_get_index(np, idx);
  6209. tp = &parent->tcam[idx];
  6210. memset(tp, 0, sizeof(*tp));
  6211. /* fill in the tcam key and mask */
  6212. switch (fsp->flow_type) {
  6213. case TCP_V4_FLOW:
  6214. case UDP_V4_FLOW:
  6215. case SCTP_V4_FLOW:
  6216. case AH_V4_FLOW:
  6217. case ESP_V4_FLOW:
  6218. niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, class);
  6219. break;
  6220. case TCP_V6_FLOW:
  6221. case UDP_V6_FLOW:
  6222. case SCTP_V6_FLOW:
  6223. case AH_V6_FLOW:
  6224. case ESP_V6_FLOW:
  6225. /* Not yet implemented */
  6226. netdev_info(np->dev, "niu%d: In %s(): flow %d for IPv6 not implemented\n",
  6227. parent->index, __func__, fsp->flow_type);
  6228. ret = -EINVAL;
  6229. goto out;
  6230. case IP_USER_FLOW:
  6231. niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, class);
  6232. break;
  6233. default:
  6234. netdev_info(np->dev, "niu%d: In %s(): Unknown flow type %d\n",
  6235. parent->index, __func__, fsp->flow_type);
  6236. ret = -EINVAL;
  6237. goto out;
  6238. }
  6239. /* fill in the assoc data */
  6240. if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
  6241. tp->assoc_data = TCAM_ASSOCDATA_DISC;
  6242. } else {
  6243. if (fsp->ring_cookie >= np->num_rx_rings) {
  6244. netdev_info(np->dev, "niu%d: In %s(): Invalid RX ring %lld\n",
  6245. parent->index, __func__,
  6246. (long long)fsp->ring_cookie);
  6247. ret = -EINVAL;
  6248. goto out;
  6249. }
  6250. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  6251. (fsp->ring_cookie <<
  6252. TCAM_ASSOCDATA_OFFSET_SHIFT));
  6253. }
  6254. err = tcam_write(np, idx, tp->key, tp->key_mask);
  6255. if (err) {
  6256. ret = -EINVAL;
  6257. goto out;
  6258. }
  6259. err = tcam_assoc_write(np, idx, tp->assoc_data);
  6260. if (err) {
  6261. ret = -EINVAL;
  6262. goto out;
  6263. }
  6264. /* validate the entry */
  6265. tp->valid = 1;
  6266. np->clas.tcam_valid_entries++;
  6267. out:
  6268. niu_unlock_parent(np, flags);
  6269. return ret;
  6270. }
  6271. static int niu_del_ethtool_tcam_entry(struct niu *np, u32 loc)
  6272. {
  6273. struct niu_parent *parent = np->parent;
  6274. struct niu_tcam_entry *tp;
  6275. u16 idx;
  6276. unsigned long flags;
  6277. u64 class;
  6278. int ret = 0;
  6279. if (loc >= tcam_get_size(np))
  6280. return -EINVAL;
  6281. niu_lock_parent(np, flags);
  6282. idx = tcam_get_index(np, loc);
  6283. tp = &parent->tcam[idx];
  6284. /* if the entry is of a user defined class, then update*/
  6285. class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
  6286. TCAM_V4KEY0_CLASS_CODE_SHIFT;
  6287. if (class >= CLASS_CODE_USER_PROG1 && class <= CLASS_CODE_USER_PROG4) {
  6288. int i;
  6289. for (i = 0; i < NIU_L3_PROG_CLS; i++) {
  6290. if (parent->l3_cls[i] == class) {
  6291. parent->l3_cls_refcnt[i]--;
  6292. if (!parent->l3_cls_refcnt[i]) {
  6293. /* disable class */
  6294. ret = tcam_user_ip_class_enable(np,
  6295. class,
  6296. 0);
  6297. if (ret)
  6298. goto out;
  6299. parent->l3_cls[i] = 0;
  6300. parent->l3_cls_pid[i] = 0;
  6301. }
  6302. break;
  6303. }
  6304. }
  6305. if (i == NIU_L3_PROG_CLS) {
  6306. netdev_info(np->dev, "niu%d: In %s(): Usr class 0x%llx not found\n",
  6307. parent->index, __func__,
  6308. (unsigned long long)class);
  6309. ret = -EINVAL;
  6310. goto out;
  6311. }
  6312. }
  6313. ret = tcam_flush(np, idx);
  6314. if (ret)
  6315. goto out;
  6316. /* invalidate the entry */
  6317. tp->valid = 0;
  6318. np->clas.tcam_valid_entries--;
  6319. out:
  6320. niu_unlock_parent(np, flags);
  6321. return ret;
  6322. }
  6323. static int niu_set_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
  6324. {
  6325. struct niu *np = netdev_priv(dev);
  6326. int ret = 0;
  6327. switch (cmd->cmd) {
  6328. case ETHTOOL_SRXFH:
  6329. ret = niu_set_hash_opts(np, cmd);
  6330. break;
  6331. case ETHTOOL_SRXCLSRLINS:
  6332. ret = niu_add_ethtool_tcam_entry(np, cmd);
  6333. break;
  6334. case ETHTOOL_SRXCLSRLDEL:
  6335. ret = niu_del_ethtool_tcam_entry(np, cmd->fs.location);
  6336. break;
  6337. default:
  6338. ret = -EINVAL;
  6339. break;
  6340. }
  6341. return ret;
  6342. }
  6343. static const struct {
  6344. const char string[ETH_GSTRING_LEN];
  6345. } niu_xmac_stat_keys[] = {
  6346. { "tx_frames" },
  6347. { "tx_bytes" },
  6348. { "tx_fifo_errors" },
  6349. { "tx_overflow_errors" },
  6350. { "tx_max_pkt_size_errors" },
  6351. { "tx_underflow_errors" },
  6352. { "rx_local_faults" },
  6353. { "rx_remote_faults" },
  6354. { "rx_link_faults" },
  6355. { "rx_align_errors" },
  6356. { "rx_frags" },
  6357. { "rx_mcasts" },
  6358. { "rx_bcasts" },
  6359. { "rx_hist_cnt1" },
  6360. { "rx_hist_cnt2" },
  6361. { "rx_hist_cnt3" },
  6362. { "rx_hist_cnt4" },
  6363. { "rx_hist_cnt5" },
  6364. { "rx_hist_cnt6" },
  6365. { "rx_hist_cnt7" },
  6366. { "rx_octets" },
  6367. { "rx_code_violations" },
  6368. { "rx_len_errors" },
  6369. { "rx_crc_errors" },
  6370. { "rx_underflows" },
  6371. { "rx_overflows" },
  6372. { "pause_off_state" },
  6373. { "pause_on_state" },
  6374. { "pause_received" },
  6375. };
  6376. #define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
  6377. static const struct {
  6378. const char string[ETH_GSTRING_LEN];
  6379. } niu_bmac_stat_keys[] = {
  6380. { "tx_underflow_errors" },
  6381. { "tx_max_pkt_size_errors" },
  6382. { "tx_bytes" },
  6383. { "tx_frames" },
  6384. { "rx_overflows" },
  6385. { "rx_frames" },
  6386. { "rx_align_errors" },
  6387. { "rx_crc_errors" },
  6388. { "rx_len_errors" },
  6389. { "pause_off_state" },
  6390. { "pause_on_state" },
  6391. { "pause_received" },
  6392. };
  6393. #define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
  6394. static const struct {
  6395. const char string[ETH_GSTRING_LEN];
  6396. } niu_rxchan_stat_keys[] = {
  6397. { "rx_channel" },
  6398. { "rx_packets" },
  6399. { "rx_bytes" },
  6400. { "rx_dropped" },
  6401. { "rx_errors" },
  6402. };
  6403. #define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
  6404. static const struct {
  6405. const char string[ETH_GSTRING_LEN];
  6406. } niu_txchan_stat_keys[] = {
  6407. { "tx_channel" },
  6408. { "tx_packets" },
  6409. { "tx_bytes" },
  6410. { "tx_errors" },
  6411. };
  6412. #define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
  6413. static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  6414. {
  6415. struct niu *np = netdev_priv(dev);
  6416. int i;
  6417. if (stringset != ETH_SS_STATS)
  6418. return;
  6419. if (np->flags & NIU_FLAGS_XMAC) {
  6420. memcpy(data, niu_xmac_stat_keys,
  6421. sizeof(niu_xmac_stat_keys));
  6422. data += sizeof(niu_xmac_stat_keys);
  6423. } else {
  6424. memcpy(data, niu_bmac_stat_keys,
  6425. sizeof(niu_bmac_stat_keys));
  6426. data += sizeof(niu_bmac_stat_keys);
  6427. }
  6428. for (i = 0; i < np->num_rx_rings; i++) {
  6429. memcpy(data, niu_rxchan_stat_keys,
  6430. sizeof(niu_rxchan_stat_keys));
  6431. data += sizeof(niu_rxchan_stat_keys);
  6432. }
  6433. for (i = 0; i < np->num_tx_rings; i++) {
  6434. memcpy(data, niu_txchan_stat_keys,
  6435. sizeof(niu_txchan_stat_keys));
  6436. data += sizeof(niu_txchan_stat_keys);
  6437. }
  6438. }
  6439. static int niu_get_sset_count(struct net_device *dev, int stringset)
  6440. {
  6441. struct niu *np = netdev_priv(dev);
  6442. if (stringset != ETH_SS_STATS)
  6443. return -EINVAL;
  6444. return (np->flags & NIU_FLAGS_XMAC ?
  6445. NUM_XMAC_STAT_KEYS :
  6446. NUM_BMAC_STAT_KEYS) +
  6447. (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
  6448. (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS);
  6449. }
  6450. static void niu_get_ethtool_stats(struct net_device *dev,
  6451. struct ethtool_stats *stats, u64 *data)
  6452. {
  6453. struct niu *np = netdev_priv(dev);
  6454. int i;
  6455. niu_sync_mac_stats(np);
  6456. if (np->flags & NIU_FLAGS_XMAC) {
  6457. memcpy(data, &np->mac_stats.xmac,
  6458. sizeof(struct niu_xmac_stats));
  6459. data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
  6460. } else {
  6461. memcpy(data, &np->mac_stats.bmac,
  6462. sizeof(struct niu_bmac_stats));
  6463. data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
  6464. }
  6465. for (i = 0; i < np->num_rx_rings; i++) {
  6466. struct rx_ring_info *rp = &np->rx_rings[i];
  6467. niu_sync_rx_discard_stats(np, rp, 0);
  6468. data[0] = rp->rx_channel;
  6469. data[1] = rp->rx_packets;
  6470. data[2] = rp->rx_bytes;
  6471. data[3] = rp->rx_dropped;
  6472. data[4] = rp->rx_errors;
  6473. data += 5;
  6474. }
  6475. for (i = 0; i < np->num_tx_rings; i++) {
  6476. struct tx_ring_info *rp = &np->tx_rings[i];
  6477. data[0] = rp->tx_channel;
  6478. data[1] = rp->tx_packets;
  6479. data[2] = rp->tx_bytes;
  6480. data[3] = rp->tx_errors;
  6481. data += 4;
  6482. }
  6483. }
  6484. static u64 niu_led_state_save(struct niu *np)
  6485. {
  6486. if (np->flags & NIU_FLAGS_XMAC)
  6487. return nr64_mac(XMAC_CONFIG);
  6488. else
  6489. return nr64_mac(BMAC_XIF_CONFIG);
  6490. }
  6491. static void niu_led_state_restore(struct niu *np, u64 val)
  6492. {
  6493. if (np->flags & NIU_FLAGS_XMAC)
  6494. nw64_mac(XMAC_CONFIG, val);
  6495. else
  6496. nw64_mac(BMAC_XIF_CONFIG, val);
  6497. }
  6498. static void niu_force_led(struct niu *np, int on)
  6499. {
  6500. u64 val, reg, bit;
  6501. if (np->flags & NIU_FLAGS_XMAC) {
  6502. reg = XMAC_CONFIG;
  6503. bit = XMAC_CONFIG_FORCE_LED_ON;
  6504. } else {
  6505. reg = BMAC_XIF_CONFIG;
  6506. bit = BMAC_XIF_CONFIG_LINK_LED;
  6507. }
  6508. val = nr64_mac(reg);
  6509. if (on)
  6510. val |= bit;
  6511. else
  6512. val &= ~bit;
  6513. nw64_mac(reg, val);
  6514. }
  6515. static int niu_set_phys_id(struct net_device *dev,
  6516. enum ethtool_phys_id_state state)
  6517. {
  6518. struct niu *np = netdev_priv(dev);
  6519. if (!netif_running(dev))
  6520. return -EAGAIN;
  6521. switch (state) {
  6522. case ETHTOOL_ID_ACTIVE:
  6523. np->orig_led_state = niu_led_state_save(np);
  6524. return 1; /* cycle on/off once per second */
  6525. case ETHTOOL_ID_ON:
  6526. niu_force_led(np, 1);
  6527. break;
  6528. case ETHTOOL_ID_OFF:
  6529. niu_force_led(np, 0);
  6530. break;
  6531. case ETHTOOL_ID_INACTIVE:
  6532. niu_led_state_restore(np, np->orig_led_state);
  6533. }
  6534. return 0;
  6535. }
  6536. static const struct ethtool_ops niu_ethtool_ops = {
  6537. .get_drvinfo = niu_get_drvinfo,
  6538. .get_link = ethtool_op_get_link,
  6539. .get_msglevel = niu_get_msglevel,
  6540. .set_msglevel = niu_set_msglevel,
  6541. .nway_reset = niu_nway_reset,
  6542. .get_eeprom_len = niu_get_eeprom_len,
  6543. .get_eeprom = niu_get_eeprom,
  6544. .get_settings = niu_get_settings,
  6545. .set_settings = niu_set_settings,
  6546. .get_strings = niu_get_strings,
  6547. .get_sset_count = niu_get_sset_count,
  6548. .get_ethtool_stats = niu_get_ethtool_stats,
  6549. .set_phys_id = niu_set_phys_id,
  6550. .get_rxnfc = niu_get_nfc,
  6551. .set_rxnfc = niu_set_nfc,
  6552. };
  6553. static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
  6554. int ldg, int ldn)
  6555. {
  6556. if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
  6557. return -EINVAL;
  6558. if (ldn < 0 || ldn > LDN_MAX)
  6559. return -EINVAL;
  6560. parent->ldg_map[ldn] = ldg;
  6561. if (np->parent->plat_type == PLAT_TYPE_NIU) {
  6562. /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
  6563. * the firmware, and we're not supposed to change them.
  6564. * Validate the mapping, because if it's wrong we probably
  6565. * won't get any interrupts and that's painful to debug.
  6566. */
  6567. if (nr64(LDG_NUM(ldn)) != ldg) {
  6568. dev_err(np->device, "Port %u, mis-matched LDG assignment for ldn %d, should be %d is %llu\n",
  6569. np->port, ldn, ldg,
  6570. (unsigned long long) nr64(LDG_NUM(ldn)));
  6571. return -EINVAL;
  6572. }
  6573. } else
  6574. nw64(LDG_NUM(ldn), ldg);
  6575. return 0;
  6576. }
  6577. static int niu_set_ldg_timer_res(struct niu *np, int res)
  6578. {
  6579. if (res < 0 || res > LDG_TIMER_RES_VAL)
  6580. return -EINVAL;
  6581. nw64(LDG_TIMER_RES, res);
  6582. return 0;
  6583. }
  6584. static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
  6585. {
  6586. if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
  6587. (func < 0 || func > 3) ||
  6588. (vector < 0 || vector > 0x1f))
  6589. return -EINVAL;
  6590. nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
  6591. return 0;
  6592. }
  6593. static int __devinit niu_pci_eeprom_read(struct niu *np, u32 addr)
  6594. {
  6595. u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
  6596. (addr << ESPC_PIO_STAT_ADDR_SHIFT));
  6597. int limit;
  6598. if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
  6599. return -EINVAL;
  6600. frame = frame_base;
  6601. nw64(ESPC_PIO_STAT, frame);
  6602. limit = 64;
  6603. do {
  6604. udelay(5);
  6605. frame = nr64(ESPC_PIO_STAT);
  6606. if (frame & ESPC_PIO_STAT_READ_END)
  6607. break;
  6608. } while (limit--);
  6609. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  6610. dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
  6611. (unsigned long long) frame);
  6612. return -ENODEV;
  6613. }
  6614. frame = frame_base;
  6615. nw64(ESPC_PIO_STAT, frame);
  6616. limit = 64;
  6617. do {
  6618. udelay(5);
  6619. frame = nr64(ESPC_PIO_STAT);
  6620. if (frame & ESPC_PIO_STAT_READ_END)
  6621. break;
  6622. } while (limit--);
  6623. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  6624. dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
  6625. (unsigned long long) frame);
  6626. return -ENODEV;
  6627. }
  6628. frame = nr64(ESPC_PIO_STAT);
  6629. return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
  6630. }
  6631. static int __devinit niu_pci_eeprom_read16(struct niu *np, u32 off)
  6632. {
  6633. int err = niu_pci_eeprom_read(np, off);
  6634. u16 val;
  6635. if (err < 0)
  6636. return err;
  6637. val = (err << 8);
  6638. err = niu_pci_eeprom_read(np, off + 1);
  6639. if (err < 0)
  6640. return err;
  6641. val |= (err & 0xff);
  6642. return val;
  6643. }
  6644. static int __devinit niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
  6645. {
  6646. int err = niu_pci_eeprom_read(np, off);
  6647. u16 val;
  6648. if (err < 0)
  6649. return err;
  6650. val = (err & 0xff);
  6651. err = niu_pci_eeprom_read(np, off + 1);
  6652. if (err < 0)
  6653. return err;
  6654. val |= (err & 0xff) << 8;
  6655. return val;
  6656. }
  6657. static int __devinit niu_pci_vpd_get_propname(struct niu *np,
  6658. u32 off,
  6659. char *namebuf,
  6660. int namebuf_len)
  6661. {
  6662. int i;
  6663. for (i = 0; i < namebuf_len; i++) {
  6664. int err = niu_pci_eeprom_read(np, off + i);
  6665. if (err < 0)
  6666. return err;
  6667. *namebuf++ = err;
  6668. if (!err)
  6669. break;
  6670. }
  6671. if (i >= namebuf_len)
  6672. return -EINVAL;
  6673. return i + 1;
  6674. }
  6675. static void __devinit niu_vpd_parse_version(struct niu *np)
  6676. {
  6677. struct niu_vpd *vpd = &np->vpd;
  6678. int len = strlen(vpd->version) + 1;
  6679. const char *s = vpd->version;
  6680. int i;
  6681. for (i = 0; i < len - 5; i++) {
  6682. if (!strncmp(s + i, "FCode ", 6))
  6683. break;
  6684. }
  6685. if (i >= len - 5)
  6686. return;
  6687. s += i + 5;
  6688. sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
  6689. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6690. "VPD_SCAN: FCODE major(%d) minor(%d)\n",
  6691. vpd->fcode_major, vpd->fcode_minor);
  6692. if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
  6693. (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
  6694. vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
  6695. np->flags |= NIU_FLAGS_VPD_VALID;
  6696. }
  6697. /* ESPC_PIO_EN_ENABLE must be set */
  6698. static int __devinit niu_pci_vpd_scan_props(struct niu *np,
  6699. u32 start, u32 end)
  6700. {
  6701. unsigned int found_mask = 0;
  6702. #define FOUND_MASK_MODEL 0x00000001
  6703. #define FOUND_MASK_BMODEL 0x00000002
  6704. #define FOUND_MASK_VERS 0x00000004
  6705. #define FOUND_MASK_MAC 0x00000008
  6706. #define FOUND_MASK_NMAC 0x00000010
  6707. #define FOUND_MASK_PHY 0x00000020
  6708. #define FOUND_MASK_ALL 0x0000003f
  6709. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6710. "VPD_SCAN: start[%x] end[%x]\n", start, end);
  6711. while (start < end) {
  6712. int len, err, prop_len;
  6713. char namebuf[64];
  6714. u8 *prop_buf;
  6715. int max_len;
  6716. if (found_mask == FOUND_MASK_ALL) {
  6717. niu_vpd_parse_version(np);
  6718. return 1;
  6719. }
  6720. err = niu_pci_eeprom_read(np, start + 2);
  6721. if (err < 0)
  6722. return err;
  6723. len = err;
  6724. start += 3;
  6725. prop_len = niu_pci_eeprom_read(np, start + 4);
  6726. err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
  6727. if (err < 0)
  6728. return err;
  6729. prop_buf = NULL;
  6730. max_len = 0;
  6731. if (!strcmp(namebuf, "model")) {
  6732. prop_buf = np->vpd.model;
  6733. max_len = NIU_VPD_MODEL_MAX;
  6734. found_mask |= FOUND_MASK_MODEL;
  6735. } else if (!strcmp(namebuf, "board-model")) {
  6736. prop_buf = np->vpd.board_model;
  6737. max_len = NIU_VPD_BD_MODEL_MAX;
  6738. found_mask |= FOUND_MASK_BMODEL;
  6739. } else if (!strcmp(namebuf, "version")) {
  6740. prop_buf = np->vpd.version;
  6741. max_len = NIU_VPD_VERSION_MAX;
  6742. found_mask |= FOUND_MASK_VERS;
  6743. } else if (!strcmp(namebuf, "local-mac-address")) {
  6744. prop_buf = np->vpd.local_mac;
  6745. max_len = ETH_ALEN;
  6746. found_mask |= FOUND_MASK_MAC;
  6747. } else if (!strcmp(namebuf, "num-mac-addresses")) {
  6748. prop_buf = &np->vpd.mac_num;
  6749. max_len = 1;
  6750. found_mask |= FOUND_MASK_NMAC;
  6751. } else if (!strcmp(namebuf, "phy-type")) {
  6752. prop_buf = np->vpd.phy_type;
  6753. max_len = NIU_VPD_PHY_TYPE_MAX;
  6754. found_mask |= FOUND_MASK_PHY;
  6755. }
  6756. if (max_len && prop_len > max_len) {
  6757. dev_err(np->device, "Property '%s' length (%d) is too long\n", namebuf, prop_len);
  6758. return -EINVAL;
  6759. }
  6760. if (prop_buf) {
  6761. u32 off = start + 5 + err;
  6762. int i;
  6763. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6764. "VPD_SCAN: Reading in property [%s] len[%d]\n",
  6765. namebuf, prop_len);
  6766. for (i = 0; i < prop_len; i++)
  6767. *prop_buf++ = niu_pci_eeprom_read(np, off + i);
  6768. }
  6769. start += len;
  6770. }
  6771. return 0;
  6772. }
  6773. /* ESPC_PIO_EN_ENABLE must be set */
  6774. static void __devinit niu_pci_vpd_fetch(struct niu *np, u32 start)
  6775. {
  6776. u32 offset;
  6777. int err;
  6778. err = niu_pci_eeprom_read16_swp(np, start + 1);
  6779. if (err < 0)
  6780. return;
  6781. offset = err + 3;
  6782. while (start + offset < ESPC_EEPROM_SIZE) {
  6783. u32 here = start + offset;
  6784. u32 end;
  6785. err = niu_pci_eeprom_read(np, here);
  6786. if (err != 0x90)
  6787. return;
  6788. err = niu_pci_eeprom_read16_swp(np, here + 1);
  6789. if (err < 0)
  6790. return;
  6791. here = start + offset + 3;
  6792. end = start + offset + err;
  6793. offset += err;
  6794. err = niu_pci_vpd_scan_props(np, here, end);
  6795. if (err < 0 || err == 1)
  6796. return;
  6797. }
  6798. }
  6799. /* ESPC_PIO_EN_ENABLE must be set */
  6800. static u32 __devinit niu_pci_vpd_offset(struct niu *np)
  6801. {
  6802. u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
  6803. int err;
  6804. while (start < end) {
  6805. ret = start;
  6806. /* ROM header signature? */
  6807. err = niu_pci_eeprom_read16(np, start + 0);
  6808. if (err != 0x55aa)
  6809. return 0;
  6810. /* Apply offset to PCI data structure. */
  6811. err = niu_pci_eeprom_read16(np, start + 23);
  6812. if (err < 0)
  6813. return 0;
  6814. start += err;
  6815. /* Check for "PCIR" signature. */
  6816. err = niu_pci_eeprom_read16(np, start + 0);
  6817. if (err != 0x5043)
  6818. return 0;
  6819. err = niu_pci_eeprom_read16(np, start + 2);
  6820. if (err != 0x4952)
  6821. return 0;
  6822. /* Check for OBP image type. */
  6823. err = niu_pci_eeprom_read(np, start + 20);
  6824. if (err < 0)
  6825. return 0;
  6826. if (err != 0x01) {
  6827. err = niu_pci_eeprom_read(np, ret + 2);
  6828. if (err < 0)
  6829. return 0;
  6830. start = ret + (err * 512);
  6831. continue;
  6832. }
  6833. err = niu_pci_eeprom_read16_swp(np, start + 8);
  6834. if (err < 0)
  6835. return err;
  6836. ret += err;
  6837. err = niu_pci_eeprom_read(np, ret + 0);
  6838. if (err != 0x82)
  6839. return 0;
  6840. return ret;
  6841. }
  6842. return 0;
  6843. }
  6844. static int __devinit niu_phy_type_prop_decode(struct niu *np,
  6845. const char *phy_prop)
  6846. {
  6847. if (!strcmp(phy_prop, "mif")) {
  6848. /* 1G copper, MII */
  6849. np->flags &= ~(NIU_FLAGS_FIBER |
  6850. NIU_FLAGS_10G);
  6851. np->mac_xcvr = MAC_XCVR_MII;
  6852. } else if (!strcmp(phy_prop, "xgf")) {
  6853. /* 10G fiber, XPCS */
  6854. np->flags |= (NIU_FLAGS_10G |
  6855. NIU_FLAGS_FIBER);
  6856. np->mac_xcvr = MAC_XCVR_XPCS;
  6857. } else if (!strcmp(phy_prop, "pcs")) {
  6858. /* 1G fiber, PCS */
  6859. np->flags &= ~NIU_FLAGS_10G;
  6860. np->flags |= NIU_FLAGS_FIBER;
  6861. np->mac_xcvr = MAC_XCVR_PCS;
  6862. } else if (!strcmp(phy_prop, "xgc")) {
  6863. /* 10G copper, XPCS */
  6864. np->flags |= NIU_FLAGS_10G;
  6865. np->flags &= ~NIU_FLAGS_FIBER;
  6866. np->mac_xcvr = MAC_XCVR_XPCS;
  6867. } else if (!strcmp(phy_prop, "xgsd") || !strcmp(phy_prop, "gsd")) {
  6868. /* 10G Serdes or 1G Serdes, default to 10G */
  6869. np->flags |= NIU_FLAGS_10G;
  6870. np->flags &= ~NIU_FLAGS_FIBER;
  6871. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6872. np->mac_xcvr = MAC_XCVR_XPCS;
  6873. } else {
  6874. return -EINVAL;
  6875. }
  6876. return 0;
  6877. }
  6878. static int niu_pci_vpd_get_nports(struct niu *np)
  6879. {
  6880. int ports = 0;
  6881. if ((!strcmp(np->vpd.model, NIU_QGC_LP_MDL_STR)) ||
  6882. (!strcmp(np->vpd.model, NIU_QGC_PEM_MDL_STR)) ||
  6883. (!strcmp(np->vpd.model, NIU_MARAMBA_MDL_STR)) ||
  6884. (!strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) ||
  6885. (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR))) {
  6886. ports = 4;
  6887. } else if ((!strcmp(np->vpd.model, NIU_2XGF_LP_MDL_STR)) ||
  6888. (!strcmp(np->vpd.model, NIU_2XGF_PEM_MDL_STR)) ||
  6889. (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) ||
  6890. (!strcmp(np->vpd.model, NIU_2XGF_MRVL_MDL_STR))) {
  6891. ports = 2;
  6892. }
  6893. return ports;
  6894. }
  6895. static void __devinit niu_pci_vpd_validate(struct niu *np)
  6896. {
  6897. struct net_device *dev = np->dev;
  6898. struct niu_vpd *vpd = &np->vpd;
  6899. u8 val8;
  6900. if (!is_valid_ether_addr(&vpd->local_mac[0])) {
  6901. dev_err(np->device, "VPD MAC invalid, falling back to SPROM\n");
  6902. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6903. return;
  6904. }
  6905. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  6906. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  6907. np->flags |= NIU_FLAGS_10G;
  6908. np->flags &= ~NIU_FLAGS_FIBER;
  6909. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6910. np->mac_xcvr = MAC_XCVR_PCS;
  6911. if (np->port > 1) {
  6912. np->flags |= NIU_FLAGS_FIBER;
  6913. np->flags &= ~NIU_FLAGS_10G;
  6914. }
  6915. if (np->flags & NIU_FLAGS_10G)
  6916. np->mac_xcvr = MAC_XCVR_XPCS;
  6917. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  6918. np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
  6919. NIU_FLAGS_HOTPLUG_PHY);
  6920. } else if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  6921. dev_err(np->device, "Illegal phy string [%s]\n",
  6922. np->vpd.phy_type);
  6923. dev_err(np->device, "Falling back to SPROM\n");
  6924. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6925. return;
  6926. }
  6927. memcpy(dev->perm_addr, vpd->local_mac, ETH_ALEN);
  6928. val8 = dev->perm_addr[5];
  6929. dev->perm_addr[5] += np->port;
  6930. if (dev->perm_addr[5] < val8)
  6931. dev->perm_addr[4]++;
  6932. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  6933. }
  6934. static int __devinit niu_pci_probe_sprom(struct niu *np)
  6935. {
  6936. struct net_device *dev = np->dev;
  6937. int len, i;
  6938. u64 val, sum;
  6939. u8 val8;
  6940. val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
  6941. val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
  6942. len = val / 4;
  6943. np->eeprom_len = len;
  6944. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6945. "SPROM: Image size %llu\n", (unsigned long long)val);
  6946. sum = 0;
  6947. for (i = 0; i < len; i++) {
  6948. val = nr64(ESPC_NCR(i));
  6949. sum += (val >> 0) & 0xff;
  6950. sum += (val >> 8) & 0xff;
  6951. sum += (val >> 16) & 0xff;
  6952. sum += (val >> 24) & 0xff;
  6953. }
  6954. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6955. "SPROM: Checksum %x\n", (int)(sum & 0xff));
  6956. if ((sum & 0xff) != 0xab) {
  6957. dev_err(np->device, "Bad SPROM checksum (%x, should be 0xab)\n", (int)(sum & 0xff));
  6958. return -EINVAL;
  6959. }
  6960. val = nr64(ESPC_PHY_TYPE);
  6961. switch (np->port) {
  6962. case 0:
  6963. val8 = (val & ESPC_PHY_TYPE_PORT0) >>
  6964. ESPC_PHY_TYPE_PORT0_SHIFT;
  6965. break;
  6966. case 1:
  6967. val8 = (val & ESPC_PHY_TYPE_PORT1) >>
  6968. ESPC_PHY_TYPE_PORT1_SHIFT;
  6969. break;
  6970. case 2:
  6971. val8 = (val & ESPC_PHY_TYPE_PORT2) >>
  6972. ESPC_PHY_TYPE_PORT2_SHIFT;
  6973. break;
  6974. case 3:
  6975. val8 = (val & ESPC_PHY_TYPE_PORT3) >>
  6976. ESPC_PHY_TYPE_PORT3_SHIFT;
  6977. break;
  6978. default:
  6979. dev_err(np->device, "Bogus port number %u\n",
  6980. np->port);
  6981. return -EINVAL;
  6982. }
  6983. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6984. "SPROM: PHY type %x\n", val8);
  6985. switch (val8) {
  6986. case ESPC_PHY_TYPE_1G_COPPER:
  6987. /* 1G copper, MII */
  6988. np->flags &= ~(NIU_FLAGS_FIBER |
  6989. NIU_FLAGS_10G);
  6990. np->mac_xcvr = MAC_XCVR_MII;
  6991. break;
  6992. case ESPC_PHY_TYPE_1G_FIBER:
  6993. /* 1G fiber, PCS */
  6994. np->flags &= ~NIU_FLAGS_10G;
  6995. np->flags |= NIU_FLAGS_FIBER;
  6996. np->mac_xcvr = MAC_XCVR_PCS;
  6997. break;
  6998. case ESPC_PHY_TYPE_10G_COPPER:
  6999. /* 10G copper, XPCS */
  7000. np->flags |= NIU_FLAGS_10G;
  7001. np->flags &= ~NIU_FLAGS_FIBER;
  7002. np->mac_xcvr = MAC_XCVR_XPCS;
  7003. break;
  7004. case ESPC_PHY_TYPE_10G_FIBER:
  7005. /* 10G fiber, XPCS */
  7006. np->flags |= (NIU_FLAGS_10G |
  7007. NIU_FLAGS_FIBER);
  7008. np->mac_xcvr = MAC_XCVR_XPCS;
  7009. break;
  7010. default:
  7011. dev_err(np->device, "Bogus SPROM phy type %u\n", val8);
  7012. return -EINVAL;
  7013. }
  7014. val = nr64(ESPC_MAC_ADDR0);
  7015. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7016. "SPROM: MAC_ADDR0[%08llx]\n", (unsigned long long)val);
  7017. dev->perm_addr[0] = (val >> 0) & 0xff;
  7018. dev->perm_addr[1] = (val >> 8) & 0xff;
  7019. dev->perm_addr[2] = (val >> 16) & 0xff;
  7020. dev->perm_addr[3] = (val >> 24) & 0xff;
  7021. val = nr64(ESPC_MAC_ADDR1);
  7022. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7023. "SPROM: MAC_ADDR1[%08llx]\n", (unsigned long long)val);
  7024. dev->perm_addr[4] = (val >> 0) & 0xff;
  7025. dev->perm_addr[5] = (val >> 8) & 0xff;
  7026. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  7027. dev_err(np->device, "SPROM MAC address invalid [ %pM ]\n",
  7028. dev->perm_addr);
  7029. return -EINVAL;
  7030. }
  7031. val8 = dev->perm_addr[5];
  7032. dev->perm_addr[5] += np->port;
  7033. if (dev->perm_addr[5] < val8)
  7034. dev->perm_addr[4]++;
  7035. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  7036. val = nr64(ESPC_MOD_STR_LEN);
  7037. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7038. "SPROM: MOD_STR_LEN[%llu]\n", (unsigned long long)val);
  7039. if (val >= 8 * 4)
  7040. return -EINVAL;
  7041. for (i = 0; i < val; i += 4) {
  7042. u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
  7043. np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
  7044. np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
  7045. np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
  7046. np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
  7047. }
  7048. np->vpd.model[val] = '\0';
  7049. val = nr64(ESPC_BD_MOD_STR_LEN);
  7050. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7051. "SPROM: BD_MOD_STR_LEN[%llu]\n", (unsigned long long)val);
  7052. if (val >= 4 * 4)
  7053. return -EINVAL;
  7054. for (i = 0; i < val; i += 4) {
  7055. u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
  7056. np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
  7057. np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
  7058. np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
  7059. np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
  7060. }
  7061. np->vpd.board_model[val] = '\0';
  7062. np->vpd.mac_num =
  7063. nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
  7064. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7065. "SPROM: NUM_PORTS_MACS[%d]\n", np->vpd.mac_num);
  7066. return 0;
  7067. }
  7068. static int __devinit niu_get_and_validate_port(struct niu *np)
  7069. {
  7070. struct niu_parent *parent = np->parent;
  7071. if (np->port <= 1)
  7072. np->flags |= NIU_FLAGS_XMAC;
  7073. if (!parent->num_ports) {
  7074. if (parent->plat_type == PLAT_TYPE_NIU) {
  7075. parent->num_ports = 2;
  7076. } else {
  7077. parent->num_ports = niu_pci_vpd_get_nports(np);
  7078. if (!parent->num_ports) {
  7079. /* Fall back to SPROM as last resort.
  7080. * This will fail on most cards.
  7081. */
  7082. parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
  7083. ESPC_NUM_PORTS_MACS_VAL;
  7084. /* All of the current probing methods fail on
  7085. * Maramba on-board parts.
  7086. */
  7087. if (!parent->num_ports)
  7088. parent->num_ports = 4;
  7089. }
  7090. }
  7091. }
  7092. if (np->port >= parent->num_ports)
  7093. return -ENODEV;
  7094. return 0;
  7095. }
  7096. static int __devinit phy_record(struct niu_parent *parent,
  7097. struct phy_probe_info *p,
  7098. int dev_id_1, int dev_id_2, u8 phy_port,
  7099. int type)
  7100. {
  7101. u32 id = (dev_id_1 << 16) | dev_id_2;
  7102. u8 idx;
  7103. if (dev_id_1 < 0 || dev_id_2 < 0)
  7104. return 0;
  7105. if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
  7106. /* Because of the NIU_PHY_ID_MASK being applied, the 8704
  7107. * test covers the 8706 as well.
  7108. */
  7109. if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) &&
  7110. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011))
  7111. return 0;
  7112. } else {
  7113. if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
  7114. return 0;
  7115. }
  7116. pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
  7117. parent->index, id,
  7118. type == PHY_TYPE_PMA_PMD ? "PMA/PMD" :
  7119. type == PHY_TYPE_PCS ? "PCS" : "MII",
  7120. phy_port);
  7121. if (p->cur[type] >= NIU_MAX_PORTS) {
  7122. pr_err("Too many PHY ports\n");
  7123. return -EINVAL;
  7124. }
  7125. idx = p->cur[type];
  7126. p->phy_id[type][idx] = id;
  7127. p->phy_port[type][idx] = phy_port;
  7128. p->cur[type] = idx + 1;
  7129. return 0;
  7130. }
  7131. static int __devinit port_has_10g(struct phy_probe_info *p, int port)
  7132. {
  7133. int i;
  7134. for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
  7135. if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
  7136. return 1;
  7137. }
  7138. for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
  7139. if (p->phy_port[PHY_TYPE_PCS][i] == port)
  7140. return 1;
  7141. }
  7142. return 0;
  7143. }
  7144. static int __devinit count_10g_ports(struct phy_probe_info *p, int *lowest)
  7145. {
  7146. int port, cnt;
  7147. cnt = 0;
  7148. *lowest = 32;
  7149. for (port = 8; port < 32; port++) {
  7150. if (port_has_10g(p, port)) {
  7151. if (!cnt)
  7152. *lowest = port;
  7153. cnt++;
  7154. }
  7155. }
  7156. return cnt;
  7157. }
  7158. static int __devinit count_1g_ports(struct phy_probe_info *p, int *lowest)
  7159. {
  7160. *lowest = 32;
  7161. if (p->cur[PHY_TYPE_MII])
  7162. *lowest = p->phy_port[PHY_TYPE_MII][0];
  7163. return p->cur[PHY_TYPE_MII];
  7164. }
  7165. static void __devinit niu_n2_divide_channels(struct niu_parent *parent)
  7166. {
  7167. int num_ports = parent->num_ports;
  7168. int i;
  7169. for (i = 0; i < num_ports; i++) {
  7170. parent->rxchan_per_port[i] = (16 / num_ports);
  7171. parent->txchan_per_port[i] = (16 / num_ports);
  7172. pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
  7173. parent->index, i,
  7174. parent->rxchan_per_port[i],
  7175. parent->txchan_per_port[i]);
  7176. }
  7177. }
  7178. static void __devinit niu_divide_channels(struct niu_parent *parent,
  7179. int num_10g, int num_1g)
  7180. {
  7181. int num_ports = parent->num_ports;
  7182. int rx_chans_per_10g, rx_chans_per_1g;
  7183. int tx_chans_per_10g, tx_chans_per_1g;
  7184. int i, tot_rx, tot_tx;
  7185. if (!num_10g || !num_1g) {
  7186. rx_chans_per_10g = rx_chans_per_1g =
  7187. (NIU_NUM_RXCHAN / num_ports);
  7188. tx_chans_per_10g = tx_chans_per_1g =
  7189. (NIU_NUM_TXCHAN / num_ports);
  7190. } else {
  7191. rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
  7192. rx_chans_per_10g = (NIU_NUM_RXCHAN -
  7193. (rx_chans_per_1g * num_1g)) /
  7194. num_10g;
  7195. tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
  7196. tx_chans_per_10g = (NIU_NUM_TXCHAN -
  7197. (tx_chans_per_1g * num_1g)) /
  7198. num_10g;
  7199. }
  7200. tot_rx = tot_tx = 0;
  7201. for (i = 0; i < num_ports; i++) {
  7202. int type = phy_decode(parent->port_phy, i);
  7203. if (type == PORT_TYPE_10G) {
  7204. parent->rxchan_per_port[i] = rx_chans_per_10g;
  7205. parent->txchan_per_port[i] = tx_chans_per_10g;
  7206. } else {
  7207. parent->rxchan_per_port[i] = rx_chans_per_1g;
  7208. parent->txchan_per_port[i] = tx_chans_per_1g;
  7209. }
  7210. pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
  7211. parent->index, i,
  7212. parent->rxchan_per_port[i],
  7213. parent->txchan_per_port[i]);
  7214. tot_rx += parent->rxchan_per_port[i];
  7215. tot_tx += parent->txchan_per_port[i];
  7216. }
  7217. if (tot_rx > NIU_NUM_RXCHAN) {
  7218. pr_err("niu%d: Too many RX channels (%d), resetting to one per port\n",
  7219. parent->index, tot_rx);
  7220. for (i = 0; i < num_ports; i++)
  7221. parent->rxchan_per_port[i] = 1;
  7222. }
  7223. if (tot_tx > NIU_NUM_TXCHAN) {
  7224. pr_err("niu%d: Too many TX channels (%d), resetting to one per port\n",
  7225. parent->index, tot_tx);
  7226. for (i = 0; i < num_ports; i++)
  7227. parent->txchan_per_port[i] = 1;
  7228. }
  7229. if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
  7230. pr_warning("niu%d: Driver bug, wasted channels, RX[%d] TX[%d]\n",
  7231. parent->index, tot_rx, tot_tx);
  7232. }
  7233. }
  7234. static void __devinit niu_divide_rdc_groups(struct niu_parent *parent,
  7235. int num_10g, int num_1g)
  7236. {
  7237. int i, num_ports = parent->num_ports;
  7238. int rdc_group, rdc_groups_per_port;
  7239. int rdc_channel_base;
  7240. rdc_group = 0;
  7241. rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
  7242. rdc_channel_base = 0;
  7243. for (i = 0; i < num_ports; i++) {
  7244. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
  7245. int grp, num_channels = parent->rxchan_per_port[i];
  7246. int this_channel_offset;
  7247. tp->first_table_num = rdc_group;
  7248. tp->num_tables = rdc_groups_per_port;
  7249. this_channel_offset = 0;
  7250. for (grp = 0; grp < tp->num_tables; grp++) {
  7251. struct rdc_table *rt = &tp->tables[grp];
  7252. int slot;
  7253. pr_info("niu%d: Port %d RDC tbl(%d) [ ",
  7254. parent->index, i, tp->first_table_num + grp);
  7255. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
  7256. rt->rxdma_channel[slot] =
  7257. rdc_channel_base + this_channel_offset;
  7258. pr_cont("%d ", rt->rxdma_channel[slot]);
  7259. if (++this_channel_offset == num_channels)
  7260. this_channel_offset = 0;
  7261. }
  7262. pr_cont("]\n");
  7263. }
  7264. parent->rdc_default[i] = rdc_channel_base;
  7265. rdc_channel_base += num_channels;
  7266. rdc_group += rdc_groups_per_port;
  7267. }
  7268. }
  7269. static int __devinit fill_phy_probe_info(struct niu *np,
  7270. struct niu_parent *parent,
  7271. struct phy_probe_info *info)
  7272. {
  7273. unsigned long flags;
  7274. int port, err;
  7275. memset(info, 0, sizeof(*info));
  7276. /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
  7277. niu_lock_parent(np, flags);
  7278. err = 0;
  7279. for (port = 8; port < 32; port++) {
  7280. int dev_id_1, dev_id_2;
  7281. dev_id_1 = mdio_read(np, port,
  7282. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
  7283. dev_id_2 = mdio_read(np, port,
  7284. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
  7285. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7286. PHY_TYPE_PMA_PMD);
  7287. if (err)
  7288. break;
  7289. dev_id_1 = mdio_read(np, port,
  7290. NIU_PCS_DEV_ADDR, MII_PHYSID1);
  7291. dev_id_2 = mdio_read(np, port,
  7292. NIU_PCS_DEV_ADDR, MII_PHYSID2);
  7293. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7294. PHY_TYPE_PCS);
  7295. if (err)
  7296. break;
  7297. dev_id_1 = mii_read(np, port, MII_PHYSID1);
  7298. dev_id_2 = mii_read(np, port, MII_PHYSID2);
  7299. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7300. PHY_TYPE_MII);
  7301. if (err)
  7302. break;
  7303. }
  7304. niu_unlock_parent(np, flags);
  7305. return err;
  7306. }
  7307. static int __devinit walk_phys(struct niu *np, struct niu_parent *parent)
  7308. {
  7309. struct phy_probe_info *info = &parent->phy_probe_info;
  7310. int lowest_10g, lowest_1g;
  7311. int num_10g, num_1g;
  7312. u32 val;
  7313. int err;
  7314. num_10g = num_1g = 0;
  7315. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  7316. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  7317. num_10g = 0;
  7318. num_1g = 2;
  7319. parent->plat_type = PLAT_TYPE_ATCA_CP3220;
  7320. parent->num_ports = 4;
  7321. val = (phy_encode(PORT_TYPE_1G, 0) |
  7322. phy_encode(PORT_TYPE_1G, 1) |
  7323. phy_encode(PORT_TYPE_1G, 2) |
  7324. phy_encode(PORT_TYPE_1G, 3));
  7325. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  7326. num_10g = 2;
  7327. num_1g = 0;
  7328. parent->num_ports = 2;
  7329. val = (phy_encode(PORT_TYPE_10G, 0) |
  7330. phy_encode(PORT_TYPE_10G, 1));
  7331. } else if ((np->flags & NIU_FLAGS_XCVR_SERDES) &&
  7332. (parent->plat_type == PLAT_TYPE_NIU)) {
  7333. /* this is the Monza case */
  7334. if (np->flags & NIU_FLAGS_10G) {
  7335. val = (phy_encode(PORT_TYPE_10G, 0) |
  7336. phy_encode(PORT_TYPE_10G, 1));
  7337. } else {
  7338. val = (phy_encode(PORT_TYPE_1G, 0) |
  7339. phy_encode(PORT_TYPE_1G, 1));
  7340. }
  7341. } else {
  7342. err = fill_phy_probe_info(np, parent, info);
  7343. if (err)
  7344. return err;
  7345. num_10g = count_10g_ports(info, &lowest_10g);
  7346. num_1g = count_1g_ports(info, &lowest_1g);
  7347. switch ((num_10g << 4) | num_1g) {
  7348. case 0x24:
  7349. if (lowest_1g == 10)
  7350. parent->plat_type = PLAT_TYPE_VF_P0;
  7351. else if (lowest_1g == 26)
  7352. parent->plat_type = PLAT_TYPE_VF_P1;
  7353. else
  7354. goto unknown_vg_1g_port;
  7355. /* fallthru */
  7356. case 0x22:
  7357. val = (phy_encode(PORT_TYPE_10G, 0) |
  7358. phy_encode(PORT_TYPE_10G, 1) |
  7359. phy_encode(PORT_TYPE_1G, 2) |
  7360. phy_encode(PORT_TYPE_1G, 3));
  7361. break;
  7362. case 0x20:
  7363. val = (phy_encode(PORT_TYPE_10G, 0) |
  7364. phy_encode(PORT_TYPE_10G, 1));
  7365. break;
  7366. case 0x10:
  7367. val = phy_encode(PORT_TYPE_10G, np->port);
  7368. break;
  7369. case 0x14:
  7370. if (lowest_1g == 10)
  7371. parent->plat_type = PLAT_TYPE_VF_P0;
  7372. else if (lowest_1g == 26)
  7373. parent->plat_type = PLAT_TYPE_VF_P1;
  7374. else
  7375. goto unknown_vg_1g_port;
  7376. /* fallthru */
  7377. case 0x13:
  7378. if ((lowest_10g & 0x7) == 0)
  7379. val = (phy_encode(PORT_TYPE_10G, 0) |
  7380. phy_encode(PORT_TYPE_1G, 1) |
  7381. phy_encode(PORT_TYPE_1G, 2) |
  7382. phy_encode(PORT_TYPE_1G, 3));
  7383. else
  7384. val = (phy_encode(PORT_TYPE_1G, 0) |
  7385. phy_encode(PORT_TYPE_10G, 1) |
  7386. phy_encode(PORT_TYPE_1G, 2) |
  7387. phy_encode(PORT_TYPE_1G, 3));
  7388. break;
  7389. case 0x04:
  7390. if (lowest_1g == 10)
  7391. parent->plat_type = PLAT_TYPE_VF_P0;
  7392. else if (lowest_1g == 26)
  7393. parent->plat_type = PLAT_TYPE_VF_P1;
  7394. else
  7395. goto unknown_vg_1g_port;
  7396. val = (phy_encode(PORT_TYPE_1G, 0) |
  7397. phy_encode(PORT_TYPE_1G, 1) |
  7398. phy_encode(PORT_TYPE_1G, 2) |
  7399. phy_encode(PORT_TYPE_1G, 3));
  7400. break;
  7401. default:
  7402. pr_err("Unsupported port config 10G[%d] 1G[%d]\n",
  7403. num_10g, num_1g);
  7404. return -EINVAL;
  7405. }
  7406. }
  7407. parent->port_phy = val;
  7408. if (parent->plat_type == PLAT_TYPE_NIU)
  7409. niu_n2_divide_channels(parent);
  7410. else
  7411. niu_divide_channels(parent, num_10g, num_1g);
  7412. niu_divide_rdc_groups(parent, num_10g, num_1g);
  7413. return 0;
  7414. unknown_vg_1g_port:
  7415. pr_err("Cannot identify platform type, 1gport=%d\n", lowest_1g);
  7416. return -EINVAL;
  7417. }
  7418. static int __devinit niu_probe_ports(struct niu *np)
  7419. {
  7420. struct niu_parent *parent = np->parent;
  7421. int err, i;
  7422. if (parent->port_phy == PORT_PHY_UNKNOWN) {
  7423. err = walk_phys(np, parent);
  7424. if (err)
  7425. return err;
  7426. niu_set_ldg_timer_res(np, 2);
  7427. for (i = 0; i <= LDN_MAX; i++)
  7428. niu_ldn_irq_enable(np, i, 0);
  7429. }
  7430. if (parent->port_phy == PORT_PHY_INVALID)
  7431. return -EINVAL;
  7432. return 0;
  7433. }
  7434. static int __devinit niu_classifier_swstate_init(struct niu *np)
  7435. {
  7436. struct niu_classifier *cp = &np->clas;
  7437. cp->tcam_top = (u16) np->port;
  7438. cp->tcam_sz = np->parent->tcam_num_entries / np->parent->num_ports;
  7439. cp->h1_init = 0xffffffff;
  7440. cp->h2_init = 0xffff;
  7441. return fflp_early_init(np);
  7442. }
  7443. static void __devinit niu_link_config_init(struct niu *np)
  7444. {
  7445. struct niu_link_config *lp = &np->link_config;
  7446. lp->advertising = (ADVERTISED_10baseT_Half |
  7447. ADVERTISED_10baseT_Full |
  7448. ADVERTISED_100baseT_Half |
  7449. ADVERTISED_100baseT_Full |
  7450. ADVERTISED_1000baseT_Half |
  7451. ADVERTISED_1000baseT_Full |
  7452. ADVERTISED_10000baseT_Full |
  7453. ADVERTISED_Autoneg);
  7454. lp->speed = lp->active_speed = SPEED_INVALID;
  7455. lp->duplex = DUPLEX_FULL;
  7456. lp->active_duplex = DUPLEX_INVALID;
  7457. lp->autoneg = 1;
  7458. #if 0
  7459. lp->loopback_mode = LOOPBACK_MAC;
  7460. lp->active_speed = SPEED_10000;
  7461. lp->active_duplex = DUPLEX_FULL;
  7462. #else
  7463. lp->loopback_mode = LOOPBACK_DISABLED;
  7464. #endif
  7465. }
  7466. static int __devinit niu_init_mac_ipp_pcs_base(struct niu *np)
  7467. {
  7468. switch (np->port) {
  7469. case 0:
  7470. np->mac_regs = np->regs + XMAC_PORT0_OFF;
  7471. np->ipp_off = 0x00000;
  7472. np->pcs_off = 0x04000;
  7473. np->xpcs_off = 0x02000;
  7474. break;
  7475. case 1:
  7476. np->mac_regs = np->regs + XMAC_PORT1_OFF;
  7477. np->ipp_off = 0x08000;
  7478. np->pcs_off = 0x0a000;
  7479. np->xpcs_off = 0x08000;
  7480. break;
  7481. case 2:
  7482. np->mac_regs = np->regs + BMAC_PORT2_OFF;
  7483. np->ipp_off = 0x04000;
  7484. np->pcs_off = 0x0e000;
  7485. np->xpcs_off = ~0UL;
  7486. break;
  7487. case 3:
  7488. np->mac_regs = np->regs + BMAC_PORT3_OFF;
  7489. np->ipp_off = 0x0c000;
  7490. np->pcs_off = 0x12000;
  7491. np->xpcs_off = ~0UL;
  7492. break;
  7493. default:
  7494. dev_err(np->device, "Port %u is invalid, cannot compute MAC block offset\n", np->port);
  7495. return -EINVAL;
  7496. }
  7497. return 0;
  7498. }
  7499. static void __devinit niu_try_msix(struct niu *np, u8 *ldg_num_map)
  7500. {
  7501. struct msix_entry msi_vec[NIU_NUM_LDG];
  7502. struct niu_parent *parent = np->parent;
  7503. struct pci_dev *pdev = np->pdev;
  7504. int i, num_irqs, err;
  7505. u8 first_ldg;
  7506. first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
  7507. for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
  7508. ldg_num_map[i] = first_ldg + i;
  7509. num_irqs = (parent->rxchan_per_port[np->port] +
  7510. parent->txchan_per_port[np->port] +
  7511. (np->port == 0 ? 3 : 1));
  7512. BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
  7513. retry:
  7514. for (i = 0; i < num_irqs; i++) {
  7515. msi_vec[i].vector = 0;
  7516. msi_vec[i].entry = i;
  7517. }
  7518. err = pci_enable_msix(pdev, msi_vec, num_irqs);
  7519. if (err < 0) {
  7520. np->flags &= ~NIU_FLAGS_MSIX;
  7521. return;
  7522. }
  7523. if (err > 0) {
  7524. num_irqs = err;
  7525. goto retry;
  7526. }
  7527. np->flags |= NIU_FLAGS_MSIX;
  7528. for (i = 0; i < num_irqs; i++)
  7529. np->ldg[i].irq = msi_vec[i].vector;
  7530. np->num_ldg = num_irqs;
  7531. }
  7532. static int __devinit niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
  7533. {
  7534. #ifdef CONFIG_SPARC64
  7535. struct platform_device *op = np->op;
  7536. const u32 *int_prop;
  7537. int i;
  7538. int_prop = of_get_property(op->dev.of_node, "interrupts", NULL);
  7539. if (!int_prop)
  7540. return -ENODEV;
  7541. for (i = 0; i < op->archdata.num_irqs; i++) {
  7542. ldg_num_map[i] = int_prop[i];
  7543. np->ldg[i].irq = op->archdata.irqs[i];
  7544. }
  7545. np->num_ldg = op->archdata.num_irqs;
  7546. return 0;
  7547. #else
  7548. return -EINVAL;
  7549. #endif
  7550. }
  7551. static int __devinit niu_ldg_init(struct niu *np)
  7552. {
  7553. struct niu_parent *parent = np->parent;
  7554. u8 ldg_num_map[NIU_NUM_LDG];
  7555. int first_chan, num_chan;
  7556. int i, err, ldg_rotor;
  7557. u8 port;
  7558. np->num_ldg = 1;
  7559. np->ldg[0].irq = np->dev->irq;
  7560. if (parent->plat_type == PLAT_TYPE_NIU) {
  7561. err = niu_n2_irq_init(np, ldg_num_map);
  7562. if (err)
  7563. return err;
  7564. } else
  7565. niu_try_msix(np, ldg_num_map);
  7566. port = np->port;
  7567. for (i = 0; i < np->num_ldg; i++) {
  7568. struct niu_ldg *lp = &np->ldg[i];
  7569. netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
  7570. lp->np = np;
  7571. lp->ldg_num = ldg_num_map[i];
  7572. lp->timer = 2; /* XXX */
  7573. /* On N2 NIU the firmware has setup the SID mappings so they go
  7574. * to the correct values that will route the LDG to the proper
  7575. * interrupt in the NCU interrupt table.
  7576. */
  7577. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  7578. err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
  7579. if (err)
  7580. return err;
  7581. }
  7582. }
  7583. /* We adopt the LDG assignment ordering used by the N2 NIU
  7584. * 'interrupt' properties because that simplifies a lot of
  7585. * things. This ordering is:
  7586. *
  7587. * MAC
  7588. * MIF (if port zero)
  7589. * SYSERR (if port zero)
  7590. * RX channels
  7591. * TX channels
  7592. */
  7593. ldg_rotor = 0;
  7594. err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
  7595. LDN_MAC(port));
  7596. if (err)
  7597. return err;
  7598. ldg_rotor++;
  7599. if (ldg_rotor == np->num_ldg)
  7600. ldg_rotor = 0;
  7601. if (port == 0) {
  7602. err = niu_ldg_assign_ldn(np, parent,
  7603. ldg_num_map[ldg_rotor],
  7604. LDN_MIF);
  7605. if (err)
  7606. return err;
  7607. ldg_rotor++;
  7608. if (ldg_rotor == np->num_ldg)
  7609. ldg_rotor = 0;
  7610. err = niu_ldg_assign_ldn(np, parent,
  7611. ldg_num_map[ldg_rotor],
  7612. LDN_DEVICE_ERROR);
  7613. if (err)
  7614. return err;
  7615. ldg_rotor++;
  7616. if (ldg_rotor == np->num_ldg)
  7617. ldg_rotor = 0;
  7618. }
  7619. first_chan = 0;
  7620. for (i = 0; i < port; i++)
  7621. first_chan += parent->rxchan_per_port[i];
  7622. num_chan = parent->rxchan_per_port[port];
  7623. for (i = first_chan; i < (first_chan + num_chan); i++) {
  7624. err = niu_ldg_assign_ldn(np, parent,
  7625. ldg_num_map[ldg_rotor],
  7626. LDN_RXDMA(i));
  7627. if (err)
  7628. return err;
  7629. ldg_rotor++;
  7630. if (ldg_rotor == np->num_ldg)
  7631. ldg_rotor = 0;
  7632. }
  7633. first_chan = 0;
  7634. for (i = 0; i < port; i++)
  7635. first_chan += parent->txchan_per_port[i];
  7636. num_chan = parent->txchan_per_port[port];
  7637. for (i = first_chan; i < (first_chan + num_chan); i++) {
  7638. err = niu_ldg_assign_ldn(np, parent,
  7639. ldg_num_map[ldg_rotor],
  7640. LDN_TXDMA(i));
  7641. if (err)
  7642. return err;
  7643. ldg_rotor++;
  7644. if (ldg_rotor == np->num_ldg)
  7645. ldg_rotor = 0;
  7646. }
  7647. return 0;
  7648. }
  7649. static void __devexit niu_ldg_free(struct niu *np)
  7650. {
  7651. if (np->flags & NIU_FLAGS_MSIX)
  7652. pci_disable_msix(np->pdev);
  7653. }
  7654. static int __devinit niu_get_of_props(struct niu *np)
  7655. {
  7656. #ifdef CONFIG_SPARC64
  7657. struct net_device *dev = np->dev;
  7658. struct device_node *dp;
  7659. const char *phy_type;
  7660. const u8 *mac_addr;
  7661. const char *model;
  7662. int prop_len;
  7663. if (np->parent->plat_type == PLAT_TYPE_NIU)
  7664. dp = np->op->dev.of_node;
  7665. else
  7666. dp = pci_device_to_OF_node(np->pdev);
  7667. phy_type = of_get_property(dp, "phy-type", &prop_len);
  7668. if (!phy_type) {
  7669. netdev_err(dev, "%s: OF node lacks phy-type property\n",
  7670. dp->full_name);
  7671. return -EINVAL;
  7672. }
  7673. if (!strcmp(phy_type, "none"))
  7674. return -ENODEV;
  7675. strcpy(np->vpd.phy_type, phy_type);
  7676. if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  7677. netdev_err(dev, "%s: Illegal phy string [%s]\n",
  7678. dp->full_name, np->vpd.phy_type);
  7679. return -EINVAL;
  7680. }
  7681. mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
  7682. if (!mac_addr) {
  7683. netdev_err(dev, "%s: OF node lacks local-mac-address property\n",
  7684. dp->full_name);
  7685. return -EINVAL;
  7686. }
  7687. if (prop_len != dev->addr_len) {
  7688. netdev_err(dev, "%s: OF MAC address prop len (%d) is wrong\n",
  7689. dp->full_name, prop_len);
  7690. }
  7691. memcpy(dev->perm_addr, mac_addr, dev->addr_len);
  7692. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  7693. netdev_err(dev, "%s: OF MAC address is invalid\n",
  7694. dp->full_name);
  7695. netdev_err(dev, "%s: [ %pM ]\n", dp->full_name, dev->perm_addr);
  7696. return -EINVAL;
  7697. }
  7698. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  7699. model = of_get_property(dp, "model", &prop_len);
  7700. if (model)
  7701. strcpy(np->vpd.model, model);
  7702. if (of_find_property(dp, "hot-swappable-phy", &prop_len)) {
  7703. np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
  7704. NIU_FLAGS_HOTPLUG_PHY);
  7705. }
  7706. return 0;
  7707. #else
  7708. return -EINVAL;
  7709. #endif
  7710. }
  7711. static int __devinit niu_get_invariants(struct niu *np)
  7712. {
  7713. int err, have_props;
  7714. u32 offset;
  7715. err = niu_get_of_props(np);
  7716. if (err == -ENODEV)
  7717. return err;
  7718. have_props = !err;
  7719. err = niu_init_mac_ipp_pcs_base(np);
  7720. if (err)
  7721. return err;
  7722. if (have_props) {
  7723. err = niu_get_and_validate_port(np);
  7724. if (err)
  7725. return err;
  7726. } else {
  7727. if (np->parent->plat_type == PLAT_TYPE_NIU)
  7728. return -EINVAL;
  7729. nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
  7730. offset = niu_pci_vpd_offset(np);
  7731. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7732. "%s() VPD offset [%08x]\n", __func__, offset);
  7733. if (offset)
  7734. niu_pci_vpd_fetch(np, offset);
  7735. nw64(ESPC_PIO_EN, 0);
  7736. if (np->flags & NIU_FLAGS_VPD_VALID) {
  7737. niu_pci_vpd_validate(np);
  7738. err = niu_get_and_validate_port(np);
  7739. if (err)
  7740. return err;
  7741. }
  7742. if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
  7743. err = niu_get_and_validate_port(np);
  7744. if (err)
  7745. return err;
  7746. err = niu_pci_probe_sprom(np);
  7747. if (err)
  7748. return err;
  7749. }
  7750. }
  7751. err = niu_probe_ports(np);
  7752. if (err)
  7753. return err;
  7754. niu_ldg_init(np);
  7755. niu_classifier_swstate_init(np);
  7756. niu_link_config_init(np);
  7757. err = niu_determine_phy_disposition(np);
  7758. if (!err)
  7759. err = niu_init_link(np);
  7760. return err;
  7761. }
  7762. static LIST_HEAD(niu_parent_list);
  7763. static DEFINE_MUTEX(niu_parent_lock);
  7764. static int niu_parent_index;
  7765. static ssize_t show_port_phy(struct device *dev,
  7766. struct device_attribute *attr, char *buf)
  7767. {
  7768. struct platform_device *plat_dev = to_platform_device(dev);
  7769. struct niu_parent *p = plat_dev->dev.platform_data;
  7770. u32 port_phy = p->port_phy;
  7771. char *orig_buf = buf;
  7772. int i;
  7773. if (port_phy == PORT_PHY_UNKNOWN ||
  7774. port_phy == PORT_PHY_INVALID)
  7775. return 0;
  7776. for (i = 0; i < p->num_ports; i++) {
  7777. const char *type_str;
  7778. int type;
  7779. type = phy_decode(port_phy, i);
  7780. if (type == PORT_TYPE_10G)
  7781. type_str = "10G";
  7782. else
  7783. type_str = "1G";
  7784. buf += sprintf(buf,
  7785. (i == 0) ? "%s" : " %s",
  7786. type_str);
  7787. }
  7788. buf += sprintf(buf, "\n");
  7789. return buf - orig_buf;
  7790. }
  7791. static ssize_t show_plat_type(struct device *dev,
  7792. struct device_attribute *attr, char *buf)
  7793. {
  7794. struct platform_device *plat_dev = to_platform_device(dev);
  7795. struct niu_parent *p = plat_dev->dev.platform_data;
  7796. const char *type_str;
  7797. switch (p->plat_type) {
  7798. case PLAT_TYPE_ATLAS:
  7799. type_str = "atlas";
  7800. break;
  7801. case PLAT_TYPE_NIU:
  7802. type_str = "niu";
  7803. break;
  7804. case PLAT_TYPE_VF_P0:
  7805. type_str = "vf_p0";
  7806. break;
  7807. case PLAT_TYPE_VF_P1:
  7808. type_str = "vf_p1";
  7809. break;
  7810. default:
  7811. type_str = "unknown";
  7812. break;
  7813. }
  7814. return sprintf(buf, "%s\n", type_str);
  7815. }
  7816. static ssize_t __show_chan_per_port(struct device *dev,
  7817. struct device_attribute *attr, char *buf,
  7818. int rx)
  7819. {
  7820. struct platform_device *plat_dev = to_platform_device(dev);
  7821. struct niu_parent *p = plat_dev->dev.platform_data;
  7822. char *orig_buf = buf;
  7823. u8 *arr;
  7824. int i;
  7825. arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
  7826. for (i = 0; i < p->num_ports; i++) {
  7827. buf += sprintf(buf,
  7828. (i == 0) ? "%d" : " %d",
  7829. arr[i]);
  7830. }
  7831. buf += sprintf(buf, "\n");
  7832. return buf - orig_buf;
  7833. }
  7834. static ssize_t show_rxchan_per_port(struct device *dev,
  7835. struct device_attribute *attr, char *buf)
  7836. {
  7837. return __show_chan_per_port(dev, attr, buf, 1);
  7838. }
  7839. static ssize_t show_txchan_per_port(struct device *dev,
  7840. struct device_attribute *attr, char *buf)
  7841. {
  7842. return __show_chan_per_port(dev, attr, buf, 1);
  7843. }
  7844. static ssize_t show_num_ports(struct device *dev,
  7845. struct device_attribute *attr, char *buf)
  7846. {
  7847. struct platform_device *plat_dev = to_platform_device(dev);
  7848. struct niu_parent *p = plat_dev->dev.platform_data;
  7849. return sprintf(buf, "%d\n", p->num_ports);
  7850. }
  7851. static struct device_attribute niu_parent_attributes[] = {
  7852. __ATTR(port_phy, S_IRUGO, show_port_phy, NULL),
  7853. __ATTR(plat_type, S_IRUGO, show_plat_type, NULL),
  7854. __ATTR(rxchan_per_port, S_IRUGO, show_rxchan_per_port, NULL),
  7855. __ATTR(txchan_per_port, S_IRUGO, show_txchan_per_port, NULL),
  7856. __ATTR(num_ports, S_IRUGO, show_num_ports, NULL),
  7857. {}
  7858. };
  7859. static struct niu_parent * __devinit niu_new_parent(struct niu *np,
  7860. union niu_parent_id *id,
  7861. u8 ptype)
  7862. {
  7863. struct platform_device *plat_dev;
  7864. struct niu_parent *p;
  7865. int i;
  7866. plat_dev = platform_device_register_simple("niu-board", niu_parent_index,
  7867. NULL, 0);
  7868. if (IS_ERR(plat_dev))
  7869. return NULL;
  7870. for (i = 0; attr_name(niu_parent_attributes[i]); i++) {
  7871. int err = device_create_file(&plat_dev->dev,
  7872. &niu_parent_attributes[i]);
  7873. if (err)
  7874. goto fail_unregister;
  7875. }
  7876. p = kzalloc(sizeof(*p), GFP_KERNEL);
  7877. if (!p)
  7878. goto fail_unregister;
  7879. p->index = niu_parent_index++;
  7880. plat_dev->dev.platform_data = p;
  7881. p->plat_dev = plat_dev;
  7882. memcpy(&p->id, id, sizeof(*id));
  7883. p->plat_type = ptype;
  7884. INIT_LIST_HEAD(&p->list);
  7885. atomic_set(&p->refcnt, 0);
  7886. list_add(&p->list, &niu_parent_list);
  7887. spin_lock_init(&p->lock);
  7888. p->rxdma_clock_divider = 7500;
  7889. p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
  7890. if (p->plat_type == PLAT_TYPE_NIU)
  7891. p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
  7892. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  7893. int index = i - CLASS_CODE_USER_PROG1;
  7894. p->tcam_key[index] = TCAM_KEY_TSEL;
  7895. p->flow_key[index] = (FLOW_KEY_IPSA |
  7896. FLOW_KEY_IPDA |
  7897. FLOW_KEY_PROTO |
  7898. (FLOW_KEY_L4_BYTE12 <<
  7899. FLOW_KEY_L4_0_SHIFT) |
  7900. (FLOW_KEY_L4_BYTE12 <<
  7901. FLOW_KEY_L4_1_SHIFT));
  7902. }
  7903. for (i = 0; i < LDN_MAX + 1; i++)
  7904. p->ldg_map[i] = LDG_INVALID;
  7905. return p;
  7906. fail_unregister:
  7907. platform_device_unregister(plat_dev);
  7908. return NULL;
  7909. }
  7910. static struct niu_parent * __devinit niu_get_parent(struct niu *np,
  7911. union niu_parent_id *id,
  7912. u8 ptype)
  7913. {
  7914. struct niu_parent *p, *tmp;
  7915. int port = np->port;
  7916. mutex_lock(&niu_parent_lock);
  7917. p = NULL;
  7918. list_for_each_entry(tmp, &niu_parent_list, list) {
  7919. if (!memcmp(id, &tmp->id, sizeof(*id))) {
  7920. p = tmp;
  7921. break;
  7922. }
  7923. }
  7924. if (!p)
  7925. p = niu_new_parent(np, id, ptype);
  7926. if (p) {
  7927. char port_name[6];
  7928. int err;
  7929. sprintf(port_name, "port%d", port);
  7930. err = sysfs_create_link(&p->plat_dev->dev.kobj,
  7931. &np->device->kobj,
  7932. port_name);
  7933. if (!err) {
  7934. p->ports[port] = np;
  7935. atomic_inc(&p->refcnt);
  7936. }
  7937. }
  7938. mutex_unlock(&niu_parent_lock);
  7939. return p;
  7940. }
  7941. static void niu_put_parent(struct niu *np)
  7942. {
  7943. struct niu_parent *p = np->parent;
  7944. u8 port = np->port;
  7945. char port_name[6];
  7946. BUG_ON(!p || p->ports[port] != np);
  7947. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7948. "%s() port[%u]\n", __func__, port);
  7949. sprintf(port_name, "port%d", port);
  7950. mutex_lock(&niu_parent_lock);
  7951. sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
  7952. p->ports[port] = NULL;
  7953. np->parent = NULL;
  7954. if (atomic_dec_and_test(&p->refcnt)) {
  7955. list_del(&p->list);
  7956. platform_device_unregister(p->plat_dev);
  7957. }
  7958. mutex_unlock(&niu_parent_lock);
  7959. }
  7960. static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
  7961. u64 *handle, gfp_t flag)
  7962. {
  7963. dma_addr_t dh;
  7964. void *ret;
  7965. ret = dma_alloc_coherent(dev, size, &dh, flag);
  7966. if (ret)
  7967. *handle = dh;
  7968. return ret;
  7969. }
  7970. static void niu_pci_free_coherent(struct device *dev, size_t size,
  7971. void *cpu_addr, u64 handle)
  7972. {
  7973. dma_free_coherent(dev, size, cpu_addr, handle);
  7974. }
  7975. static u64 niu_pci_map_page(struct device *dev, struct page *page,
  7976. unsigned long offset, size_t size,
  7977. enum dma_data_direction direction)
  7978. {
  7979. return dma_map_page(dev, page, offset, size, direction);
  7980. }
  7981. static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
  7982. size_t size, enum dma_data_direction direction)
  7983. {
  7984. dma_unmap_page(dev, dma_address, size, direction);
  7985. }
  7986. static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
  7987. size_t size,
  7988. enum dma_data_direction direction)
  7989. {
  7990. return dma_map_single(dev, cpu_addr, size, direction);
  7991. }
  7992. static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
  7993. size_t size,
  7994. enum dma_data_direction direction)
  7995. {
  7996. dma_unmap_single(dev, dma_address, size, direction);
  7997. }
  7998. static const struct niu_ops niu_pci_ops = {
  7999. .alloc_coherent = niu_pci_alloc_coherent,
  8000. .free_coherent = niu_pci_free_coherent,
  8001. .map_page = niu_pci_map_page,
  8002. .unmap_page = niu_pci_unmap_page,
  8003. .map_single = niu_pci_map_single,
  8004. .unmap_single = niu_pci_unmap_single,
  8005. };
  8006. static void __devinit niu_driver_version(void)
  8007. {
  8008. static int niu_version_printed;
  8009. if (niu_version_printed++ == 0)
  8010. pr_info("%s", version);
  8011. }
  8012. static struct net_device * __devinit niu_alloc_and_init(
  8013. struct device *gen_dev, struct pci_dev *pdev,
  8014. struct platform_device *op, const struct niu_ops *ops,
  8015. u8 port)
  8016. {
  8017. struct net_device *dev;
  8018. struct niu *np;
  8019. dev = alloc_etherdev_mq(sizeof(struct niu), NIU_NUM_TXCHAN);
  8020. if (!dev) {
  8021. dev_err(gen_dev, "Etherdev alloc failed, aborting\n");
  8022. return NULL;
  8023. }
  8024. SET_NETDEV_DEV(dev, gen_dev);
  8025. np = netdev_priv(dev);
  8026. np->dev = dev;
  8027. np->pdev = pdev;
  8028. np->op = op;
  8029. np->device = gen_dev;
  8030. np->ops = ops;
  8031. np->msg_enable = niu_debug;
  8032. spin_lock_init(&np->lock);
  8033. INIT_WORK(&np->reset_task, niu_reset_task);
  8034. np->port = port;
  8035. return dev;
  8036. }
  8037. static const struct net_device_ops niu_netdev_ops = {
  8038. .ndo_open = niu_open,
  8039. .ndo_stop = niu_close,
  8040. .ndo_start_xmit = niu_start_xmit,
  8041. .ndo_get_stats64 = niu_get_stats,
  8042. .ndo_set_rx_mode = niu_set_rx_mode,
  8043. .ndo_validate_addr = eth_validate_addr,
  8044. .ndo_set_mac_address = niu_set_mac_addr,
  8045. .ndo_do_ioctl = niu_ioctl,
  8046. .ndo_tx_timeout = niu_tx_timeout,
  8047. .ndo_change_mtu = niu_change_mtu,
  8048. };
  8049. static void __devinit niu_assign_netdev_ops(struct net_device *dev)
  8050. {
  8051. dev->netdev_ops = &niu_netdev_ops;
  8052. dev->ethtool_ops = &niu_ethtool_ops;
  8053. dev->watchdog_timeo = NIU_TX_TIMEOUT;
  8054. }
  8055. static void __devinit niu_device_announce(struct niu *np)
  8056. {
  8057. struct net_device *dev = np->dev;
  8058. pr_info("%s: NIU Ethernet %pM\n", dev->name, dev->dev_addr);
  8059. if (np->parent->plat_type == PLAT_TYPE_ATCA_CP3220) {
  8060. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  8061. dev->name,
  8062. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  8063. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  8064. (np->flags & NIU_FLAGS_FIBER ? "RGMII FIBER" : "SERDES"),
  8065. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  8066. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  8067. np->vpd.phy_type);
  8068. } else {
  8069. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  8070. dev->name,
  8071. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  8072. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  8073. (np->flags & NIU_FLAGS_FIBER ? "FIBER" :
  8074. (np->flags & NIU_FLAGS_XCVR_SERDES ? "SERDES" :
  8075. "COPPER")),
  8076. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  8077. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  8078. np->vpd.phy_type);
  8079. }
  8080. }
  8081. static void __devinit niu_set_basic_features(struct net_device *dev)
  8082. {
  8083. dev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_RXHASH;
  8084. dev->features |= dev->hw_features | NETIF_F_RXCSUM;
  8085. }
  8086. static int __devinit niu_pci_init_one(struct pci_dev *pdev,
  8087. const struct pci_device_id *ent)
  8088. {
  8089. union niu_parent_id parent_id;
  8090. struct net_device *dev;
  8091. struct niu *np;
  8092. int err, pos;
  8093. u64 dma_mask;
  8094. u16 val16;
  8095. niu_driver_version();
  8096. err = pci_enable_device(pdev);
  8097. if (err) {
  8098. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  8099. return err;
  8100. }
  8101. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  8102. !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  8103. dev_err(&pdev->dev, "Cannot find proper PCI device base addresses, aborting\n");
  8104. err = -ENODEV;
  8105. goto err_out_disable_pdev;
  8106. }
  8107. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  8108. if (err) {
  8109. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  8110. goto err_out_disable_pdev;
  8111. }
  8112. pos = pci_pcie_cap(pdev);
  8113. if (pos <= 0) {
  8114. dev_err(&pdev->dev, "Cannot find PCI Express capability, aborting\n");
  8115. goto err_out_free_res;
  8116. }
  8117. dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
  8118. &niu_pci_ops, PCI_FUNC(pdev->devfn));
  8119. if (!dev) {
  8120. err = -ENOMEM;
  8121. goto err_out_free_res;
  8122. }
  8123. np = netdev_priv(dev);
  8124. memset(&parent_id, 0, sizeof(parent_id));
  8125. parent_id.pci.domain = pci_domain_nr(pdev->bus);
  8126. parent_id.pci.bus = pdev->bus->number;
  8127. parent_id.pci.device = PCI_SLOT(pdev->devfn);
  8128. np->parent = niu_get_parent(np, &parent_id,
  8129. PLAT_TYPE_ATLAS);
  8130. if (!np->parent) {
  8131. err = -ENOMEM;
  8132. goto err_out_free_dev;
  8133. }
  8134. pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
  8135. val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
  8136. val16 |= (PCI_EXP_DEVCTL_CERE |
  8137. PCI_EXP_DEVCTL_NFERE |
  8138. PCI_EXP_DEVCTL_FERE |
  8139. PCI_EXP_DEVCTL_URRE |
  8140. PCI_EXP_DEVCTL_RELAX_EN);
  8141. pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
  8142. dma_mask = DMA_BIT_MASK(44);
  8143. err = pci_set_dma_mask(pdev, dma_mask);
  8144. if (!err) {
  8145. dev->features |= NETIF_F_HIGHDMA;
  8146. err = pci_set_consistent_dma_mask(pdev, dma_mask);
  8147. if (err) {
  8148. dev_err(&pdev->dev, "Unable to obtain 44 bit DMA for consistent allocations, aborting\n");
  8149. goto err_out_release_parent;
  8150. }
  8151. }
  8152. if (err || dma_mask == DMA_BIT_MASK(32)) {
  8153. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  8154. if (err) {
  8155. dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
  8156. goto err_out_release_parent;
  8157. }
  8158. }
  8159. niu_set_basic_features(dev);
  8160. dev->priv_flags |= IFF_UNICAST_FLT;
  8161. np->regs = pci_ioremap_bar(pdev, 0);
  8162. if (!np->regs) {
  8163. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  8164. err = -ENOMEM;
  8165. goto err_out_release_parent;
  8166. }
  8167. pci_set_master(pdev);
  8168. pci_save_state(pdev);
  8169. dev->irq = pdev->irq;
  8170. niu_assign_netdev_ops(dev);
  8171. err = niu_get_invariants(np);
  8172. if (err) {
  8173. if (err != -ENODEV)
  8174. dev_err(&pdev->dev, "Problem fetching invariants of chip, aborting\n");
  8175. goto err_out_iounmap;
  8176. }
  8177. err = register_netdev(dev);
  8178. if (err) {
  8179. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  8180. goto err_out_iounmap;
  8181. }
  8182. pci_set_drvdata(pdev, dev);
  8183. niu_device_announce(np);
  8184. return 0;
  8185. err_out_iounmap:
  8186. if (np->regs) {
  8187. iounmap(np->regs);
  8188. np->regs = NULL;
  8189. }
  8190. err_out_release_parent:
  8191. niu_put_parent(np);
  8192. err_out_free_dev:
  8193. free_netdev(dev);
  8194. err_out_free_res:
  8195. pci_release_regions(pdev);
  8196. err_out_disable_pdev:
  8197. pci_disable_device(pdev);
  8198. pci_set_drvdata(pdev, NULL);
  8199. return err;
  8200. }
  8201. static void __devexit niu_pci_remove_one(struct pci_dev *pdev)
  8202. {
  8203. struct net_device *dev = pci_get_drvdata(pdev);
  8204. if (dev) {
  8205. struct niu *np = netdev_priv(dev);
  8206. unregister_netdev(dev);
  8207. if (np->regs) {
  8208. iounmap(np->regs);
  8209. np->regs = NULL;
  8210. }
  8211. niu_ldg_free(np);
  8212. niu_put_parent(np);
  8213. free_netdev(dev);
  8214. pci_release_regions(pdev);
  8215. pci_disable_device(pdev);
  8216. pci_set_drvdata(pdev, NULL);
  8217. }
  8218. }
  8219. static int niu_suspend(struct pci_dev *pdev, pm_message_t state)
  8220. {
  8221. struct net_device *dev = pci_get_drvdata(pdev);
  8222. struct niu *np = netdev_priv(dev);
  8223. unsigned long flags;
  8224. if (!netif_running(dev))
  8225. return 0;
  8226. flush_work_sync(&np->reset_task);
  8227. niu_netif_stop(np);
  8228. del_timer_sync(&np->timer);
  8229. spin_lock_irqsave(&np->lock, flags);
  8230. niu_enable_interrupts(np, 0);
  8231. spin_unlock_irqrestore(&np->lock, flags);
  8232. netif_device_detach(dev);
  8233. spin_lock_irqsave(&np->lock, flags);
  8234. niu_stop_hw(np);
  8235. spin_unlock_irqrestore(&np->lock, flags);
  8236. pci_save_state(pdev);
  8237. return 0;
  8238. }
  8239. static int niu_resume(struct pci_dev *pdev)
  8240. {
  8241. struct net_device *dev = pci_get_drvdata(pdev);
  8242. struct niu *np = netdev_priv(dev);
  8243. unsigned long flags;
  8244. int err;
  8245. if (!netif_running(dev))
  8246. return 0;
  8247. pci_restore_state(pdev);
  8248. netif_device_attach(dev);
  8249. spin_lock_irqsave(&np->lock, flags);
  8250. err = niu_init_hw(np);
  8251. if (!err) {
  8252. np->timer.expires = jiffies + HZ;
  8253. add_timer(&np->timer);
  8254. niu_netif_start(np);
  8255. }
  8256. spin_unlock_irqrestore(&np->lock, flags);
  8257. return err;
  8258. }
  8259. static struct pci_driver niu_pci_driver = {
  8260. .name = DRV_MODULE_NAME,
  8261. .id_table = niu_pci_tbl,
  8262. .probe = niu_pci_init_one,
  8263. .remove = __devexit_p(niu_pci_remove_one),
  8264. .suspend = niu_suspend,
  8265. .resume = niu_resume,
  8266. };
  8267. #ifdef CONFIG_SPARC64
  8268. static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
  8269. u64 *dma_addr, gfp_t flag)
  8270. {
  8271. unsigned long order = get_order(size);
  8272. unsigned long page = __get_free_pages(flag, order);
  8273. if (page == 0UL)
  8274. return NULL;
  8275. memset((char *)page, 0, PAGE_SIZE << order);
  8276. *dma_addr = __pa(page);
  8277. return (void *) page;
  8278. }
  8279. static void niu_phys_free_coherent(struct device *dev, size_t size,
  8280. void *cpu_addr, u64 handle)
  8281. {
  8282. unsigned long order = get_order(size);
  8283. free_pages((unsigned long) cpu_addr, order);
  8284. }
  8285. static u64 niu_phys_map_page(struct device *dev, struct page *page,
  8286. unsigned long offset, size_t size,
  8287. enum dma_data_direction direction)
  8288. {
  8289. return page_to_phys(page) + offset;
  8290. }
  8291. static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
  8292. size_t size, enum dma_data_direction direction)
  8293. {
  8294. /* Nothing to do. */
  8295. }
  8296. static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
  8297. size_t size,
  8298. enum dma_data_direction direction)
  8299. {
  8300. return __pa(cpu_addr);
  8301. }
  8302. static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
  8303. size_t size,
  8304. enum dma_data_direction direction)
  8305. {
  8306. /* Nothing to do. */
  8307. }
  8308. static const struct niu_ops niu_phys_ops = {
  8309. .alloc_coherent = niu_phys_alloc_coherent,
  8310. .free_coherent = niu_phys_free_coherent,
  8311. .map_page = niu_phys_map_page,
  8312. .unmap_page = niu_phys_unmap_page,
  8313. .map_single = niu_phys_map_single,
  8314. .unmap_single = niu_phys_unmap_single,
  8315. };
  8316. static int __devinit niu_of_probe(struct platform_device *op)
  8317. {
  8318. union niu_parent_id parent_id;
  8319. struct net_device *dev;
  8320. struct niu *np;
  8321. const u32 *reg;
  8322. int err;
  8323. niu_driver_version();
  8324. reg = of_get_property(op->dev.of_node, "reg", NULL);
  8325. if (!reg) {
  8326. dev_err(&op->dev, "%s: No 'reg' property, aborting\n",
  8327. op->dev.of_node->full_name);
  8328. return -ENODEV;
  8329. }
  8330. dev = niu_alloc_and_init(&op->dev, NULL, op,
  8331. &niu_phys_ops, reg[0] & 0x1);
  8332. if (!dev) {
  8333. err = -ENOMEM;
  8334. goto err_out;
  8335. }
  8336. np = netdev_priv(dev);
  8337. memset(&parent_id, 0, sizeof(parent_id));
  8338. parent_id.of = of_get_parent(op->dev.of_node);
  8339. np->parent = niu_get_parent(np, &parent_id,
  8340. PLAT_TYPE_NIU);
  8341. if (!np->parent) {
  8342. err = -ENOMEM;
  8343. goto err_out_free_dev;
  8344. }
  8345. niu_set_basic_features(dev);
  8346. np->regs = of_ioremap(&op->resource[1], 0,
  8347. resource_size(&op->resource[1]),
  8348. "niu regs");
  8349. if (!np->regs) {
  8350. dev_err(&op->dev, "Cannot map device registers, aborting\n");
  8351. err = -ENOMEM;
  8352. goto err_out_release_parent;
  8353. }
  8354. np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
  8355. resource_size(&op->resource[2]),
  8356. "niu vregs-1");
  8357. if (!np->vir_regs_1) {
  8358. dev_err(&op->dev, "Cannot map device vir registers 1, aborting\n");
  8359. err = -ENOMEM;
  8360. goto err_out_iounmap;
  8361. }
  8362. np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
  8363. resource_size(&op->resource[3]),
  8364. "niu vregs-2");
  8365. if (!np->vir_regs_2) {
  8366. dev_err(&op->dev, "Cannot map device vir registers 2, aborting\n");
  8367. err = -ENOMEM;
  8368. goto err_out_iounmap;
  8369. }
  8370. niu_assign_netdev_ops(dev);
  8371. err = niu_get_invariants(np);
  8372. if (err) {
  8373. if (err != -ENODEV)
  8374. dev_err(&op->dev, "Problem fetching invariants of chip, aborting\n");
  8375. goto err_out_iounmap;
  8376. }
  8377. err = register_netdev(dev);
  8378. if (err) {
  8379. dev_err(&op->dev, "Cannot register net device, aborting\n");
  8380. goto err_out_iounmap;
  8381. }
  8382. dev_set_drvdata(&op->dev, dev);
  8383. niu_device_announce(np);
  8384. return 0;
  8385. err_out_iounmap:
  8386. if (np->vir_regs_1) {
  8387. of_iounmap(&op->resource[2], np->vir_regs_1,
  8388. resource_size(&op->resource[2]));
  8389. np->vir_regs_1 = NULL;
  8390. }
  8391. if (np->vir_regs_2) {
  8392. of_iounmap(&op->resource[3], np->vir_regs_2,
  8393. resource_size(&op->resource[3]));
  8394. np->vir_regs_2 = NULL;
  8395. }
  8396. if (np->regs) {
  8397. of_iounmap(&op->resource[1], np->regs,
  8398. resource_size(&op->resource[1]));
  8399. np->regs = NULL;
  8400. }
  8401. err_out_release_parent:
  8402. niu_put_parent(np);
  8403. err_out_free_dev:
  8404. free_netdev(dev);
  8405. err_out:
  8406. return err;
  8407. }
  8408. static int __devexit niu_of_remove(struct platform_device *op)
  8409. {
  8410. struct net_device *dev = dev_get_drvdata(&op->dev);
  8411. if (dev) {
  8412. struct niu *np = netdev_priv(dev);
  8413. unregister_netdev(dev);
  8414. if (np->vir_regs_1) {
  8415. of_iounmap(&op->resource[2], np->vir_regs_1,
  8416. resource_size(&op->resource[2]));
  8417. np->vir_regs_1 = NULL;
  8418. }
  8419. if (np->vir_regs_2) {
  8420. of_iounmap(&op->resource[3], np->vir_regs_2,
  8421. resource_size(&op->resource[3]));
  8422. np->vir_regs_2 = NULL;
  8423. }
  8424. if (np->regs) {
  8425. of_iounmap(&op->resource[1], np->regs,
  8426. resource_size(&op->resource[1]));
  8427. np->regs = NULL;
  8428. }
  8429. niu_ldg_free(np);
  8430. niu_put_parent(np);
  8431. free_netdev(dev);
  8432. dev_set_drvdata(&op->dev, NULL);
  8433. }
  8434. return 0;
  8435. }
  8436. static const struct of_device_id niu_match[] = {
  8437. {
  8438. .name = "network",
  8439. .compatible = "SUNW,niusl",
  8440. },
  8441. {},
  8442. };
  8443. MODULE_DEVICE_TABLE(of, niu_match);
  8444. static struct platform_driver niu_of_driver = {
  8445. .driver = {
  8446. .name = "niu",
  8447. .owner = THIS_MODULE,
  8448. .of_match_table = niu_match,
  8449. },
  8450. .probe = niu_of_probe,
  8451. .remove = __devexit_p(niu_of_remove),
  8452. };
  8453. #endif /* CONFIG_SPARC64 */
  8454. static int __init niu_init(void)
  8455. {
  8456. int err = 0;
  8457. BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
  8458. niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
  8459. #ifdef CONFIG_SPARC64
  8460. err = platform_driver_register(&niu_of_driver);
  8461. #endif
  8462. if (!err) {
  8463. err = pci_register_driver(&niu_pci_driver);
  8464. #ifdef CONFIG_SPARC64
  8465. if (err)
  8466. platform_driver_unregister(&niu_of_driver);
  8467. #endif
  8468. }
  8469. return err;
  8470. }
  8471. static void __exit niu_exit(void)
  8472. {
  8473. pci_unregister_driver(&niu_pci_driver);
  8474. #ifdef CONFIG_SPARC64
  8475. platform_driver_unregister(&niu_of_driver);
  8476. #endif
  8477. }
  8478. module_init(niu_init);
  8479. module_exit(niu_exit);