meth.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884
  1. /*
  2. * meth.c -- O2 Builtin 10/100 Ethernet driver
  3. *
  4. * Copyright (C) 2001-2003 Ilya Volynets
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/init.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/slab.h>
  18. #include <linux/errno.h>
  19. #include <linux/types.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/in.h>
  22. #include <linux/in6.h>
  23. #include <linux/device.h> /* struct device, et al */
  24. #include <linux/netdevice.h> /* struct device, and other headers */
  25. #include <linux/etherdevice.h> /* eth_type_trans */
  26. #include <linux/ip.h> /* struct iphdr */
  27. #include <linux/tcp.h> /* struct tcphdr */
  28. #include <linux/skbuff.h>
  29. #include <linux/mii.h> /* MII definitions */
  30. #include <linux/crc32.h>
  31. #include <asm/ip32/mace.h>
  32. #include <asm/ip32/ip32_ints.h>
  33. #include <asm/io.h>
  34. #include "meth.h"
  35. #ifndef MFE_DEBUG
  36. #define MFE_DEBUG 0
  37. #endif
  38. #if MFE_DEBUG>=1
  39. #define DPRINTK(str,args...) printk(KERN_DEBUG "meth: %s: " str, __func__ , ## args)
  40. #define MFE_RX_DEBUG 2
  41. #else
  42. #define DPRINTK(str,args...)
  43. #define MFE_RX_DEBUG 0
  44. #endif
  45. static const char *meth_str="SGI O2 Fast Ethernet";
  46. /* The maximum time waited (in jiffies) before assuming a Tx failed. (400ms) */
  47. #define TX_TIMEOUT (400*HZ/1000)
  48. static int timeout = TX_TIMEOUT;
  49. module_param(timeout, int, 0);
  50. /*
  51. * Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  52. * MACE Ethernet uses a 64 element hash table based on the Ethernet CRC.
  53. */
  54. #define METH_MCF_LIMIT 32
  55. /*
  56. * This structure is private to each device. It is used to pass
  57. * packets in and out, so there is place for a packet
  58. */
  59. struct meth_private {
  60. /* in-memory copy of MAC Control register */
  61. u64 mac_ctrl;
  62. /* in-memory copy of DMA Control register */
  63. unsigned long dma_ctrl;
  64. /* address of PHY, used by mdio_* functions, initialized in mdio_probe */
  65. unsigned long phy_addr;
  66. tx_packet *tx_ring;
  67. dma_addr_t tx_ring_dma;
  68. struct sk_buff *tx_skbs[TX_RING_ENTRIES];
  69. dma_addr_t tx_skb_dmas[TX_RING_ENTRIES];
  70. unsigned long tx_read, tx_write, tx_count;
  71. rx_packet *rx_ring[RX_RING_ENTRIES];
  72. dma_addr_t rx_ring_dmas[RX_RING_ENTRIES];
  73. struct sk_buff *rx_skbs[RX_RING_ENTRIES];
  74. unsigned long rx_write;
  75. /* Multicast filter. */
  76. u64 mcast_filter;
  77. spinlock_t meth_lock;
  78. };
  79. static void meth_tx_timeout(struct net_device *dev);
  80. static irqreturn_t meth_interrupt(int irq, void *dev_id);
  81. /* global, initialized in ip32-setup.c */
  82. char o2meth_eaddr[8]={0,0,0,0,0,0,0,0};
  83. static inline void load_eaddr(struct net_device *dev)
  84. {
  85. int i;
  86. u64 macaddr;
  87. DPRINTK("Loading MAC Address: %pM\n", dev->dev_addr);
  88. macaddr = 0;
  89. for (i = 0; i < 6; i++)
  90. macaddr |= (u64)dev->dev_addr[i] << ((5 - i) * 8);
  91. mace->eth.mac_addr = macaddr;
  92. }
  93. /*
  94. * Waits for BUSY status of mdio bus to clear
  95. */
  96. #define WAIT_FOR_PHY(___rval) \
  97. while ((___rval = mace->eth.phy_data) & MDIO_BUSY) { \
  98. udelay(25); \
  99. }
  100. /*read phy register, return value read */
  101. static unsigned long mdio_read(struct meth_private *priv, unsigned long phyreg)
  102. {
  103. unsigned long rval;
  104. WAIT_FOR_PHY(rval);
  105. mace->eth.phy_regs = (priv->phy_addr << 5) | (phyreg & 0x1f);
  106. udelay(25);
  107. mace->eth.phy_trans_go = 1;
  108. udelay(25);
  109. WAIT_FOR_PHY(rval);
  110. return rval & MDIO_DATA_MASK;
  111. }
  112. static int mdio_probe(struct meth_private *priv)
  113. {
  114. int i;
  115. unsigned long p2, p3, flags;
  116. /* check if phy is detected already */
  117. if(priv->phy_addr>=0&&priv->phy_addr<32)
  118. return 0;
  119. spin_lock_irqsave(&priv->meth_lock, flags);
  120. for (i=0;i<32;++i){
  121. priv->phy_addr=i;
  122. p2=mdio_read(priv,2);
  123. p3=mdio_read(priv,3);
  124. #if MFE_DEBUG>=2
  125. switch ((p2<<12)|(p3>>4)){
  126. case PHY_QS6612X:
  127. DPRINTK("PHY is QS6612X\n");
  128. break;
  129. case PHY_ICS1889:
  130. DPRINTK("PHY is ICS1889\n");
  131. break;
  132. case PHY_ICS1890:
  133. DPRINTK("PHY is ICS1890\n");
  134. break;
  135. case PHY_DP83840:
  136. DPRINTK("PHY is DP83840\n");
  137. break;
  138. }
  139. #endif
  140. if(p2!=0xffff&&p2!=0x0000){
  141. DPRINTK("PHY code: %x\n",(p2<<12)|(p3>>4));
  142. break;
  143. }
  144. }
  145. spin_unlock_irqrestore(&priv->meth_lock, flags);
  146. if(priv->phy_addr<32) {
  147. return 0;
  148. }
  149. DPRINTK("Oopsie! PHY is not known!\n");
  150. priv->phy_addr=-1;
  151. return -ENODEV;
  152. }
  153. static void meth_check_link(struct net_device *dev)
  154. {
  155. struct meth_private *priv = netdev_priv(dev);
  156. unsigned long mii_advertising = mdio_read(priv, 4);
  157. unsigned long mii_partner = mdio_read(priv, 5);
  158. unsigned long negotiated = mii_advertising & mii_partner;
  159. unsigned long duplex, speed;
  160. if (mii_partner == 0xffff)
  161. return;
  162. speed = (negotiated & 0x0380) ? METH_100MBIT : 0;
  163. duplex = ((negotiated & 0x0100) || (negotiated & 0x01C0) == 0x0040) ?
  164. METH_PHY_FDX : 0;
  165. if ((priv->mac_ctrl & METH_PHY_FDX) ^ duplex) {
  166. DPRINTK("Setting %s-duplex\n", duplex ? "full" : "half");
  167. if (duplex)
  168. priv->mac_ctrl |= METH_PHY_FDX;
  169. else
  170. priv->mac_ctrl &= ~METH_PHY_FDX;
  171. mace->eth.mac_ctrl = priv->mac_ctrl;
  172. }
  173. if ((priv->mac_ctrl & METH_100MBIT) ^ speed) {
  174. DPRINTK("Setting %dMbs mode\n", speed ? 100 : 10);
  175. if (duplex)
  176. priv->mac_ctrl |= METH_100MBIT;
  177. else
  178. priv->mac_ctrl &= ~METH_100MBIT;
  179. mace->eth.mac_ctrl = priv->mac_ctrl;
  180. }
  181. }
  182. static int meth_init_tx_ring(struct meth_private *priv)
  183. {
  184. /* Init TX ring */
  185. priv->tx_ring = dma_alloc_coherent(NULL, TX_RING_BUFFER_SIZE,
  186. &priv->tx_ring_dma, GFP_ATOMIC);
  187. if (!priv->tx_ring)
  188. return -ENOMEM;
  189. memset(priv->tx_ring, 0, TX_RING_BUFFER_SIZE);
  190. priv->tx_count = priv->tx_read = priv->tx_write = 0;
  191. mace->eth.tx_ring_base = priv->tx_ring_dma;
  192. /* Now init skb save area */
  193. memset(priv->tx_skbs, 0, sizeof(priv->tx_skbs));
  194. memset(priv->tx_skb_dmas, 0, sizeof(priv->tx_skb_dmas));
  195. return 0;
  196. }
  197. static int meth_init_rx_ring(struct meth_private *priv)
  198. {
  199. int i;
  200. for (i = 0; i < RX_RING_ENTRIES; i++) {
  201. priv->rx_skbs[i] = alloc_skb(METH_RX_BUFF_SIZE, 0);
  202. /* 8byte status vector + 3quad padding + 2byte padding,
  203. * to put data on 64bit aligned boundary */
  204. skb_reserve(priv->rx_skbs[i],METH_RX_HEAD);
  205. priv->rx_ring[i]=(rx_packet*)(priv->rx_skbs[i]->head);
  206. /* I'll need to re-sync it after each RX */
  207. priv->rx_ring_dmas[i] =
  208. dma_map_single(NULL, priv->rx_ring[i],
  209. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  210. mace->eth.rx_fifo = priv->rx_ring_dmas[i];
  211. }
  212. priv->rx_write = 0;
  213. return 0;
  214. }
  215. static void meth_free_tx_ring(struct meth_private *priv)
  216. {
  217. int i;
  218. /* Remove any pending skb */
  219. for (i = 0; i < TX_RING_ENTRIES; i++) {
  220. if (priv->tx_skbs[i])
  221. dev_kfree_skb(priv->tx_skbs[i]);
  222. priv->tx_skbs[i] = NULL;
  223. }
  224. dma_free_coherent(NULL, TX_RING_BUFFER_SIZE, priv->tx_ring,
  225. priv->tx_ring_dma);
  226. }
  227. /* Presumes RX DMA engine is stopped, and RX fifo ring is reset */
  228. static void meth_free_rx_ring(struct meth_private *priv)
  229. {
  230. int i;
  231. for (i = 0; i < RX_RING_ENTRIES; i++) {
  232. dma_unmap_single(NULL, priv->rx_ring_dmas[i],
  233. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  234. priv->rx_ring[i] = 0;
  235. priv->rx_ring_dmas[i] = 0;
  236. kfree_skb(priv->rx_skbs[i]);
  237. }
  238. }
  239. int meth_reset(struct net_device *dev)
  240. {
  241. struct meth_private *priv = netdev_priv(dev);
  242. /* Reset card */
  243. mace->eth.mac_ctrl = SGI_MAC_RESET;
  244. udelay(1);
  245. mace->eth.mac_ctrl = 0;
  246. udelay(25);
  247. /* Load ethernet address */
  248. load_eaddr(dev);
  249. /* Should load some "errata", but later */
  250. /* Check for device */
  251. if (mdio_probe(priv) < 0) {
  252. DPRINTK("Unable to find PHY\n");
  253. return -ENODEV;
  254. }
  255. /* Initial mode: 10 | Half-duplex | Accept normal packets */
  256. priv->mac_ctrl = METH_ACCEPT_MCAST | METH_DEFAULT_IPG;
  257. if (dev->flags & IFF_PROMISC)
  258. priv->mac_ctrl |= METH_PROMISC;
  259. mace->eth.mac_ctrl = priv->mac_ctrl;
  260. /* Autonegotiate speed and duplex mode */
  261. meth_check_link(dev);
  262. /* Now set dma control, but don't enable DMA, yet */
  263. priv->dma_ctrl = (4 << METH_RX_OFFSET_SHIFT) |
  264. (RX_RING_ENTRIES << METH_RX_DEPTH_SHIFT);
  265. mace->eth.dma_ctrl = priv->dma_ctrl;
  266. return 0;
  267. }
  268. /*============End Helper Routines=====================*/
  269. /*
  270. * Open and close
  271. */
  272. static int meth_open(struct net_device *dev)
  273. {
  274. struct meth_private *priv = netdev_priv(dev);
  275. int ret;
  276. priv->phy_addr = -1; /* No PHY is known yet... */
  277. /* Initialize the hardware */
  278. ret = meth_reset(dev);
  279. if (ret < 0)
  280. return ret;
  281. /* Allocate the ring buffers */
  282. ret = meth_init_tx_ring(priv);
  283. if (ret < 0)
  284. return ret;
  285. ret = meth_init_rx_ring(priv);
  286. if (ret < 0)
  287. goto out_free_tx_ring;
  288. ret = request_irq(dev->irq, meth_interrupt, 0, meth_str, dev);
  289. if (ret) {
  290. printk(KERN_ERR "%s: Can't get irq %d\n", dev->name, dev->irq);
  291. goto out_free_rx_ring;
  292. }
  293. /* Start DMA */
  294. priv->dma_ctrl |= METH_DMA_TX_EN | /*METH_DMA_TX_INT_EN |*/
  295. METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
  296. mace->eth.dma_ctrl = priv->dma_ctrl;
  297. DPRINTK("About to start queue\n");
  298. netif_start_queue(dev);
  299. return 0;
  300. out_free_rx_ring:
  301. meth_free_rx_ring(priv);
  302. out_free_tx_ring:
  303. meth_free_tx_ring(priv);
  304. return ret;
  305. }
  306. static int meth_release(struct net_device *dev)
  307. {
  308. struct meth_private *priv = netdev_priv(dev);
  309. DPRINTK("Stopping queue\n");
  310. netif_stop_queue(dev); /* can't transmit any more */
  311. /* shut down DMA */
  312. priv->dma_ctrl &= ~(METH_DMA_TX_EN | METH_DMA_TX_INT_EN |
  313. METH_DMA_RX_EN | METH_DMA_RX_INT_EN);
  314. mace->eth.dma_ctrl = priv->dma_ctrl;
  315. free_irq(dev->irq, dev);
  316. meth_free_tx_ring(priv);
  317. meth_free_rx_ring(priv);
  318. return 0;
  319. }
  320. /*
  321. * Receive a packet: retrieve, encapsulate and pass over to upper levels
  322. */
  323. static void meth_rx(struct net_device* dev, unsigned long int_status)
  324. {
  325. struct sk_buff *skb;
  326. unsigned long status, flags;
  327. struct meth_private *priv = netdev_priv(dev);
  328. unsigned long fifo_rptr = (int_status & METH_INT_RX_RPTR_MASK) >> 8;
  329. spin_lock_irqsave(&priv->meth_lock, flags);
  330. priv->dma_ctrl &= ~METH_DMA_RX_INT_EN;
  331. mace->eth.dma_ctrl = priv->dma_ctrl;
  332. spin_unlock_irqrestore(&priv->meth_lock, flags);
  333. if (int_status & METH_INT_RX_UNDERFLOW) {
  334. fifo_rptr = (fifo_rptr - 1) & 0x0f;
  335. }
  336. while (priv->rx_write != fifo_rptr) {
  337. dma_unmap_single(NULL, priv->rx_ring_dmas[priv->rx_write],
  338. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  339. status = priv->rx_ring[priv->rx_write]->status.raw;
  340. #if MFE_DEBUG
  341. if (!(status & METH_RX_ST_VALID)) {
  342. DPRINTK("Not received? status=%016lx\n",status);
  343. }
  344. #endif
  345. if ((!(status & METH_RX_STATUS_ERRORS)) && (status & METH_RX_ST_VALID)) {
  346. int len = (status & 0xffff) - 4; /* omit CRC */
  347. /* length sanity check */
  348. if (len < 60 || len > 1518) {
  349. printk(KERN_DEBUG "%s: bogus packet size: %ld, status=%#2Lx.\n",
  350. dev->name, priv->rx_write,
  351. priv->rx_ring[priv->rx_write]->status.raw);
  352. dev->stats.rx_errors++;
  353. dev->stats.rx_length_errors++;
  354. skb = priv->rx_skbs[priv->rx_write];
  355. } else {
  356. skb = alloc_skb(METH_RX_BUFF_SIZE, GFP_ATOMIC);
  357. if (!skb) {
  358. /* Ouch! No memory! Drop packet on the floor */
  359. DPRINTK("No mem: dropping packet\n");
  360. dev->stats.rx_dropped++;
  361. skb = priv->rx_skbs[priv->rx_write];
  362. } else {
  363. struct sk_buff *skb_c = priv->rx_skbs[priv->rx_write];
  364. /* 8byte status vector + 3quad padding + 2byte padding,
  365. * to put data on 64bit aligned boundary */
  366. skb_reserve(skb, METH_RX_HEAD);
  367. /* Write metadata, and then pass to the receive level */
  368. skb_put(skb_c, len);
  369. priv->rx_skbs[priv->rx_write] = skb;
  370. skb_c->protocol = eth_type_trans(skb_c, dev);
  371. dev->stats.rx_packets++;
  372. dev->stats.rx_bytes += len;
  373. netif_rx(skb_c);
  374. }
  375. }
  376. } else {
  377. dev->stats.rx_errors++;
  378. skb=priv->rx_skbs[priv->rx_write];
  379. #if MFE_DEBUG>0
  380. printk(KERN_WARNING "meth: RX error: status=0x%016lx\n",status);
  381. if(status&METH_RX_ST_RCV_CODE_VIOLATION)
  382. printk(KERN_WARNING "Receive Code Violation\n");
  383. if(status&METH_RX_ST_CRC_ERR)
  384. printk(KERN_WARNING "CRC error\n");
  385. if(status&METH_RX_ST_INV_PREAMBLE_CTX)
  386. printk(KERN_WARNING "Invalid Preamble Context\n");
  387. if(status&METH_RX_ST_LONG_EVT_SEEN)
  388. printk(KERN_WARNING "Long Event Seen...\n");
  389. if(status&METH_RX_ST_BAD_PACKET)
  390. printk(KERN_WARNING "Bad Packet\n");
  391. if(status&METH_RX_ST_CARRIER_EVT_SEEN)
  392. printk(KERN_WARNING "Carrier Event Seen\n");
  393. #endif
  394. }
  395. priv->rx_ring[priv->rx_write] = (rx_packet*)skb->head;
  396. priv->rx_ring[priv->rx_write]->status.raw = 0;
  397. priv->rx_ring_dmas[priv->rx_write] =
  398. dma_map_single(NULL, priv->rx_ring[priv->rx_write],
  399. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  400. mace->eth.rx_fifo = priv->rx_ring_dmas[priv->rx_write];
  401. ADVANCE_RX_PTR(priv->rx_write);
  402. }
  403. spin_lock_irqsave(&priv->meth_lock, flags);
  404. /* In case there was underflow, and Rx DMA was disabled */
  405. priv->dma_ctrl |= METH_DMA_RX_INT_EN | METH_DMA_RX_EN;
  406. mace->eth.dma_ctrl = priv->dma_ctrl;
  407. mace->eth.int_stat = METH_INT_RX_THRESHOLD;
  408. spin_unlock_irqrestore(&priv->meth_lock, flags);
  409. }
  410. static int meth_tx_full(struct net_device *dev)
  411. {
  412. struct meth_private *priv = netdev_priv(dev);
  413. return priv->tx_count >= TX_RING_ENTRIES - 1;
  414. }
  415. static void meth_tx_cleanup(struct net_device* dev, unsigned long int_status)
  416. {
  417. struct meth_private *priv = netdev_priv(dev);
  418. unsigned long status, flags;
  419. struct sk_buff *skb;
  420. unsigned long rptr = (int_status&TX_INFO_RPTR) >> 16;
  421. spin_lock_irqsave(&priv->meth_lock, flags);
  422. /* Stop DMA notification */
  423. priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
  424. mace->eth.dma_ctrl = priv->dma_ctrl;
  425. while (priv->tx_read != rptr) {
  426. skb = priv->tx_skbs[priv->tx_read];
  427. status = priv->tx_ring[priv->tx_read].header.raw;
  428. #if MFE_DEBUG>=1
  429. if (priv->tx_read == priv->tx_write)
  430. DPRINTK("Auchi! tx_read=%d,tx_write=%d,rptr=%d?\n", priv->tx_read, priv->tx_write,rptr);
  431. #endif
  432. if (status & METH_TX_ST_DONE) {
  433. if (status & METH_TX_ST_SUCCESS){
  434. dev->stats.tx_packets++;
  435. dev->stats.tx_bytes += skb->len;
  436. } else {
  437. dev->stats.tx_errors++;
  438. #if MFE_DEBUG>=1
  439. DPRINTK("TX error: status=%016lx <",status);
  440. if(status & METH_TX_ST_SUCCESS)
  441. printk(" SUCCESS");
  442. if(status & METH_TX_ST_TOOLONG)
  443. printk(" TOOLONG");
  444. if(status & METH_TX_ST_UNDERRUN)
  445. printk(" UNDERRUN");
  446. if(status & METH_TX_ST_EXCCOLL)
  447. printk(" EXCCOLL");
  448. if(status & METH_TX_ST_DEFER)
  449. printk(" DEFER");
  450. if(status & METH_TX_ST_LATECOLL)
  451. printk(" LATECOLL");
  452. printk(" >\n");
  453. #endif
  454. }
  455. } else {
  456. DPRINTK("RPTR points us here, but packet not done?\n");
  457. break;
  458. }
  459. dev_kfree_skb_irq(skb);
  460. priv->tx_skbs[priv->tx_read] = NULL;
  461. priv->tx_ring[priv->tx_read].header.raw = 0;
  462. priv->tx_read = (priv->tx_read+1)&(TX_RING_ENTRIES-1);
  463. priv->tx_count--;
  464. }
  465. /* wake up queue if it was stopped */
  466. if (netif_queue_stopped(dev) && !meth_tx_full(dev)) {
  467. netif_wake_queue(dev);
  468. }
  469. mace->eth.int_stat = METH_INT_TX_EMPTY | METH_INT_TX_PKT;
  470. spin_unlock_irqrestore(&priv->meth_lock, flags);
  471. }
  472. static void meth_error(struct net_device* dev, unsigned status)
  473. {
  474. struct meth_private *priv = netdev_priv(dev);
  475. unsigned long flags;
  476. printk(KERN_WARNING "meth: error status: 0x%08x\n",status);
  477. /* check for errors too... */
  478. if (status & (METH_INT_TX_LINK_FAIL))
  479. printk(KERN_WARNING "meth: link failure\n");
  480. /* Should I do full reset in this case? */
  481. if (status & (METH_INT_MEM_ERROR))
  482. printk(KERN_WARNING "meth: memory error\n");
  483. if (status & (METH_INT_TX_ABORT))
  484. printk(KERN_WARNING "meth: aborted\n");
  485. if (status & (METH_INT_RX_OVERFLOW))
  486. printk(KERN_WARNING "meth: Rx overflow\n");
  487. if (status & (METH_INT_RX_UNDERFLOW)) {
  488. printk(KERN_WARNING "meth: Rx underflow\n");
  489. spin_lock_irqsave(&priv->meth_lock, flags);
  490. mace->eth.int_stat = METH_INT_RX_UNDERFLOW;
  491. /* more underflow interrupts will be delivered,
  492. * effectively throwing us into an infinite loop.
  493. * Thus I stop processing Rx in this case. */
  494. priv->dma_ctrl &= ~METH_DMA_RX_EN;
  495. mace->eth.dma_ctrl = priv->dma_ctrl;
  496. DPRINTK("Disabled meth Rx DMA temporarily\n");
  497. spin_unlock_irqrestore(&priv->meth_lock, flags);
  498. }
  499. mace->eth.int_stat = METH_INT_ERROR;
  500. }
  501. /*
  502. * The typical interrupt entry point
  503. */
  504. static irqreturn_t meth_interrupt(int irq, void *dev_id)
  505. {
  506. struct net_device *dev = (struct net_device *)dev_id;
  507. struct meth_private *priv = netdev_priv(dev);
  508. unsigned long status;
  509. status = mace->eth.int_stat;
  510. while (status & 0xff) {
  511. /* First handle errors - if we get Rx underflow,
  512. * Rx DMA will be disabled, and Rx handler will reenable
  513. * it. I don't think it's possible to get Rx underflow,
  514. * without getting Rx interrupt */
  515. if (status & METH_INT_ERROR) {
  516. meth_error(dev, status);
  517. }
  518. if (status & (METH_INT_TX_EMPTY | METH_INT_TX_PKT)) {
  519. /* a transmission is over: free the skb */
  520. meth_tx_cleanup(dev, status);
  521. }
  522. if (status & METH_INT_RX_THRESHOLD) {
  523. if (!(priv->dma_ctrl & METH_DMA_RX_INT_EN))
  524. break;
  525. /* send it to meth_rx for handling */
  526. meth_rx(dev, status);
  527. }
  528. status = mace->eth.int_stat;
  529. }
  530. return IRQ_HANDLED;
  531. }
  532. /*
  533. * Transmits packets that fit into TX descriptor (are <=120B)
  534. */
  535. static void meth_tx_short_prepare(struct meth_private *priv,
  536. struct sk_buff *skb)
  537. {
  538. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  539. int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
  540. desc->header.raw = METH_TX_CMD_INT_EN | (len-1) | ((128-len) << 16);
  541. /* maybe I should set whole thing to 0 first... */
  542. skb_copy_from_linear_data(skb, desc->data.dt + (120 - len), skb->len);
  543. if (skb->len < len)
  544. memset(desc->data.dt + 120 - len + skb->len, 0, len-skb->len);
  545. }
  546. #define TX_CATBUF1 BIT(25)
  547. static void meth_tx_1page_prepare(struct meth_private *priv,
  548. struct sk_buff *skb)
  549. {
  550. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  551. void *buffer_data = (void *)(((unsigned long)skb->data + 7) & ~7);
  552. int unaligned_len = (int)((unsigned long)buffer_data - (unsigned long)skb->data);
  553. int buffer_len = skb->len - unaligned_len;
  554. dma_addr_t catbuf;
  555. desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | (skb->len - 1);
  556. /* unaligned part */
  557. if (unaligned_len) {
  558. skb_copy_from_linear_data(skb, desc->data.dt + (120 - unaligned_len),
  559. unaligned_len);
  560. desc->header.raw |= (128 - unaligned_len) << 16;
  561. }
  562. /* first page */
  563. catbuf = dma_map_single(NULL, buffer_data, buffer_len,
  564. DMA_TO_DEVICE);
  565. desc->data.cat_buf[0].form.start_addr = catbuf >> 3;
  566. desc->data.cat_buf[0].form.len = buffer_len - 1;
  567. }
  568. #define TX_CATBUF2 BIT(26)
  569. static void meth_tx_2page_prepare(struct meth_private *priv,
  570. struct sk_buff *skb)
  571. {
  572. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  573. void *buffer1_data = (void *)(((unsigned long)skb->data + 7) & ~7);
  574. void *buffer2_data = (void *)PAGE_ALIGN((unsigned long)skb->data);
  575. int unaligned_len = (int)((unsigned long)buffer1_data - (unsigned long)skb->data);
  576. int buffer1_len = (int)((unsigned long)buffer2_data - (unsigned long)buffer1_data);
  577. int buffer2_len = skb->len - buffer1_len - unaligned_len;
  578. dma_addr_t catbuf1, catbuf2;
  579. desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | TX_CATBUF2| (skb->len - 1);
  580. /* unaligned part */
  581. if (unaligned_len){
  582. skb_copy_from_linear_data(skb, desc->data.dt + (120 - unaligned_len),
  583. unaligned_len);
  584. desc->header.raw |= (128 - unaligned_len) << 16;
  585. }
  586. /* first page */
  587. catbuf1 = dma_map_single(NULL, buffer1_data, buffer1_len,
  588. DMA_TO_DEVICE);
  589. desc->data.cat_buf[0].form.start_addr = catbuf1 >> 3;
  590. desc->data.cat_buf[0].form.len = buffer1_len - 1;
  591. /* second page */
  592. catbuf2 = dma_map_single(NULL, buffer2_data, buffer2_len,
  593. DMA_TO_DEVICE);
  594. desc->data.cat_buf[1].form.start_addr = catbuf2 >> 3;
  595. desc->data.cat_buf[1].form.len = buffer2_len - 1;
  596. }
  597. static void meth_add_to_tx_ring(struct meth_private *priv, struct sk_buff *skb)
  598. {
  599. /* Remember the skb, so we can free it at interrupt time */
  600. priv->tx_skbs[priv->tx_write] = skb;
  601. if (skb->len <= 120) {
  602. /* Whole packet fits into descriptor */
  603. meth_tx_short_prepare(priv, skb);
  604. } else if (PAGE_ALIGN((unsigned long)skb->data) !=
  605. PAGE_ALIGN((unsigned long)skb->data + skb->len - 1)) {
  606. /* Packet crosses page boundary */
  607. meth_tx_2page_prepare(priv, skb);
  608. } else {
  609. /* Packet is in one page */
  610. meth_tx_1page_prepare(priv, skb);
  611. }
  612. priv->tx_write = (priv->tx_write + 1) & (TX_RING_ENTRIES - 1);
  613. mace->eth.tx_info = priv->tx_write;
  614. priv->tx_count++;
  615. }
  616. /*
  617. * Transmit a packet (called by the kernel)
  618. */
  619. static int meth_tx(struct sk_buff *skb, struct net_device *dev)
  620. {
  621. struct meth_private *priv = netdev_priv(dev);
  622. unsigned long flags;
  623. spin_lock_irqsave(&priv->meth_lock, flags);
  624. /* Stop DMA notification */
  625. priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
  626. mace->eth.dma_ctrl = priv->dma_ctrl;
  627. meth_add_to_tx_ring(priv, skb);
  628. dev->trans_start = jiffies; /* save the timestamp */
  629. /* If TX ring is full, tell the upper layer to stop sending packets */
  630. if (meth_tx_full(dev)) {
  631. printk(KERN_DEBUG "TX full: stopping\n");
  632. netif_stop_queue(dev);
  633. }
  634. /* Restart DMA notification */
  635. priv->dma_ctrl |= METH_DMA_TX_INT_EN;
  636. mace->eth.dma_ctrl = priv->dma_ctrl;
  637. spin_unlock_irqrestore(&priv->meth_lock, flags);
  638. return NETDEV_TX_OK;
  639. }
  640. /*
  641. * Deal with a transmit timeout.
  642. */
  643. static void meth_tx_timeout(struct net_device *dev)
  644. {
  645. struct meth_private *priv = netdev_priv(dev);
  646. unsigned long flags;
  647. printk(KERN_WARNING "%s: transmit timed out\n", dev->name);
  648. /* Protect against concurrent rx interrupts */
  649. spin_lock_irqsave(&priv->meth_lock,flags);
  650. /* Try to reset the interface. */
  651. meth_reset(dev);
  652. dev->stats.tx_errors++;
  653. /* Clear all rings */
  654. meth_free_tx_ring(priv);
  655. meth_free_rx_ring(priv);
  656. meth_init_tx_ring(priv);
  657. meth_init_rx_ring(priv);
  658. /* Restart dma */
  659. priv->dma_ctrl |= METH_DMA_TX_EN | METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
  660. mace->eth.dma_ctrl = priv->dma_ctrl;
  661. /* Enable interrupt */
  662. spin_unlock_irqrestore(&priv->meth_lock, flags);
  663. dev->trans_start = jiffies; /* prevent tx timeout */
  664. netif_wake_queue(dev);
  665. }
  666. /*
  667. * Ioctl commands
  668. */
  669. static int meth_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  670. {
  671. /* XXX Not yet implemented */
  672. switch(cmd) {
  673. case SIOCGMIIPHY:
  674. case SIOCGMIIREG:
  675. case SIOCSMIIREG:
  676. default:
  677. return -EOPNOTSUPP;
  678. }
  679. }
  680. static void meth_set_rx_mode(struct net_device *dev)
  681. {
  682. struct meth_private *priv = netdev_priv(dev);
  683. unsigned long flags;
  684. netif_stop_queue(dev);
  685. spin_lock_irqsave(&priv->meth_lock, flags);
  686. priv->mac_ctrl &= ~METH_PROMISC;
  687. if (dev->flags & IFF_PROMISC) {
  688. priv->mac_ctrl |= METH_PROMISC;
  689. priv->mcast_filter = 0xffffffffffffffffUL;
  690. } else if ((netdev_mc_count(dev) > METH_MCF_LIMIT) ||
  691. (dev->flags & IFF_ALLMULTI)) {
  692. priv->mac_ctrl |= METH_ACCEPT_AMCAST;
  693. priv->mcast_filter = 0xffffffffffffffffUL;
  694. } else {
  695. struct netdev_hw_addr *ha;
  696. priv->mac_ctrl |= METH_ACCEPT_MCAST;
  697. netdev_for_each_mc_addr(ha, dev)
  698. set_bit((ether_crc(ETH_ALEN, ha->addr) >> 26),
  699. (volatile unsigned long *)&priv->mcast_filter);
  700. }
  701. /* Write the changes to the chip registers. */
  702. mace->eth.mac_ctrl = priv->mac_ctrl;
  703. mace->eth.mcast_filter = priv->mcast_filter;
  704. /* Done! */
  705. spin_unlock_irqrestore(&priv->meth_lock, flags);
  706. netif_wake_queue(dev);
  707. }
  708. static const struct net_device_ops meth_netdev_ops = {
  709. .ndo_open = meth_open,
  710. .ndo_stop = meth_release,
  711. .ndo_start_xmit = meth_tx,
  712. .ndo_do_ioctl = meth_ioctl,
  713. .ndo_tx_timeout = meth_tx_timeout,
  714. .ndo_change_mtu = eth_change_mtu,
  715. .ndo_validate_addr = eth_validate_addr,
  716. .ndo_set_mac_address = eth_mac_addr,
  717. .ndo_set_rx_mode = meth_set_rx_mode,
  718. };
  719. /*
  720. * The init function.
  721. */
  722. static int __devinit meth_probe(struct platform_device *pdev)
  723. {
  724. struct net_device *dev;
  725. struct meth_private *priv;
  726. int err;
  727. dev = alloc_etherdev(sizeof(struct meth_private));
  728. if (!dev)
  729. return -ENOMEM;
  730. dev->netdev_ops = &meth_netdev_ops;
  731. dev->watchdog_timeo = timeout;
  732. dev->irq = MACE_ETHERNET_IRQ;
  733. dev->base_addr = (unsigned long)&mace->eth;
  734. memcpy(dev->dev_addr, o2meth_eaddr, 6);
  735. priv = netdev_priv(dev);
  736. spin_lock_init(&priv->meth_lock);
  737. SET_NETDEV_DEV(dev, &pdev->dev);
  738. err = register_netdev(dev);
  739. if (err) {
  740. free_netdev(dev);
  741. return err;
  742. }
  743. printk(KERN_INFO "%s: SGI MACE Ethernet rev. %d\n",
  744. dev->name, (unsigned int)(mace->eth.mac_ctrl >> 29));
  745. return 0;
  746. }
  747. static int __exit meth_remove(struct platform_device *pdev)
  748. {
  749. struct net_device *dev = platform_get_drvdata(pdev);
  750. unregister_netdev(dev);
  751. free_netdev(dev);
  752. platform_set_drvdata(pdev, NULL);
  753. return 0;
  754. }
  755. static struct platform_driver meth_driver = {
  756. .probe = meth_probe,
  757. .remove = __exit_p(meth_remove),
  758. .driver = {
  759. .name = "meth",
  760. .owner = THIS_MODULE,
  761. }
  762. };
  763. module_platform_driver(meth_driver);
  764. MODULE_AUTHOR("Ilya Volynets <ilya@theIlya.com>");
  765. MODULE_DESCRIPTION("SGI O2 Builtin Fast Ethernet driver");
  766. MODULE_LICENSE("GPL");
  767. MODULE_ALIAS("platform:meth");