sh_eth.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2008 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2011 Renesas Solutions Corp.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  18. *
  19. * The full GNU General Public License is included in this distribution in
  20. * the file called "COPYING".
  21. */
  22. #ifndef __SH_ETH_H__
  23. #define __SH_ETH_H__
  24. #define CARDNAME "sh-eth"
  25. #define TX_TIMEOUT (5*HZ)
  26. #define TX_RING_SIZE 64 /* Tx ring size */
  27. #define RX_RING_SIZE 64 /* Rx ring size */
  28. #define ETHERSMALL 60
  29. #define PKT_BUF_SZ 1538
  30. enum {
  31. /* E-DMAC registers */
  32. EDSR = 0,
  33. EDMR,
  34. EDTRR,
  35. EDRRR,
  36. EESR,
  37. EESIPR,
  38. TDLAR,
  39. TDFAR,
  40. TDFXR,
  41. TDFFR,
  42. RDLAR,
  43. RDFAR,
  44. RDFXR,
  45. RDFFR,
  46. TRSCER,
  47. RMFCR,
  48. TFTR,
  49. FDR,
  50. RMCR,
  51. EDOCR,
  52. TFUCR,
  53. RFOCR,
  54. FCFTR,
  55. RPADIR,
  56. TRIMD,
  57. RBWAR,
  58. TBRAR,
  59. /* Ether registers */
  60. ECMR,
  61. ECSR,
  62. ECSIPR,
  63. PIR,
  64. PSR,
  65. RDMLR,
  66. PIPR,
  67. RFLR,
  68. IPGR,
  69. APR,
  70. MPR,
  71. PFTCR,
  72. PFRCR,
  73. RFCR,
  74. RFCF,
  75. TPAUSER,
  76. TPAUSECR,
  77. BCFR,
  78. BCFRR,
  79. GECMR,
  80. BCULR,
  81. MAHR,
  82. MALR,
  83. TROCR,
  84. CDCR,
  85. LCCR,
  86. CNDCR,
  87. CEFCR,
  88. FRECR,
  89. TSFRCR,
  90. TLFRCR,
  91. CERCR,
  92. CEECR,
  93. MAFCR,
  94. RTRATE,
  95. /* TSU Absolute address */
  96. ARSTR,
  97. TSU_CTRST,
  98. TSU_FWEN0,
  99. TSU_FWEN1,
  100. TSU_FCM,
  101. TSU_BSYSL0,
  102. TSU_BSYSL1,
  103. TSU_PRISL0,
  104. TSU_PRISL1,
  105. TSU_FWSL0,
  106. TSU_FWSL1,
  107. TSU_FWSLC,
  108. TSU_QTAG0,
  109. TSU_QTAG1,
  110. TSU_QTAGM0,
  111. TSU_QTAGM1,
  112. TSU_FWSR,
  113. TSU_FWINMK,
  114. TSU_ADQT0,
  115. TSU_ADQT1,
  116. TSU_VTAG0,
  117. TSU_VTAG1,
  118. TSU_ADSBSY,
  119. TSU_TEN,
  120. TSU_POST1,
  121. TSU_POST2,
  122. TSU_POST3,
  123. TSU_POST4,
  124. TSU_ADRH0,
  125. TSU_ADRL0,
  126. TSU_ADRH31,
  127. TSU_ADRL31,
  128. TXNLCR0,
  129. TXALCR0,
  130. RXNLCR0,
  131. RXALCR0,
  132. FWNLCR0,
  133. FWALCR0,
  134. TXNLCR1,
  135. TXALCR1,
  136. RXNLCR1,
  137. RXALCR1,
  138. FWNLCR1,
  139. FWALCR1,
  140. /* This value must be written at last. */
  141. SH_ETH_MAX_REGISTER_OFFSET,
  142. };
  143. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  144. [EDSR] = 0x0000,
  145. [EDMR] = 0x0400,
  146. [EDTRR] = 0x0408,
  147. [EDRRR] = 0x0410,
  148. [EESR] = 0x0428,
  149. [EESIPR] = 0x0430,
  150. [TDLAR] = 0x0010,
  151. [TDFAR] = 0x0014,
  152. [TDFXR] = 0x0018,
  153. [TDFFR] = 0x001c,
  154. [RDLAR] = 0x0030,
  155. [RDFAR] = 0x0034,
  156. [RDFXR] = 0x0038,
  157. [RDFFR] = 0x003c,
  158. [TRSCER] = 0x0438,
  159. [RMFCR] = 0x0440,
  160. [TFTR] = 0x0448,
  161. [FDR] = 0x0450,
  162. [RMCR] = 0x0458,
  163. [RPADIR] = 0x0460,
  164. [FCFTR] = 0x0468,
  165. [ECMR] = 0x0500,
  166. [ECSR] = 0x0510,
  167. [ECSIPR] = 0x0518,
  168. [PIR] = 0x0520,
  169. [PSR] = 0x0528,
  170. [PIPR] = 0x052c,
  171. [RFLR] = 0x0508,
  172. [APR] = 0x0554,
  173. [MPR] = 0x0558,
  174. [PFTCR] = 0x055c,
  175. [PFRCR] = 0x0560,
  176. [TPAUSER] = 0x0564,
  177. [GECMR] = 0x05b0,
  178. [BCULR] = 0x05b4,
  179. [MAHR] = 0x05c0,
  180. [MALR] = 0x05c8,
  181. [TROCR] = 0x0700,
  182. [CDCR] = 0x0708,
  183. [LCCR] = 0x0710,
  184. [CEFCR] = 0x0740,
  185. [FRECR] = 0x0748,
  186. [TSFRCR] = 0x0750,
  187. [TLFRCR] = 0x0758,
  188. [RFCR] = 0x0760,
  189. [CERCR] = 0x0768,
  190. [CEECR] = 0x0770,
  191. [MAFCR] = 0x0778,
  192. [ARSTR] = 0x0000,
  193. [TSU_CTRST] = 0x0004,
  194. [TSU_FWEN0] = 0x0010,
  195. [TSU_FWEN1] = 0x0014,
  196. [TSU_FCM] = 0x0018,
  197. [TSU_BSYSL0] = 0x0020,
  198. [TSU_BSYSL1] = 0x0024,
  199. [TSU_PRISL0] = 0x0028,
  200. [TSU_PRISL1] = 0x002c,
  201. [TSU_FWSL0] = 0x0030,
  202. [TSU_FWSL1] = 0x0034,
  203. [TSU_FWSLC] = 0x0038,
  204. [TSU_QTAG0] = 0x0040,
  205. [TSU_QTAG1] = 0x0044,
  206. [TSU_FWSR] = 0x0050,
  207. [TSU_FWINMK] = 0x0054,
  208. [TSU_ADQT0] = 0x0048,
  209. [TSU_ADQT1] = 0x004c,
  210. [TSU_VTAG0] = 0x0058,
  211. [TSU_VTAG1] = 0x005c,
  212. [TSU_ADSBSY] = 0x0060,
  213. [TSU_TEN] = 0x0064,
  214. [TSU_POST1] = 0x0070,
  215. [TSU_POST2] = 0x0074,
  216. [TSU_POST3] = 0x0078,
  217. [TSU_POST4] = 0x007c,
  218. [TSU_ADRH0] = 0x0100,
  219. [TSU_ADRL0] = 0x0104,
  220. [TSU_ADRH31] = 0x01f8,
  221. [TSU_ADRL31] = 0x01fc,
  222. [TXNLCR0] = 0x0080,
  223. [TXALCR0] = 0x0084,
  224. [RXNLCR0] = 0x0088,
  225. [RXALCR0] = 0x008c,
  226. [FWNLCR0] = 0x0090,
  227. [FWALCR0] = 0x0094,
  228. [TXNLCR1] = 0x00a0,
  229. [TXALCR1] = 0x00a0,
  230. [RXNLCR1] = 0x00a8,
  231. [RXALCR1] = 0x00ac,
  232. [FWNLCR1] = 0x00b0,
  233. [FWALCR1] = 0x00b4,
  234. };
  235. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  236. [ECMR] = 0x0100,
  237. [RFLR] = 0x0108,
  238. [ECSR] = 0x0110,
  239. [ECSIPR] = 0x0118,
  240. [PIR] = 0x0120,
  241. [PSR] = 0x0128,
  242. [RDMLR] = 0x0140,
  243. [IPGR] = 0x0150,
  244. [APR] = 0x0154,
  245. [MPR] = 0x0158,
  246. [TPAUSER] = 0x0164,
  247. [RFCF] = 0x0160,
  248. [TPAUSECR] = 0x0168,
  249. [BCFRR] = 0x016c,
  250. [MAHR] = 0x01c0,
  251. [MALR] = 0x01c8,
  252. [TROCR] = 0x01d0,
  253. [CDCR] = 0x01d4,
  254. [LCCR] = 0x01d8,
  255. [CNDCR] = 0x01dc,
  256. [CEFCR] = 0x01e4,
  257. [FRECR] = 0x01e8,
  258. [TSFRCR] = 0x01ec,
  259. [TLFRCR] = 0x01f0,
  260. [RFCR] = 0x01f4,
  261. [MAFCR] = 0x01f8,
  262. [RTRATE] = 0x01fc,
  263. [EDMR] = 0x0000,
  264. [EDTRR] = 0x0008,
  265. [EDRRR] = 0x0010,
  266. [TDLAR] = 0x0018,
  267. [RDLAR] = 0x0020,
  268. [EESR] = 0x0028,
  269. [EESIPR] = 0x0030,
  270. [TRSCER] = 0x0038,
  271. [RMFCR] = 0x0040,
  272. [TFTR] = 0x0048,
  273. [FDR] = 0x0050,
  274. [RMCR] = 0x0058,
  275. [TFUCR] = 0x0064,
  276. [RFOCR] = 0x0068,
  277. [FCFTR] = 0x0070,
  278. [RPADIR] = 0x0078,
  279. [TRIMD] = 0x007c,
  280. [RBWAR] = 0x00c8,
  281. [RDFAR] = 0x00cc,
  282. [TBRAR] = 0x00d4,
  283. [TDFAR] = 0x00d8,
  284. };
  285. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  286. [ECMR] = 0x0160,
  287. [ECSR] = 0x0164,
  288. [ECSIPR] = 0x0168,
  289. [PIR] = 0x016c,
  290. [MAHR] = 0x0170,
  291. [MALR] = 0x0174,
  292. [RFLR] = 0x0178,
  293. [PSR] = 0x017c,
  294. [TROCR] = 0x0180,
  295. [CDCR] = 0x0184,
  296. [LCCR] = 0x0188,
  297. [CNDCR] = 0x018c,
  298. [CEFCR] = 0x0194,
  299. [FRECR] = 0x0198,
  300. [TSFRCR] = 0x019c,
  301. [TLFRCR] = 0x01a0,
  302. [RFCR] = 0x01a4,
  303. [MAFCR] = 0x01a8,
  304. [IPGR] = 0x01b4,
  305. [APR] = 0x01b8,
  306. [MPR] = 0x01bc,
  307. [TPAUSER] = 0x01c4,
  308. [BCFR] = 0x01cc,
  309. [ARSTR] = 0x0000,
  310. [TSU_CTRST] = 0x0004,
  311. [TSU_FWEN0] = 0x0010,
  312. [TSU_FWEN1] = 0x0014,
  313. [TSU_FCM] = 0x0018,
  314. [TSU_BSYSL0] = 0x0020,
  315. [TSU_BSYSL1] = 0x0024,
  316. [TSU_PRISL0] = 0x0028,
  317. [TSU_PRISL1] = 0x002c,
  318. [TSU_FWSL0] = 0x0030,
  319. [TSU_FWSL1] = 0x0034,
  320. [TSU_FWSLC] = 0x0038,
  321. [TSU_QTAGM0] = 0x0040,
  322. [TSU_QTAGM1] = 0x0044,
  323. [TSU_ADQT0] = 0x0048,
  324. [TSU_ADQT1] = 0x004c,
  325. [TSU_FWSR] = 0x0050,
  326. [TSU_FWINMK] = 0x0054,
  327. [TSU_ADSBSY] = 0x0060,
  328. [TSU_TEN] = 0x0064,
  329. [TSU_POST1] = 0x0070,
  330. [TSU_POST2] = 0x0074,
  331. [TSU_POST3] = 0x0078,
  332. [TSU_POST4] = 0x007c,
  333. [TXNLCR0] = 0x0080,
  334. [TXALCR0] = 0x0084,
  335. [RXNLCR0] = 0x0088,
  336. [RXALCR0] = 0x008c,
  337. [FWNLCR0] = 0x0090,
  338. [FWALCR0] = 0x0094,
  339. [TXNLCR1] = 0x00a0,
  340. [TXALCR1] = 0x00a0,
  341. [RXNLCR1] = 0x00a8,
  342. [RXALCR1] = 0x00ac,
  343. [FWNLCR1] = 0x00b0,
  344. [FWALCR1] = 0x00b4,
  345. [TSU_ADRH0] = 0x0100,
  346. [TSU_ADRL0] = 0x0104,
  347. [TSU_ADRL31] = 0x01fc,
  348. };
  349. /* Driver's parameters */
  350. #if defined(CONFIG_CPU_SH4)
  351. #define SH4_SKB_RX_ALIGN 32
  352. #else
  353. #define SH2_SH3_SKB_RX_ALIGN 2
  354. #endif
  355. /*
  356. * Register's bits
  357. */
  358. #ifdef CONFIG_CPU_SUBTYPE_SH7763
  359. /* EDSR */
  360. enum EDSR_BIT {
  361. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  362. };
  363. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  364. /* GECMR */
  365. enum GECMR_BIT {
  366. GECMR_10 = 0x0, GECMR_100 = 0x04, GECMR_1000 = 0x01,
  367. };
  368. #endif
  369. /* EDMR */
  370. enum DMAC_M_BIT {
  371. EDMR_EL = 0x40, /* Litte endian */
  372. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  373. EDMR_SRST_GETHER = 0x03,
  374. EDMR_SRST_ETHER = 0x01,
  375. };
  376. /* EDTRR */
  377. enum DMAC_T_BIT {
  378. EDTRR_TRNS_GETHER = 0x03,
  379. EDTRR_TRNS_ETHER = 0x01,
  380. };
  381. /* EDRRR*/
  382. enum EDRRR_R_BIT {
  383. EDRRR_R = 0x01,
  384. };
  385. /* TPAUSER */
  386. enum TPAUSER_BIT {
  387. TPAUSER_TPAUSE = 0x0000ffff,
  388. TPAUSER_UNLIMITED = 0,
  389. };
  390. /* BCFR */
  391. enum BCFR_BIT {
  392. BCFR_RPAUSE = 0x0000ffff,
  393. BCFR_UNLIMITED = 0,
  394. };
  395. /* PIR */
  396. enum PIR_BIT {
  397. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  398. };
  399. /* PSR */
  400. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  401. /* EESR */
  402. enum EESR_BIT {
  403. EESR_TWB1 = 0x80000000,
  404. EESR_TWB = 0x40000000, /* same as TWB0 */
  405. EESR_TC1 = 0x20000000,
  406. EESR_TUC = 0x10000000,
  407. EESR_ROC = 0x08000000,
  408. EESR_TABT = 0x04000000,
  409. EESR_RABT = 0x02000000,
  410. EESR_RFRMER = 0x01000000, /* same as RFCOF */
  411. EESR_ADE = 0x00800000,
  412. EESR_ECI = 0x00400000,
  413. EESR_FTC = 0x00200000, /* same as TC or TC0 */
  414. EESR_TDE = 0x00100000,
  415. EESR_TFE = 0x00080000, /* same as TFUF */
  416. EESR_FRC = 0x00040000, /* same as FR */
  417. EESR_RDE = 0x00020000,
  418. EESR_RFE = 0x00010000,
  419. EESR_CND = 0x00000800,
  420. EESR_DLC = 0x00000400,
  421. EESR_CD = 0x00000200,
  422. EESR_RTO = 0x00000100,
  423. EESR_RMAF = 0x00000080,
  424. EESR_CEEF = 0x00000040,
  425. EESR_CELF = 0x00000020,
  426. EESR_RRF = 0x00000010,
  427. EESR_RTLF = 0x00000008,
  428. EESR_RTSF = 0x00000004,
  429. EESR_PRE = 0x00000002,
  430. EESR_CERF = 0x00000001,
  431. };
  432. #define DEFAULT_TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | \
  433. EESR_RTO)
  434. #define DEFAULT_EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | \
  435. EESR_RDE | EESR_RFRMER | EESR_ADE | \
  436. EESR_TFE | EESR_TDE | EESR_ECI)
  437. #define DEFAULT_TX_ERROR_CHECK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | \
  438. EESR_TFE)
  439. /* EESIPR */
  440. enum DMAC_IM_BIT {
  441. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  442. DMAC_M_RABT = 0x02000000,
  443. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  444. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  445. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  446. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  447. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  448. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  449. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  450. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  451. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  452. DMAC_M_RINT1 = 0x00000001,
  453. };
  454. /* Receive descriptor bit */
  455. enum RD_STS_BIT {
  456. RD_RACT = 0x80000000, RD_RDEL = 0x40000000,
  457. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  458. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  459. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  460. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  461. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  462. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  463. RD_RFS1 = 0x00000001,
  464. };
  465. #define RDF1ST RD_RFP1
  466. #define RDFEND RD_RFP0
  467. #define RD_RFP (RD_RFP1|RD_RFP0)
  468. /* FCFTR */
  469. enum FCFTR_BIT {
  470. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  471. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  472. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  473. };
  474. #define DEFAULT_FIFO_F_D_RFF (FCFTR_RFF2 | FCFTR_RFF1 | FCFTR_RFF0)
  475. #define DEFAULT_FIFO_F_D_RFD (FCFTR_RFD2 | FCFTR_RFD1 | FCFTR_RFD0)
  476. /* Transfer descriptor bit */
  477. enum TD_STS_BIT {
  478. TD_TACT = 0x80000000,
  479. TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
  480. TD_TFP0 = 0x10000000,
  481. };
  482. #define TDF1ST TD_TFP1
  483. #define TDFEND TD_TFP0
  484. #define TD_TFP (TD_TFP1|TD_TFP0)
  485. /* RMCR */
  486. #define DEFAULT_RMCR_VALUE 0x00000000
  487. /* ECMR */
  488. enum FELIC_MODE_BIT {
  489. ECMR_TRCCM = 0x04000000, ECMR_RCSC = 0x00800000,
  490. ECMR_DPAD = 0x00200000, ECMR_RZPF = 0x00100000,
  491. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  492. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  493. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  494. ECMR_RTM = 0x00000010, ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004,
  495. ECMR_DM = 0x00000002, ECMR_PRM = 0x00000001,
  496. };
  497. /* ECSR */
  498. enum ECSR_STATUS_BIT {
  499. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  500. ECSR_LCHNG = 0x04,
  501. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  502. };
  503. #define DEFAULT_ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | ECSR_LCHNG | \
  504. ECSR_ICD | ECSIPR_MPDIP)
  505. /* ECSIPR */
  506. enum ECSIPR_STATUS_MASK_BIT {
  507. ECSIPR_BRCRXIP = 0x20, ECSIPR_PSRTOIP = 0x10,
  508. ECSIPR_LCHNGIP = 0x04,
  509. ECSIPR_MPDIP = 0x02, ECSIPR_ICDIP = 0x01,
  510. };
  511. #define DEFAULT_ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | \
  512. ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  513. /* APR */
  514. enum APR_BIT {
  515. APR_AP = 0x00000001,
  516. };
  517. /* MPR */
  518. enum MPR_BIT {
  519. MPR_MP = 0x00000001,
  520. };
  521. /* TRSCER */
  522. enum DESC_I_BIT {
  523. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  524. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  525. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  526. DESC_I_RINT1 = 0x0001,
  527. };
  528. /* RPADIR */
  529. enum RPADIR_BIT {
  530. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  531. RPADIR_PADR = 0x0003f,
  532. };
  533. /* FDR */
  534. #define DEFAULT_FDR_INIT 0x00000707
  535. enum phy_offsets {
  536. PHY_CTRL = 0, PHY_STAT = 1, PHY_IDT1 = 2, PHY_IDT2 = 3,
  537. PHY_ANA = 4, PHY_ANL = 5, PHY_ANE = 6,
  538. PHY_16 = 16,
  539. };
  540. /* PHY_CTRL */
  541. enum PHY_CTRL_BIT {
  542. PHY_C_RESET = 0x8000, PHY_C_LOOPBK = 0x4000, PHY_C_SPEEDSL = 0x2000,
  543. PHY_C_ANEGEN = 0x1000, PHY_C_PWRDN = 0x0800, PHY_C_ISO = 0x0400,
  544. PHY_C_RANEG = 0x0200, PHY_C_DUPLEX = 0x0100, PHY_C_COLT = 0x0080,
  545. };
  546. #define DM9161_PHY_C_ANEGEN 0 /* auto nego special */
  547. /* PHY_STAT */
  548. enum PHY_STAT_BIT {
  549. PHY_S_100T4 = 0x8000, PHY_S_100X_F = 0x4000, PHY_S_100X_H = 0x2000,
  550. PHY_S_10T_F = 0x1000, PHY_S_10T_H = 0x0800, PHY_S_ANEGC = 0x0020,
  551. PHY_S_RFAULT = 0x0010, PHY_S_ANEGA = 0x0008, PHY_S_LINK = 0x0004,
  552. PHY_S_JAB = 0x0002, PHY_S_EXTD = 0x0001,
  553. };
  554. /* PHY_ANA */
  555. enum PHY_ANA_BIT {
  556. PHY_A_NP = 0x8000, PHY_A_ACK = 0x4000, PHY_A_RF = 0x2000,
  557. PHY_A_FCS = 0x0400, PHY_A_T4 = 0x0200, PHY_A_FDX = 0x0100,
  558. PHY_A_HDX = 0x0080, PHY_A_10FDX = 0x0040, PHY_A_10HDX = 0x0020,
  559. PHY_A_SEL = 0x001e,
  560. };
  561. /* PHY_ANL */
  562. enum PHY_ANL_BIT {
  563. PHY_L_NP = 0x8000, PHY_L_ACK = 0x4000, PHY_L_RF = 0x2000,
  564. PHY_L_FCS = 0x0400, PHY_L_T4 = 0x0200, PHY_L_FDX = 0x0100,
  565. PHY_L_HDX = 0x0080, PHY_L_10FDX = 0x0040, PHY_L_10HDX = 0x0020,
  566. PHY_L_SEL = 0x001f,
  567. };
  568. /* PHY_ANE */
  569. enum PHY_ANE_BIT {
  570. PHY_E_PDF = 0x0010, PHY_E_LPNPA = 0x0008, PHY_E_NPA = 0x0004,
  571. PHY_E_PRX = 0x0002, PHY_E_LPANEGA = 0x0001,
  572. };
  573. /* DM9161 */
  574. enum PHY_16_BIT {
  575. PHY_16_BP4B45 = 0x8000, PHY_16_BPSCR = 0x4000, PHY_16_BPALIGN = 0x2000,
  576. PHY_16_BP_ADPOK = 0x1000, PHY_16_Repeatmode = 0x0800,
  577. PHY_16_TXselect = 0x0400,
  578. PHY_16_Rsvd = 0x0200, PHY_16_RMIIEnable = 0x0100,
  579. PHY_16_Force100LNK = 0x0080,
  580. PHY_16_APDLED_CTL = 0x0040, PHY_16_COLLED_CTL = 0x0020,
  581. PHY_16_RPDCTR_EN = 0x0010,
  582. PHY_16_ResetStMch = 0x0008, PHY_16_PreamSupr = 0x0004,
  583. PHY_16_Sleepmode = 0x0002,
  584. PHY_16_RemoteLoopOut = 0x0001,
  585. };
  586. #define POST_RX 0x08
  587. #define POST_FW 0x04
  588. #define POST0_RX (POST_RX)
  589. #define POST0_FW (POST_FW)
  590. #define POST1_RX (POST_RX >> 2)
  591. #define POST1_FW (POST_FW >> 2)
  592. #define POST_ALL (POST0_RX | POST0_FW | POST1_RX | POST1_FW)
  593. /* ARSTR */
  594. enum ARSTR_BIT { ARSTR_ARSTR = 0x00000001, };
  595. /* TSU_FWEN0 */
  596. enum TSU_FWEN0_BIT {
  597. TSU_FWEN0_0 = 0x00000001,
  598. };
  599. /* TSU_ADSBSY */
  600. enum TSU_ADSBSY_BIT {
  601. TSU_ADSBSY_0 = 0x00000001,
  602. };
  603. /* TSU_TEN */
  604. enum TSU_TEN_BIT {
  605. TSU_TEN_0 = 0x80000000,
  606. };
  607. /* TSU_FWSL0 */
  608. enum TSU_FWSL0_BIT {
  609. TSU_FWSL0_FW50 = 0x1000, TSU_FWSL0_FW40 = 0x0800,
  610. TSU_FWSL0_FW30 = 0x0400, TSU_FWSL0_FW20 = 0x0200,
  611. TSU_FWSL0_FW10 = 0x0100, TSU_FWSL0_RMSA0 = 0x0010,
  612. };
  613. /* TSU_FWSLC */
  614. enum TSU_FWSLC_BIT {
  615. TSU_FWSLC_POSTENU = 0x2000, TSU_FWSLC_POSTENL = 0x1000,
  616. TSU_FWSLC_CAMSEL03 = 0x0080, TSU_FWSLC_CAMSEL02 = 0x0040,
  617. TSU_FWSLC_CAMSEL01 = 0x0020, TSU_FWSLC_CAMSEL00 = 0x0010,
  618. TSU_FWSLC_CAMSEL13 = 0x0008, TSU_FWSLC_CAMSEL12 = 0x0004,
  619. TSU_FWSLC_CAMSEL11 = 0x0002, TSU_FWSLC_CAMSEL10 = 0x0001,
  620. };
  621. /*
  622. * The sh ether Tx buffer descriptors.
  623. * This structure should be 20 bytes.
  624. */
  625. struct sh_eth_txdesc {
  626. u32 status; /* TD0 */
  627. #if defined(CONFIG_CPU_LITTLE_ENDIAN)
  628. u16 pad0; /* TD1 */
  629. u16 buffer_length; /* TD1 */
  630. #else
  631. u16 buffer_length; /* TD1 */
  632. u16 pad0; /* TD1 */
  633. #endif
  634. u32 addr; /* TD2 */
  635. u32 pad1; /* padding data */
  636. } __attribute__((aligned(2), packed));
  637. /*
  638. * The sh ether Rx buffer descriptors.
  639. * This structure should be 20 bytes.
  640. */
  641. struct sh_eth_rxdesc {
  642. u32 status; /* RD0 */
  643. #if defined(CONFIG_CPU_LITTLE_ENDIAN)
  644. u16 frame_length; /* RD1 */
  645. u16 buffer_length; /* RD1 */
  646. #else
  647. u16 buffer_length; /* RD1 */
  648. u16 frame_length; /* RD1 */
  649. #endif
  650. u32 addr; /* RD2 */
  651. u32 pad0; /* padding data */
  652. } __attribute__((aligned(2), packed));
  653. /* This structure is used by each CPU dependency handling. */
  654. struct sh_eth_cpu_data {
  655. /* optional functions */
  656. void (*chip_reset)(struct net_device *ndev);
  657. void (*set_duplex)(struct net_device *ndev);
  658. void (*set_rate)(struct net_device *ndev);
  659. /* mandatory initialize value */
  660. unsigned long eesipr_value;
  661. /* optional initialize value */
  662. unsigned long ecsr_value;
  663. unsigned long ecsipr_value;
  664. unsigned long fdr_value;
  665. unsigned long fcftr_value;
  666. unsigned long rpadir_value;
  667. unsigned long rmcr_value;
  668. /* interrupt checking mask */
  669. unsigned long tx_check;
  670. unsigned long eesr_err_check;
  671. unsigned long tx_error_check;
  672. /* hardware features */
  673. unsigned no_psr:1; /* EtherC DO NOT have PSR */
  674. unsigned apr:1; /* EtherC have APR */
  675. unsigned mpr:1; /* EtherC have MPR */
  676. unsigned tpauser:1; /* EtherC have TPAUSER */
  677. unsigned bculr:1; /* EtherC have BCULR */
  678. unsigned tsu:1; /* EtherC have TSU */
  679. unsigned hw_swap:1; /* E-DMAC have DE bit in EDMR */
  680. unsigned rpadir:1; /* E-DMAC have RPADIR */
  681. unsigned no_trimd:1; /* E-DMAC DO NOT have TRIMD */
  682. unsigned no_ade:1; /* E-DMAC DO NOT have ADE bit in EESR */
  683. };
  684. struct sh_eth_private {
  685. struct platform_device *pdev;
  686. struct sh_eth_cpu_data *cd;
  687. const u16 *reg_offset;
  688. void __iomem *addr;
  689. void __iomem *tsu_addr;
  690. dma_addr_t rx_desc_dma;
  691. dma_addr_t tx_desc_dma;
  692. struct sh_eth_rxdesc *rx_ring;
  693. struct sh_eth_txdesc *tx_ring;
  694. struct sk_buff **rx_skbuff;
  695. struct sk_buff **tx_skbuff;
  696. struct net_device_stats stats;
  697. struct timer_list timer;
  698. spinlock_t lock;
  699. u32 cur_rx, dirty_rx; /* Producer/consumer ring indices */
  700. u32 cur_tx, dirty_tx;
  701. u32 rx_buf_sz; /* Based on MTU+slack. */
  702. int edmac_endian;
  703. /* MII transceiver section. */
  704. u32 phy_id; /* PHY ID */
  705. struct mii_bus *mii_bus; /* MDIO bus control */
  706. struct phy_device *phydev; /* PHY device control */
  707. enum phy_state link;
  708. phy_interface_t phy_interface;
  709. int msg_enable;
  710. int speed;
  711. int duplex;
  712. u32 rx_int_var, tx_int_var; /* interrupt control variables */
  713. char post_rx; /* POST receive */
  714. char post_fw; /* POST forward */
  715. struct net_device_stats tsu_stats; /* TSU forward status */
  716. unsigned no_ether_link:1;
  717. unsigned ether_link_active_low:1;
  718. };
  719. static inline void sh_eth_soft_swap(char *src, int len)
  720. {
  721. #ifdef __LITTLE_ENDIAN__
  722. u32 *p = (u32 *)src;
  723. u32 *maxp;
  724. maxp = p + ((len + sizeof(u32) - 1) / sizeof(u32));
  725. for (; p < maxp; p++)
  726. *p = swab32(*p);
  727. #endif
  728. }
  729. static inline void sh_eth_write(struct net_device *ndev, unsigned long data,
  730. int enum_index)
  731. {
  732. struct sh_eth_private *mdp = netdev_priv(ndev);
  733. iowrite32(data, mdp->addr + mdp->reg_offset[enum_index]);
  734. }
  735. static inline unsigned long sh_eth_read(struct net_device *ndev,
  736. int enum_index)
  737. {
  738. struct sh_eth_private *mdp = netdev_priv(ndev);
  739. return ioread32(mdp->addr + mdp->reg_offset[enum_index]);
  740. }
  741. static inline void sh_eth_tsu_write(struct sh_eth_private *mdp,
  742. unsigned long data, int enum_index)
  743. {
  744. iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
  745. }
  746. static inline unsigned long sh_eth_tsu_read(struct sh_eth_private *mdp,
  747. int enum_index)
  748. {
  749. return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
  750. }
  751. #endif /* #ifndef __SH_ETH_H__ */