octeon_mgmt.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009 Cavium Networks
  7. */
  8. #include <linux/capability.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/if.h>
  17. #include <linux/if_vlan.h>
  18. #include <linux/slab.h>
  19. #include <linux/phy.h>
  20. #include <linux/spinlock.h>
  21. #include <asm/octeon/octeon.h>
  22. #include <asm/octeon/cvmx-mixx-defs.h>
  23. #include <asm/octeon/cvmx-agl-defs.h>
  24. #define DRV_NAME "octeon_mgmt"
  25. #define DRV_VERSION "2.0"
  26. #define DRV_DESCRIPTION \
  27. "Cavium Networks Octeon MII (management) port Network Driver"
  28. #define OCTEON_MGMT_NAPI_WEIGHT 16
  29. /*
  30. * Ring sizes that are powers of two allow for more efficient modulo
  31. * opertions.
  32. */
  33. #define OCTEON_MGMT_RX_RING_SIZE 512
  34. #define OCTEON_MGMT_TX_RING_SIZE 128
  35. /* Allow 8 bytes for vlan and FCS. */
  36. #define OCTEON_MGMT_RX_HEADROOM (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
  37. union mgmt_port_ring_entry {
  38. u64 d64;
  39. struct {
  40. u64 reserved_62_63:2;
  41. /* Length of the buffer/packet in bytes */
  42. u64 len:14;
  43. /* For TX, signals that the packet should be timestamped */
  44. u64 tstamp:1;
  45. /* The RX error code */
  46. u64 code:7;
  47. #define RING_ENTRY_CODE_DONE 0xf
  48. #define RING_ENTRY_CODE_MORE 0x10
  49. /* Physical address of the buffer */
  50. u64 addr:40;
  51. } s;
  52. };
  53. struct octeon_mgmt {
  54. struct net_device *netdev;
  55. int port;
  56. int irq;
  57. u64 *tx_ring;
  58. dma_addr_t tx_ring_handle;
  59. unsigned int tx_next;
  60. unsigned int tx_next_clean;
  61. unsigned int tx_current_fill;
  62. /* The tx_list lock also protects the ring related variables */
  63. struct sk_buff_head tx_list;
  64. /* RX variables only touched in napi_poll. No locking necessary. */
  65. u64 *rx_ring;
  66. dma_addr_t rx_ring_handle;
  67. unsigned int rx_next;
  68. unsigned int rx_next_fill;
  69. unsigned int rx_current_fill;
  70. struct sk_buff_head rx_list;
  71. spinlock_t lock;
  72. unsigned int last_duplex;
  73. unsigned int last_link;
  74. struct device *dev;
  75. struct napi_struct napi;
  76. struct tasklet_struct tx_clean_tasklet;
  77. struct phy_device *phydev;
  78. };
  79. static void octeon_mgmt_set_rx_irq(struct octeon_mgmt *p, int enable)
  80. {
  81. int port = p->port;
  82. union cvmx_mixx_intena mix_intena;
  83. unsigned long flags;
  84. spin_lock_irqsave(&p->lock, flags);
  85. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  86. mix_intena.s.ithena = enable ? 1 : 0;
  87. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  88. spin_unlock_irqrestore(&p->lock, flags);
  89. }
  90. static void octeon_mgmt_set_tx_irq(struct octeon_mgmt *p, int enable)
  91. {
  92. int port = p->port;
  93. union cvmx_mixx_intena mix_intena;
  94. unsigned long flags;
  95. spin_lock_irqsave(&p->lock, flags);
  96. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  97. mix_intena.s.othena = enable ? 1 : 0;
  98. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  99. spin_unlock_irqrestore(&p->lock, flags);
  100. }
  101. static inline void octeon_mgmt_enable_rx_irq(struct octeon_mgmt *p)
  102. {
  103. octeon_mgmt_set_rx_irq(p, 1);
  104. }
  105. static inline void octeon_mgmt_disable_rx_irq(struct octeon_mgmt *p)
  106. {
  107. octeon_mgmt_set_rx_irq(p, 0);
  108. }
  109. static inline void octeon_mgmt_enable_tx_irq(struct octeon_mgmt *p)
  110. {
  111. octeon_mgmt_set_tx_irq(p, 1);
  112. }
  113. static inline void octeon_mgmt_disable_tx_irq(struct octeon_mgmt *p)
  114. {
  115. octeon_mgmt_set_tx_irq(p, 0);
  116. }
  117. static unsigned int ring_max_fill(unsigned int ring_size)
  118. {
  119. return ring_size - 8;
  120. }
  121. static unsigned int ring_size_to_bytes(unsigned int ring_size)
  122. {
  123. return ring_size * sizeof(union mgmt_port_ring_entry);
  124. }
  125. static void octeon_mgmt_rx_fill_ring(struct net_device *netdev)
  126. {
  127. struct octeon_mgmt *p = netdev_priv(netdev);
  128. int port = p->port;
  129. while (p->rx_current_fill < ring_max_fill(OCTEON_MGMT_RX_RING_SIZE)) {
  130. unsigned int size;
  131. union mgmt_port_ring_entry re;
  132. struct sk_buff *skb;
  133. /* CN56XX pass 1 needs 8 bytes of padding. */
  134. size = netdev->mtu + OCTEON_MGMT_RX_HEADROOM + 8 + NET_IP_ALIGN;
  135. skb = netdev_alloc_skb(netdev, size);
  136. if (!skb)
  137. break;
  138. skb_reserve(skb, NET_IP_ALIGN);
  139. __skb_queue_tail(&p->rx_list, skb);
  140. re.d64 = 0;
  141. re.s.len = size;
  142. re.s.addr = dma_map_single(p->dev, skb->data,
  143. size,
  144. DMA_FROM_DEVICE);
  145. /* Put it in the ring. */
  146. p->rx_ring[p->rx_next_fill] = re.d64;
  147. dma_sync_single_for_device(p->dev, p->rx_ring_handle,
  148. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  149. DMA_BIDIRECTIONAL);
  150. p->rx_next_fill =
  151. (p->rx_next_fill + 1) % OCTEON_MGMT_RX_RING_SIZE;
  152. p->rx_current_fill++;
  153. /* Ring the bell. */
  154. cvmx_write_csr(CVMX_MIXX_IRING2(port), 1);
  155. }
  156. }
  157. static void octeon_mgmt_clean_tx_buffers(struct octeon_mgmt *p)
  158. {
  159. int port = p->port;
  160. union cvmx_mixx_orcnt mix_orcnt;
  161. union mgmt_port_ring_entry re;
  162. struct sk_buff *skb;
  163. int cleaned = 0;
  164. unsigned long flags;
  165. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  166. while (mix_orcnt.s.orcnt) {
  167. spin_lock_irqsave(&p->tx_list.lock, flags);
  168. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  169. if (mix_orcnt.s.orcnt == 0) {
  170. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  171. break;
  172. }
  173. dma_sync_single_for_cpu(p->dev, p->tx_ring_handle,
  174. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  175. DMA_BIDIRECTIONAL);
  176. re.d64 = p->tx_ring[p->tx_next_clean];
  177. p->tx_next_clean =
  178. (p->tx_next_clean + 1) % OCTEON_MGMT_TX_RING_SIZE;
  179. skb = __skb_dequeue(&p->tx_list);
  180. mix_orcnt.u64 = 0;
  181. mix_orcnt.s.orcnt = 1;
  182. /* Acknowledge to hardware that we have the buffer. */
  183. cvmx_write_csr(CVMX_MIXX_ORCNT(port), mix_orcnt.u64);
  184. p->tx_current_fill--;
  185. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  186. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  187. DMA_TO_DEVICE);
  188. dev_kfree_skb_any(skb);
  189. cleaned++;
  190. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  191. }
  192. if (cleaned && netif_queue_stopped(p->netdev))
  193. netif_wake_queue(p->netdev);
  194. }
  195. static void octeon_mgmt_clean_tx_tasklet(unsigned long arg)
  196. {
  197. struct octeon_mgmt *p = (struct octeon_mgmt *)arg;
  198. octeon_mgmt_clean_tx_buffers(p);
  199. octeon_mgmt_enable_tx_irq(p);
  200. }
  201. static void octeon_mgmt_update_rx_stats(struct net_device *netdev)
  202. {
  203. struct octeon_mgmt *p = netdev_priv(netdev);
  204. int port = p->port;
  205. unsigned long flags;
  206. u64 drop, bad;
  207. /* These reads also clear the count registers. */
  208. drop = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port));
  209. bad = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port));
  210. if (drop || bad) {
  211. /* Do an atomic update. */
  212. spin_lock_irqsave(&p->lock, flags);
  213. netdev->stats.rx_errors += bad;
  214. netdev->stats.rx_dropped += drop;
  215. spin_unlock_irqrestore(&p->lock, flags);
  216. }
  217. }
  218. static void octeon_mgmt_update_tx_stats(struct net_device *netdev)
  219. {
  220. struct octeon_mgmt *p = netdev_priv(netdev);
  221. int port = p->port;
  222. unsigned long flags;
  223. union cvmx_agl_gmx_txx_stat0 s0;
  224. union cvmx_agl_gmx_txx_stat1 s1;
  225. /* These reads also clear the count registers. */
  226. s0.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT0(port));
  227. s1.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT1(port));
  228. if (s0.s.xsdef || s0.s.xscol || s1.s.scol || s1.s.mcol) {
  229. /* Do an atomic update. */
  230. spin_lock_irqsave(&p->lock, flags);
  231. netdev->stats.tx_errors += s0.s.xsdef + s0.s.xscol;
  232. netdev->stats.collisions += s1.s.scol + s1.s.mcol;
  233. spin_unlock_irqrestore(&p->lock, flags);
  234. }
  235. }
  236. /*
  237. * Dequeue a receive skb and its corresponding ring entry. The ring
  238. * entry is returned, *pskb is updated to point to the skb.
  239. */
  240. static u64 octeon_mgmt_dequeue_rx_buffer(struct octeon_mgmt *p,
  241. struct sk_buff **pskb)
  242. {
  243. union mgmt_port_ring_entry re;
  244. dma_sync_single_for_cpu(p->dev, p->rx_ring_handle,
  245. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  246. DMA_BIDIRECTIONAL);
  247. re.d64 = p->rx_ring[p->rx_next];
  248. p->rx_next = (p->rx_next + 1) % OCTEON_MGMT_RX_RING_SIZE;
  249. p->rx_current_fill--;
  250. *pskb = __skb_dequeue(&p->rx_list);
  251. dma_unmap_single(p->dev, re.s.addr,
  252. ETH_FRAME_LEN + OCTEON_MGMT_RX_HEADROOM,
  253. DMA_FROM_DEVICE);
  254. return re.d64;
  255. }
  256. static int octeon_mgmt_receive_one(struct octeon_mgmt *p)
  257. {
  258. int port = p->port;
  259. struct net_device *netdev = p->netdev;
  260. union cvmx_mixx_ircnt mix_ircnt;
  261. union mgmt_port_ring_entry re;
  262. struct sk_buff *skb;
  263. struct sk_buff *skb2;
  264. struct sk_buff *skb_new;
  265. union mgmt_port_ring_entry re2;
  266. int rc = 1;
  267. re.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb);
  268. if (likely(re.s.code == RING_ENTRY_CODE_DONE)) {
  269. /* A good packet, send it up. */
  270. skb_put(skb, re.s.len);
  271. good:
  272. skb->protocol = eth_type_trans(skb, netdev);
  273. netdev->stats.rx_packets++;
  274. netdev->stats.rx_bytes += skb->len;
  275. netif_receive_skb(skb);
  276. rc = 0;
  277. } else if (re.s.code == RING_ENTRY_CODE_MORE) {
  278. /*
  279. * Packet split across skbs. This can happen if we
  280. * increase the MTU. Buffers that are already in the
  281. * rx ring can then end up being too small. As the rx
  282. * ring is refilled, buffers sized for the new MTU
  283. * will be used and we should go back to the normal
  284. * non-split case.
  285. */
  286. skb_put(skb, re.s.len);
  287. do {
  288. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  289. if (re2.s.code != RING_ENTRY_CODE_MORE
  290. && re2.s.code != RING_ENTRY_CODE_DONE)
  291. goto split_error;
  292. skb_put(skb2, re2.s.len);
  293. skb_new = skb_copy_expand(skb, 0, skb2->len,
  294. GFP_ATOMIC);
  295. if (!skb_new)
  296. goto split_error;
  297. if (skb_copy_bits(skb2, 0, skb_tail_pointer(skb_new),
  298. skb2->len))
  299. goto split_error;
  300. skb_put(skb_new, skb2->len);
  301. dev_kfree_skb_any(skb);
  302. dev_kfree_skb_any(skb2);
  303. skb = skb_new;
  304. } while (re2.s.code == RING_ENTRY_CODE_MORE);
  305. goto good;
  306. } else {
  307. /* Some other error, discard it. */
  308. dev_kfree_skb_any(skb);
  309. /*
  310. * Error statistics are accumulated in
  311. * octeon_mgmt_update_rx_stats.
  312. */
  313. }
  314. goto done;
  315. split_error:
  316. /* Discard the whole mess. */
  317. dev_kfree_skb_any(skb);
  318. dev_kfree_skb_any(skb2);
  319. while (re2.s.code == RING_ENTRY_CODE_MORE) {
  320. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  321. dev_kfree_skb_any(skb2);
  322. }
  323. netdev->stats.rx_errors++;
  324. done:
  325. /* Tell the hardware we processed a packet. */
  326. mix_ircnt.u64 = 0;
  327. mix_ircnt.s.ircnt = 1;
  328. cvmx_write_csr(CVMX_MIXX_IRCNT(port), mix_ircnt.u64);
  329. return rc;
  330. }
  331. static int octeon_mgmt_receive_packets(struct octeon_mgmt *p, int budget)
  332. {
  333. int port = p->port;
  334. unsigned int work_done = 0;
  335. union cvmx_mixx_ircnt mix_ircnt;
  336. int rc;
  337. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  338. while (work_done < budget && mix_ircnt.s.ircnt) {
  339. rc = octeon_mgmt_receive_one(p);
  340. if (!rc)
  341. work_done++;
  342. /* Check for more packets. */
  343. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  344. }
  345. octeon_mgmt_rx_fill_ring(p->netdev);
  346. return work_done;
  347. }
  348. static int octeon_mgmt_napi_poll(struct napi_struct *napi, int budget)
  349. {
  350. struct octeon_mgmt *p = container_of(napi, struct octeon_mgmt, napi);
  351. struct net_device *netdev = p->netdev;
  352. unsigned int work_done = 0;
  353. work_done = octeon_mgmt_receive_packets(p, budget);
  354. if (work_done < budget) {
  355. /* We stopped because no more packets were available. */
  356. napi_complete(napi);
  357. octeon_mgmt_enable_rx_irq(p);
  358. }
  359. octeon_mgmt_update_rx_stats(netdev);
  360. return work_done;
  361. }
  362. /* Reset the hardware to clean state. */
  363. static void octeon_mgmt_reset_hw(struct octeon_mgmt *p)
  364. {
  365. union cvmx_mixx_ctl mix_ctl;
  366. union cvmx_mixx_bist mix_bist;
  367. union cvmx_agl_gmx_bist agl_gmx_bist;
  368. mix_ctl.u64 = 0;
  369. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  370. do {
  371. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  372. } while (mix_ctl.s.busy);
  373. mix_ctl.s.reset = 1;
  374. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  375. cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  376. cvmx_wait(64);
  377. mix_bist.u64 = cvmx_read_csr(CVMX_MIXX_BIST(p->port));
  378. if (mix_bist.u64)
  379. dev_warn(p->dev, "MIX failed BIST (0x%016llx)\n",
  380. (unsigned long long)mix_bist.u64);
  381. agl_gmx_bist.u64 = cvmx_read_csr(CVMX_AGL_GMX_BIST);
  382. if (agl_gmx_bist.u64)
  383. dev_warn(p->dev, "AGL failed BIST (0x%016llx)\n",
  384. (unsigned long long)agl_gmx_bist.u64);
  385. }
  386. struct octeon_mgmt_cam_state {
  387. u64 cam[6];
  388. u64 cam_mask;
  389. int cam_index;
  390. };
  391. static void octeon_mgmt_cam_state_add(struct octeon_mgmt_cam_state *cs,
  392. unsigned char *addr)
  393. {
  394. int i;
  395. for (i = 0; i < 6; i++)
  396. cs->cam[i] |= (u64)addr[i] << (8 * (cs->cam_index));
  397. cs->cam_mask |= (1ULL << cs->cam_index);
  398. cs->cam_index++;
  399. }
  400. static void octeon_mgmt_set_rx_filtering(struct net_device *netdev)
  401. {
  402. struct octeon_mgmt *p = netdev_priv(netdev);
  403. int port = p->port;
  404. union cvmx_agl_gmx_rxx_adr_ctl adr_ctl;
  405. union cvmx_agl_gmx_prtx_cfg agl_gmx_prtx;
  406. unsigned long flags;
  407. unsigned int prev_packet_enable;
  408. unsigned int cam_mode = 1; /* 1 - Accept on CAM match */
  409. unsigned int multicast_mode = 1; /* 1 - Reject all multicast. */
  410. struct octeon_mgmt_cam_state cam_state;
  411. struct netdev_hw_addr *ha;
  412. int available_cam_entries;
  413. memset(&cam_state, 0, sizeof(cam_state));
  414. if ((netdev->flags & IFF_PROMISC) || netdev->uc.count > 7) {
  415. cam_mode = 0;
  416. available_cam_entries = 8;
  417. } else {
  418. /*
  419. * One CAM entry for the primary address, leaves seven
  420. * for the secondary addresses.
  421. */
  422. available_cam_entries = 7 - netdev->uc.count;
  423. }
  424. if (netdev->flags & IFF_MULTICAST) {
  425. if (cam_mode == 0 || (netdev->flags & IFF_ALLMULTI) ||
  426. netdev_mc_count(netdev) > available_cam_entries)
  427. multicast_mode = 2; /* 2 - Accept all multicast. */
  428. else
  429. multicast_mode = 0; /* 0 - Use CAM. */
  430. }
  431. if (cam_mode == 1) {
  432. /* Add primary address. */
  433. octeon_mgmt_cam_state_add(&cam_state, netdev->dev_addr);
  434. netdev_for_each_uc_addr(ha, netdev)
  435. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  436. }
  437. if (multicast_mode == 0) {
  438. netdev_for_each_mc_addr(ha, netdev)
  439. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  440. }
  441. spin_lock_irqsave(&p->lock, flags);
  442. /* Disable packet I/O. */
  443. agl_gmx_prtx.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  444. prev_packet_enable = agl_gmx_prtx.s.en;
  445. agl_gmx_prtx.s.en = 0;
  446. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  447. adr_ctl.u64 = 0;
  448. adr_ctl.s.cam_mode = cam_mode;
  449. adr_ctl.s.mcst = multicast_mode;
  450. adr_ctl.s.bcst = 1; /* Allow broadcast */
  451. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CTL(port), adr_ctl.u64);
  452. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM0(port), cam_state.cam[0]);
  453. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM1(port), cam_state.cam[1]);
  454. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM2(port), cam_state.cam[2]);
  455. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM3(port), cam_state.cam[3]);
  456. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM4(port), cam_state.cam[4]);
  457. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM5(port), cam_state.cam[5]);
  458. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM_EN(port), cam_state.cam_mask);
  459. /* Restore packet I/O. */
  460. agl_gmx_prtx.s.en = prev_packet_enable;
  461. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  462. spin_unlock_irqrestore(&p->lock, flags);
  463. }
  464. static int octeon_mgmt_set_mac_address(struct net_device *netdev, void *addr)
  465. {
  466. struct sockaddr *sa = addr;
  467. if (!is_valid_ether_addr(sa->sa_data))
  468. return -EADDRNOTAVAIL;
  469. memcpy(netdev->dev_addr, sa->sa_data, ETH_ALEN);
  470. octeon_mgmt_set_rx_filtering(netdev);
  471. return 0;
  472. }
  473. static int octeon_mgmt_change_mtu(struct net_device *netdev, int new_mtu)
  474. {
  475. struct octeon_mgmt *p = netdev_priv(netdev);
  476. int port = p->port;
  477. int size_without_fcs = new_mtu + OCTEON_MGMT_RX_HEADROOM;
  478. /*
  479. * Limit the MTU to make sure the ethernet packets are between
  480. * 64 bytes and 16383 bytes.
  481. */
  482. if (size_without_fcs < 64 || size_without_fcs > 16383) {
  483. dev_warn(p->dev, "MTU must be between %d and %d.\n",
  484. 64 - OCTEON_MGMT_RX_HEADROOM,
  485. 16383 - OCTEON_MGMT_RX_HEADROOM);
  486. return -EINVAL;
  487. }
  488. netdev->mtu = new_mtu;
  489. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_MAX(port), size_without_fcs);
  490. cvmx_write_csr(CVMX_AGL_GMX_RXX_JABBER(port),
  491. (size_without_fcs + 7) & 0xfff8);
  492. return 0;
  493. }
  494. static irqreturn_t octeon_mgmt_interrupt(int cpl, void *dev_id)
  495. {
  496. struct net_device *netdev = dev_id;
  497. struct octeon_mgmt *p = netdev_priv(netdev);
  498. int port = p->port;
  499. union cvmx_mixx_isr mixx_isr;
  500. mixx_isr.u64 = cvmx_read_csr(CVMX_MIXX_ISR(port));
  501. /* Clear any pending interrupts */
  502. cvmx_write_csr(CVMX_MIXX_ISR(port), mixx_isr.u64);
  503. cvmx_read_csr(CVMX_MIXX_ISR(port));
  504. if (mixx_isr.s.irthresh) {
  505. octeon_mgmt_disable_rx_irq(p);
  506. napi_schedule(&p->napi);
  507. }
  508. if (mixx_isr.s.orthresh) {
  509. octeon_mgmt_disable_tx_irq(p);
  510. tasklet_schedule(&p->tx_clean_tasklet);
  511. }
  512. return IRQ_HANDLED;
  513. }
  514. static int octeon_mgmt_ioctl(struct net_device *netdev,
  515. struct ifreq *rq, int cmd)
  516. {
  517. struct octeon_mgmt *p = netdev_priv(netdev);
  518. if (!netif_running(netdev))
  519. return -EINVAL;
  520. if (!p->phydev)
  521. return -EINVAL;
  522. return phy_mii_ioctl(p->phydev, rq, cmd);
  523. }
  524. static void octeon_mgmt_adjust_link(struct net_device *netdev)
  525. {
  526. struct octeon_mgmt *p = netdev_priv(netdev);
  527. int port = p->port;
  528. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  529. unsigned long flags;
  530. int link_changed = 0;
  531. spin_lock_irqsave(&p->lock, flags);
  532. if (p->phydev->link) {
  533. if (!p->last_link)
  534. link_changed = 1;
  535. if (p->last_duplex != p->phydev->duplex) {
  536. p->last_duplex = p->phydev->duplex;
  537. prtx_cfg.u64 =
  538. cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  539. prtx_cfg.s.duplex = p->phydev->duplex;
  540. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port),
  541. prtx_cfg.u64);
  542. }
  543. } else {
  544. if (p->last_link)
  545. link_changed = -1;
  546. }
  547. p->last_link = p->phydev->link;
  548. spin_unlock_irqrestore(&p->lock, flags);
  549. if (link_changed != 0) {
  550. if (link_changed > 0) {
  551. netif_carrier_on(netdev);
  552. pr_info("%s: Link is up - %d/%s\n", netdev->name,
  553. p->phydev->speed,
  554. DUPLEX_FULL == p->phydev->duplex ?
  555. "Full" : "Half");
  556. } else {
  557. netif_carrier_off(netdev);
  558. pr_info("%s: Link is down\n", netdev->name);
  559. }
  560. }
  561. }
  562. static int octeon_mgmt_init_phy(struct net_device *netdev)
  563. {
  564. struct octeon_mgmt *p = netdev_priv(netdev);
  565. char phy_id[20];
  566. if (octeon_is_simulation()) {
  567. /* No PHYs in the simulator. */
  568. netif_carrier_on(netdev);
  569. return 0;
  570. }
  571. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT, "0", p->port);
  572. p->phydev = phy_connect(netdev, phy_id, octeon_mgmt_adjust_link, 0,
  573. PHY_INTERFACE_MODE_MII);
  574. if (IS_ERR(p->phydev)) {
  575. p->phydev = NULL;
  576. return -1;
  577. }
  578. phy_start_aneg(p->phydev);
  579. return 0;
  580. }
  581. static int octeon_mgmt_open(struct net_device *netdev)
  582. {
  583. struct octeon_mgmt *p = netdev_priv(netdev);
  584. int port = p->port;
  585. union cvmx_mixx_ctl mix_ctl;
  586. union cvmx_agl_gmx_inf_mode agl_gmx_inf_mode;
  587. union cvmx_mixx_oring1 oring1;
  588. union cvmx_mixx_iring1 iring1;
  589. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  590. union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
  591. union cvmx_mixx_irhwm mix_irhwm;
  592. union cvmx_mixx_orhwm mix_orhwm;
  593. union cvmx_mixx_intena mix_intena;
  594. struct sockaddr sa;
  595. /* Allocate ring buffers. */
  596. p->tx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  597. GFP_KERNEL);
  598. if (!p->tx_ring)
  599. return -ENOMEM;
  600. p->tx_ring_handle =
  601. dma_map_single(p->dev, p->tx_ring,
  602. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  603. DMA_BIDIRECTIONAL);
  604. p->tx_next = 0;
  605. p->tx_next_clean = 0;
  606. p->tx_current_fill = 0;
  607. p->rx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  608. GFP_KERNEL);
  609. if (!p->rx_ring)
  610. goto err_nomem;
  611. p->rx_ring_handle =
  612. dma_map_single(p->dev, p->rx_ring,
  613. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  614. DMA_BIDIRECTIONAL);
  615. p->rx_next = 0;
  616. p->rx_next_fill = 0;
  617. p->rx_current_fill = 0;
  618. octeon_mgmt_reset_hw(p);
  619. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  620. /* Bring it out of reset if needed. */
  621. if (mix_ctl.s.reset) {
  622. mix_ctl.s.reset = 0;
  623. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  624. do {
  625. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  626. } while (mix_ctl.s.reset);
  627. }
  628. agl_gmx_inf_mode.u64 = 0;
  629. agl_gmx_inf_mode.s.en = 1;
  630. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  631. oring1.u64 = 0;
  632. oring1.s.obase = p->tx_ring_handle >> 3;
  633. oring1.s.osize = OCTEON_MGMT_TX_RING_SIZE;
  634. cvmx_write_csr(CVMX_MIXX_ORING1(port), oring1.u64);
  635. iring1.u64 = 0;
  636. iring1.s.ibase = p->rx_ring_handle >> 3;
  637. iring1.s.isize = OCTEON_MGMT_RX_RING_SIZE;
  638. cvmx_write_csr(CVMX_MIXX_IRING1(port), iring1.u64);
  639. /* Disable packet I/O. */
  640. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  641. prtx_cfg.s.en = 0;
  642. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  643. memcpy(sa.sa_data, netdev->dev_addr, ETH_ALEN);
  644. octeon_mgmt_set_mac_address(netdev, &sa);
  645. octeon_mgmt_change_mtu(netdev, netdev->mtu);
  646. /*
  647. * Enable the port HW. Packets are not allowed until
  648. * cvmx_mgmt_port_enable() is called.
  649. */
  650. mix_ctl.u64 = 0;
  651. mix_ctl.s.crc_strip = 1; /* Strip the ending CRC */
  652. mix_ctl.s.en = 1; /* Enable the port */
  653. mix_ctl.s.nbtarb = 0; /* Arbitration mode */
  654. /* MII CB-request FIFO programmable high watermark */
  655. mix_ctl.s.mrq_hwm = 1;
  656. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  657. if (OCTEON_IS_MODEL(OCTEON_CN56XX_PASS1_X)
  658. || OCTEON_IS_MODEL(OCTEON_CN52XX_PASS1_X)) {
  659. /*
  660. * Force compensation values, as they are not
  661. * determined properly by HW
  662. */
  663. union cvmx_agl_gmx_drv_ctl drv_ctl;
  664. drv_ctl.u64 = cvmx_read_csr(CVMX_AGL_GMX_DRV_CTL);
  665. if (port) {
  666. drv_ctl.s.byp_en1 = 1;
  667. drv_ctl.s.nctl1 = 6;
  668. drv_ctl.s.pctl1 = 6;
  669. } else {
  670. drv_ctl.s.byp_en = 1;
  671. drv_ctl.s.nctl = 6;
  672. drv_ctl.s.pctl = 6;
  673. }
  674. cvmx_write_csr(CVMX_AGL_GMX_DRV_CTL, drv_ctl.u64);
  675. }
  676. octeon_mgmt_rx_fill_ring(netdev);
  677. /* Clear statistics. */
  678. /* Clear on read. */
  679. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_CTL(port), 1);
  680. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port), 0);
  681. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port), 0);
  682. cvmx_write_csr(CVMX_AGL_GMX_TXX_STATS_CTL(port), 1);
  683. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT0(port), 0);
  684. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT1(port), 0);
  685. /* Clear any pending interrupts */
  686. cvmx_write_csr(CVMX_MIXX_ISR(port), cvmx_read_csr(CVMX_MIXX_ISR(port)));
  687. if (request_irq(p->irq, octeon_mgmt_interrupt, 0, netdev->name,
  688. netdev)) {
  689. dev_err(p->dev, "request_irq(%d) failed.\n", p->irq);
  690. goto err_noirq;
  691. }
  692. /* Interrupt every single RX packet */
  693. mix_irhwm.u64 = 0;
  694. mix_irhwm.s.irhwm = 0;
  695. cvmx_write_csr(CVMX_MIXX_IRHWM(port), mix_irhwm.u64);
  696. /* Interrupt when we have 1 or more packets to clean. */
  697. mix_orhwm.u64 = 0;
  698. mix_orhwm.s.orhwm = 1;
  699. cvmx_write_csr(CVMX_MIXX_ORHWM(port), mix_orhwm.u64);
  700. /* Enable receive and transmit interrupts */
  701. mix_intena.u64 = 0;
  702. mix_intena.s.ithena = 1;
  703. mix_intena.s.othena = 1;
  704. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  705. /* Enable packet I/O. */
  706. rxx_frm_ctl.u64 = 0;
  707. rxx_frm_ctl.s.pre_align = 1;
  708. /*
  709. * When set, disables the length check for non-min sized pkts
  710. * with padding in the client data.
  711. */
  712. rxx_frm_ctl.s.pad_len = 1;
  713. /* When set, disables the length check for VLAN pkts */
  714. rxx_frm_ctl.s.vlan_len = 1;
  715. /* When set, PREAMBLE checking is less strict */
  716. rxx_frm_ctl.s.pre_free = 1;
  717. /* Control Pause Frames can match station SMAC */
  718. rxx_frm_ctl.s.ctl_smac = 0;
  719. /* Control Pause Frames can match globally assign Multicast address */
  720. rxx_frm_ctl.s.ctl_mcst = 1;
  721. /* Forward pause information to TX block */
  722. rxx_frm_ctl.s.ctl_bck = 1;
  723. /* Drop Control Pause Frames */
  724. rxx_frm_ctl.s.ctl_drp = 1;
  725. /* Strip off the preamble */
  726. rxx_frm_ctl.s.pre_strp = 1;
  727. /*
  728. * This port is configured to send PREAMBLE+SFD to begin every
  729. * frame. GMX checks that the PREAMBLE is sent correctly.
  730. */
  731. rxx_frm_ctl.s.pre_chk = 1;
  732. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_CTL(port), rxx_frm_ctl.u64);
  733. /* Enable the AGL block */
  734. agl_gmx_inf_mode.u64 = 0;
  735. agl_gmx_inf_mode.s.en = 1;
  736. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  737. /* Configure the port duplex and enables */
  738. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  739. prtx_cfg.s.tx_en = 1;
  740. prtx_cfg.s.rx_en = 1;
  741. prtx_cfg.s.en = 1;
  742. p->last_duplex = 1;
  743. prtx_cfg.s.duplex = p->last_duplex;
  744. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  745. p->last_link = 0;
  746. netif_carrier_off(netdev);
  747. if (octeon_mgmt_init_phy(netdev)) {
  748. dev_err(p->dev, "Cannot initialize PHY.\n");
  749. goto err_noirq;
  750. }
  751. netif_wake_queue(netdev);
  752. napi_enable(&p->napi);
  753. return 0;
  754. err_noirq:
  755. octeon_mgmt_reset_hw(p);
  756. dma_unmap_single(p->dev, p->rx_ring_handle,
  757. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  758. DMA_BIDIRECTIONAL);
  759. kfree(p->rx_ring);
  760. err_nomem:
  761. dma_unmap_single(p->dev, p->tx_ring_handle,
  762. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  763. DMA_BIDIRECTIONAL);
  764. kfree(p->tx_ring);
  765. return -ENOMEM;
  766. }
  767. static int octeon_mgmt_stop(struct net_device *netdev)
  768. {
  769. struct octeon_mgmt *p = netdev_priv(netdev);
  770. napi_disable(&p->napi);
  771. netif_stop_queue(netdev);
  772. if (p->phydev)
  773. phy_disconnect(p->phydev);
  774. netif_carrier_off(netdev);
  775. octeon_mgmt_reset_hw(p);
  776. free_irq(p->irq, netdev);
  777. /* dma_unmap is a nop on Octeon, so just free everything. */
  778. skb_queue_purge(&p->tx_list);
  779. skb_queue_purge(&p->rx_list);
  780. dma_unmap_single(p->dev, p->rx_ring_handle,
  781. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  782. DMA_BIDIRECTIONAL);
  783. kfree(p->rx_ring);
  784. dma_unmap_single(p->dev, p->tx_ring_handle,
  785. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  786. DMA_BIDIRECTIONAL);
  787. kfree(p->tx_ring);
  788. return 0;
  789. }
  790. static int octeon_mgmt_xmit(struct sk_buff *skb, struct net_device *netdev)
  791. {
  792. struct octeon_mgmt *p = netdev_priv(netdev);
  793. int port = p->port;
  794. union mgmt_port_ring_entry re;
  795. unsigned long flags;
  796. int rv = NETDEV_TX_BUSY;
  797. re.d64 = 0;
  798. re.s.len = skb->len;
  799. re.s.addr = dma_map_single(p->dev, skb->data,
  800. skb->len,
  801. DMA_TO_DEVICE);
  802. spin_lock_irqsave(&p->tx_list.lock, flags);
  803. if (unlikely(p->tx_current_fill >= ring_max_fill(OCTEON_MGMT_TX_RING_SIZE) - 1)) {
  804. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  805. netif_stop_queue(netdev);
  806. spin_lock_irqsave(&p->tx_list.lock, flags);
  807. }
  808. if (unlikely(p->tx_current_fill >=
  809. ring_max_fill(OCTEON_MGMT_TX_RING_SIZE))) {
  810. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  811. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  812. DMA_TO_DEVICE);
  813. goto out;
  814. }
  815. __skb_queue_tail(&p->tx_list, skb);
  816. /* Put it in the ring. */
  817. p->tx_ring[p->tx_next] = re.d64;
  818. p->tx_next = (p->tx_next + 1) % OCTEON_MGMT_TX_RING_SIZE;
  819. p->tx_current_fill++;
  820. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  821. dma_sync_single_for_device(p->dev, p->tx_ring_handle,
  822. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  823. DMA_BIDIRECTIONAL);
  824. netdev->stats.tx_packets++;
  825. netdev->stats.tx_bytes += skb->len;
  826. /* Ring the bell. */
  827. cvmx_write_csr(CVMX_MIXX_ORING2(port), 1);
  828. rv = NETDEV_TX_OK;
  829. out:
  830. octeon_mgmt_update_tx_stats(netdev);
  831. return rv;
  832. }
  833. #ifdef CONFIG_NET_POLL_CONTROLLER
  834. static void octeon_mgmt_poll_controller(struct net_device *netdev)
  835. {
  836. struct octeon_mgmt *p = netdev_priv(netdev);
  837. octeon_mgmt_receive_packets(p, 16);
  838. octeon_mgmt_update_rx_stats(netdev);
  839. }
  840. #endif
  841. static void octeon_mgmt_get_drvinfo(struct net_device *netdev,
  842. struct ethtool_drvinfo *info)
  843. {
  844. strncpy(info->driver, DRV_NAME, sizeof(info->driver));
  845. strncpy(info->version, DRV_VERSION, sizeof(info->version));
  846. strncpy(info->fw_version, "N/A", sizeof(info->fw_version));
  847. strncpy(info->bus_info, "N/A", sizeof(info->bus_info));
  848. info->n_stats = 0;
  849. info->testinfo_len = 0;
  850. info->regdump_len = 0;
  851. info->eedump_len = 0;
  852. }
  853. static int octeon_mgmt_get_settings(struct net_device *netdev,
  854. struct ethtool_cmd *cmd)
  855. {
  856. struct octeon_mgmt *p = netdev_priv(netdev);
  857. if (p->phydev)
  858. return phy_ethtool_gset(p->phydev, cmd);
  859. return -EINVAL;
  860. }
  861. static int octeon_mgmt_set_settings(struct net_device *netdev,
  862. struct ethtool_cmd *cmd)
  863. {
  864. struct octeon_mgmt *p = netdev_priv(netdev);
  865. if (!capable(CAP_NET_ADMIN))
  866. return -EPERM;
  867. if (p->phydev)
  868. return phy_ethtool_sset(p->phydev, cmd);
  869. return -EINVAL;
  870. }
  871. static const struct ethtool_ops octeon_mgmt_ethtool_ops = {
  872. .get_drvinfo = octeon_mgmt_get_drvinfo,
  873. .get_link = ethtool_op_get_link,
  874. .get_settings = octeon_mgmt_get_settings,
  875. .set_settings = octeon_mgmt_set_settings
  876. };
  877. static const struct net_device_ops octeon_mgmt_ops = {
  878. .ndo_open = octeon_mgmt_open,
  879. .ndo_stop = octeon_mgmt_stop,
  880. .ndo_start_xmit = octeon_mgmt_xmit,
  881. .ndo_set_rx_mode = octeon_mgmt_set_rx_filtering,
  882. .ndo_set_mac_address = octeon_mgmt_set_mac_address,
  883. .ndo_do_ioctl = octeon_mgmt_ioctl,
  884. .ndo_change_mtu = octeon_mgmt_change_mtu,
  885. #ifdef CONFIG_NET_POLL_CONTROLLER
  886. .ndo_poll_controller = octeon_mgmt_poll_controller,
  887. #endif
  888. };
  889. static int __devinit octeon_mgmt_probe(struct platform_device *pdev)
  890. {
  891. struct resource *res_irq;
  892. struct net_device *netdev;
  893. struct octeon_mgmt *p;
  894. int i;
  895. netdev = alloc_etherdev(sizeof(struct octeon_mgmt));
  896. if (netdev == NULL)
  897. return -ENOMEM;
  898. dev_set_drvdata(&pdev->dev, netdev);
  899. p = netdev_priv(netdev);
  900. netif_napi_add(netdev, &p->napi, octeon_mgmt_napi_poll,
  901. OCTEON_MGMT_NAPI_WEIGHT);
  902. p->netdev = netdev;
  903. p->dev = &pdev->dev;
  904. p->port = pdev->id;
  905. snprintf(netdev->name, IFNAMSIZ, "mgmt%d", p->port);
  906. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  907. if (!res_irq)
  908. goto err;
  909. p->irq = res_irq->start;
  910. spin_lock_init(&p->lock);
  911. skb_queue_head_init(&p->tx_list);
  912. skb_queue_head_init(&p->rx_list);
  913. tasklet_init(&p->tx_clean_tasklet,
  914. octeon_mgmt_clean_tx_tasklet, (unsigned long)p);
  915. netdev->priv_flags |= IFF_UNICAST_FLT;
  916. netdev->netdev_ops = &octeon_mgmt_ops;
  917. netdev->ethtool_ops = &octeon_mgmt_ethtool_ops;
  918. /* The mgmt ports get the first N MACs. */
  919. for (i = 0; i < 6; i++)
  920. netdev->dev_addr[i] = octeon_bootinfo->mac_addr_base[i];
  921. netdev->dev_addr[5] += p->port;
  922. if (p->port >= octeon_bootinfo->mac_addr_count)
  923. dev_err(&pdev->dev,
  924. "Error %s: Using MAC outside of the assigned range: %pM\n",
  925. netdev->name, netdev->dev_addr);
  926. if (register_netdev(netdev))
  927. goto err;
  928. dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
  929. return 0;
  930. err:
  931. free_netdev(netdev);
  932. return -ENOENT;
  933. }
  934. static int __devexit octeon_mgmt_remove(struct platform_device *pdev)
  935. {
  936. struct net_device *netdev = dev_get_drvdata(&pdev->dev);
  937. unregister_netdev(netdev);
  938. free_netdev(netdev);
  939. return 0;
  940. }
  941. static struct platform_driver octeon_mgmt_driver = {
  942. .driver = {
  943. .name = "octeon_mgmt",
  944. .owner = THIS_MODULE,
  945. },
  946. .probe = octeon_mgmt_probe,
  947. .remove = __devexit_p(octeon_mgmt_remove),
  948. };
  949. extern void octeon_mdiobus_force_mod_depencency(void);
  950. static int __init octeon_mgmt_mod_init(void)
  951. {
  952. /* Force our mdiobus driver module to be loaded first. */
  953. octeon_mdiobus_force_mod_depencency();
  954. return platform_driver_register(&octeon_mgmt_driver);
  955. }
  956. static void __exit octeon_mgmt_mod_exit(void)
  957. {
  958. platform_driver_unregister(&octeon_mgmt_driver);
  959. }
  960. module_init(octeon_mgmt_mod_init);
  961. module_exit(octeon_mgmt_mod_exit);
  962. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  963. MODULE_AUTHOR("David Daney");
  964. MODULE_LICENSE("GPL");
  965. MODULE_VERSION(DRV_VERSION);